|
|
@@ -198,6 +198,29 @@ static void pcie_clkpm_cap_init(struct pcie_link_state *link, int blacklist)
|
|
|
link->clkpm_capable = (blacklist) ? 0 : capable;
|
|
|
}
|
|
|
|
|
|
+static bool pcie_retrain_link(struct pcie_link_state *link)
|
|
|
+{
|
|
|
+ struct pci_dev *parent = link->pdev;
|
|
|
+ unsigned long start_jiffies;
|
|
|
+ u16 reg16;
|
|
|
+
|
|
|
+ pcie_capability_read_word(parent, PCI_EXP_LNKCTL, ®16);
|
|
|
+ reg16 |= PCI_EXP_LNKCTL_RL;
|
|
|
+ pcie_capability_write_word(parent, PCI_EXP_LNKCTL, reg16);
|
|
|
+
|
|
|
+ /* Wait for link training end. Break out after waiting for timeout */
|
|
|
+ start_jiffies = jiffies;
|
|
|
+ for (;;) {
|
|
|
+ pcie_capability_read_word(parent, PCI_EXP_LNKSTA, ®16);
|
|
|
+ if (!(reg16 & PCI_EXP_LNKSTA_LT))
|
|
|
+ break;
|
|
|
+ if (time_after(jiffies, start_jiffies + LINK_RETRAIN_TIMEOUT))
|
|
|
+ break;
|
|
|
+ msleep(1);
|
|
|
+ }
|
|
|
+ return !(reg16 & PCI_EXP_LNKSTA_LT);
|
|
|
+}
|
|
|
+
|
|
|
/*
|
|
|
* pcie_aspm_configure_common_clock: check if the 2 ends of a link
|
|
|
* could use common clock. If they are, configure them to use the
|
|
|
@@ -207,7 +230,6 @@ static void pcie_aspm_configure_common_clock(struct pcie_link_state *link)
|
|
|
{
|
|
|
int same_clock = 1;
|
|
|
u16 reg16, parent_reg, child_reg[8];
|
|
|
- unsigned long start_jiffies;
|
|
|
struct pci_dev *child, *parent = link->pdev;
|
|
|
struct pci_bus *linkbus = parent->subordinate;
|
|
|
/*
|
|
|
@@ -265,21 +287,7 @@ static void pcie_aspm_configure_common_clock(struct pcie_link_state *link)
|
|
|
reg16 &= ~PCI_EXP_LNKCTL_CCC;
|
|
|
pcie_capability_write_word(parent, PCI_EXP_LNKCTL, reg16);
|
|
|
|
|
|
- /* Retrain link */
|
|
|
- reg16 |= PCI_EXP_LNKCTL_RL;
|
|
|
- pcie_capability_write_word(parent, PCI_EXP_LNKCTL, reg16);
|
|
|
-
|
|
|
- /* Wait for link training end. Break out after waiting for timeout */
|
|
|
- start_jiffies = jiffies;
|
|
|
- for (;;) {
|
|
|
- pcie_capability_read_word(parent, PCI_EXP_LNKSTA, ®16);
|
|
|
- if (!(reg16 & PCI_EXP_LNKSTA_LT))
|
|
|
- break;
|
|
|
- if (time_after(jiffies, start_jiffies + LINK_RETRAIN_TIMEOUT))
|
|
|
- break;
|
|
|
- msleep(1);
|
|
|
- }
|
|
|
- if (!(reg16 & PCI_EXP_LNKSTA_LT))
|
|
|
+ if (pcie_retrain_link(link))
|
|
|
return;
|
|
|
|
|
|
/* Training failed. Restore common clock configurations */
|