|
|
@@ -53,6 +53,7 @@ static const struct ath10k_hw_params ath10k_hw_params_list[] = {
|
|
|
.uart_pin = 7,
|
|
|
.has_shifted_cc_wraparound = true,
|
|
|
.otp_exe_param = 0,
|
|
|
+ .channel_counters_freq_hz = 88000,
|
|
|
.fw = {
|
|
|
.dir = QCA988X_HW_2_0_FW_DIR,
|
|
|
.fw = QCA988X_HW_2_0_FW_FILE,
|
|
|
@@ -68,6 +69,7 @@ static const struct ath10k_hw_params ath10k_hw_params_list[] = {
|
|
|
.patch_load_addr = QCA6174_HW_2_1_PATCH_LOAD_ADDR,
|
|
|
.uart_pin = 6,
|
|
|
.otp_exe_param = 0,
|
|
|
+ .channel_counters_freq_hz = 88000,
|
|
|
.fw = {
|
|
|
.dir = QCA6174_HW_2_1_FW_DIR,
|
|
|
.fw = QCA6174_HW_2_1_FW_FILE,
|
|
|
@@ -83,6 +85,7 @@ static const struct ath10k_hw_params ath10k_hw_params_list[] = {
|
|
|
.patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
|
|
|
.uart_pin = 6,
|
|
|
.otp_exe_param = 0,
|
|
|
+ .channel_counters_freq_hz = 88000,
|
|
|
.fw = {
|
|
|
.dir = QCA6174_HW_3_0_FW_DIR,
|
|
|
.fw = QCA6174_HW_3_0_FW_FILE,
|
|
|
@@ -98,6 +101,7 @@ static const struct ath10k_hw_params ath10k_hw_params_list[] = {
|
|
|
.patch_load_addr = QCA6174_HW_3_0_PATCH_LOAD_ADDR,
|
|
|
.uart_pin = 6,
|
|
|
.otp_exe_param = 0,
|
|
|
+ .channel_counters_freq_hz = 88000,
|
|
|
.fw = {
|
|
|
/* uses same binaries as hw3.0 */
|
|
|
.dir = QCA6174_HW_3_0_FW_DIR,
|
|
|
@@ -115,6 +119,7 @@ static const struct ath10k_hw_params ath10k_hw_params_list[] = {
|
|
|
.uart_pin = 7,
|
|
|
.otp_exe_param = 0x00000700,
|
|
|
.continuous_frag_desc = true,
|
|
|
+ .channel_counters_freq_hz = 150000,
|
|
|
.fw = {
|
|
|
.dir = QCA99X0_HW_2_0_FW_DIR,
|
|
|
.fw = QCA99X0_HW_2_0_FW_FILE,
|