|
|
@@ -96,25 +96,25 @@ struct amd_nb {
|
|
|
PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER | \
|
|
|
PERF_SAMPLE_PERIOD)
|
|
|
|
|
|
-#define PEBS_REGS \
|
|
|
- (PERF_REG_X86_AX | \
|
|
|
- PERF_REG_X86_BX | \
|
|
|
- PERF_REG_X86_CX | \
|
|
|
- PERF_REG_X86_DX | \
|
|
|
- PERF_REG_X86_DI | \
|
|
|
- PERF_REG_X86_SI | \
|
|
|
- PERF_REG_X86_SP | \
|
|
|
- PERF_REG_X86_BP | \
|
|
|
- PERF_REG_X86_IP | \
|
|
|
- PERF_REG_X86_FLAGS | \
|
|
|
- PERF_REG_X86_R8 | \
|
|
|
- PERF_REG_X86_R9 | \
|
|
|
- PERF_REG_X86_R10 | \
|
|
|
- PERF_REG_X86_R11 | \
|
|
|
- PERF_REG_X86_R12 | \
|
|
|
- PERF_REG_X86_R13 | \
|
|
|
- PERF_REG_X86_R14 | \
|
|
|
- PERF_REG_X86_R15)
|
|
|
+#define PEBS_GP_REGS \
|
|
|
+ ((1ULL << PERF_REG_X86_AX) | \
|
|
|
+ (1ULL << PERF_REG_X86_BX) | \
|
|
|
+ (1ULL << PERF_REG_X86_CX) | \
|
|
|
+ (1ULL << PERF_REG_X86_DX) | \
|
|
|
+ (1ULL << PERF_REG_X86_DI) | \
|
|
|
+ (1ULL << PERF_REG_X86_SI) | \
|
|
|
+ (1ULL << PERF_REG_X86_SP) | \
|
|
|
+ (1ULL << PERF_REG_X86_BP) | \
|
|
|
+ (1ULL << PERF_REG_X86_IP) | \
|
|
|
+ (1ULL << PERF_REG_X86_FLAGS) | \
|
|
|
+ (1ULL << PERF_REG_X86_R8) | \
|
|
|
+ (1ULL << PERF_REG_X86_R9) | \
|
|
|
+ (1ULL << PERF_REG_X86_R10) | \
|
|
|
+ (1ULL << PERF_REG_X86_R11) | \
|
|
|
+ (1ULL << PERF_REG_X86_R12) | \
|
|
|
+ (1ULL << PERF_REG_X86_R13) | \
|
|
|
+ (1ULL << PERF_REG_X86_R14) | \
|
|
|
+ (1ULL << PERF_REG_X86_R15))
|
|
|
|
|
|
/*
|
|
|
* Per register state.
|