|
@@ -5,6 +5,8 @@
|
|
|
* Copyright (C) 2016-2019 Texas Instruments Incorporated - http://www.ti.com/
|
|
* Copyright (C) 2016-2019 Texas Instruments Incorporated - http://www.ti.com/
|
|
|
*/
|
|
*/
|
|
|
#include <dt-bindings/phy/phy.h>
|
|
#include <dt-bindings/phy/phy.h>
|
|
|
|
|
+#include <dt-bindings/mux/mux.h>
|
|
|
|
|
+#include <dt-bindings/mux/mux-j721e-wiz.h>
|
|
|
|
|
|
|
|
&cbass_main {
|
|
&cbass_main {
|
|
|
msmc_ram: sram@70000000 {
|
|
msmc_ram: sram@70000000 {
|
|
@@ -19,6 +21,30 @@
|
|
|
};
|
|
};
|
|
|
};
|
|
};
|
|
|
|
|
|
|
|
|
|
+ scm_conf: scm_conf@100000 {
|
|
|
|
|
+ compatible = "syscon", "simple-mfd";
|
|
|
|
|
+ reg = <0 0x00100000 0 0x1c000>;
|
|
|
|
|
+ #address-cells = <1>;
|
|
|
|
|
+ #size-cells = <1>;
|
|
|
|
|
+ ranges = <0x0 0x0 0x00100000 0x1c000>;
|
|
|
|
|
+
|
|
|
|
|
+ serdes_ln_ctrl: serdes_ln_ctrl@4080 {
|
|
|
|
|
+ compatible = "mmio-mux";
|
|
|
|
|
+ #mux-control-cells = <1>;
|
|
|
|
|
+ mux-reg-masks = <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */
|
|
|
|
|
+ <0x4090 0x3>, <0x4094 0x3>, /* SERDES1 lane0/1 select */
|
|
|
|
|
+ <0x40a0 0x3>, <0x40a4 0x3>, /* SERDES2 lane0/1 select */
|
|
|
|
|
+ <0x40b0 0x3>, <0x40b4 0x3>, /* SERDES3 lane0/1 select */
|
|
|
|
|
+ <0x40c0 0x3>, <0x40c4 0x3>, <0x40c8 0x3>, <0x40cc 0x3>;
|
|
|
|
|
+ /* SERDES4 lane0/1/2/3 select */
|
|
|
|
|
+ idle-states = <SERDES0_LANE0_PCIE0_LANE0>, <SERDES0_LANE1_PCIE0_LANE1>,
|
|
|
|
|
+ <SERDES1_LANE0_PCIE1_LANE0>, <SERDES1_LANE1_PCIE1_LANE1>,
|
|
|
|
|
+ <SERDES2_LANE0_PCIE2_LANE0>, <SERDES2_LANE1_PCIE2_LANE1>,
|
|
|
|
|
+ <MUX_IDLE_AS_IS>, <SERDES3_LANE1_USB3_0>,
|
|
|
|
|
+ <SERDES4_LANE0_EDP_LANE0>, <SERDES4_LANE1_EDP_LANE1>, <SERDES4_LANE2_EDP_LANE2>, <SERDES4_LANE3_EDP_LANE3>;
|
|
|
|
|
+ };
|
|
|
|
|
+ };
|
|
|
|
|
+
|
|
|
gic500: interrupt-controller@1800000 {
|
|
gic500: interrupt-controller@1800000 {
|
|
|
compatible = "arm,gic-v3";
|
|
compatible = "arm,gic-v3";
|
|
|
#address-cells = <2>;
|
|
#address-cells = <2>;
|