|
|
@@ -10,13 +10,13 @@ git clone https://github.com/freedreno/envytools.git
|
|
|
The rules-ng-ng source files this header was generated from are:
|
|
|
- /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2013-11-30 14:47:15)
|
|
|
- /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
|
|
|
-- /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32814 bytes, from 2013-11-30 15:07:33)
|
|
|
-- /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 8900 bytes, from 2013-10-22 23:57:49)
|
|
|
-- /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 10574 bytes, from 2013-11-13 05:44:45)
|
|
|
-- /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 53644 bytes, from 2013-11-30 15:07:33)
|
|
|
-- /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 8344 bytes, from 2013-11-30 14:49:47)
|
|
|
+- /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32901 bytes, from 2014-06-02 15:21:30)
|
|
|
+- /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 9859 bytes, from 2014-06-02 15:21:30)
|
|
|
+- /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 14477 bytes, from 2014-05-16 11:51:57)
|
|
|
+- /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 58020 bytes, from 2014-06-25 12:57:16)
|
|
|
+- /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 26602 bytes, from 2014-06-25 12:57:16)
|
|
|
|
|
|
-Copyright (C) 2013 by the following authors:
|
|
|
+Copyright (C) 2013-2014 by the following authors:
|
|
|
- Rob Clark <robdclark@gmail.com> (robclark)
|
|
|
|
|
|
Permission is hereby granted, free of charge, to any person obtaining
|
|
|
@@ -41,31 +41,11 @@ WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
*/
|
|
|
|
|
|
|
|
|
-enum a3xx_render_mode {
|
|
|
- RB_RENDERING_PASS = 0,
|
|
|
- RB_TILING_PASS = 1,
|
|
|
- RB_RESOLVE_PASS = 2,
|
|
|
-};
|
|
|
-
|
|
|
enum a3xx_tile_mode {
|
|
|
LINEAR = 0,
|
|
|
TILE_32X32 = 2,
|
|
|
};
|
|
|
|
|
|
-enum a3xx_threadmode {
|
|
|
- MULTI = 0,
|
|
|
- SINGLE = 1,
|
|
|
-};
|
|
|
-
|
|
|
-enum a3xx_instrbuffermode {
|
|
|
- BUFFER = 1,
|
|
|
-};
|
|
|
-
|
|
|
-enum a3xx_threadsize {
|
|
|
- TWO_QUADS = 0,
|
|
|
- FOUR_QUADS = 1,
|
|
|
-};
|
|
|
-
|
|
|
enum a3xx_state_block_id {
|
|
|
HLSQ_BLOCK_ID_TP_TEX = 2,
|
|
|
HLSQ_BLOCK_ID_TP_MIPMAP = 3,
|
|
|
@@ -169,6 +149,8 @@ enum a3xx_color_fmt {
|
|
|
RB_R8G8B8A8_UNORM = 8,
|
|
|
RB_Z16_UNORM = 12,
|
|
|
RB_A8_UNORM = 20,
|
|
|
+ RB_R16G16B16A16_FLOAT = 27,
|
|
|
+ RB_R32G32B32A32_FLOAT = 51,
|
|
|
};
|
|
|
|
|
|
enum a3xx_color_swap {
|
|
|
@@ -178,12 +160,6 @@ enum a3xx_color_swap {
|
|
|
XYZW = 3,
|
|
|
};
|
|
|
|
|
|
-enum a3xx_msaa_samples {
|
|
|
- MSAA_ONE = 0,
|
|
|
- MSAA_TWO = 1,
|
|
|
- MSAA_FOUR = 2,
|
|
|
-};
|
|
|
-
|
|
|
enum a3xx_sp_perfcounter_select {
|
|
|
SP_FS_CFLOW_INSTRUCTIONS = 12,
|
|
|
SP_FS_FULL_ALU_INSTRUCTIONS = 14,
|
|
|
@@ -191,21 +167,45 @@ enum a3xx_sp_perfcounter_select {
|
|
|
SP_ALU_ACTIVE_CYCLES = 29,
|
|
|
};
|
|
|
|
|
|
-enum adreno_rb_copy_control_mode {
|
|
|
- RB_COPY_RESOLVE = 1,
|
|
|
- RB_COPY_DEPTH_STENCIL = 5,
|
|
|
+enum a3xx_rop_code {
|
|
|
+ ROP_CLEAR = 0,
|
|
|
+ ROP_NOR = 1,
|
|
|
+ ROP_AND_INVERTED = 2,
|
|
|
+ ROP_COPY_INVERTED = 3,
|
|
|
+ ROP_AND_REVERSE = 4,
|
|
|
+ ROP_INVERT = 5,
|
|
|
+ ROP_XOR = 6,
|
|
|
+ ROP_NAND = 7,
|
|
|
+ ROP_AND = 8,
|
|
|
+ ROP_EQUIV = 9,
|
|
|
+ ROP_NOOP = 10,
|
|
|
+ ROP_OR_INVERTED = 11,
|
|
|
+ ROP_COPY = 12,
|
|
|
+ ROP_OR_REVERSE = 13,
|
|
|
+ ROP_OR = 14,
|
|
|
+ ROP_SET = 15,
|
|
|
+};
|
|
|
+
|
|
|
+enum a3xx_rb_blend_opcode {
|
|
|
+ BLEND_DST_PLUS_SRC = 0,
|
|
|
+ BLEND_SRC_MINUS_DST = 1,
|
|
|
+ BLEND_DST_MINUS_SRC = 2,
|
|
|
+ BLEND_MIN_DST_SRC = 3,
|
|
|
+ BLEND_MAX_DST_SRC = 4,
|
|
|
};
|
|
|
|
|
|
enum a3xx_tex_filter {
|
|
|
A3XX_TEX_NEAREST = 0,
|
|
|
A3XX_TEX_LINEAR = 1,
|
|
|
+ A3XX_TEX_ANISO = 2,
|
|
|
};
|
|
|
|
|
|
enum a3xx_tex_clamp {
|
|
|
A3XX_TEX_REPEAT = 0,
|
|
|
A3XX_TEX_CLAMP_TO_EDGE = 1,
|
|
|
A3XX_TEX_MIRROR_REPEAT = 2,
|
|
|
- A3XX_TEX_CLAMP_NONE = 3,
|
|
|
+ A3XX_TEX_CLAMP_TO_BORDER = 3,
|
|
|
+ A3XX_TEX_MIRROR_CLAMP = 4,
|
|
|
};
|
|
|
|
|
|
enum a3xx_tex_swiz {
|
|
|
@@ -316,6 +316,7 @@ enum a3xx_tex_type {
|
|
|
#define REG_A3XX_RBBM_INT_0_STATUS 0x00000064
|
|
|
|
|
|
#define REG_A3XX_RBBM_PERFCTR_CTL 0x00000080
|
|
|
+#define A3XX_RBBM_PERFCTR_CTL_ENABLE 0x00000001
|
|
|
|
|
|
#define REG_A3XX_RBBM_PERFCTR_LOAD_CMD0 0x00000081
|
|
|
|
|
|
@@ -549,6 +550,10 @@ static inline uint32_t REG_A3XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000460
|
|
|
|
|
|
#define REG_A3XX_CP_AHB_FAULT 0x0000054d
|
|
|
|
|
|
+#define REG_A3XX_SP_GLOBAL_MEM_SIZE 0x00000e22
|
|
|
+
|
|
|
+#define REG_A3XX_SP_GLOBAL_MEM_ADDR 0x00000e23
|
|
|
+
|
|
|
#define REG_A3XX_GRAS_CL_CLIP_CNTL 0x00002040
|
|
|
#define A3XX_GRAS_CL_CLIP_CNTL_IJ_PERSP_CENTER 0x00001000
|
|
|
#define A3XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000
|
|
|
@@ -556,6 +561,9 @@ static inline uint32_t REG_A3XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000460
|
|
|
#define A3XX_GRAS_CL_CLIP_CNTL_VP_CLIP_CODE_IGNORE 0x00080000
|
|
|
#define A3XX_GRAS_CL_CLIP_CNTL_VP_XFORM_DISABLE 0x00100000
|
|
|
#define A3XX_GRAS_CL_CLIP_CNTL_PERSP_DIVISION_DISABLE 0x00200000
|
|
|
+#define A3XX_GRAS_CL_CLIP_CNTL_ZCOORD 0x00800000
|
|
|
+#define A3XX_GRAS_CL_CLIP_CNTL_WCOORD 0x01000000
|
|
|
+#define A3XX_GRAS_CL_CLIP_CNTL_ZCLIP_DISABLE 0x02000000
|
|
|
|
|
|
#define REG_A3XX_GRAS_CL_GB_CLIP_ADJ 0x00002044
|
|
|
#define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
|
|
|
@@ -620,8 +628,26 @@ static inline uint32_t A3XX_GRAS_CL_VPORT_ZSCALE(float val)
|
|
|
}
|
|
|
|
|
|
#define REG_A3XX_GRAS_SU_POINT_MINMAX 0x00002068
|
|
|
+#define A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
|
|
|
+#define A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
|
|
|
+static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MIN(float val)
|
|
|
+{
|
|
|
+ return ((((uint32_t)(val * 8.0))) << A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
|
|
|
+}
|
|
|
+#define A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
|
|
|
+#define A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
|
|
|
+static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MAX(float val)
|
|
|
+{
|
|
|
+ return ((((uint32_t)(val * 8.0))) << A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
|
|
|
+}
|
|
|
|
|
|
#define REG_A3XX_GRAS_SU_POINT_SIZE 0x00002069
|
|
|
+#define A3XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
|
|
|
+#define A3XX_GRAS_SU_POINT_SIZE__SHIFT 0
|
|
|
+static inline uint32_t A3XX_GRAS_SU_POINT_SIZE(float val)
|
|
|
+{
|
|
|
+ return ((((uint32_t)(val * 8.0))) << A3XX_GRAS_SU_POINT_SIZE__SHIFT) & A3XX_GRAS_SU_POINT_SIZE__MASK;
|
|
|
+}
|
|
|
|
|
|
#define REG_A3XX_GRAS_SU_POLY_OFFSET_SCALE 0x0000206c
|
|
|
#define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK 0x00ffffff
|
|
|
@@ -743,6 +769,7 @@ static inline uint32_t A3XX_RB_MODE_CONTROL_RENDER_MODE(enum a3xx_render_mode va
|
|
|
#define A3XX_RB_MODE_CONTROL_PACKER_TIMER_ENABLE 0x00010000
|
|
|
|
|
|
#define REG_A3XX_RB_RENDER_CONTROL 0x000020c1
|
|
|
+#define A3XX_RB_RENDER_CONTROL_FACENESS 0x00000008
|
|
|
#define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK 0x00000ff0
|
|
|
#define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT 4
|
|
|
static inline uint32_t A3XX_RB_RENDER_CONTROL_BIN_WIDTH(uint32_t val)
|
|
|
@@ -751,6 +778,10 @@ static inline uint32_t A3XX_RB_RENDER_CONTROL_BIN_WIDTH(uint32_t val)
|
|
|
}
|
|
|
#define A3XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00001000
|
|
|
#define A3XX_RB_RENDER_CONTROL_ENABLE_GMEM 0x00002000
|
|
|
+#define A3XX_RB_RENDER_CONTROL_XCOORD 0x00004000
|
|
|
+#define A3XX_RB_RENDER_CONTROL_YCOORD 0x00008000
|
|
|
+#define A3XX_RB_RENDER_CONTROL_ZCOORD 0x00010000
|
|
|
+#define A3XX_RB_RENDER_CONTROL_WCOORD 0x00020000
|
|
|
#define A3XX_RB_RENDER_CONTROL_ALPHA_TEST 0x00400000
|
|
|
#define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK 0x07000000
|
|
|
#define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT 24
|
|
|
@@ -796,7 +827,7 @@ static inline uint32_t REG_A3XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020c4
|
|
|
#define A3XX_RB_MRT_CONTROL_BLEND2 0x00000020
|
|
|
#define A3XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000f00
|
|
|
#define A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 8
|
|
|
-static inline uint32_t A3XX_RB_MRT_CONTROL_ROP_CODE(uint32_t val)
|
|
|
+static inline uint32_t A3XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
|
|
|
{
|
|
|
return ((val) << A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A3XX_RB_MRT_CONTROL_ROP_CODE__MASK;
|
|
|
}
|
|
|
@@ -856,7 +887,7 @@ static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_b
|
|
|
}
|
|
|
#define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
|
|
|
#define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
|
|
|
-static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum adreno_rb_blend_opcode val)
|
|
|
+static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
|
|
|
{
|
|
|
return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
|
|
|
}
|
|
|
@@ -874,7 +905,7 @@ static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb
|
|
|
}
|
|
|
#define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
|
|
|
#define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
|
|
|
-static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum adreno_rb_blend_opcode val)
|
|
|
+static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
|
|
|
{
|
|
|
return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
|
|
|
}
|
|
|
@@ -957,17 +988,24 @@ static inline uint32_t A3XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples
|
|
|
{
|
|
|
return ((val) << A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
|
|
|
}
|
|
|
+#define A3XX_RB_COPY_CONTROL_DEPTHCLEAR 0x00000008
|
|
|
#define A3XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
|
|
|
#define A3XX_RB_COPY_CONTROL_MODE__SHIFT 4
|
|
|
static inline uint32_t A3XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
|
|
|
{
|
|
|
return ((val) << A3XX_RB_COPY_CONTROL_MODE__SHIFT) & A3XX_RB_COPY_CONTROL_MODE__MASK;
|
|
|
}
|
|
|
-#define A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xfffffc00
|
|
|
-#define A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 10
|
|
|
+#define A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK 0x00000f00
|
|
|
+#define A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT 8
|
|
|
+static inline uint32_t A3XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
|
|
|
+}
|
|
|
+#define A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xffffc000
|
|
|
+#define A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 14
|
|
|
static inline uint32_t A3XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
|
|
|
{
|
|
|
- return ((val >> 10) << A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
|
|
|
+ return ((val >> 14) << A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
|
|
|
}
|
|
|
|
|
|
#define REG_A3XX_RB_COPY_DEST_BASE 0x000020ed
|
|
|
@@ -1005,6 +1043,12 @@ static inline uint32_t A3XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
|
|
|
{
|
|
|
return ((val) << A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A3XX_RB_COPY_DEST_INFO_SWAP__MASK;
|
|
|
}
|
|
|
+#define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
|
|
|
+#define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
|
|
|
+static inline uint32_t A3XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
|
|
|
+}
|
|
|
#define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
|
|
|
#define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
|
|
|
static inline uint32_t A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
|
|
|
@@ -1019,6 +1063,7 @@ static inline uint32_t A3XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endi
|
|
|
}
|
|
|
|
|
|
#define REG_A3XX_RB_DEPTH_CONTROL 0x00002100
|
|
|
+#define A3XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z 0x00000001
|
|
|
#define A3XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
|
|
|
#define A3XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
|
|
|
#define A3XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE 0x00000008
|
|
|
@@ -1044,7 +1089,7 @@ static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_form
|
|
|
#define A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 11
|
|
|
static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
|
|
|
{
|
|
|
- return ((val >> 10) << A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
|
|
|
+ return ((val >> 12) << A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
|
|
|
}
|
|
|
|
|
|
#define REG_A3XX_RB_DEPTH_PITCH 0x00002103
|
|
|
@@ -1172,6 +1217,8 @@ static inline uint32_t A3XX_RB_WINDOW_OFFSET_Y(uint32_t val)
|
|
|
}
|
|
|
|
|
|
#define REG_A3XX_RB_SAMPLE_COUNT_CONTROL 0x00002110
|
|
|
+#define A3XX_RB_SAMPLE_COUNT_CONTROL_RESET 0x00000001
|
|
|
+#define A3XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002
|
|
|
|
|
|
#define REG_A3XX_RB_SAMPLE_COUNT_ADDR 0x00002111
|
|
|
|
|
|
@@ -1179,7 +1226,23 @@ static inline uint32_t A3XX_RB_WINDOW_OFFSET_Y(uint32_t val)
|
|
|
|
|
|
#define REG_A3XX_RB_Z_CLAMP_MAX 0x00002115
|
|
|
|
|
|
+#define REG_A3XX_VGT_BIN_BASE 0x000021e1
|
|
|
+
|
|
|
+#define REG_A3XX_VGT_BIN_SIZE 0x000021e2
|
|
|
+
|
|
|
#define REG_A3XX_PC_VSTREAM_CONTROL 0x000021e4
|
|
|
+#define A3XX_PC_VSTREAM_CONTROL_SIZE__MASK 0x003f0000
|
|
|
+#define A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT 16
|
|
|
+static inline uint32_t A3XX_PC_VSTREAM_CONTROL_SIZE(uint32_t val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT) & A3XX_PC_VSTREAM_CONTROL_SIZE__MASK;
|
|
|
+}
|
|
|
+#define A3XX_PC_VSTREAM_CONTROL_N__MASK 0x07c00000
|
|
|
+#define A3XX_PC_VSTREAM_CONTROL_N__SHIFT 22
|
|
|
+static inline uint32_t A3XX_PC_VSTREAM_CONTROL_N(uint32_t val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_PC_VSTREAM_CONTROL_N__SHIFT) & A3XX_PC_VSTREAM_CONTROL_N__MASK;
|
|
|
+}
|
|
|
|
|
|
#define REG_A3XX_PC_VERTEX_REUSE_BLOCK_CNTL 0x000021ea
|
|
|
|
|
|
@@ -1203,6 +1266,7 @@ static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_
|
|
|
return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK;
|
|
|
}
|
|
|
#define A3XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
|
|
|
+#define A3XX_PC_PRIM_VTX_CNTL_PSIZE 0x04000000
|
|
|
|
|
|
#define REG_A3XX_PC_RESTART_INDEX 0x000021ed
|
|
|
|
|
|
@@ -1232,6 +1296,7 @@ static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize
|
|
|
}
|
|
|
#define A3XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
|
|
|
#define A3XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200
|
|
|
+#define A3XX_HLSQ_CONTROL_1_REG_ZWCOORD 0x02000000
|
|
|
|
|
|
#define REG_A3XX_HLSQ_CONTROL_2_REG 0x00002202
|
|
|
#define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
|
|
|
@@ -1242,6 +1307,12 @@ static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
|
|
|
}
|
|
|
|
|
|
#define REG_A3XX_HLSQ_CONTROL_3_REG 0x00002203
|
|
|
+#define A3XX_HLSQ_CONTROL_3_REG_REGID__MASK 0x000000ff
|
|
|
+#define A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT 0
|
|
|
+static inline uint32_t A3XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A3XX_HLSQ_CONTROL_3_REG_REGID__MASK;
|
|
|
+}
|
|
|
|
|
|
#define REG_A3XX_HLSQ_VS_CONTROL_REG 0x00002204
|
|
|
#define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
|
|
|
@@ -1312,10 +1383,36 @@ static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
|
|
|
}
|
|
|
|
|
|
#define REG_A3XX_HLSQ_CL_NDRANGE_0_REG 0x0000220a
|
|
|
+#define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK 0x00000003
|
|
|
+#define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT 0
|
|
|
+static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM(uint32_t val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK;
|
|
|
+}
|
|
|
+#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK 0x00000ffc
|
|
|
+#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT 2
|
|
|
+static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0(uint32_t val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK;
|
|
|
+}
|
|
|
+#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK 0x003ff000
|
|
|
+#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT 12
|
|
|
+static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1(uint32_t val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK;
|
|
|
+}
|
|
|
+#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK 0xffc00000
|
|
|
+#define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT 22
|
|
|
+static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2(uint32_t val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK;
|
|
|
+}
|
|
|
+
|
|
|
+static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK(uint32_t i0) { return 0x0000220b + 0x2*i0; }
|
|
|
|
|
|
-#define REG_A3XX_HLSQ_CL_NDRANGE_1_REG 0x0000220b
|
|
|
+static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_SIZE(uint32_t i0) { return 0x0000220b + 0x2*i0; }
|
|
|
|
|
|
-#define REG_A3XX_HLSQ_CL_NDRANGE_2_REG 0x0000220c
|
|
|
+static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_OFFSET(uint32_t i0) { return 0x0000220c + 0x2*i0; }
|
|
|
|
|
|
#define REG_A3XX_HLSQ_CL_CONTROL_0_REG 0x00002211
|
|
|
|
|
|
@@ -1323,7 +1420,9 @@ static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
|
|
|
|
|
|
#define REG_A3XX_HLSQ_CL_KERNEL_CONST_REG 0x00002214
|
|
|
|
|
|
-#define REG_A3XX_HLSQ_CL_KERNEL_GROUP_X_REG 0x00002215
|
|
|
+static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP(uint32_t i0) { return 0x00002215 + 0x1*i0; }
|
|
|
+
|
|
|
+static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP_RATIO(uint32_t i0) { return 0x00002215 + 0x1*i0; }
|
|
|
|
|
|
#define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Y_REG 0x00002216
|
|
|
|
|
|
@@ -1438,6 +1537,12 @@ static inline uint32_t A3XX_VFD_DECODE_INSTR_REGID(uint32_t val)
|
|
|
{
|
|
|
return ((val) << A3XX_VFD_DECODE_INSTR_REGID__SHIFT) & A3XX_VFD_DECODE_INSTR_REGID__MASK;
|
|
|
}
|
|
|
+#define A3XX_VFD_DECODE_INSTR_SWAP__MASK 0x00c00000
|
|
|
+#define A3XX_VFD_DECODE_INSTR_SWAP__SHIFT 22
|
|
|
+static inline uint32_t A3XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A3XX_VFD_DECODE_INSTR_SWAP__MASK;
|
|
|
+}
|
|
|
#define A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
|
|
|
#define A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
|
|
|
static inline uint32_t A3XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
|
|
|
@@ -1462,12 +1567,13 @@ static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT(uint32_t val
|
|
|
}
|
|
|
|
|
|
#define REG_A3XX_VPC_ATTR 0x00002280
|
|
|
-#define A3XX_VPC_ATTR_TOTALATTR__MASK 0x00000fff
|
|
|
+#define A3XX_VPC_ATTR_TOTALATTR__MASK 0x000001ff
|
|
|
#define A3XX_VPC_ATTR_TOTALATTR__SHIFT 0
|
|
|
static inline uint32_t A3XX_VPC_ATTR_TOTALATTR(uint32_t val)
|
|
|
{
|
|
|
return ((val) << A3XX_VPC_ATTR_TOTALATTR__SHIFT) & A3XX_VPC_ATTR_TOTALATTR__MASK;
|
|
|
}
|
|
|
+#define A3XX_VPC_ATTR_PSIZE 0x00000200
|
|
|
#define A3XX_VPC_ATTR_THRDASSIGN__MASK 0x0ffff000
|
|
|
#define A3XX_VPC_ATTR_THRDASSIGN__SHIFT 12
|
|
|
static inline uint32_t A3XX_VPC_ATTR_THRDASSIGN(uint32_t val)
|
|
|
@@ -1522,11 +1628,11 @@ static inline uint32_t A3XX_SP_SP_CTRL_REG_SLEEPMODE(uint32_t val)
|
|
|
{
|
|
|
return ((val) << A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK;
|
|
|
}
|
|
|
-#define A3XX_SP_SP_CTRL_REG_LOMODE__MASK 0x00c00000
|
|
|
-#define A3XX_SP_SP_CTRL_REG_LOMODE__SHIFT 22
|
|
|
-static inline uint32_t A3XX_SP_SP_CTRL_REG_LOMODE(uint32_t val)
|
|
|
+#define A3XX_SP_SP_CTRL_REG_L0MODE__MASK 0x00c00000
|
|
|
+#define A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT 22
|
|
|
+static inline uint32_t A3XX_SP_SP_CTRL_REG_L0MODE(uint32_t val)
|
|
|
{
|
|
|
- return ((val) << A3XX_SP_SP_CTRL_REG_LOMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_LOMODE__MASK;
|
|
|
+ return ((val) << A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT) & A3XX_SP_SP_CTRL_REG_L0MODE__MASK;
|
|
|
}
|
|
|
|
|
|
#define REG_A3XX_SP_VS_CTRL_REG0 0x000022c4
|
|
|
@@ -1569,6 +1675,7 @@ static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
|
|
|
}
|
|
|
#define A3XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
|
|
|
#define A3XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000
|
|
|
+#define A3XX_SP_VS_CTRL_REG0_COMPUTEMODE 0x00800000
|
|
|
#define A3XX_SP_VS_CTRL_REG0_LENGTH__MASK 0xff000000
|
|
|
#define A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT 24
|
|
|
static inline uint32_t A3XX_SP_VS_CTRL_REG0_LENGTH(uint32_t val)
|
|
|
@@ -1742,6 +1849,7 @@ static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
|
|
|
}
|
|
|
#define A3XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
|
|
|
#define A3XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
|
|
|
+#define A3XX_SP_FS_CTRL_REG0_COMPUTEMODE 0x00800000
|
|
|
#define A3XX_SP_FS_CTRL_REG0_LENGTH__MASK 0xff000000
|
|
|
#define A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT 24
|
|
|
static inline uint32_t A3XX_SP_FS_CTRL_REG0_LENGTH(uint32_t val)
|
|
|
@@ -1802,6 +1910,13 @@ static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
|
|
|
#define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_1 0x000022e9
|
|
|
|
|
|
#define REG_A3XX_SP_FS_OUTPUT_REG 0x000022ec
|
|
|
+#define A3XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE 0x00000080
|
|
|
+#define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK 0x0000ff00
|
|
|
+#define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT 8
|
|
|
+static inline uint32_t A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
|
|
|
+}
|
|
|
|
|
|
static inline uint32_t REG_A3XX_SP_FS_MRT(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
|
|
|
|
|
|
@@ -1914,6 +2029,42 @@ static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
|
|
|
|
|
|
#define REG_A3XX_VBIF_OUT_AXI_AOOO 0x0000305f
|
|
|
|
|
|
+#define REG_A3XX_VBIF_PERF_CNT_EN 0x00003070
|
|
|
+#define A3XX_VBIF_PERF_CNT_EN_CNT0 0x00000001
|
|
|
+#define A3XX_VBIF_PERF_CNT_EN_CNT1 0x00000002
|
|
|
+#define A3XX_VBIF_PERF_CNT_EN_PWRCNT0 0x00000004
|
|
|
+#define A3XX_VBIF_PERF_CNT_EN_PWRCNT1 0x00000008
|
|
|
+#define A3XX_VBIF_PERF_CNT_EN_PWRCNT2 0x00000010
|
|
|
+
|
|
|
+#define REG_A3XX_VBIF_PERF_CNT_CLR 0x00003071
|
|
|
+#define A3XX_VBIF_PERF_CNT_CLR_CNT0 0x00000001
|
|
|
+#define A3XX_VBIF_PERF_CNT_CLR_CNT1 0x00000002
|
|
|
+#define A3XX_VBIF_PERF_CNT_CLR_PWRCNT0 0x00000004
|
|
|
+#define A3XX_VBIF_PERF_CNT_CLR_PWRCNT1 0x00000008
|
|
|
+#define A3XX_VBIF_PERF_CNT_CLR_PWRCNT2 0x00000010
|
|
|
+
|
|
|
+#define REG_A3XX_VBIF_PERF_CNT_SEL 0x00003072
|
|
|
+
|
|
|
+#define REG_A3XX_VBIF_PERF_CNT0_LO 0x00003073
|
|
|
+
|
|
|
+#define REG_A3XX_VBIF_PERF_CNT0_HI 0x00003074
|
|
|
+
|
|
|
+#define REG_A3XX_VBIF_PERF_CNT1_LO 0x00003075
|
|
|
+
|
|
|
+#define REG_A3XX_VBIF_PERF_CNT1_HI 0x00003076
|
|
|
+
|
|
|
+#define REG_A3XX_VBIF_PERF_PWR_CNT0_LO 0x00003077
|
|
|
+
|
|
|
+#define REG_A3XX_VBIF_PERF_PWR_CNT0_HI 0x00003078
|
|
|
+
|
|
|
+#define REG_A3XX_VBIF_PERF_PWR_CNT1_LO 0x00003079
|
|
|
+
|
|
|
+#define REG_A3XX_VBIF_PERF_PWR_CNT1_HI 0x0000307a
|
|
|
+
|
|
|
+#define REG_A3XX_VBIF_PERF_PWR_CNT2_LO 0x0000307b
|
|
|
+
|
|
|
+#define REG_A3XX_VBIF_PERF_PWR_CNT2_HI 0x0000307c
|
|
|
+
|
|
|
#define REG_A3XX_VSC_BIN_SIZE 0x00000c01
|
|
|
#define A3XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
|
|
|
#define A3XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
|
|
|
@@ -2080,6 +2231,8 @@ static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE(enum a3xx_cache_op
|
|
|
}
|
|
|
#define A3XX_UCHE_CACHE_INVALIDATE1_REG_ENTIRE_CACHE 0x80000000
|
|
|
|
|
|
+#define REG_A3XX_UNKNOWN_0EA6 0x00000ea6
|
|
|
+
|
|
|
#define REG_A3XX_SP_PERFCOUNTER0_SELECT 0x00000ec4
|
|
|
|
|
|
#define REG_A3XX_SP_PERFCOUNTER1_SELECT 0x00000ec5
|
|
|
@@ -2117,6 +2270,39 @@ static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE(enum a3xx_cache_op
|
|
|
#define REG_A3XX_VGT_EVENT_INITIATOR 0x000021f9
|
|
|
|
|
|
#define REG_A3XX_VGT_DRAW_INITIATOR 0x000021fc
|
|
|
+#define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK 0x0000003f
|
|
|
+#define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT 0
|
|
|
+static inline uint32_t A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK;
|
|
|
+}
|
|
|
+#define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK 0x000000c0
|
|
|
+#define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT 6
|
|
|
+static inline uint32_t A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK;
|
|
|
+}
|
|
|
+#define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK 0x00000600
|
|
|
+#define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT 9
|
|
|
+static inline uint32_t A3XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT) & A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK;
|
|
|
+}
|
|
|
+#define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK 0x00000800
|
|
|
+#define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT 11
|
|
|
+static inline uint32_t A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK;
|
|
|
+}
|
|
|
+#define A3XX_VGT_DRAW_INITIATOR_NOT_EOP 0x00001000
|
|
|
+#define A3XX_VGT_DRAW_INITIATOR_SMALL_INDEX 0x00002000
|
|
|
+#define A3XX_VGT_DRAW_INITIATOR_PRE_DRAW_INITIATOR_ENABLE 0x00004000
|
|
|
+#define A3XX_VGT_DRAW_INITIATOR_NUM_INDICES__MASK 0xffff0000
|
|
|
+#define A3XX_VGT_DRAW_INITIATOR_NUM_INDICES__SHIFT 16
|
|
|
+static inline uint32_t A3XX_VGT_DRAW_INITIATOR_NUM_INDICES(uint32_t val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_VGT_DRAW_INITIATOR_NUM_INDICES__SHIFT) & A3XX_VGT_DRAW_INITIATOR_NUM_INDICES__MASK;
|
|
|
+}
|
|
|
|
|
|
#define REG_A3XX_VGT_IMMED_DATA 0x000021fd
|
|
|
|
|
|
@@ -2152,6 +2338,12 @@ static inline uint32_t A3XX_TEX_SAMP_0_WRAP_R(enum a3xx_tex_clamp val)
|
|
|
{
|
|
|
return ((val) << A3XX_TEX_SAMP_0_WRAP_R__SHIFT) & A3XX_TEX_SAMP_0_WRAP_R__MASK;
|
|
|
}
|
|
|
+#define A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK 0x00700000
|
|
|
+#define A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT 20
|
|
|
+static inline uint32_t A3XX_TEX_SAMP_0_COMPARE_FUNC(enum adreno_compare_func val)
|
|
|
+{
|
|
|
+ return ((val) << A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT) & A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK;
|
|
|
+}
|
|
|
#define A3XX_TEX_SAMP_0_UNNORM_COORDS 0x80000000
|
|
|
|
|
|
#define REG_A3XX_TEX_SAMP_1 0x00000001
|
|
|
@@ -2170,6 +2362,7 @@ static inline uint32_t A3XX_TEX_SAMP_1_MIN_LOD(float val)
|
|
|
|
|
|
#define REG_A3XX_TEX_CONST_0 0x00000000
|
|
|
#define A3XX_TEX_CONST_0_TILED 0x00000001
|
|
|
+#define A3XX_TEX_CONST_0_SRGB 0x00000004
|
|
|
#define A3XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
|
|
|
#define A3XX_TEX_CONST_0_SWIZ_X__SHIFT 4
|
|
|
static inline uint32_t A3XX_TEX_CONST_0_SWIZ_X(enum a3xx_tex_swiz val)
|
|
|
@@ -2206,6 +2399,7 @@ static inline uint32_t A3XX_TEX_CONST_0_FMT(enum a3xx_tex_fmt val)
|
|
|
{
|
|
|
return ((val) << A3XX_TEX_CONST_0_FMT__SHIFT) & A3XX_TEX_CONST_0_FMT__MASK;
|
|
|
}
|
|
|
+#define A3XX_TEX_CONST_0_NOCONVERT 0x20000000
|
|
|
#define A3XX_TEX_CONST_0_TYPE__MASK 0xc0000000
|
|
|
#define A3XX_TEX_CONST_0_TYPE__SHIFT 30
|
|
|
static inline uint32_t A3XX_TEX_CONST_0_TYPE(enum a3xx_tex_type val)
|