|
|
@@ -78,17 +78,17 @@ static struct rockchip_pll_rate_table rk3328_pll_rates[] = {
|
|
|
|
|
|
static struct rockchip_pll_rate_table rk3328_pll_frac_rates[] = {
|
|
|
/* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
|
|
|
- RK3036_PLL_RATE(1016064000, 3, 127, 1, 1, 0, 134217),
|
|
|
+ RK3036_PLL_RATE(1016064000, 3, 127, 1, 1, 0, 134218),
|
|
|
/* vco = 1016064000 */
|
|
|
- RK3036_PLL_RATE(983040000, 24, 983, 1, 1, 0, 671088),
|
|
|
+ RK3036_PLL_RATE(983040000, 24, 983, 1, 1, 0, 671089),
|
|
|
/* vco = 983040000 */
|
|
|
- RK3036_PLL_RATE(491520000, 24, 983, 2, 1, 0, 671088),
|
|
|
+ RK3036_PLL_RATE(491520000, 24, 983, 2, 1, 0, 671089),
|
|
|
/* vco = 983040000 */
|
|
|
- RK3036_PLL_RATE(61440000, 6, 215, 7, 2, 0, 671088),
|
|
|
+ RK3036_PLL_RATE(61440000, 6, 215, 7, 2, 0, 671089),
|
|
|
/* vco = 860156000 */
|
|
|
- RK3036_PLL_RATE(56448000, 12, 451, 4, 4, 0, 9797894),
|
|
|
+ RK3036_PLL_RATE(56448000, 12, 451, 4, 4, 0, 9797895),
|
|
|
/* vco = 903168000 */
|
|
|
- RK3036_PLL_RATE(40960000, 12, 409, 4, 5, 0, 10066329),
|
|
|
+ RK3036_PLL_RATE(40960000, 12, 409, 4, 5, 0, 10066330),
|
|
|
/* vco = 819200000 */
|
|
|
{ /* sentinel */ },
|
|
|
};
|