|
|
@@ -684,7 +684,7 @@ struct event_constraint intel_core2_pebs_event_constraints[] = {
|
|
|
INTEL_FLAGS_UEVENT_CONSTRAINT(0x1fc7, 0x1), /* SIMD_INST_RETURED.ANY */
|
|
|
INTEL_FLAGS_EVENT_CONSTRAINT(0xcb, 0x1), /* MEM_LOAD_RETIRED.* */
|
|
|
/* INST_RETIRED.ANY_P, inv=1, cmask=16 (cycles:p). */
|
|
|
- INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x01),
|
|
|
+ INTEL_FLAGS_UEVENT_CONSTRAINT(0x108000c0, 0x01),
|
|
|
EVENT_CONSTRAINT_END
|
|
|
};
|
|
|
|
|
|
@@ -693,7 +693,7 @@ struct event_constraint intel_atom_pebs_event_constraints[] = {
|
|
|
INTEL_FLAGS_UEVENT_CONSTRAINT(0x00c5, 0x1), /* MISPREDICTED_BRANCH_RETIRED */
|
|
|
INTEL_FLAGS_EVENT_CONSTRAINT(0xcb, 0x1), /* MEM_LOAD_RETIRED.* */
|
|
|
/* INST_RETIRED.ANY_P, inv=1, cmask=16 (cycles:p). */
|
|
|
- INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x01),
|
|
|
+ INTEL_FLAGS_UEVENT_CONSTRAINT(0x108000c0, 0x01),
|
|
|
/* Allow all events as PEBS with no flags */
|
|
|
INTEL_ALL_EVENT_CONSTRAINT(0, 0x1),
|
|
|
EVENT_CONSTRAINT_END
|
|
|
@@ -701,7 +701,7 @@ struct event_constraint intel_atom_pebs_event_constraints[] = {
|
|
|
|
|
|
struct event_constraint intel_slm_pebs_event_constraints[] = {
|
|
|
/* INST_RETIRED.ANY_P, inv=1, cmask=16 (cycles:p). */
|
|
|
- INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x1),
|
|
|
+ INTEL_FLAGS_UEVENT_CONSTRAINT(0x108000c0, 0x1),
|
|
|
/* Allow all events as PEBS with no flags */
|
|
|
INTEL_ALL_EVENT_CONSTRAINT(0, 0x1),
|
|
|
EVENT_CONSTRAINT_END
|
|
|
@@ -726,7 +726,7 @@ struct event_constraint intel_nehalem_pebs_event_constraints[] = {
|
|
|
INTEL_FLAGS_EVENT_CONSTRAINT(0xcb, 0xf), /* MEM_LOAD_RETIRED.* */
|
|
|
INTEL_FLAGS_EVENT_CONSTRAINT(0xf7, 0xf), /* FP_ASSIST.* */
|
|
|
/* INST_RETIRED.ANY_P, inv=1, cmask=16 (cycles:p). */
|
|
|
- INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x0f),
|
|
|
+ INTEL_FLAGS_UEVENT_CONSTRAINT(0x108000c0, 0x0f),
|
|
|
EVENT_CONSTRAINT_END
|
|
|
};
|
|
|
|
|
|
@@ -743,7 +743,7 @@ struct event_constraint intel_westmere_pebs_event_constraints[] = {
|
|
|
INTEL_FLAGS_EVENT_CONSTRAINT(0xcb, 0xf), /* MEM_LOAD_RETIRED.* */
|
|
|
INTEL_FLAGS_EVENT_CONSTRAINT(0xf7, 0xf), /* FP_ASSIST.* */
|
|
|
/* INST_RETIRED.ANY_P, inv=1, cmask=16 (cycles:p). */
|
|
|
- INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x0f),
|
|
|
+ INTEL_FLAGS_UEVENT_CONSTRAINT(0x108000c0, 0x0f),
|
|
|
EVENT_CONSTRAINT_END
|
|
|
};
|
|
|
|
|
|
@@ -752,7 +752,7 @@ struct event_constraint intel_snb_pebs_event_constraints[] = {
|
|
|
INTEL_PLD_CONSTRAINT(0x01cd, 0x8), /* MEM_TRANS_RETIRED.LAT_ABOVE_THR */
|
|
|
INTEL_PST_CONSTRAINT(0x02cd, 0x8), /* MEM_TRANS_RETIRED.PRECISE_STORES */
|
|
|
/* UOPS_RETIRED.ALL, inv=1, cmask=16 (cycles:p). */
|
|
|
- INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c2, 0xf),
|
|
|
+ INTEL_FLAGS_UEVENT_CONSTRAINT(0x108001c2, 0xf),
|
|
|
INTEL_EXCLEVT_CONSTRAINT(0xd0, 0xf), /* MEM_UOP_RETIRED.* */
|
|
|
INTEL_EXCLEVT_CONSTRAINT(0xd1, 0xf), /* MEM_LOAD_UOPS_RETIRED.* */
|
|
|
INTEL_EXCLEVT_CONSTRAINT(0xd2, 0xf), /* MEM_LOAD_UOPS_LLC_HIT_RETIRED.* */
|
|
|
@@ -767,9 +767,9 @@ struct event_constraint intel_ivb_pebs_event_constraints[] = {
|
|
|
INTEL_PLD_CONSTRAINT(0x01cd, 0x8), /* MEM_TRANS_RETIRED.LAT_ABOVE_THR */
|
|
|
INTEL_PST_CONSTRAINT(0x02cd, 0x8), /* MEM_TRANS_RETIRED.PRECISE_STORES */
|
|
|
/* UOPS_RETIRED.ALL, inv=1, cmask=16 (cycles:p). */
|
|
|
- INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c2, 0xf),
|
|
|
+ INTEL_FLAGS_UEVENT_CONSTRAINT(0x108001c2, 0xf),
|
|
|
/* INST_RETIRED.PREC_DIST, inv=1, cmask=16 (cycles:ppp). */
|
|
|
- INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c0, 0x2),
|
|
|
+ INTEL_FLAGS_UEVENT_CONSTRAINT(0x108001c0, 0x2),
|
|
|
INTEL_EXCLEVT_CONSTRAINT(0xd0, 0xf), /* MEM_UOP_RETIRED.* */
|
|
|
INTEL_EXCLEVT_CONSTRAINT(0xd1, 0xf), /* MEM_LOAD_UOPS_RETIRED.* */
|
|
|
INTEL_EXCLEVT_CONSTRAINT(0xd2, 0xf), /* MEM_LOAD_UOPS_LLC_HIT_RETIRED.* */
|
|
|
@@ -783,9 +783,9 @@ struct event_constraint intel_hsw_pebs_event_constraints[] = {
|
|
|
INTEL_FLAGS_UEVENT_CONSTRAINT(0x01c0, 0x2), /* INST_RETIRED.PRECDIST */
|
|
|
INTEL_PLD_CONSTRAINT(0x01cd, 0xf), /* MEM_TRANS_RETIRED.* */
|
|
|
/* UOPS_RETIRED.ALL, inv=1, cmask=16 (cycles:p). */
|
|
|
- INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c2, 0xf),
|
|
|
+ INTEL_FLAGS_UEVENT_CONSTRAINT(0x108001c2, 0xf),
|
|
|
/* INST_RETIRED.PREC_DIST, inv=1, cmask=16 (cycles:ppp). */
|
|
|
- INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c0, 0x2),
|
|
|
+ INTEL_FLAGS_UEVENT_CONSTRAINT(0x108001c0, 0x2),
|
|
|
INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(0x01c2, 0xf), /* UOPS_RETIRED.ALL */
|
|
|
INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(0x11d0, 0xf), /* MEM_UOPS_RETIRED.STLB_MISS_LOADS */
|
|
|
INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(0x21d0, 0xf), /* MEM_UOPS_RETIRED.LOCK_LOADS */
|
|
|
@@ -806,9 +806,9 @@ struct event_constraint intel_bdw_pebs_event_constraints[] = {
|
|
|
INTEL_FLAGS_UEVENT_CONSTRAINT(0x01c0, 0x2), /* INST_RETIRED.PRECDIST */
|
|
|
INTEL_PLD_CONSTRAINT(0x01cd, 0xf), /* MEM_TRANS_RETIRED.* */
|
|
|
/* UOPS_RETIRED.ALL, inv=1, cmask=16 (cycles:p). */
|
|
|
- INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c2, 0xf),
|
|
|
+ INTEL_FLAGS_UEVENT_CONSTRAINT(0x108001c2, 0xf),
|
|
|
/* INST_RETIRED.PREC_DIST, inv=1, cmask=16 (cycles:ppp). */
|
|
|
- INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c0, 0x2),
|
|
|
+ INTEL_FLAGS_UEVENT_CONSTRAINT(0x108001c0, 0x2),
|
|
|
INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(0x01c2, 0xf), /* UOPS_RETIRED.ALL */
|
|
|
INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(0x11d0, 0xf), /* MEM_UOPS_RETIRED.STLB_MISS_LOADS */
|
|
|
INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(0x21d0, 0xf), /* MEM_UOPS_RETIRED.LOCK_LOADS */
|
|
|
@@ -829,9 +829,9 @@ struct event_constraint intel_bdw_pebs_event_constraints[] = {
|
|
|
struct event_constraint intel_skl_pebs_event_constraints[] = {
|
|
|
INTEL_FLAGS_UEVENT_CONSTRAINT(0x1c0, 0x2), /* INST_RETIRED.PREC_DIST */
|
|
|
/* INST_RETIRED.PREC_DIST, inv=1, cmask=16 (cycles:ppp). */
|
|
|
- INTEL_FLAGS_EVENT_CONSTRAINT(0x108001c0, 0x2),
|
|
|
+ INTEL_FLAGS_UEVENT_CONSTRAINT(0x108001c0, 0x2),
|
|
|
/* INST_RETIRED.TOTAL_CYCLES_PS (inv=1, cmask=16) (cycles:p). */
|
|
|
- INTEL_FLAGS_EVENT_CONSTRAINT(0x108000c0, 0x0f),
|
|
|
+ INTEL_FLAGS_UEVENT_CONSTRAINT(0x108000c0, 0x0f),
|
|
|
INTEL_PLD_CONSTRAINT(0x1cd, 0xf), /* MEM_TRANS_RETIRED.* */
|
|
|
INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(0x11d0, 0xf), /* MEM_INST_RETIRED.STLB_MISS_LOADS */
|
|
|
INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(0x12d0, 0xf), /* MEM_INST_RETIRED.STLB_MISS_STORES */
|