|
|
@@ -54,7 +54,7 @@
|
|
|
struct qed_hwfn;
|
|
|
struct qed_ptt;
|
|
|
|
|
|
-/* opcodes for the event ring */
|
|
|
+/* Opcodes for the event ring */
|
|
|
enum common_event_opcode {
|
|
|
COMMON_EVENT_PF_START,
|
|
|
COMMON_EVENT_PF_STOP,
|
|
|
@@ -82,487 +82,7 @@ enum common_ramrod_cmd_id {
|
|
|
MAX_COMMON_RAMROD_CMD_ID
|
|
|
};
|
|
|
|
|
|
-/* The core storm context for the Ystorm */
|
|
|
-struct ystorm_core_conn_st_ctx {
|
|
|
- __le32 reserved[4];
|
|
|
-};
|
|
|
-
|
|
|
-/* The core storm context for the Pstorm */
|
|
|
-struct pstorm_core_conn_st_ctx {
|
|
|
- __le32 reserved[4];
|
|
|
-};
|
|
|
-
|
|
|
-/* Core Slowpath Connection storm context of Xstorm */
|
|
|
-struct xstorm_core_conn_st_ctx {
|
|
|
- __le32 spq_base_lo;
|
|
|
- __le32 spq_base_hi;
|
|
|
- struct regpair consolid_base_addr;
|
|
|
- __le16 spq_cons;
|
|
|
- __le16 consolid_cons;
|
|
|
- __le32 reserved0[55];
|
|
|
-};
|
|
|
-
|
|
|
-struct xstorm_core_conn_ag_ctx {
|
|
|
- u8 reserved0;
|
|
|
- u8 core_state;
|
|
|
- u8 flags0;
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED1_SHIFT 1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED2_SHIFT 2
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED3_SHIFT 4
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED4_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED4_SHIFT 5
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED5_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED5_SHIFT 6
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED6_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED6_SHIFT 7
|
|
|
- u8 flags1;
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED7_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED7_SHIFT 0
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED8_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED8_SHIFT 1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED9_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED9_SHIFT 2
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT12_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT12_SHIFT 4
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT13_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT13_SHIFT 5
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
|
|
|
- u8 flags2;
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF3_SHIFT 6
|
|
|
- u8 flags3;
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF4_SHIFT 0
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF5_SHIFT 2
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF6_SHIFT 4
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF7_SHIFT 6
|
|
|
- u8 flags4;
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
- u8 flags5;
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF14_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF14_SHIFT 4
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF15_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF15_SHIFT 6
|
|
|
- u8 flags6;
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_SHIFT 0
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF17_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF17_SHIFT 2
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_DQ_CF_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_DQ_CF_SHIFT 4
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
|
|
|
- u8 flags7;
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED10_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED10_SHIFT 2
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
- u8 flags8;
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 2
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 4
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT 5
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
- u8 flags9;
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF14EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF14EN_SHIFT 4
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF15EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF15EN_SHIFT 5
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_SHIFT 6
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF17EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF17EN_SHIFT 7
|
|
|
- u8 flags10;
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED11_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED11_SHIFT 3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF23EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF23EN_SHIFT 5
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED12_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED12_SHIFT 6
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED13_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED13_SHIFT 7
|
|
|
- u8 flags11;
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED14_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED14_SHIFT 0
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED15_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RESERVED15_SHIFT 1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 5
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE9EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE9EN_SHIFT 7
|
|
|
- u8 flags12;
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE10EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE10EN_SHIFT 0
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE14EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE14EN_SHIFT 4
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE16EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE16EN_SHIFT 6
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE17EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE17EN_SHIFT 7
|
|
|
- u8 flags13;
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE18EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE18EN_SHIFT 0
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE19EN_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_RULE19EN_SHIFT 1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
- u8 flags14;
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT16_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT16_SHIFT 0
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT17_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT17_SHIFT 1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT18_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT18_SHIFT 2
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT19_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT19_SHIFT 3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT20_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT20_SHIFT 4
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT21_MASK 0x1
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_BIT21_SHIFT 5
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF23_MASK 0x3
|
|
|
-#define XSTORM_CORE_CONN_AG_CTX_CF23_SHIFT 6
|
|
|
- u8 byte2;
|
|
|
- __le16 physical_q0;
|
|
|
- __le16 consolid_prod;
|
|
|
- __le16 reserved16;
|
|
|
- __le16 tx_bd_cons;
|
|
|
- __le16 tx_bd_or_spq_prod;
|
|
|
- __le16 word5;
|
|
|
- __le16 conn_dpi;
|
|
|
- u8 byte3;
|
|
|
- u8 byte4;
|
|
|
- u8 byte5;
|
|
|
- u8 byte6;
|
|
|
- __le32 reg0;
|
|
|
- __le32 reg1;
|
|
|
- __le32 reg2;
|
|
|
- __le32 reg3;
|
|
|
- __le32 reg4;
|
|
|
- __le32 reg5;
|
|
|
- __le32 reg6;
|
|
|
- __le16 word7;
|
|
|
- __le16 word8;
|
|
|
- __le16 word9;
|
|
|
- __le16 word10;
|
|
|
- __le32 reg7;
|
|
|
- __le32 reg8;
|
|
|
- __le32 reg9;
|
|
|
- u8 byte7;
|
|
|
- u8 byte8;
|
|
|
- u8 byte9;
|
|
|
- u8 byte10;
|
|
|
- u8 byte11;
|
|
|
- u8 byte12;
|
|
|
- u8 byte13;
|
|
|
- u8 byte14;
|
|
|
- u8 byte15;
|
|
|
- u8 e5_reserved;
|
|
|
- __le16 word11;
|
|
|
- __le32 reg10;
|
|
|
- __le32 reg11;
|
|
|
- __le32 reg12;
|
|
|
- __le32 reg13;
|
|
|
- __le32 reg14;
|
|
|
- __le32 reg15;
|
|
|
- __le32 reg16;
|
|
|
- __le32 reg17;
|
|
|
- __le32 reg18;
|
|
|
- __le32 reg19;
|
|
|
- __le16 word12;
|
|
|
- __le16 word13;
|
|
|
- __le16 word14;
|
|
|
- __le16 word15;
|
|
|
-};
|
|
|
-
|
|
|
-struct tstorm_core_conn_ag_ctx {
|
|
|
- u8 byte0;
|
|
|
- u8 byte1;
|
|
|
- u8 flags0;
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1 /* exist_in_qm0 */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1 /* exist_in_qm1 */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_BIT2_MASK 0x1 /* bit2 */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_BIT2_SHIFT 2
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_BIT3_MASK 0x1 /* bit3 */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_BIT3_SHIFT 3
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_BIT4_MASK 0x1 /* bit4 */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_BIT5_MASK 0x1 /* bit5 */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_BIT5_SHIFT 5
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3 /* timer0cf */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 6
|
|
|
- u8 flags1;
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3 /* timer1cf */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 0
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3 /* timer2cf */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 2
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3 /* timer_stop_all */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF3_SHIFT 4
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3 /* cf4 */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF4_SHIFT 6
|
|
|
- u8 flags2;
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3 /* cf5 */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF5_SHIFT 0
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3 /* cf6 */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF6_SHIFT 2
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF7_MASK 0x3 /* cf7 */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF7_SHIFT 4
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF8_MASK 0x3 /* cf8 */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF8_SHIFT 6
|
|
|
- u8 flags3;
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF9_MASK 0x3 /* cf9 */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF9_SHIFT 0
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF10_MASK 0x3 /* cf10 */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF10_SHIFT 2
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1 /* cf0en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 4
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1 /* cf1en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 5
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1 /* cf2en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 6
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1 /* cf3en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 7
|
|
|
- u8 flags4;
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1 /* cf4en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 0
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1 /* cf5en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 1
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1 /* cf6en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 2
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF7EN_MASK 0x1 /* cf7en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT 3
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF8EN_MASK 0x1 /* cf8en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT 4
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF9EN_MASK 0x1 /* cf9en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT 5
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF10EN_MASK 0x1 /* cf10en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT 6
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1 /* rule0en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
- u8 flags5;
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1 /* rule1en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1 /* rule2en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1 /* rule3en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1 /* rule4en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1 /* rule5en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1 /* rule6en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1 /* rule7en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE8EN_MASK 0x1 /* rule8en */
|
|
|
-#define TSTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
- __le32 reg0;
|
|
|
- __le32 reg1;
|
|
|
- __le32 reg2;
|
|
|
- __le32 reg3;
|
|
|
- __le32 reg4;
|
|
|
- __le32 reg5;
|
|
|
- __le32 reg6;
|
|
|
- __le32 reg7;
|
|
|
- __le32 reg8;
|
|
|
- u8 byte2;
|
|
|
- u8 byte3;
|
|
|
- __le16 word0;
|
|
|
- u8 byte4;
|
|
|
- u8 byte5;
|
|
|
- __le16 word1;
|
|
|
- __le16 word2;
|
|
|
- __le16 word3;
|
|
|
- __le32 reg9;
|
|
|
- __le32 reg10;
|
|
|
-};
|
|
|
-
|
|
|
-struct ustorm_core_conn_ag_ctx {
|
|
|
- u8 reserved;
|
|
|
- u8 byte1;
|
|
|
- u8 flags0;
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
- u8 flags1;
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF3_SHIFT 0
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF4_SHIFT 2
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF5_SHIFT 4
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF6_SHIFT 6
|
|
|
- u8 flags2;
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 3
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 4
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 5
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 6
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
- u8 flags3;
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
-#define USTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
- u8 byte2;
|
|
|
- u8 byte3;
|
|
|
- __le16 word0;
|
|
|
- __le16 word1;
|
|
|
- __le32 rx_producers;
|
|
|
- __le32 reg1;
|
|
|
- __le32 reg2;
|
|
|
- __le32 reg3;
|
|
|
- __le16 word2;
|
|
|
- __le16 word3;
|
|
|
-};
|
|
|
-
|
|
|
-/* The core storm context for the Mstorm */
|
|
|
-struct mstorm_core_conn_st_ctx {
|
|
|
- __le32 reserved[24];
|
|
|
-};
|
|
|
-
|
|
|
-/* The core storm context for the Ustorm */
|
|
|
-struct ustorm_core_conn_st_ctx {
|
|
|
- __le32 reserved[4];
|
|
|
-};
|
|
|
-
|
|
|
-/* core connection context */
|
|
|
-struct core_conn_context {
|
|
|
- struct ystorm_core_conn_st_ctx ystorm_st_context;
|
|
|
- struct regpair ystorm_st_padding[2];
|
|
|
- struct pstorm_core_conn_st_ctx pstorm_st_context;
|
|
|
- struct regpair pstorm_st_padding[2];
|
|
|
- struct xstorm_core_conn_st_ctx xstorm_st_context;
|
|
|
- struct xstorm_core_conn_ag_ctx xstorm_ag_context;
|
|
|
- struct tstorm_core_conn_ag_ctx tstorm_ag_context;
|
|
|
- struct ustorm_core_conn_ag_ctx ustorm_ag_context;
|
|
|
- struct mstorm_core_conn_st_ctx mstorm_st_context;
|
|
|
- struct ustorm_core_conn_st_ctx ustorm_st_context;
|
|
|
- struct regpair ustorm_st_padding[2];
|
|
|
-};
|
|
|
-
|
|
|
+/* How ll2 should deal with packet upon errors */
|
|
|
enum core_error_handle {
|
|
|
LL2_DROP_PACKET,
|
|
|
LL2_DO_NOTHING,
|
|
|
@@ -570,21 +90,25 @@ enum core_error_handle {
|
|
|
MAX_CORE_ERROR_HANDLE
|
|
|
};
|
|
|
|
|
|
+/* Opcodes for the event ring */
|
|
|
enum core_event_opcode {
|
|
|
CORE_EVENT_TX_QUEUE_START,
|
|
|
CORE_EVENT_TX_QUEUE_STOP,
|
|
|
CORE_EVENT_RX_QUEUE_START,
|
|
|
CORE_EVENT_RX_QUEUE_STOP,
|
|
|
CORE_EVENT_RX_QUEUE_FLUSH,
|
|
|
+ CORE_EVENT_TX_QUEUE_UPDATE,
|
|
|
MAX_CORE_EVENT_OPCODE
|
|
|
};
|
|
|
|
|
|
+/* The L4 pseudo checksum mode for Core */
|
|
|
enum core_l4_pseudo_checksum_mode {
|
|
|
CORE_L4_PSEUDO_CSUM_CORRECT_LENGTH,
|
|
|
CORE_L4_PSEUDO_CSUM_ZERO_LENGTH,
|
|
|
MAX_CORE_L4_PSEUDO_CHECKSUM_MODE
|
|
|
};
|
|
|
|
|
|
+/* Light-L2 RX Producers in Tstorm RAM */
|
|
|
struct core_ll2_port_stats {
|
|
|
struct regpair gsi_invalid_hdr;
|
|
|
struct regpair gsi_invalid_pkt_length;
|
|
|
@@ -592,6 +116,7 @@ struct core_ll2_port_stats {
|
|
|
struct regpair gsi_crcchksm_error;
|
|
|
};
|
|
|
|
|
|
+/* Ethernet TX Per Queue Stats */
|
|
|
struct core_ll2_pstorm_per_queue_stat {
|
|
|
struct regpair sent_ucast_bytes;
|
|
|
struct regpair sent_mcast_bytes;
|
|
|
@@ -601,6 +126,7 @@ struct core_ll2_pstorm_per_queue_stat {
|
|
|
struct regpair sent_bcast_pkts;
|
|
|
};
|
|
|
|
|
|
+/* Light-L2 RX Producers in Tstorm RAM */
|
|
|
struct core_ll2_rx_prod {
|
|
|
__le16 bd_prod;
|
|
|
__le16 cqe_prod;
|
|
|
@@ -621,6 +147,7 @@ struct core_ll2_ustorm_per_queue_stat {
|
|
|
struct regpair rcv_bcast_pkts;
|
|
|
};
|
|
|
|
|
|
+/* Core Ramrod Command IDs (light L2) */
|
|
|
enum core_ramrod_cmd_id {
|
|
|
CORE_RAMROD_UNUSED,
|
|
|
CORE_RAMROD_RX_QUEUE_START,
|
|
|
@@ -628,53 +155,64 @@ enum core_ramrod_cmd_id {
|
|
|
CORE_RAMROD_RX_QUEUE_STOP,
|
|
|
CORE_RAMROD_TX_QUEUE_STOP,
|
|
|
CORE_RAMROD_RX_QUEUE_FLUSH,
|
|
|
+ CORE_RAMROD_TX_QUEUE_UPDATE,
|
|
|
MAX_CORE_RAMROD_CMD_ID
|
|
|
};
|
|
|
|
|
|
+/* Core RX CQE Type for Light L2 */
|
|
|
enum core_roce_flavor_type {
|
|
|
CORE_ROCE,
|
|
|
CORE_RROCE,
|
|
|
MAX_CORE_ROCE_FLAVOR_TYPE
|
|
|
};
|
|
|
|
|
|
+/* Specifies how ll2 should deal with packets errors: packet_too_big and
|
|
|
+ * no_buff.
|
|
|
+ */
|
|
|
struct core_rx_action_on_error {
|
|
|
u8 error_type;
|
|
|
#define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_MASK 0x3
|
|
|
-#define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_SHIFT 0
|
|
|
-#define CORE_RX_ACTION_ON_ERROR_NO_BUFF_MASK 0x3
|
|
|
-#define CORE_RX_ACTION_ON_ERROR_NO_BUFF_SHIFT 2
|
|
|
-#define CORE_RX_ACTION_ON_ERROR_RESERVED_MASK 0xF
|
|
|
-#define CORE_RX_ACTION_ON_ERROR_RESERVED_SHIFT 4
|
|
|
+#define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_SHIFT 0
|
|
|
+#define CORE_RX_ACTION_ON_ERROR_NO_BUFF_MASK 0x3
|
|
|
+#define CORE_RX_ACTION_ON_ERROR_NO_BUFF_SHIFT 2
|
|
|
+#define CORE_RX_ACTION_ON_ERROR_RESERVED_MASK 0xF
|
|
|
+#define CORE_RX_ACTION_ON_ERROR_RESERVED_SHIFT 4
|
|
|
};
|
|
|
|
|
|
+/* Core RX BD for Light L2 */
|
|
|
struct core_rx_bd {
|
|
|
struct regpair addr;
|
|
|
__le16 reserved[4];
|
|
|
};
|
|
|
|
|
|
+/* Core RX CM offload BD for Light L2 */
|
|
|
struct core_rx_bd_with_buff_len {
|
|
|
struct regpair addr;
|
|
|
__le16 buff_length;
|
|
|
__le16 reserved[3];
|
|
|
};
|
|
|
|
|
|
+/* Core RX CM offload BD for Light L2 */
|
|
|
union core_rx_bd_union {
|
|
|
struct core_rx_bd rx_bd;
|
|
|
struct core_rx_bd_with_buff_len rx_bd_with_len;
|
|
|
};
|
|
|
|
|
|
+/* Opaque Data for Light L2 RX CQE */
|
|
|
struct core_rx_cqe_opaque_data {
|
|
|
__le32 data[2];
|
|
|
};
|
|
|
|
|
|
+/* Core RX CQE Type for Light L2 */
|
|
|
enum core_rx_cqe_type {
|
|
|
- CORE_RX_CQE_ILLIGAL_TYPE,
|
|
|
+ CORE_RX_CQE_ILLEGAL_TYPE,
|
|
|
CORE_RX_CQE_TYPE_REGULAR,
|
|
|
CORE_RX_CQE_TYPE_GSI_OFFLOAD,
|
|
|
CORE_RX_CQE_TYPE_SLOW_PATH,
|
|
|
MAX_CORE_RX_CQE_TYPE
|
|
|
};
|
|
|
|
|
|
+/* Core RX CQE for Light L2 */
|
|
|
struct core_rx_fast_path_cqe {
|
|
|
u8 type;
|
|
|
u8 placement_offset;
|
|
|
@@ -687,6 +225,7 @@ struct core_rx_fast_path_cqe {
|
|
|
__le32 reserved1[3];
|
|
|
};
|
|
|
|
|
|
+/* Core Rx CM offload CQE */
|
|
|
struct core_rx_gsi_offload_cqe {
|
|
|
u8 type;
|
|
|
u8 data_length_error;
|
|
|
@@ -696,9 +235,11 @@ struct core_rx_gsi_offload_cqe {
|
|
|
__le32 src_mac_addrhi;
|
|
|
__le16 src_mac_addrlo;
|
|
|
__le16 qp_id;
|
|
|
- __le32 gid_dst[4];
|
|
|
+ __le32 src_qp;
|
|
|
+ __le32 reserved[3];
|
|
|
};
|
|
|
|
|
|
+/* Core RX CQE for Light L2 */
|
|
|
struct core_rx_slow_path_cqe {
|
|
|
u8 type;
|
|
|
u8 ramrod_cmd_id;
|
|
|
@@ -707,12 +248,14 @@ struct core_rx_slow_path_cqe {
|
|
|
__le32 reserved1[5];
|
|
|
};
|
|
|
|
|
|
+/* Core RX CM offload BD for Light L2 */
|
|
|
union core_rx_cqe_union {
|
|
|
struct core_rx_fast_path_cqe rx_cqe_fp;
|
|
|
struct core_rx_gsi_offload_cqe rx_cqe_gsi;
|
|
|
struct core_rx_slow_path_cqe rx_cqe_sp;
|
|
|
};
|
|
|
|
|
|
+/* Ramrod data for rx queue start ramrod */
|
|
|
struct core_rx_start_ramrod_data {
|
|
|
struct regpair bd_base;
|
|
|
struct regpair cqe_pbl_addr;
|
|
|
@@ -723,16 +266,18 @@ struct core_rx_start_ramrod_data {
|
|
|
u8 complete_event_flg;
|
|
|
u8 drop_ttl0_flg;
|
|
|
__le16 num_of_pbl_pages;
|
|
|
- u8 inner_vlan_removal_en;
|
|
|
+ u8 inner_vlan_stripping_en;
|
|
|
+ u8 report_outer_vlan;
|
|
|
u8 queue_id;
|
|
|
u8 main_func_queue;
|
|
|
u8 mf_si_bcast_accept_all;
|
|
|
u8 mf_si_mcast_accept_all;
|
|
|
struct core_rx_action_on_error action_on_error;
|
|
|
u8 gsi_offload_flag;
|
|
|
- u8 reserved[7];
|
|
|
+ u8 reserved[6];
|
|
|
};
|
|
|
|
|
|
+/* Ramrod data for rx queue stop ramrod */
|
|
|
struct core_rx_stop_ramrod_data {
|
|
|
u8 complete_cqe_flg;
|
|
|
u8 complete_event_flg;
|
|
|
@@ -741,46 +286,51 @@ struct core_rx_stop_ramrod_data {
|
|
|
__le16 reserved2[2];
|
|
|
};
|
|
|
|
|
|
+/* Flags for Core TX BD */
|
|
|
struct core_tx_bd_data {
|
|
|
__le16 as_bitfield;
|
|
|
-#define CORE_TX_BD_DATA_FORCE_VLAN_MODE_MASK 0x1
|
|
|
-#define CORE_TX_BD_DATA_FORCE_VLAN_MODE_SHIFT 0
|
|
|
-#define CORE_TX_BD_DATA_VLAN_INSERTION_MASK 0x1
|
|
|
-#define CORE_TX_BD_DATA_VLAN_INSERTION_SHIFT 1
|
|
|
-#define CORE_TX_BD_DATA_START_BD_MASK 0x1
|
|
|
-#define CORE_TX_BD_DATA_START_BD_SHIFT 2
|
|
|
-#define CORE_TX_BD_DATA_IP_CSUM_MASK 0x1
|
|
|
-#define CORE_TX_BD_DATA_IP_CSUM_SHIFT 3
|
|
|
-#define CORE_TX_BD_DATA_L4_CSUM_MASK 0x1
|
|
|
-#define CORE_TX_BD_DATA_L4_CSUM_SHIFT 4
|
|
|
-#define CORE_TX_BD_DATA_IPV6_EXT_MASK 0x1
|
|
|
-#define CORE_TX_BD_DATA_IPV6_EXT_SHIFT 5
|
|
|
-#define CORE_TX_BD_DATA_L4_PROTOCOL_MASK 0x1
|
|
|
-#define CORE_TX_BD_DATA_L4_PROTOCOL_SHIFT 6
|
|
|
+#define CORE_TX_BD_DATA_FORCE_VLAN_MODE_MASK 0x1
|
|
|
+#define CORE_TX_BD_DATA_FORCE_VLAN_MODE_SHIFT 0
|
|
|
+#define CORE_TX_BD_DATA_VLAN_INSERTION_MASK 0x1
|
|
|
+#define CORE_TX_BD_DATA_VLAN_INSERTION_SHIFT 1
|
|
|
+#define CORE_TX_BD_DATA_START_BD_MASK 0x1
|
|
|
+#define CORE_TX_BD_DATA_START_BD_SHIFT 2
|
|
|
+#define CORE_TX_BD_DATA_IP_CSUM_MASK 0x1
|
|
|
+#define CORE_TX_BD_DATA_IP_CSUM_SHIFT 3
|
|
|
+#define CORE_TX_BD_DATA_L4_CSUM_MASK 0x1
|
|
|
+#define CORE_TX_BD_DATA_L4_CSUM_SHIFT 4
|
|
|
+#define CORE_TX_BD_DATA_IPV6_EXT_MASK 0x1
|
|
|
+#define CORE_TX_BD_DATA_IPV6_EXT_SHIFT 5
|
|
|
+#define CORE_TX_BD_DATA_L4_PROTOCOL_MASK 0x1
|
|
|
+#define CORE_TX_BD_DATA_L4_PROTOCOL_SHIFT 6
|
|
|
#define CORE_TX_BD_DATA_L4_PSEUDO_CSUM_MODE_MASK 0x1
|
|
|
-#define CORE_TX_BD_DATA_L4_PSEUDO_CSUM_MODE_SHIFT 7
|
|
|
-#define CORE_TX_BD_DATA_NBDS_MASK 0xF
|
|
|
-#define CORE_TX_BD_DATA_NBDS_SHIFT 8
|
|
|
-#define CORE_TX_BD_DATA_ROCE_FLAV_MASK 0x1
|
|
|
-#define CORE_TX_BD_DATA_ROCE_FLAV_SHIFT 12
|
|
|
-#define CORE_TX_BD_DATA_IP_LEN_MASK 0x1
|
|
|
-#define CORE_TX_BD_DATA_IP_LEN_SHIFT 13
|
|
|
-#define CORE_TX_BD_DATA_RESERVED0_MASK 0x3
|
|
|
-#define CORE_TX_BD_DATA_RESERVED0_SHIFT 14
|
|
|
-};
|
|
|
-
|
|
|
+#define CORE_TX_BD_DATA_L4_PSEUDO_CSUM_MODE_SHIFT 7
|
|
|
+#define CORE_TX_BD_DATA_NBDS_MASK 0xF
|
|
|
+#define CORE_TX_BD_DATA_NBDS_SHIFT 8
|
|
|
+#define CORE_TX_BD_DATA_ROCE_FLAV_MASK 0x1
|
|
|
+#define CORE_TX_BD_DATA_ROCE_FLAV_SHIFT 12
|
|
|
+#define CORE_TX_BD_DATA_IP_LEN_MASK 0x1
|
|
|
+#define CORE_TX_BD_DATA_IP_LEN_SHIFT 13
|
|
|
+#define CORE_TX_BD_DATA_DISABLE_STAG_INSERTION_MASK 0x1
|
|
|
+#define CORE_TX_BD_DATA_DISABLE_STAG_INSERTION_SHIFT 14
|
|
|
+#define CORE_TX_BD_DATA_RESERVED0_MASK 0x1
|
|
|
+#define CORE_TX_BD_DATA_RESERVED0_SHIFT 15
|
|
|
+};
|
|
|
+
|
|
|
+/* Core TX BD for Light L2 */
|
|
|
struct core_tx_bd {
|
|
|
struct regpair addr;
|
|
|
__le16 nbytes;
|
|
|
__le16 nw_vlan_or_lb_echo;
|
|
|
struct core_tx_bd_data bd_data;
|
|
|
__le16 bitfield1;
|
|
|
-#define CORE_TX_BD_L4_HDR_OFFSET_W_MASK 0x3FFF
|
|
|
-#define CORE_TX_BD_L4_HDR_OFFSET_W_SHIFT 0
|
|
|
-#define CORE_TX_BD_TX_DST_MASK 0x3
|
|
|
-#define CORE_TX_BD_TX_DST_SHIFT 14
|
|
|
+#define CORE_TX_BD_L4_HDR_OFFSET_W_MASK 0x3FFF
|
|
|
+#define CORE_TX_BD_L4_HDR_OFFSET_W_SHIFT 0
|
|
|
+#define CORE_TX_BD_TX_DST_MASK 0x3
|
|
|
+#define CORE_TX_BD_TX_DST_SHIFT 14
|
|
|
};
|
|
|
|
|
|
+/* Light L2 TX Destination */
|
|
|
enum core_tx_dest {
|
|
|
CORE_TX_DEST_NW,
|
|
|
CORE_TX_DEST_LB,
|
|
|
@@ -789,6 +339,7 @@ enum core_tx_dest {
|
|
|
MAX_CORE_TX_DEST
|
|
|
};
|
|
|
|
|
|
+/* Ramrod data for tx queue start ramrod */
|
|
|
struct core_tx_start_ramrod_data {
|
|
|
struct regpair pbl_base_addr;
|
|
|
__le16 mtu;
|
|
|
@@ -803,10 +354,20 @@ struct core_tx_start_ramrod_data {
|
|
|
u8 resrved[3];
|
|
|
};
|
|
|
|
|
|
+/* Ramrod data for tx queue stop ramrod */
|
|
|
struct core_tx_stop_ramrod_data {
|
|
|
__le32 reserved0[2];
|
|
|
};
|
|
|
|
|
|
+/* Ramrod data for tx queue update ramrod */
|
|
|
+struct core_tx_update_ramrod_data {
|
|
|
+ u8 update_qm_pq_id_flg;
|
|
|
+ u8 reserved0;
|
|
|
+ __le16 qm_pq_id;
|
|
|
+ __le32 reserved1[1];
|
|
|
+};
|
|
|
+
|
|
|
+/* Enum flag for what type of dcb data to update */
|
|
|
enum dcb_dscp_update_mode {
|
|
|
DONT_UPDATE_DCB_DSCP,
|
|
|
UPDATE_DCB,
|
|
|
@@ -815,6 +376,487 @@ enum dcb_dscp_update_mode {
|
|
|
MAX_DCB_DSCP_UPDATE_MODE
|
|
|
};
|
|
|
|
|
|
+/* The core storm context for the Ystorm */
|
|
|
+struct ystorm_core_conn_st_ctx {
|
|
|
+ __le32 reserved[4];
|
|
|
+};
|
|
|
+
|
|
|
+/* The core storm context for the Pstorm */
|
|
|
+struct pstorm_core_conn_st_ctx {
|
|
|
+ __le32 reserved[4];
|
|
|
+};
|
|
|
+
|
|
|
+/* Core Slowpath Connection storm context of Xstorm */
|
|
|
+struct xstorm_core_conn_st_ctx {
|
|
|
+ __le32 spq_base_lo;
|
|
|
+ __le32 spq_base_hi;
|
|
|
+ struct regpair consolid_base_addr;
|
|
|
+ __le16 spq_cons;
|
|
|
+ __le16 consolid_cons;
|
|
|
+ __le32 reserved0[55];
|
|
|
+};
|
|
|
+
|
|
|
+struct e4_xstorm_core_conn_ag_ctx {
|
|
|
+ u8 reserved0;
|
|
|
+ u8 state;
|
|
|
+ u8 flags0;
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED1_SHIFT 1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED2_SHIFT 2
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED3_SHIFT 4
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED4_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED4_SHIFT 5
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED5_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED5_SHIFT 6
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED6_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED6_SHIFT 7
|
|
|
+ u8 flags1;
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED7_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED7_SHIFT 0
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED8_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED8_SHIFT 1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED9_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED9_SHIFT 2
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT12_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT12_SHIFT 4
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT13_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT13_SHIFT 5
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
|
|
|
+ u8 flags2;
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF3_SHIFT 6
|
|
|
+ u8 flags3;
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF4_SHIFT 0
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF5_SHIFT 2
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF6_SHIFT 4
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF7_SHIFT 6
|
|
|
+ u8 flags4;
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
+ u8 flags5;
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF14_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF14_SHIFT 4
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF15_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF15_SHIFT 6
|
|
|
+ u8 flags6;
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_SHIFT 0
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF17_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF17_SHIFT 2
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_DQ_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_DQ_CF_SHIFT 4
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
|
|
|
+ u8 flags7;
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED10_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED10_SHIFT 2
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
+ u8 flags8;
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 2
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 4
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT 5
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
+ u8 flags9;
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF14EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF14EN_SHIFT 4
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_SHIFT 6
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF17EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF17EN_SHIFT 7
|
|
|
+ u8 flags10;
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED11_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED11_SHIFT 3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF23EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF23EN_SHIFT 5
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED12_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED12_SHIFT 6
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED13_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED13_SHIFT 7
|
|
|
+ u8 flags11;
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED14_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED14_SHIFT 0
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED15_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RESERVED15_SHIFT 1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 5
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE9EN_SHIFT 7
|
|
|
+ u8 flags12;
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE10EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE10EN_SHIFT 0
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE14EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE14EN_SHIFT 4
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE16EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE16EN_SHIFT 6
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE17EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE17EN_SHIFT 7
|
|
|
+ u8 flags13;
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE18EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE18EN_SHIFT 0
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE19EN_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_RULE19EN_SHIFT 1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
+ u8 flags14;
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT16_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT16_SHIFT 0
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT17_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT17_SHIFT 1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT18_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT18_SHIFT 2
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT19_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT19_SHIFT 3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT20_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT20_SHIFT 4
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT21_MASK 0x1
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_BIT21_SHIFT 5
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF23_MASK 0x3
|
|
|
+#define E4_XSTORM_CORE_CONN_AG_CTX_CF23_SHIFT 6
|
|
|
+ u8 byte2;
|
|
|
+ __le16 physical_q0;
|
|
|
+ __le16 consolid_prod;
|
|
|
+ __le16 reserved16;
|
|
|
+ __le16 tx_bd_cons;
|
|
|
+ __le16 tx_bd_or_spq_prod;
|
|
|
+ __le16 word5;
|
|
|
+ __le16 conn_dpi;
|
|
|
+ u8 byte3;
|
|
|
+ u8 byte4;
|
|
|
+ u8 byte5;
|
|
|
+ u8 byte6;
|
|
|
+ __le32 reg0;
|
|
|
+ __le32 reg1;
|
|
|
+ __le32 reg2;
|
|
|
+ __le32 reg3;
|
|
|
+ __le32 reg4;
|
|
|
+ __le32 reg5;
|
|
|
+ __le32 reg6;
|
|
|
+ __le16 word7;
|
|
|
+ __le16 word8;
|
|
|
+ __le16 word9;
|
|
|
+ __le16 word10;
|
|
|
+ __le32 reg7;
|
|
|
+ __le32 reg8;
|
|
|
+ __le32 reg9;
|
|
|
+ u8 byte7;
|
|
|
+ u8 byte8;
|
|
|
+ u8 byte9;
|
|
|
+ u8 byte10;
|
|
|
+ u8 byte11;
|
|
|
+ u8 byte12;
|
|
|
+ u8 byte13;
|
|
|
+ u8 byte14;
|
|
|
+ u8 byte15;
|
|
|
+ u8 e5_reserved;
|
|
|
+ __le16 word11;
|
|
|
+ __le32 reg10;
|
|
|
+ __le32 reg11;
|
|
|
+ __le32 reg12;
|
|
|
+ __le32 reg13;
|
|
|
+ __le32 reg14;
|
|
|
+ __le32 reg15;
|
|
|
+ __le32 reg16;
|
|
|
+ __le32 reg17;
|
|
|
+ __le32 reg18;
|
|
|
+ __le32 reg19;
|
|
|
+ __le16 word12;
|
|
|
+ __le16 word13;
|
|
|
+ __le16 word14;
|
|
|
+ __le16 word15;
|
|
|
+};
|
|
|
+
|
|
|
+struct e4_tstorm_core_conn_ag_ctx {
|
|
|
+ u8 byte0;
|
|
|
+ u8 byte1;
|
|
|
+ u8 flags0;
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_BIT2_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_BIT2_SHIFT 2
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_BIT3_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_BIT3_SHIFT 3
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_BIT5_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_BIT5_SHIFT 5
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 6
|
|
|
+ u8 flags1;
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 0
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 2
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF3_SHIFT 4
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF4_SHIFT 6
|
|
|
+ u8 flags2;
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF5_SHIFT 0
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF6_SHIFT 2
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF7_SHIFT 4
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF8_SHIFT 6
|
|
|
+ u8 flags3;
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF9_SHIFT 0
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF10_SHIFT 2
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 4
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 5
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 6
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 7
|
|
|
+ u8 flags4;
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 0
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 2
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT 3
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT 4
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT 5
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT 6
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
+ u8 flags5;
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
+#define E4_TSTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
+ __le32 reg0;
|
|
|
+ __le32 reg1;
|
|
|
+ __le32 reg2;
|
|
|
+ __le32 reg3;
|
|
|
+ __le32 reg4;
|
|
|
+ __le32 reg5;
|
|
|
+ __le32 reg6;
|
|
|
+ __le32 reg7;
|
|
|
+ __le32 reg8;
|
|
|
+ u8 byte2;
|
|
|
+ u8 byte3;
|
|
|
+ __le16 word0;
|
|
|
+ u8 byte4;
|
|
|
+ u8 byte5;
|
|
|
+ __le16 word1;
|
|
|
+ __le16 word2;
|
|
|
+ __le16 word3;
|
|
|
+ __le32 reg9;
|
|
|
+ __le32 reg10;
|
|
|
+};
|
|
|
+
|
|
|
+struct e4_ustorm_core_conn_ag_ctx {
|
|
|
+ u8 reserved;
|
|
|
+ u8 byte1;
|
|
|
+ u8 flags0;
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+ u8 flags1;
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF3_SHIFT 0
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF4_SHIFT 2
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF5_SHIFT 4
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF6_SHIFT 6
|
|
|
+ u8 flags2;
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 3
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 4
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 5
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 6
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
+ u8 flags3;
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
+#define E4_USTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
+ u8 byte2;
|
|
|
+ u8 byte3;
|
|
|
+ __le16 word0;
|
|
|
+ __le16 word1;
|
|
|
+ __le32 rx_producers;
|
|
|
+ __le32 reg1;
|
|
|
+ __le32 reg2;
|
|
|
+ __le32 reg3;
|
|
|
+ __le16 word2;
|
|
|
+ __le16 word3;
|
|
|
+};
|
|
|
+
|
|
|
+/* The core storm context for the Mstorm */
|
|
|
+struct mstorm_core_conn_st_ctx {
|
|
|
+ __le32 reserved[24];
|
|
|
+};
|
|
|
+
|
|
|
+/* The core storm context for the Ustorm */
|
|
|
+struct ustorm_core_conn_st_ctx {
|
|
|
+ __le32 reserved[4];
|
|
|
+};
|
|
|
+
|
|
|
+/* core connection context */
|
|
|
+struct e4_core_conn_context {
|
|
|
+ struct ystorm_core_conn_st_ctx ystorm_st_context;
|
|
|
+ struct regpair ystorm_st_padding[2];
|
|
|
+ struct pstorm_core_conn_st_ctx pstorm_st_context;
|
|
|
+ struct regpair pstorm_st_padding[2];
|
|
|
+ struct xstorm_core_conn_st_ctx xstorm_st_context;
|
|
|
+ struct e4_xstorm_core_conn_ag_ctx xstorm_ag_context;
|
|
|
+ struct e4_tstorm_core_conn_ag_ctx tstorm_ag_context;
|
|
|
+ struct e4_ustorm_core_conn_ag_ctx ustorm_ag_context;
|
|
|
+ struct mstorm_core_conn_st_ctx mstorm_st_context;
|
|
|
+ struct ustorm_core_conn_st_ctx ustorm_st_context;
|
|
|
+ struct regpair ustorm_st_padding[2];
|
|
|
+};
|
|
|
+
|
|
|
struct eth_mstorm_per_pf_stat {
|
|
|
struct regpair gre_discard_pkts;
|
|
|
struct regpair vxlan_discard_pkts;
|
|
|
@@ -896,6 +938,50 @@ struct eth_ustorm_per_queue_stat {
|
|
|
struct regpair rcv_bcast_pkts;
|
|
|
};
|
|
|
|
|
|
+/* Event Ring VF-PF Channel data */
|
|
|
+struct vf_pf_channel_eqe_data {
|
|
|
+ struct regpair msg_addr;
|
|
|
+};
|
|
|
+
|
|
|
+/* Event Ring malicious VF data */
|
|
|
+struct malicious_vf_eqe_data {
|
|
|
+ u8 vf_id;
|
|
|
+ u8 err_id;
|
|
|
+ __le16 reserved[3];
|
|
|
+};
|
|
|
+
|
|
|
+/* Event Ring initial cleanup data */
|
|
|
+struct initial_cleanup_eqe_data {
|
|
|
+ u8 vf_id;
|
|
|
+ u8 reserved[7];
|
|
|
+};
|
|
|
+
|
|
|
+/* Event Data Union */
|
|
|
+union event_ring_data {
|
|
|
+ u8 bytes[8];
|
|
|
+ struct vf_pf_channel_eqe_data vf_pf_channel;
|
|
|
+ struct iscsi_eqe_data iscsi_info;
|
|
|
+ struct iscsi_connect_done_results iscsi_conn_done_info;
|
|
|
+ union rdma_eqe_data rdma_data;
|
|
|
+ struct malicious_vf_eqe_data malicious_vf;
|
|
|
+ struct initial_cleanup_eqe_data vf_init_cleanup;
|
|
|
+};
|
|
|
+
|
|
|
+/* Event Ring Entry */
|
|
|
+struct event_ring_entry {
|
|
|
+ u8 protocol_id;
|
|
|
+ u8 opcode;
|
|
|
+ __le16 reserved0;
|
|
|
+ __le16 echo;
|
|
|
+ u8 fw_return_code;
|
|
|
+ u8 flags;
|
|
|
+#define EVENT_RING_ENTRY_ASYNC_MASK 0x1
|
|
|
+#define EVENT_RING_ENTRY_ASYNC_SHIFT 0
|
|
|
+#define EVENT_RING_ENTRY_RESERVED1_MASK 0x7F
|
|
|
+#define EVENT_RING_ENTRY_RESERVED1_SHIFT 1
|
|
|
+ union event_ring_data data;
|
|
|
+};
|
|
|
+
|
|
|
/* Event Ring Next Page Address */
|
|
|
struct event_ring_next_addr {
|
|
|
struct regpair addr;
|
|
|
@@ -908,12 +994,21 @@ union event_ring_element {
|
|
|
struct event_ring_next_addr next_addr;
|
|
|
};
|
|
|
|
|
|
+/* Ports mode */
|
|
|
enum fw_flow_ctrl_mode {
|
|
|
flow_ctrl_pause,
|
|
|
flow_ctrl_pfc,
|
|
|
MAX_FW_FLOW_CTRL_MODE
|
|
|
};
|
|
|
|
|
|
+/* GFT profile type */
|
|
|
+enum gft_profile_type {
|
|
|
+ GFT_PROFILE_TYPE_4_TUPLE,
|
|
|
+ GFT_PROFILE_TYPE_L4_DST_PORT,
|
|
|
+ GFT_PROFILE_TYPE_IP_DST_PORT,
|
|
|
+ MAX_GFT_PROFILE_TYPE
|
|
|
+};
|
|
|
+
|
|
|
/* Major and Minor hsi Versions */
|
|
|
struct hsi_fp_ver_struct {
|
|
|
u8 minor_ver_arr[2];
|
|
|
@@ -921,14 +1016,14 @@ struct hsi_fp_ver_struct {
|
|
|
};
|
|
|
|
|
|
enum iwarp_ll2_tx_queues {
|
|
|
- IWARP_LL2_IN_ORDER_TX_QUEUE = 1,
|
|
|
+ IWARP_LL2_IN_ORDER_TX_QUEUE = 1,
|
|
|
IWARP_LL2_ALIGNED_TX_QUEUE,
|
|
|
IWARP_LL2_ALIGNED_RIGHT_TRIMMED_TX_QUEUE,
|
|
|
IWARP_LL2_ERROR,
|
|
|
MAX_IWARP_LL2_TX_QUEUES
|
|
|
};
|
|
|
|
|
|
-/* Mstorm non-triggering VF zone */
|
|
|
+/* Malicious VF error ID */
|
|
|
enum malicious_vf_error_id {
|
|
|
MALICIOUS_VF_NO_ERROR,
|
|
|
VF_PF_CHANNEL_NOT_READY,
|
|
|
@@ -951,9 +1046,11 @@ enum malicious_vf_error_id {
|
|
|
ETH_TUNN_IPV6_EXT_NBD_ERR,
|
|
|
ETH_CONTROL_PACKET_VIOLATION,
|
|
|
ETH_ANTI_SPOOFING_ERR,
|
|
|
+ ETH_PACKET_SIZE_TOO_LARGE,
|
|
|
MAX_MALICIOUS_VF_ERROR_ID
|
|
|
};
|
|
|
|
|
|
+/* Mstorm non-triggering VF zone */
|
|
|
struct mstorm_non_trigger_vf_zone {
|
|
|
struct eth_mstorm_per_queue_stat eth_queue_stat;
|
|
|
struct eth_rx_prod_data eth_rx_queue_producers[ETH_MAX_NUM_RX_QUEUES_PER_VF_QUAD];
|
|
|
@@ -962,7 +1059,21 @@ struct mstorm_non_trigger_vf_zone {
|
|
|
/* Mstorm VF zone */
|
|
|
struct mstorm_vf_zone {
|
|
|
struct mstorm_non_trigger_vf_zone non_trigger;
|
|
|
+};
|
|
|
+
|
|
|
+/* vlan header including TPID and TCI fields */
|
|
|
+struct vlan_header {
|
|
|
+ __le16 tpid;
|
|
|
+ __le16 tci;
|
|
|
+};
|
|
|
|
|
|
+/* outer tag configurations */
|
|
|
+struct outer_tag_config_struct {
|
|
|
+ u8 enable_stag_pri_change;
|
|
|
+ u8 pri_map_valid;
|
|
|
+ u8 reserved[2];
|
|
|
+ struct vlan_header outer_tag;
|
|
|
+ u8 inner_to_outer_pri_map[8];
|
|
|
};
|
|
|
|
|
|
/* personality per PF */
|
|
|
@@ -974,7 +1085,7 @@ enum personality_type {
|
|
|
PERSONALITY_RDMA,
|
|
|
PERSONALITY_CORE,
|
|
|
PERSONALITY_ETH,
|
|
|
- PERSONALITY_RESERVED4,
|
|
|
+ PERSONALITY_RESERVED,
|
|
|
MAX_PERSONALITY_TYPE
|
|
|
};
|
|
|
|
|
|
@@ -997,7 +1108,6 @@ struct pf_start_ramrod_data {
|
|
|
struct regpair event_ring_pbl_addr;
|
|
|
struct regpair consolid_q_pbl_addr;
|
|
|
struct pf_start_tunnel_config tunnel_config;
|
|
|
- __le32 reserved;
|
|
|
__le16 event_ring_sb_id;
|
|
|
u8 base_vf_id;
|
|
|
u8 num_vfs;
|
|
|
@@ -1011,21 +1121,22 @@ struct pf_start_ramrod_data {
|
|
|
u8 mf_mode;
|
|
|
u8 integ_phase;
|
|
|
u8 allow_npar_tx_switching;
|
|
|
- u8 inner_to_outer_pri_map[8];
|
|
|
- u8 pri_map_valid;
|
|
|
- __le32 outer_tag;
|
|
|
+ u8 reserved0;
|
|
|
struct hsi_fp_ver_struct hsi_fp_ver;
|
|
|
+ struct outer_tag_config_struct outer_tag_config;
|
|
|
};
|
|
|
|
|
|
+/* Data for port update ramrod */
|
|
|
struct protocol_dcb_data {
|
|
|
u8 dcb_enable_flag;
|
|
|
- u8 reserved_a;
|
|
|
+ u8 dscp_enable_flag;
|
|
|
u8 dcb_priority;
|
|
|
u8 dcb_tc;
|
|
|
- u8 reserved_b;
|
|
|
+ u8 dscp_val;
|
|
|
u8 reserved0;
|
|
|
};
|
|
|
|
|
|
+/* Update tunnel configuration */
|
|
|
struct pf_update_tunnel_config {
|
|
|
u8 update_rx_pf_clss;
|
|
|
u8 update_rx_def_ucast_clss;
|
|
|
@@ -1042,8 +1153,8 @@ struct pf_update_tunnel_config {
|
|
|
__le16 reserved;
|
|
|
};
|
|
|
|
|
|
+/* Data for port update ramrod */
|
|
|
struct pf_update_ramrod_data {
|
|
|
- u8 pf_id;
|
|
|
u8 update_eth_dcb_data_mode;
|
|
|
u8 update_fcoe_dcb_data_mode;
|
|
|
u8 update_iscsi_dcb_data_mode;
|
|
|
@@ -1051,6 +1162,7 @@ struct pf_update_ramrod_data {
|
|
|
u8 update_rroce_dcb_data_mode;
|
|
|
u8 update_iwarp_dcb_data_mode;
|
|
|
u8 update_mf_vlan_flag;
|
|
|
+ u8 update_enable_stag_pri_change;
|
|
|
struct protocol_dcb_data eth_dcb_data;
|
|
|
struct protocol_dcb_data fcoe_dcb_data;
|
|
|
struct protocol_dcb_data iscsi_dcb_data;
|
|
|
@@ -1058,7 +1170,8 @@ struct pf_update_ramrod_data {
|
|
|
struct protocol_dcb_data rroce_dcb_data;
|
|
|
struct protocol_dcb_data iwarp_dcb_data;
|
|
|
__le16 mf_vlan;
|
|
|
- __le16 reserved;
|
|
|
+ u8 enable_stag_pri_change;
|
|
|
+ u8 reserved;
|
|
|
struct pf_update_tunnel_config tunnel_config;
|
|
|
};
|
|
|
|
|
|
@@ -1079,11 +1192,13 @@ enum protocol_version_array_key {
|
|
|
MAX_PROTOCOL_VERSION_ARRAY_KEY
|
|
|
};
|
|
|
|
|
|
+/* RDMA TX Stats */
|
|
|
struct rdma_sent_stats {
|
|
|
struct regpair sent_bytes;
|
|
|
struct regpair sent_pkts;
|
|
|
};
|
|
|
|
|
|
+/* Pstorm non-triggering VF zone */
|
|
|
struct pstorm_non_trigger_vf_zone {
|
|
|
struct eth_pstorm_per_queue_stat eth_queue_stat;
|
|
|
struct rdma_sent_stats rdma_stats;
|
|
|
@@ -1103,11 +1218,34 @@ struct ramrod_header {
|
|
|
__le16 echo;
|
|
|
};
|
|
|
|
|
|
+/* RDMA RX Stats */
|
|
|
struct rdma_rcv_stats {
|
|
|
struct regpair rcv_bytes;
|
|
|
struct regpair rcv_pkts;
|
|
|
};
|
|
|
|
|
|
+/* Data for update QCN/DCQCN RL ramrod */
|
|
|
+struct rl_update_ramrod_data {
|
|
|
+ u8 qcn_update_param_flg;
|
|
|
+ u8 dcqcn_update_param_flg;
|
|
|
+ u8 rl_init_flg;
|
|
|
+ u8 rl_start_flg;
|
|
|
+ u8 rl_stop_flg;
|
|
|
+ u8 rl_id_first;
|
|
|
+ u8 rl_id_last;
|
|
|
+ u8 rl_dc_qcn_flg;
|
|
|
+ __le32 rl_bc_rate;
|
|
|
+ __le16 rl_max_rate;
|
|
|
+ __le16 rl_r_ai;
|
|
|
+ __le16 rl_r_hai;
|
|
|
+ __le16 dcqcn_g;
|
|
|
+ __le32 dcqcn_k_us;
|
|
|
+ __le32 dcqcn_timeuot_us;
|
|
|
+ __le32 qcn_timeuot_us;
|
|
|
+ __le32 reserved[2];
|
|
|
+};
|
|
|
+
|
|
|
+/* Slowpath Element (SPQE) */
|
|
|
struct slow_path_element {
|
|
|
struct ramrod_header hdr;
|
|
|
struct regpair data_ptr;
|
|
|
@@ -1130,11 +1268,12 @@ struct tstorm_per_port_stat {
|
|
|
struct regpair roce_irregular_pkt;
|
|
|
struct regpair iwarp_irregular_pkt;
|
|
|
struct regpair eth_irregular_pkt;
|
|
|
- struct regpair reserved1;
|
|
|
+ struct regpair toe_irregular_pkt;
|
|
|
struct regpair preroce_irregular_pkt;
|
|
|
struct regpair eth_gre_tunn_filter_discard;
|
|
|
struct regpair eth_vxlan_tunn_filter_discard;
|
|
|
struct regpair eth_geneve_tunn_filter_discard;
|
|
|
+ struct regpair eth_gft_drop_pkt;
|
|
|
};
|
|
|
|
|
|
/* Tstorm VF zone */
|
|
|
@@ -1197,6 +1336,7 @@ struct vf_stop_ramrod_data {
|
|
|
__le32 reserved2;
|
|
|
};
|
|
|
|
|
|
+/* VF zone size mode */
|
|
|
enum vf_zone_size_mode {
|
|
|
VF_ZONE_SIZE_MODE_DEFAULT,
|
|
|
VF_ZONE_SIZE_MODE_DOUBLE,
|
|
|
@@ -1204,6 +1344,7 @@ enum vf_zone_size_mode {
|
|
|
MAX_VF_ZONE_SIZE_MODE
|
|
|
};
|
|
|
|
|
|
+/* Attentions status block */
|
|
|
struct atten_status_block {
|
|
|
__le32 atten_bits;
|
|
|
__le32 atten_ack;
|
|
|
@@ -1212,12 +1353,6 @@ struct atten_status_block {
|
|
|
__le32 reserved1;
|
|
|
};
|
|
|
|
|
|
-enum command_type_bit {
|
|
|
- IGU_COMMAND_TYPE_NOP = 0,
|
|
|
- IGU_COMMAND_TYPE_SET = 1,
|
|
|
- MAX_COMMAND_TYPE_BIT
|
|
|
-};
|
|
|
-
|
|
|
/* DMAE command */
|
|
|
struct dmae_cmd {
|
|
|
__le32 opcode;
|
|
|
@@ -1327,74 +1462,74 @@ enum dmae_cmd_src_enum {
|
|
|
MAX_DMAE_CMD_SRC_ENUM
|
|
|
};
|
|
|
|
|
|
-struct mstorm_core_conn_ag_ctx {
|
|
|
+struct e4_mstorm_core_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define MSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_MSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
__le16 word0;
|
|
|
__le16 word1;
|
|
|
__le32 reg0;
|
|
|
__le32 reg1;
|
|
|
};
|
|
|
|
|
|
-struct ystorm_core_conn_ag_ctx {
|
|
|
+struct e4_ystorm_core_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define YSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_YSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
u8 byte2;
|
|
|
u8 byte3;
|
|
|
__le16 word0;
|
|
|
@@ -1545,22 +1680,22 @@ struct qm_rf_opportunistic_mask {
|
|
|
};
|
|
|
|
|
|
/* QM hardware structure of QM map memory */
|
|
|
-struct qm_rf_pq_map {
|
|
|
+struct qm_rf_pq_map_e4 {
|
|
|
__le32 reg;
|
|
|
-#define QM_RF_PQ_MAP_PQ_VALID_MASK 0x1
|
|
|
-#define QM_RF_PQ_MAP_PQ_VALID_SHIFT 0
|
|
|
-#define QM_RF_PQ_MAP_RL_ID_MASK 0xFF
|
|
|
-#define QM_RF_PQ_MAP_RL_ID_SHIFT 1
|
|
|
-#define QM_RF_PQ_MAP_VP_PQ_ID_MASK 0x1FF
|
|
|
-#define QM_RF_PQ_MAP_VP_PQ_ID_SHIFT 9
|
|
|
-#define QM_RF_PQ_MAP_VOQ_MASK 0x1F
|
|
|
-#define QM_RF_PQ_MAP_VOQ_SHIFT 18
|
|
|
-#define QM_RF_PQ_MAP_WRR_WEIGHT_GROUP_MASK 0x3
|
|
|
-#define QM_RF_PQ_MAP_WRR_WEIGHT_GROUP_SHIFT 23
|
|
|
-#define QM_RF_PQ_MAP_RL_VALID_MASK 0x1
|
|
|
-#define QM_RF_PQ_MAP_RL_VALID_SHIFT 25
|
|
|
-#define QM_RF_PQ_MAP_RESERVED_MASK 0x3F
|
|
|
-#define QM_RF_PQ_MAP_RESERVED_SHIFT 26
|
|
|
+#define QM_RF_PQ_MAP_E4_PQ_VALID_MASK 0x1
|
|
|
+#define QM_RF_PQ_MAP_E4_PQ_VALID_SHIFT 0
|
|
|
+#define QM_RF_PQ_MAP_E4_RL_ID_MASK 0xFF
|
|
|
+#define QM_RF_PQ_MAP_E4_RL_ID_SHIFT 1
|
|
|
+#define QM_RF_PQ_MAP_E4_VP_PQ_ID_MASK 0x1FF
|
|
|
+#define QM_RF_PQ_MAP_E4_VP_PQ_ID_SHIFT 9
|
|
|
+#define QM_RF_PQ_MAP_E4_VOQ_MASK 0x1F
|
|
|
+#define QM_RF_PQ_MAP_E4_VOQ_SHIFT 18
|
|
|
+#define QM_RF_PQ_MAP_E4_WRR_WEIGHT_GROUP_MASK 0x3
|
|
|
+#define QM_RF_PQ_MAP_E4_WRR_WEIGHT_GROUP_SHIFT 23
|
|
|
+#define QM_RF_PQ_MAP_E4_RL_VALID_MASK 0x1
|
|
|
+#define QM_RF_PQ_MAP_E4_RL_VALID_SHIFT 25
|
|
|
+#define QM_RF_PQ_MAP_E4_RESERVED_MASK 0x3F
|
|
|
+#define QM_RF_PQ_MAP_E4_RESERVED_SHIFT 26
|
|
|
};
|
|
|
|
|
|
/* Completion params for aggregated interrupt completion */
|
|
|
@@ -1643,8 +1778,8 @@ enum block_addr {
|
|
|
GRCBASE_MULD = 0x4e0000,
|
|
|
GRCBASE_YULD = 0x4c8000,
|
|
|
GRCBASE_XYLD = 0x4c0000,
|
|
|
- GRCBASE_PTLD = 0x590000,
|
|
|
- GRCBASE_YPLD = 0x5b0000,
|
|
|
+ GRCBASE_PTLD = 0x5a0000,
|
|
|
+ GRCBASE_YPLD = 0x5c0000,
|
|
|
GRCBASE_PRM = 0x230000,
|
|
|
GRCBASE_PBF_PB1 = 0xda0000,
|
|
|
GRCBASE_PBF_PB2 = 0xda4000,
|
|
|
@@ -1675,6 +1810,7 @@ enum block_addr {
|
|
|
GRCBASE_PHY_PCIE = 0x620000,
|
|
|
GRCBASE_LED = 0x6b8000,
|
|
|
GRCBASE_AVS_WRAP = 0x6b0000,
|
|
|
+ GRCBASE_PXPREQBUS = 0x56000,
|
|
|
GRCBASE_MISC_AEU = 0x8000,
|
|
|
GRCBASE_BAR0_MAP = 0x1c00000,
|
|
|
MAX_BLOCK_ADDR
|
|
|
@@ -1766,6 +1902,7 @@ enum block_id {
|
|
|
BLOCK_PHY_PCIE,
|
|
|
BLOCK_LED,
|
|
|
BLOCK_AVS_WRAP,
|
|
|
+ BLOCK_PXPREQBUS,
|
|
|
BLOCK_MISC_AEU,
|
|
|
BLOCK_BAR0_MAP,
|
|
|
MAX_BLOCK_ID
|
|
|
@@ -1841,7 +1978,7 @@ struct dbg_attn_block_result {
|
|
|
struct dbg_attn_reg_result reg_results[15];
|
|
|
};
|
|
|
|
|
|
-/* mode header */
|
|
|
+/* Mode header */
|
|
|
struct dbg_mode_hdr {
|
|
|
__le16 data;
|
|
|
#define DBG_MODE_HDR_EVAL_MODE_MASK 0x1
|
|
|
@@ -1863,80 +2000,83 @@ struct dbg_attn_reg {
|
|
|
__le32 mask_address;
|
|
|
};
|
|
|
|
|
|
-/* attention types */
|
|
|
+/* Attention types */
|
|
|
enum dbg_attn_type {
|
|
|
ATTN_TYPE_INTERRUPT,
|
|
|
ATTN_TYPE_PARITY,
|
|
|
MAX_DBG_ATTN_TYPE
|
|
|
};
|
|
|
|
|
|
+/* Debug Bus block data */
|
|
|
struct dbg_bus_block {
|
|
|
u8 num_of_lines;
|
|
|
u8 has_latency_events;
|
|
|
__le16 lines_offset;
|
|
|
};
|
|
|
|
|
|
+/* Debug Bus block user data */
|
|
|
struct dbg_bus_block_user_data {
|
|
|
u8 num_of_lines;
|
|
|
u8 has_latency_events;
|
|
|
__le16 names_offset;
|
|
|
};
|
|
|
|
|
|
+/* Block Debug line data */
|
|
|
struct dbg_bus_line {
|
|
|
u8 data;
|
|
|
-#define DBG_BUS_LINE_NUM_OF_GROUPS_MASK 0xF
|
|
|
-#define DBG_BUS_LINE_NUM_OF_GROUPS_SHIFT 0
|
|
|
-#define DBG_BUS_LINE_IS_256B_MASK 0x1
|
|
|
-#define DBG_BUS_LINE_IS_256B_SHIFT 4
|
|
|
-#define DBG_BUS_LINE_RESERVED_MASK 0x7
|
|
|
-#define DBG_BUS_LINE_RESERVED_SHIFT 5
|
|
|
+#define DBG_BUS_LINE_NUM_OF_GROUPS_MASK 0xF
|
|
|
+#define DBG_BUS_LINE_NUM_OF_GROUPS_SHIFT 0
|
|
|
+#define DBG_BUS_LINE_IS_256B_MASK 0x1
|
|
|
+#define DBG_BUS_LINE_IS_256B_SHIFT 4
|
|
|
+#define DBG_BUS_LINE_RESERVED_MASK 0x7
|
|
|
+#define DBG_BUS_LINE_RESERVED_SHIFT 5
|
|
|
u8 group_sizes;
|
|
|
};
|
|
|
|
|
|
-/* condition header for registers dump */
|
|
|
+/* Condition header for registers dump */
|
|
|
struct dbg_dump_cond_hdr {
|
|
|
struct dbg_mode_hdr mode; /* Mode header */
|
|
|
u8 block_id; /* block ID */
|
|
|
u8 data_size; /* size in dwords of the data following this header */
|
|
|
};
|
|
|
|
|
|
-/* memory data for registers dump */
|
|
|
+/* Memory data for registers dump */
|
|
|
struct dbg_dump_mem {
|
|
|
__le32 dword0;
|
|
|
-#define DBG_DUMP_MEM_ADDRESS_MASK 0xFFFFFF
|
|
|
-#define DBG_DUMP_MEM_ADDRESS_SHIFT 0
|
|
|
-#define DBG_DUMP_MEM_MEM_GROUP_ID_MASK 0xFF
|
|
|
-#define DBG_DUMP_MEM_MEM_GROUP_ID_SHIFT 24
|
|
|
+#define DBG_DUMP_MEM_ADDRESS_MASK 0xFFFFFF
|
|
|
+#define DBG_DUMP_MEM_ADDRESS_SHIFT 0
|
|
|
+#define DBG_DUMP_MEM_MEM_GROUP_ID_MASK 0xFF
|
|
|
+#define DBG_DUMP_MEM_MEM_GROUP_ID_SHIFT 24
|
|
|
__le32 dword1;
|
|
|
-#define DBG_DUMP_MEM_LENGTH_MASK 0xFFFFFF
|
|
|
-#define DBG_DUMP_MEM_LENGTH_SHIFT 0
|
|
|
-#define DBG_DUMP_MEM_WIDE_BUS_MASK 0x1
|
|
|
-#define DBG_DUMP_MEM_WIDE_BUS_SHIFT 24
|
|
|
-#define DBG_DUMP_MEM_RESERVED_MASK 0x7F
|
|
|
-#define DBG_DUMP_MEM_RESERVED_SHIFT 25
|
|
|
+#define DBG_DUMP_MEM_LENGTH_MASK 0xFFFFFF
|
|
|
+#define DBG_DUMP_MEM_LENGTH_SHIFT 0
|
|
|
+#define DBG_DUMP_MEM_WIDE_BUS_MASK 0x1
|
|
|
+#define DBG_DUMP_MEM_WIDE_BUS_SHIFT 24
|
|
|
+#define DBG_DUMP_MEM_RESERVED_MASK 0x7F
|
|
|
+#define DBG_DUMP_MEM_RESERVED_SHIFT 25
|
|
|
};
|
|
|
|
|
|
-/* register data for registers dump */
|
|
|
+/* Register data for registers dump */
|
|
|
struct dbg_dump_reg {
|
|
|
__le32 data;
|
|
|
-#define DBG_DUMP_REG_ADDRESS_MASK 0x7FFFFF /* register address (in dwords) */
|
|
|
-#define DBG_DUMP_REG_ADDRESS_SHIFT 0
|
|
|
-#define DBG_DUMP_REG_WIDE_BUS_MASK 0x1 /* indicates register is wide-bus */
|
|
|
-#define DBG_DUMP_REG_WIDE_BUS_SHIFT 23
|
|
|
-#define DBG_DUMP_REG_LENGTH_MASK 0xFF /* register size (in dwords) */
|
|
|
-#define DBG_DUMP_REG_LENGTH_SHIFT 24
|
|
|
+#define DBG_DUMP_REG_ADDRESS_MASK 0x7FFFFF
|
|
|
+#define DBG_DUMP_REG_ADDRESS_SHIFT 0
|
|
|
+#define DBG_DUMP_REG_WIDE_BUS_MASK 0x1
|
|
|
+#define DBG_DUMP_REG_WIDE_BUS_SHIFT 23
|
|
|
+#define DBG_DUMP_REG_LENGTH_MASK 0xFF
|
|
|
+#define DBG_DUMP_REG_LENGTH_SHIFT 24
|
|
|
};
|
|
|
|
|
|
-/* split header for registers dump */
|
|
|
+/* Split header for registers dump */
|
|
|
struct dbg_dump_split_hdr {
|
|
|
__le32 hdr;
|
|
|
-#define DBG_DUMP_SPLIT_HDR_DATA_SIZE_MASK 0xFFFFFF
|
|
|
-#define DBG_DUMP_SPLIT_HDR_DATA_SIZE_SHIFT 0
|
|
|
-#define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_MASK 0xFF
|
|
|
-#define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_SHIFT 24
|
|
|
+#define DBG_DUMP_SPLIT_HDR_DATA_SIZE_MASK 0xFFFFFF
|
|
|
+#define DBG_DUMP_SPLIT_HDR_DATA_SIZE_SHIFT 0
|
|
|
+#define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_MASK 0xFF
|
|
|
+#define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_SHIFT 24
|
|
|
};
|
|
|
|
|
|
-/* condition header for idle check */
|
|
|
+/* Condition header for idle check */
|
|
|
struct dbg_idle_chk_cond_hdr {
|
|
|
struct dbg_mode_hdr mode; /* Mode header */
|
|
|
__le16 data_size; /* size in dwords of the data following this header */
|
|
|
@@ -1945,12 +2085,12 @@ struct dbg_idle_chk_cond_hdr {
|
|
|
/* Idle Check condition register */
|
|
|
struct dbg_idle_chk_cond_reg {
|
|
|
__le32 data;
|
|
|
-#define DBG_IDLE_CHK_COND_REG_ADDRESS_MASK 0x7FFFFF
|
|
|
-#define DBG_IDLE_CHK_COND_REG_ADDRESS_SHIFT 0
|
|
|
-#define DBG_IDLE_CHK_COND_REG_WIDE_BUS_MASK 0x1
|
|
|
-#define DBG_IDLE_CHK_COND_REG_WIDE_BUS_SHIFT 23
|
|
|
-#define DBG_IDLE_CHK_COND_REG_BLOCK_ID_MASK 0xFF
|
|
|
-#define DBG_IDLE_CHK_COND_REG_BLOCK_ID_SHIFT 24
|
|
|
+#define DBG_IDLE_CHK_COND_REG_ADDRESS_MASK 0x7FFFFF
|
|
|
+#define DBG_IDLE_CHK_COND_REG_ADDRESS_SHIFT 0
|
|
|
+#define DBG_IDLE_CHK_COND_REG_WIDE_BUS_MASK 0x1
|
|
|
+#define DBG_IDLE_CHK_COND_REG_WIDE_BUS_SHIFT 23
|
|
|
+#define DBG_IDLE_CHK_COND_REG_BLOCK_ID_MASK 0xFF
|
|
|
+#define DBG_IDLE_CHK_COND_REG_BLOCK_ID_SHIFT 24
|
|
|
__le16 num_entries;
|
|
|
u8 entry_size;
|
|
|
u8 start_entry;
|
|
|
@@ -1959,12 +2099,12 @@ struct dbg_idle_chk_cond_reg {
|
|
|
/* Idle Check info register */
|
|
|
struct dbg_idle_chk_info_reg {
|
|
|
__le32 data;
|
|
|
-#define DBG_IDLE_CHK_INFO_REG_ADDRESS_MASK 0x7FFFFF
|
|
|
-#define DBG_IDLE_CHK_INFO_REG_ADDRESS_SHIFT 0
|
|
|
-#define DBG_IDLE_CHK_INFO_REG_WIDE_BUS_MASK 0x1
|
|
|
-#define DBG_IDLE_CHK_INFO_REG_WIDE_BUS_SHIFT 23
|
|
|
-#define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_MASK 0xFF
|
|
|
-#define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_SHIFT 24
|
|
|
+#define DBG_IDLE_CHK_INFO_REG_ADDRESS_MASK 0x7FFFFF
|
|
|
+#define DBG_IDLE_CHK_INFO_REG_ADDRESS_SHIFT 0
|
|
|
+#define DBG_IDLE_CHK_INFO_REG_WIDE_BUS_MASK 0x1
|
|
|
+#define DBG_IDLE_CHK_INFO_REG_WIDE_BUS_SHIFT 23
|
|
|
+#define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_MASK 0xFF
|
|
|
+#define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_SHIFT 24
|
|
|
__le16 size; /* register size in dwords */
|
|
|
struct dbg_mode_hdr mode; /* Mode header */
|
|
|
};
|
|
|
@@ -2016,13 +2156,13 @@ struct dbg_idle_chk_rule {
|
|
|
/* Idle Check rule parsing data */
|
|
|
struct dbg_idle_chk_rule_parsing_data {
|
|
|
__le32 data;
|
|
|
-#define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_MASK 0x1
|
|
|
-#define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_SHIFT 0
|
|
|
-#define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_MASK 0x7FFFFFFF
|
|
|
-#define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_SHIFT 1
|
|
|
+#define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_MASK 0x1
|
|
|
+#define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_SHIFT 0
|
|
|
+#define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_MASK 0x7FFFFFFF
|
|
|
+#define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_SHIFT 1
|
|
|
};
|
|
|
|
|
|
-/* idle check severity types */
|
|
|
+/* Idle check severity types */
|
|
|
enum dbg_idle_chk_severity_types {
|
|
|
/* idle check failure should cause an error */
|
|
|
IDLE_CHK_SEVERITY_ERROR,
|
|
|
@@ -2036,14 +2176,14 @@ enum dbg_idle_chk_severity_types {
|
|
|
/* Debug Bus block data */
|
|
|
struct dbg_bus_block_data {
|
|
|
__le16 data;
|
|
|
-#define DBG_BUS_BLOCK_DATA_ENABLE_MASK_MASK 0xF
|
|
|
-#define DBG_BUS_BLOCK_DATA_ENABLE_MASK_SHIFT 0
|
|
|
-#define DBG_BUS_BLOCK_DATA_RIGHT_SHIFT_MASK 0xF
|
|
|
-#define DBG_BUS_BLOCK_DATA_RIGHT_SHIFT_SHIFT 4
|
|
|
-#define DBG_BUS_BLOCK_DATA_FORCE_VALID_MASK_MASK 0xF
|
|
|
-#define DBG_BUS_BLOCK_DATA_FORCE_VALID_MASK_SHIFT 8
|
|
|
-#define DBG_BUS_BLOCK_DATA_FORCE_FRAME_MASK_MASK 0xF
|
|
|
-#define DBG_BUS_BLOCK_DATA_FORCE_FRAME_MASK_SHIFT 12
|
|
|
+#define DBG_BUS_BLOCK_DATA_ENABLE_MASK_MASK 0xF
|
|
|
+#define DBG_BUS_BLOCK_DATA_ENABLE_MASK_SHIFT 0
|
|
|
+#define DBG_BUS_BLOCK_DATA_RIGHT_SHIFT_MASK 0xF
|
|
|
+#define DBG_BUS_BLOCK_DATA_RIGHT_SHIFT_SHIFT 4
|
|
|
+#define DBG_BUS_BLOCK_DATA_FORCE_VALID_MASK_MASK 0xF
|
|
|
+#define DBG_BUS_BLOCK_DATA_FORCE_VALID_MASK_SHIFT 8
|
|
|
+#define DBG_BUS_BLOCK_DATA_FORCE_FRAME_MASK_MASK 0xF
|
|
|
+#define DBG_BUS_BLOCK_DATA_FORCE_FRAME_MASK_SHIFT 12
|
|
|
u8 line_num;
|
|
|
u8 hw_id;
|
|
|
};
|
|
|
@@ -2072,6 +2212,7 @@ enum dbg_bus_clients {
|
|
|
MAX_DBG_BUS_CLIENTS
|
|
|
};
|
|
|
|
|
|
+/* Debug Bus constraint operation types */
|
|
|
enum dbg_bus_constraint_ops {
|
|
|
DBG_BUS_CONSTRAINT_OP_EQ,
|
|
|
DBG_BUS_CONSTRAINT_OP_NE,
|
|
|
@@ -2086,12 +2227,13 @@ enum dbg_bus_constraint_ops {
|
|
|
MAX_DBG_BUS_CONSTRAINT_OPS
|
|
|
};
|
|
|
|
|
|
+/* Debug Bus trigger state data */
|
|
|
struct dbg_bus_trigger_state_data {
|
|
|
u8 data;
|
|
|
-#define DBG_BUS_TRIGGER_STATE_DATA_BLOCK_SHIFTED_ENABLE_MASK_MASK 0xF
|
|
|
-#define DBG_BUS_TRIGGER_STATE_DATA_BLOCK_SHIFTED_ENABLE_MASK_SHIFT 0
|
|
|
-#define DBG_BUS_TRIGGER_STATE_DATA_CONSTRAINT_DWORD_MASK_MASK 0xF
|
|
|
-#define DBG_BUS_TRIGGER_STATE_DATA_CONSTRAINT_DWORD_MASK_SHIFT 4
|
|
|
+#define DBG_BUS_TRIGGER_STATE_DATA_BLOCK_SHIFTED_ENABLE_MASK_MASK 0xF
|
|
|
+#define DBG_BUS_TRIGGER_STATE_DATA_BLOCK_SHIFTED_ENABLE_MASK_SHIFT 0
|
|
|
+#define DBG_BUS_TRIGGER_STATE_DATA_CONSTRAINT_DWORD_MASK_MASK 0xF
|
|
|
+#define DBG_BUS_TRIGGER_STATE_DATA_CONSTRAINT_DWORD_MASK_SHIFT 4
|
|
|
};
|
|
|
|
|
|
/* Debug Bus memory address */
|
|
|
@@ -2165,6 +2307,7 @@ struct dbg_bus_data {
|
|
|
struct dbg_bus_storm_data storms[6];
|
|
|
};
|
|
|
|
|
|
+/* Debug bus filter types */
|
|
|
enum dbg_bus_filter_types {
|
|
|
DBG_BUS_FILTER_TYPE_OFF,
|
|
|
DBG_BUS_FILTER_TYPE_PRE,
|
|
|
@@ -2181,6 +2324,7 @@ enum dbg_bus_frame_modes {
|
|
|
MAX_DBG_BUS_FRAME_MODES
|
|
|
};
|
|
|
|
|
|
+/* Debug bus other engine mode */
|
|
|
enum dbg_bus_other_engine_modes {
|
|
|
DBG_BUS_OTHER_ENGINE_MODE_NONE,
|
|
|
DBG_BUS_OTHER_ENGINE_MODE_DOUBLE_BW_TX,
|
|
|
@@ -2190,12 +2334,14 @@ enum dbg_bus_other_engine_modes {
|
|
|
MAX_DBG_BUS_OTHER_ENGINE_MODES
|
|
|
};
|
|
|
|
|
|
+/* Debug bus post-trigger recording types */
|
|
|
enum dbg_bus_post_trigger_types {
|
|
|
DBG_BUS_POST_TRIGGER_RECORD,
|
|
|
DBG_BUS_POST_TRIGGER_DROP,
|
|
|
MAX_DBG_BUS_POST_TRIGGER_TYPES
|
|
|
};
|
|
|
|
|
|
+/* Debug bus pre-trigger recording types */
|
|
|
enum dbg_bus_pre_trigger_types {
|
|
|
DBG_BUS_PRE_TRIGGER_START_FROM_ZERO,
|
|
|
DBG_BUS_PRE_TRIGGER_NUM_CHUNKS,
|
|
|
@@ -2203,11 +2349,10 @@ enum dbg_bus_pre_trigger_types {
|
|
|
MAX_DBG_BUS_PRE_TRIGGER_TYPES
|
|
|
};
|
|
|
|
|
|
+/* Debug bus SEMI frame modes */
|
|
|
enum dbg_bus_semi_frame_modes {
|
|
|
- DBG_BUS_SEMI_FRAME_MODE_0SLOW_4FAST =
|
|
|
- 0,
|
|
|
- DBG_BUS_SEMI_FRAME_MODE_4SLOW_0FAST =
|
|
|
- 3,
|
|
|
+ DBG_BUS_SEMI_FRAME_MODE_0SLOW_4FAST = 0,
|
|
|
+ DBG_BUS_SEMI_FRAME_MODE_4SLOW_0FAST = 3,
|
|
|
MAX_DBG_BUS_SEMI_FRAME_MODES
|
|
|
};
|
|
|
|
|
|
@@ -2220,6 +2365,7 @@ enum dbg_bus_states {
|
|
|
MAX_DBG_BUS_STATES
|
|
|
};
|
|
|
|
|
|
+/* Debug Bus Storm modes */
|
|
|
enum dbg_bus_storm_modes {
|
|
|
DBG_BUS_STORM_MODE_PRINTF,
|
|
|
DBG_BUS_STORM_MODE_PRAM_ADDR,
|
|
|
@@ -2352,7 +2498,7 @@ enum dbg_status {
|
|
|
DBG_STATUS_MCP_TRACE_NO_META,
|
|
|
DBG_STATUS_MCP_COULD_NOT_HALT,
|
|
|
DBG_STATUS_MCP_COULD_NOT_RESUME,
|
|
|
- DBG_STATUS_DMAE_FAILED,
|
|
|
+ DBG_STATUS_RESERVED2,
|
|
|
DBG_STATUS_SEMI_FIFO_NOT_EMPTY,
|
|
|
DBG_STATUS_IGU_FIFO_BAD_DATA,
|
|
|
DBG_STATUS_MCP_COULD_NOT_MASK_PRTY,
|
|
|
@@ -2396,7 +2542,8 @@ struct dbg_tools_data {
|
|
|
u8 chip_id;
|
|
|
u8 platform_id;
|
|
|
u8 initialized;
|
|
|
- u8 reserved;
|
|
|
+ u8 use_dmae;
|
|
|
+ __le32 num_regs_read;
|
|
|
};
|
|
|
|
|
|
/********************************/
|
|
|
@@ -2406,6 +2553,7 @@ struct dbg_tools_data {
|
|
|
/* Number of VLAN priorities */
|
|
|
#define NUM_OF_VLAN_PRIORITIES 8
|
|
|
|
|
|
+/* BRB RAM init requirements */
|
|
|
struct init_brb_ram_req {
|
|
|
__le32 guranteed_per_tc;
|
|
|
__le32 headroom_per_tc;
|
|
|
@@ -2414,17 +2562,20 @@ struct init_brb_ram_req {
|
|
|
u8 num_active_tcs[MAX_NUM_PORTS];
|
|
|
};
|
|
|
|
|
|
+/* ETS per-TC init requirements */
|
|
|
struct init_ets_tc_req {
|
|
|
u8 use_sp;
|
|
|
u8 use_wfq;
|
|
|
__le16 weight;
|
|
|
};
|
|
|
|
|
|
+/* ETS init requirements */
|
|
|
struct init_ets_req {
|
|
|
__le32 mtu;
|
|
|
struct init_ets_tc_req tc_req[NUM_OF_TCS];
|
|
|
};
|
|
|
|
|
|
+/* NIG LB RL init requirements */
|
|
|
struct init_nig_lb_rl_req {
|
|
|
__le16 lb_mac_rate;
|
|
|
__le16 lb_rate;
|
|
|
@@ -2432,15 +2583,18 @@ struct init_nig_lb_rl_req {
|
|
|
__le16 tc_rate[NUM_OF_PHYS_TCS];
|
|
|
};
|
|
|
|
|
|
+/* NIG TC mapping for each priority */
|
|
|
struct init_nig_pri_tc_map_entry {
|
|
|
u8 tc_id;
|
|
|
u8 valid;
|
|
|
};
|
|
|
|
|
|
+/* NIG priority to TC map init requirements */
|
|
|
struct init_nig_pri_tc_map_req {
|
|
|
struct init_nig_pri_tc_map_entry pri[NUM_OF_VLAN_PRIORITIES];
|
|
|
};
|
|
|
|
|
|
+/* QM per-port init parameters */
|
|
|
struct init_qm_port_params {
|
|
|
u8 active;
|
|
|
u8 active_phys_tcs;
|
|
|
@@ -2563,7 +2717,7 @@ struct bin_buffer_hdr {
|
|
|
__le32 length;
|
|
|
};
|
|
|
|
|
|
-/* binary init buffer types */
|
|
|
+/* Binary init buffer types */
|
|
|
enum bin_init_buffer_type {
|
|
|
BIN_BUF_INIT_FW_VER_INFO,
|
|
|
BIN_BUF_INIT_CMD,
|
|
|
@@ -2793,6 +2947,7 @@ struct iro {
|
|
|
};
|
|
|
|
|
|
/***************************** Public Functions *******************************/
|
|
|
+
|
|
|
/**
|
|
|
* @brief qed_dbg_set_bin_ptr - Sets a pointer to the binary data with debug
|
|
|
* arrays.
|
|
|
@@ -2801,6 +2956,18 @@ struct iro {
|
|
|
*/
|
|
|
enum dbg_status qed_dbg_set_bin_ptr(const u8 * const bin_ptr);
|
|
|
|
|
|
+/**
|
|
|
+ * @brief qed_read_regs - Reads registers into a buffer (using GRC).
|
|
|
+ *
|
|
|
+ * @param p_hwfn - HW device data
|
|
|
+ * @param p_ptt - Ptt window used for writing the registers.
|
|
|
+ * @param buf - Destination buffer.
|
|
|
+ * @param addr - Source GRC address in dwords.
|
|
|
+ * @param len - Number of registers to read.
|
|
|
+ */
|
|
|
+void qed_read_regs(struct qed_hwfn *p_hwfn,
|
|
|
+ struct qed_ptt *p_ptt, u32 *buf, u32 addr, u32 len);
|
|
|
+
|
|
|
/**
|
|
|
* @brief qed_dbg_grc_set_params_default - Reverts all GRC parameters to their
|
|
|
* default value.
|
|
|
@@ -3119,6 +3286,7 @@ enum dbg_status qed_dbg_print_attn(struct qed_hwfn *p_hwfn,
|
|
|
#define MAX_NAME_LEN 16
|
|
|
|
|
|
/***************************** Public Functions *******************************/
|
|
|
+
|
|
|
/**
|
|
|
* @brief qed_dbg_user_set_bin_ptr - Sets a pointer to the binary data with
|
|
|
* debug arrays.
|
|
|
@@ -3171,6 +3339,18 @@ enum dbg_status qed_print_idle_chk_results(struct qed_hwfn *p_hwfn,
|
|
|
u32 *num_errors,
|
|
|
u32 *num_warnings);
|
|
|
|
|
|
+/**
|
|
|
+ * @brief qed_dbg_mcp_trace_set_meta_data - Sets a pointer to the MCP Trace
|
|
|
+ * meta data.
|
|
|
+ *
|
|
|
+ * Needed in case the MCP Trace dump doesn't contain the meta data (e.g. due to
|
|
|
+ * no NVRAM access).
|
|
|
+ *
|
|
|
+ * @param data - pointer to MCP Trace meta data
|
|
|
+ * @param size - size of MCP Trace meta data in dwords
|
|
|
+ */
|
|
|
+void qed_dbg_mcp_trace_set_meta_data(u32 *data, u32 size);
|
|
|
+
|
|
|
/**
|
|
|
* @brief qed_get_mcp_trace_results_buf_size - Returns the required buffer size
|
|
|
* for MCP Trace results (in bytes).
|
|
|
@@ -3607,6 +3787,9 @@ static const u32 dbg_bus_blocks[] = {
|
|
|
0x00000000, /* bar0_map, bb, 0 lines */
|
|
|
0x00000000, /* bar0_map, k2, 0 lines */
|
|
|
0x00000000,
|
|
|
+ 0x00000000, /* bar0_map, bb, 0 lines */
|
|
|
+ 0x00000000, /* bar0_map, k2, 0 lines */
|
|
|
+ 0x00000000,
|
|
|
};
|
|
|
|
|
|
/* Win 2 */
|
|
|
@@ -3645,7 +3828,6 @@ static const u32 dbg_bus_blocks[] = {
|
|
|
* Returns the required host memory size in 4KB units.
|
|
|
* Must be called before all QM init HSI functions.
|
|
|
*
|
|
|
- * @param pf_id - physical function ID
|
|
|
* @param num_pf_cids - number of connections used by this PF
|
|
|
* @param num_vf_cids - number of connections used by VFs of this PF
|
|
|
* @param num_tids - number of tasks used by this PF
|
|
|
@@ -3654,8 +3836,7 @@ static const u32 dbg_bus_blocks[] = {
|
|
|
*
|
|
|
* @return The required host memory size in 4KB units.
|
|
|
*/
|
|
|
-u32 qed_qm_pf_mem_size(u8 pf_id,
|
|
|
- u32 num_pf_cids,
|
|
|
+u32 qed_qm_pf_mem_size(u32 num_pf_cids,
|
|
|
u32 num_vf_cids,
|
|
|
u32 num_tids, u16 num_pf_pqs, u16 num_vf_pqs);
|
|
|
|
|
|
@@ -3676,7 +3857,7 @@ struct qed_qm_pf_rt_init_params {
|
|
|
u8 port_id;
|
|
|
u8 pf_id;
|
|
|
u8 max_phys_tcs_per_port;
|
|
|
- bool is_first_pf;
|
|
|
+ bool is_pf_loading;
|
|
|
u32 num_pf_cids;
|
|
|
u32 num_vf_cids;
|
|
|
u32 num_tids;
|
|
|
@@ -3687,6 +3868,7 @@ struct qed_qm_pf_rt_init_params {
|
|
|
u8 num_vports;
|
|
|
u16 pf_wfq;
|
|
|
u32 pf_rl;
|
|
|
+ u32 link_speed;
|
|
|
struct init_qm_pq_params *pq_params;
|
|
|
struct init_qm_vport_params *vport_params;
|
|
|
};
|
|
|
@@ -3744,11 +3926,14 @@ int qed_init_vport_wfq(struct qed_hwfn *p_hwfn,
|
|
|
* @param p_ptt - ptt window used for writing the registers
|
|
|
* @param vport_id - VPORT ID
|
|
|
* @param vport_rl - rate limit in Mb/sec units
|
|
|
+ * @param link_speed - link speed in Mbps.
|
|
|
*
|
|
|
* @return 0 on success, -1 on error.
|
|
|
*/
|
|
|
int qed_init_vport_rl(struct qed_hwfn *p_hwfn,
|
|
|
- struct qed_ptt *p_ptt, u8 vport_id, u32 vport_rl);
|
|
|
+ struct qed_ptt *p_ptt,
|
|
|
+ u8 vport_id, u32 vport_rl, u32 link_speed);
|
|
|
+
|
|
|
/**
|
|
|
* @brief qed_send_qm_stop_cmd Sends a stop command to the QM
|
|
|
*
|
|
|
@@ -3759,7 +3944,8 @@ int qed_init_vport_rl(struct qed_hwfn *p_hwfn,
|
|
|
* @param start_pq - first PQ ID to stop
|
|
|
* @param num_pqs - Number of PQs to stop, starting from start_pq.
|
|
|
*
|
|
|
- * @return bool, true if successful, false if timeout occured while waiting for QM command done.
|
|
|
+ * @return bool, true if successful, false if timeout occurred while waiting for
|
|
|
+ * QM command done.
|
|
|
*/
|
|
|
bool qed_send_qm_stop_cmd(struct qed_hwfn *p_hwfn,
|
|
|
struct qed_ptt *p_ptt,
|
|
|
@@ -3769,6 +3955,7 @@ bool qed_send_qm_stop_cmd(struct qed_hwfn *p_hwfn,
|
|
|
/**
|
|
|
* @brief qed_set_vxlan_dest_port - initializes vxlan tunnel destination udp port
|
|
|
*
|
|
|
+ * @param p_hwfn
|
|
|
* @param p_ptt - ptt window used for writing the registers.
|
|
|
* @param dest_port - vxlan destination udp port.
|
|
|
*/
|
|
|
@@ -3778,6 +3965,7 @@ void qed_set_vxlan_dest_port(struct qed_hwfn *p_hwfn,
|
|
|
/**
|
|
|
* @brief qed_set_vxlan_enable - enable or disable VXLAN tunnel in HW
|
|
|
*
|
|
|
+ * @param p_hwfn
|
|
|
* @param p_ptt - ptt window used for writing the registers.
|
|
|
* @param vxlan_enable - vxlan enable flag.
|
|
|
*/
|
|
|
@@ -3787,6 +3975,7 @@ void qed_set_vxlan_enable(struct qed_hwfn *p_hwfn,
|
|
|
/**
|
|
|
* @brief qed_set_gre_enable - enable or disable GRE tunnel in HW
|
|
|
*
|
|
|
+ * @param p_hwfn
|
|
|
* @param p_ptt - ptt window used for writing the registers.
|
|
|
* @param eth_gre_enable - eth GRE enable enable flag.
|
|
|
* @param ip_gre_enable - IP GRE enable enable flag.
|
|
|
@@ -3798,6 +3987,7 @@ void qed_set_gre_enable(struct qed_hwfn *p_hwfn,
|
|
|
/**
|
|
|
* @brief qed_set_geneve_dest_port - initializes geneve tunnel destination udp port
|
|
|
*
|
|
|
+ * @param p_hwfn
|
|
|
* @param p_ptt - ptt window used for writing the registers.
|
|
|
* @param dest_port - geneve destination udp port.
|
|
|
*/
|
|
|
@@ -3814,612 +4004,921 @@ void qed_set_geneve_dest_port(struct qed_hwfn *p_hwfn,
|
|
|
void qed_set_geneve_enable(struct qed_hwfn *p_hwfn,
|
|
|
struct qed_ptt *p_ptt,
|
|
|
bool eth_geneve_enable, bool ip_geneve_enable);
|
|
|
-void qed_set_rfs_mode_disable(struct qed_hwfn *p_hwfn,
|
|
|
- struct qed_ptt *p_ptt, u16 pf_id);
|
|
|
-void qed_set_rfs_mode_enable(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
|
|
|
- u16 pf_id, bool tcp, bool udp,
|
|
|
- bool ipv4, bool ipv6);
|
|
|
-
|
|
|
-#define YSTORM_FLOW_CONTROL_MODE_OFFSET (IRO[0].base)
|
|
|
-#define YSTORM_FLOW_CONTROL_MODE_SIZE (IRO[0].size)
|
|
|
-#define TSTORM_PORT_STAT_OFFSET(port_id) \
|
|
|
+
|
|
|
+/**
|
|
|
+ * @brief qed_gft_disable - Disable GFT
|
|
|
+ *
|
|
|
+ * @param p_hwfn
|
|
|
+ * @param p_ptt - ptt window used for writing the registers.
|
|
|
+ * @param pf_id - pf on which to disable GFT.
|
|
|
+ */
|
|
|
+void qed_gft_disable(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, u16 pf_id);
|
|
|
+
|
|
|
+/**
|
|
|
+ * @brief qed_gft_config - Enable and configure HW for GFT
|
|
|
+ *
|
|
|
+ * @param p_hwfn
|
|
|
+ * @param p_ptt - ptt window used for writing the registers.
|
|
|
+ * @param pf_id - pf on which to enable GFT.
|
|
|
+ * @param tcp - set profile tcp packets.
|
|
|
+ * @param udp - set profile udp packet.
|
|
|
+ * @param ipv4 - set profile ipv4 packet.
|
|
|
+ * @param ipv6 - set profile ipv6 packet.
|
|
|
+ * @param profile_type - define packet same fields. Use enum gft_profile_type.
|
|
|
+ */
|
|
|
+void qed_gft_config(struct qed_hwfn *p_hwfn,
|
|
|
+ struct qed_ptt *p_ptt,
|
|
|
+ u16 pf_id,
|
|
|
+ bool tcp,
|
|
|
+ bool udp,
|
|
|
+ bool ipv4, bool ipv6, enum gft_profile_type profile_type);
|
|
|
+
|
|
|
+/**
|
|
|
+ * @brief qed_enable_context_validation - Enable and configure context
|
|
|
+ * validation.
|
|
|
+ *
|
|
|
+ * @param p_hwfn
|
|
|
+ * @param p_ptt - ptt window used for writing the registers.
|
|
|
+ */
|
|
|
+void qed_enable_context_validation(struct qed_hwfn *p_hwfn,
|
|
|
+ struct qed_ptt *p_ptt);
|
|
|
+
|
|
|
+/**
|
|
|
+ * @brief qed_calc_session_ctx_validation - Calcualte validation byte for
|
|
|
+ * session context.
|
|
|
+ *
|
|
|
+ * @param p_ctx_mem - pointer to context memory.
|
|
|
+ * @param ctx_size - context size.
|
|
|
+ * @param ctx_type - context type.
|
|
|
+ * @param cid - context cid.
|
|
|
+ */
|
|
|
+void qed_calc_session_ctx_validation(void *p_ctx_mem,
|
|
|
+ u16 ctx_size, u8 ctx_type, u32 cid);
|
|
|
+
|
|
|
+/**
|
|
|
+ * @brief qed_calc_task_ctx_validation - Calcualte validation byte for task
|
|
|
+ * context.
|
|
|
+ *
|
|
|
+ * @param p_ctx_mem - pointer to context memory.
|
|
|
+ * @param ctx_size - context size.
|
|
|
+ * @param ctx_type - context type.
|
|
|
+ * @param tid - context tid.
|
|
|
+ */
|
|
|
+void qed_calc_task_ctx_validation(void *p_ctx_mem,
|
|
|
+ u16 ctx_size, u8 ctx_type, u32 tid);
|
|
|
+
|
|
|
+/**
|
|
|
+ * @brief qed_memset_session_ctx - Memset session context to 0 while
|
|
|
+ * preserving validation bytes.
|
|
|
+ *
|
|
|
+ * @param p_hwfn -
|
|
|
+ * @param p_ctx_mem - pointer to context memory.
|
|
|
+ * @param ctx_size - size to initialzie.
|
|
|
+ * @param ctx_type - context type.
|
|
|
+ */
|
|
|
+void qed_memset_session_ctx(void *p_ctx_mem, u32 ctx_size, u8 ctx_type);
|
|
|
+
|
|
|
+/**
|
|
|
+ * @brief qed_memset_task_ctx - Memset task context to 0 while preserving
|
|
|
+ * validation bytes.
|
|
|
+ *
|
|
|
+ * @param p_ctx_mem - pointer to context memory.
|
|
|
+ * @param ctx_size - size to initialzie.
|
|
|
+ * @param ctx_type - context type.
|
|
|
+ */
|
|
|
+void qed_memset_task_ctx(void *p_ctx_mem, u32 ctx_size, u8 ctx_type);
|
|
|
+
|
|
|
+/* Ystorm flow control mode. Use enum fw_flow_ctrl_mode */
|
|
|
+#define YSTORM_FLOW_CONTROL_MODE_OFFSET (IRO[0].base)
|
|
|
+#define YSTORM_FLOW_CONTROL_MODE_SIZE (IRO[0].size)
|
|
|
+
|
|
|
+/* Tstorm port statistics */
|
|
|
+#define TSTORM_PORT_STAT_OFFSET(port_id) \
|
|
|
(IRO[1].base + ((port_id) * IRO[1].m1))
|
|
|
-#define TSTORM_PORT_STAT_SIZE (IRO[1].size)
|
|
|
+#define TSTORM_PORT_STAT_SIZE (IRO[1].size)
|
|
|
+
|
|
|
+/* Tstorm ll2 port statistics */
|
|
|
#define TSTORM_LL2_PORT_STAT_OFFSET(port_id) \
|
|
|
(IRO[2].base + ((port_id) * IRO[2].m1))
|
|
|
#define TSTORM_LL2_PORT_STAT_SIZE (IRO[2].size)
|
|
|
-#define USTORM_VF_PF_CHANNEL_READY_OFFSET(vf_id) \
|
|
|
+
|
|
|
+/* Ustorm VF-PF Channel ready flag */
|
|
|
+#define USTORM_VF_PF_CHANNEL_READY_OFFSET(vf_id) \
|
|
|
(IRO[3].base + ((vf_id) * IRO[3].m1))
|
|
|
-#define USTORM_VF_PF_CHANNEL_READY_SIZE (IRO[3].size)
|
|
|
-#define USTORM_FLR_FINAL_ACK_OFFSET(pf_id) \
|
|
|
- (IRO[4].base + (pf_id) * IRO[4].m1)
|
|
|
-#define USTORM_FLR_FINAL_ACK_SIZE (IRO[4].size)
|
|
|
-#define USTORM_EQE_CONS_OFFSET(pf_id) \
|
|
|
+#define USTORM_VF_PF_CHANNEL_READY_SIZE (IRO[3].size)
|
|
|
+
|
|
|
+/* Ustorm Final flr cleanup ack */
|
|
|
+#define USTORM_FLR_FINAL_ACK_OFFSET(pf_id) \
|
|
|
+ (IRO[4].base + ((pf_id) * IRO[4].m1))
|
|
|
+#define USTORM_FLR_FINAL_ACK_SIZE (IRO[4].size)
|
|
|
+
|
|
|
+/* Ustorm Event ring consumer */
|
|
|
+#define USTORM_EQE_CONS_OFFSET(pf_id) \
|
|
|
(IRO[5].base + ((pf_id) * IRO[5].m1))
|
|
|
-#define USTORM_EQE_CONS_SIZE (IRO[5].size)
|
|
|
-#define USTORM_ETH_QUEUE_ZONE_OFFSET(queue_zone_id) \
|
|
|
+#define USTORM_EQE_CONS_SIZE (IRO[5].size)
|
|
|
+
|
|
|
+/* Ustorm eth queue zone */
|
|
|
+#define USTORM_ETH_QUEUE_ZONE_OFFSET(queue_zone_id) \
|
|
|
(IRO[6].base + ((queue_zone_id) * IRO[6].m1))
|
|
|
-#define USTORM_ETH_QUEUE_ZONE_SIZE (IRO[6].size)
|
|
|
-#define USTORM_COMMON_QUEUE_CONS_OFFSET(queue_zone_id) \
|
|
|
+#define USTORM_ETH_QUEUE_ZONE_SIZE (IRO[6].size)
|
|
|
+
|
|
|
+/* Ustorm Common Queue ring consumer */
|
|
|
+#define USTORM_COMMON_QUEUE_CONS_OFFSET(queue_zone_id) \
|
|
|
(IRO[7].base + ((queue_zone_id) * IRO[7].m1))
|
|
|
-#define USTORM_COMMON_QUEUE_CONS_SIZE (IRO[7].size)
|
|
|
+#define USTORM_COMMON_QUEUE_CONS_SIZE (IRO[7].size)
|
|
|
+
|
|
|
+/* Xstorm Integration Test Data */
|
|
|
+#define XSTORM_INTEG_TEST_DATA_OFFSET (IRO[8].base)
|
|
|
+#define XSTORM_INTEG_TEST_DATA_SIZE (IRO[8].size)
|
|
|
+
|
|
|
+/* Ystorm Integration Test Data */
|
|
|
+#define YSTORM_INTEG_TEST_DATA_OFFSET (IRO[9].base)
|
|
|
+#define YSTORM_INTEG_TEST_DATA_SIZE (IRO[9].size)
|
|
|
+
|
|
|
+/* Pstorm Integration Test Data */
|
|
|
+#define PSTORM_INTEG_TEST_DATA_OFFSET (IRO[10].base)
|
|
|
+#define PSTORM_INTEG_TEST_DATA_SIZE (IRO[10].size)
|
|
|
+
|
|
|
+/* Tstorm Integration Test Data */
|
|
|
+#define TSTORM_INTEG_TEST_DATA_OFFSET (IRO[11].base)
|
|
|
+#define TSTORM_INTEG_TEST_DATA_SIZE (IRO[11].size)
|
|
|
+
|
|
|
+/* Mstorm Integration Test Data */
|
|
|
+#define MSTORM_INTEG_TEST_DATA_OFFSET (IRO[12].base)
|
|
|
+#define MSTORM_INTEG_TEST_DATA_SIZE (IRO[12].size)
|
|
|
+
|
|
|
+/* Ustorm Integration Test Data */
|
|
|
+#define USTORM_INTEG_TEST_DATA_OFFSET (IRO[13].base)
|
|
|
+#define USTORM_INTEG_TEST_DATA_SIZE (IRO[13].size)
|
|
|
+
|
|
|
+/* Tstorm producers */
|
|
|
#define TSTORM_LL2_RX_PRODS_OFFSET(core_rx_queue_id) \
|
|
|
- (IRO[14].base + ((core_rx_queue_id) * IRO[14].m1))
|
|
|
+ (IRO[14].base + ((core_rx_queue_id) * IRO[14].m1))
|
|
|
#define TSTORM_LL2_RX_PRODS_SIZE (IRO[14].size)
|
|
|
+
|
|
|
+/* Tstorm LightL2 queue statistics */
|
|
|
#define CORE_LL2_TSTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
|
|
|
(IRO[15].base + ((core_rx_queue_id) * IRO[15].m1))
|
|
|
#define CORE_LL2_TSTORM_PER_QUEUE_STAT_SIZE (IRO[15].size)
|
|
|
+
|
|
|
+/* Ustorm LiteL2 queue statistics */
|
|
|
#define CORE_LL2_USTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
|
|
|
- (IRO[16].base + ((core_rx_queue_id) * IRO[16].m1))
|
|
|
+ (IRO[16].base + ((core_rx_queue_id) * IRO[16].m1))
|
|
|
#define CORE_LL2_USTORM_PER_QUEUE_STAT_SIZE (IRO[16].size)
|
|
|
+
|
|
|
+/* Pstorm LiteL2 queue statistics */
|
|
|
#define CORE_LL2_PSTORM_PER_QUEUE_STAT_OFFSET(core_tx_stats_id) \
|
|
|
- (IRO[17].base + ((core_tx_stats_id) * IRO[17].m1))
|
|
|
-#define CORE_LL2_PSTORM_PER_QUEUE_STAT_SIZE (IRO[17]. size)
|
|
|
-#define MSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
|
|
|
+ (IRO[17].base + ((core_tx_stats_id) * IRO[17].m1))
|
|
|
+#define CORE_LL2_PSTORM_PER_QUEUE_STAT_SIZE (IRO[17].size)
|
|
|
+
|
|
|
+/* Mstorm queue statistics */
|
|
|
+#define MSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
|
|
|
(IRO[18].base + ((stat_counter_id) * IRO[18].m1))
|
|
|
-#define MSTORM_QUEUE_STAT_SIZE (IRO[18].size)
|
|
|
-#define MSTORM_ETH_PF_PRODS_OFFSET(queue_id) \
|
|
|
+#define MSTORM_QUEUE_STAT_SIZE (IRO[18].size)
|
|
|
+
|
|
|
+/* Mstorm ETH PF queues producers */
|
|
|
+#define MSTORM_ETH_PF_PRODS_OFFSET(queue_id) \
|
|
|
(IRO[19].base + ((queue_id) * IRO[19].m1))
|
|
|
-#define MSTORM_ETH_PF_PRODS_SIZE (IRO[19].size)
|
|
|
+#define MSTORM_ETH_PF_PRODS_SIZE (IRO[19].size)
|
|
|
+
|
|
|
+/* Mstorm ETH VF queues producers offset in RAM. Used in default VF zone size
|
|
|
+ * mode.
|
|
|
+ */
|
|
|
#define MSTORM_ETH_VF_PRODS_OFFSET(vf_id, vf_queue_id) \
|
|
|
- (IRO[20].base + ((vf_id) * IRO[20].m1) + ((vf_queue_id) * IRO[20].m2))
|
|
|
+ (IRO[20].base + ((vf_id) * IRO[20].m1) + ((vf_queue_id) * IRO[20].m2))
|
|
|
#define MSTORM_ETH_VF_PRODS_SIZE (IRO[20].size)
|
|
|
-#define MSTORM_TPA_TIMEOUT_US_OFFSET (IRO[21].base)
|
|
|
-#define MSTORM_TPA_TIMEOUT_US_SIZE (IRO[21].size)
|
|
|
-#define MSTORM_ETH_PF_STAT_OFFSET(pf_id) \
|
|
|
+
|
|
|
+/* TPA agregation timeout in us resolution (on ASIC) */
|
|
|
+#define MSTORM_TPA_TIMEOUT_US_OFFSET (IRO[21].base)
|
|
|
+#define MSTORM_TPA_TIMEOUT_US_SIZE (IRO[21].size)
|
|
|
+
|
|
|
+/* Mstorm pf statistics */
|
|
|
+#define MSTORM_ETH_PF_STAT_OFFSET(pf_id) \
|
|
|
(IRO[22].base + ((pf_id) * IRO[22].m1))
|
|
|
-#define MSTORM_ETH_PF_STAT_SIZE (IRO[22].size)
|
|
|
-#define USTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
|
|
|
+#define MSTORM_ETH_PF_STAT_SIZE (IRO[22].size)
|
|
|
+
|
|
|
+/* Ustorm queue statistics */
|
|
|
+#define USTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
|
|
|
(IRO[23].base + ((stat_counter_id) * IRO[23].m1))
|
|
|
-#define USTORM_QUEUE_STAT_SIZE (IRO[23].size)
|
|
|
-#define USTORM_ETH_PF_STAT_OFFSET(pf_id) \
|
|
|
+#define USTORM_QUEUE_STAT_SIZE (IRO[23].size)
|
|
|
+
|
|
|
+/* Ustorm pf statistics */
|
|
|
+#define USTORM_ETH_PF_STAT_OFFSET(pf_id)\
|
|
|
(IRO[24].base + ((pf_id) * IRO[24].m1))
|
|
|
-#define USTORM_ETH_PF_STAT_SIZE (IRO[24].size)
|
|
|
-#define PSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
|
|
|
+#define USTORM_ETH_PF_STAT_SIZE (IRO[24].size)
|
|
|
+
|
|
|
+/* Pstorm queue statistics */
|
|
|
+#define PSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
|
|
|
(IRO[25].base + ((stat_counter_id) * IRO[25].m1))
|
|
|
-#define PSTORM_QUEUE_STAT_SIZE (IRO[25].size)
|
|
|
-#define PSTORM_ETH_PF_STAT_OFFSET(pf_id) \
|
|
|
+#define PSTORM_QUEUE_STAT_SIZE (IRO[25].size)
|
|
|
+
|
|
|
+/* Pstorm pf statistics */
|
|
|
+#define PSTORM_ETH_PF_STAT_OFFSET(pf_id) \
|
|
|
(IRO[26].base + ((pf_id) * IRO[26].m1))
|
|
|
-#define PSTORM_ETH_PF_STAT_SIZE (IRO[26].size)
|
|
|
-#define PSTORM_CTL_FRAME_ETHTYPE_OFFSET(ethtype) \
|
|
|
- (IRO[27].base + ((ethtype) * IRO[27].m1))
|
|
|
-#define PSTORM_CTL_FRAME_ETHTYPE_SIZE (IRO[27].size)
|
|
|
-#define TSTORM_ETH_PRS_INPUT_OFFSET (IRO[28].base)
|
|
|
-#define TSTORM_ETH_PRS_INPUT_SIZE (IRO[28].size)
|
|
|
-#define ETH_RX_RATE_LIMIT_OFFSET(pf_id) \
|
|
|
+#define PSTORM_ETH_PF_STAT_SIZE (IRO[26].size)
|
|
|
+
|
|
|
+/* Control frame's EthType configuration for TX control frame security */
|
|
|
+#define PSTORM_CTL_FRAME_ETHTYPE_OFFSET(eth_type_id) \
|
|
|
+ (IRO[27].base + ((eth_type_id) * IRO[27].m1))
|
|
|
+#define PSTORM_CTL_FRAME_ETHTYPE_SIZE (IRO[27].size)
|
|
|
+
|
|
|
+/* Tstorm last parser message */
|
|
|
+#define TSTORM_ETH_PRS_INPUT_OFFSET (IRO[28].base)
|
|
|
+#define TSTORM_ETH_PRS_INPUT_SIZE (IRO[28].size)
|
|
|
+
|
|
|
+/* Tstorm Eth limit Rx rate */
|
|
|
+#define ETH_RX_RATE_LIMIT_OFFSET(pf_id) \
|
|
|
(IRO[29].base + ((pf_id) * IRO[29].m1))
|
|
|
-#define ETH_RX_RATE_LIMIT_SIZE (IRO[29].size)
|
|
|
-#define XSTORM_ETH_QUEUE_ZONE_OFFSET(queue_id) \
|
|
|
+#define ETH_RX_RATE_LIMIT_SIZE (IRO[29].size)
|
|
|
+
|
|
|
+/* Xstorm queue zone */
|
|
|
+#define XSTORM_ETH_QUEUE_ZONE_OFFSET(queue_id) \
|
|
|
(IRO[30].base + ((queue_id) * IRO[30].m1))
|
|
|
-#define XSTORM_ETH_QUEUE_ZONE_SIZE (IRO[30].size)
|
|
|
+#define XSTORM_ETH_QUEUE_ZONE_SIZE (IRO[30].size)
|
|
|
+
|
|
|
+/* Ystorm cqe producer */
|
|
|
+#define YSTORM_TOE_CQ_PROD_OFFSET(rss_id) \
|
|
|
+ (IRO[31].base + ((rss_id) * IRO[31].m1))
|
|
|
+#define YSTORM_TOE_CQ_PROD_SIZE (IRO[31].size)
|
|
|
+
|
|
|
+/* Ustorm cqe producer */
|
|
|
+#define USTORM_TOE_CQ_PROD_OFFSET(rss_id) \
|
|
|
+ (IRO[32].base + ((rss_id) * IRO[32].m1))
|
|
|
+#define USTORM_TOE_CQ_PROD_SIZE (IRO[32].size)
|
|
|
+
|
|
|
+/* Ustorm grq producer */
|
|
|
+#define USTORM_TOE_GRQ_PROD_OFFSET(pf_id) \
|
|
|
+ (IRO[33].base + ((pf_id) * IRO[33].m1))
|
|
|
+#define USTORM_TOE_GRQ_PROD_SIZE (IRO[33].size)
|
|
|
+
|
|
|
+/* Tstorm cmdq-cons of given command queue-id */
|
|
|
#define TSTORM_SCSI_CMDQ_CONS_OFFSET(cmdq_queue_id) \
|
|
|
- (IRO[34].base + ((cmdq_queue_id) * IRO[34].m1))
|
|
|
-#define TSTORM_SCSI_CMDQ_CONS_SIZE (IRO[34].size)
|
|
|
+ (IRO[34].base + ((cmdq_queue_id) * IRO[34].m1))
|
|
|
+#define TSTORM_SCSI_CMDQ_CONS_SIZE (IRO[34].size)
|
|
|
+
|
|
|
+/* Tstorm (reflects M-Storm) bdq-external-producer of given function ID,
|
|
|
+ * BDqueue-id.
|
|
|
+ */
|
|
|
#define TSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
|
|
|
- (IRO[35].base + ((func_id) * IRO[35].m1) + ((bdq_id) * IRO[35].m2))
|
|
|
-#define TSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[35].size)
|
|
|
+ (IRO[35].base + ((func_id) * IRO[35].m1) + ((bdq_id) * IRO[35].m2))
|
|
|
+#define TSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[35].size)
|
|
|
+
|
|
|
+/* Mstorm bdq-external-producer of given BDQ resource ID, BDqueue-id */
|
|
|
#define MSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
|
|
|
- (IRO[36].base + ((func_id) * IRO[36].m1) + ((bdq_id) * IRO[36].m2))
|
|
|
-#define MSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[36].size)
|
|
|
+ (IRO[36].base + ((func_id) * IRO[36].m1) + ((bdq_id) * IRO[36].m2))
|
|
|
+#define MSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[36].size)
|
|
|
+
|
|
|
+/* Tstorm iSCSI RX stats */
|
|
|
#define TSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
|
|
|
- (IRO[37].base + ((pf_id) * IRO[37].m1))
|
|
|
-#define TSTORM_ISCSI_RX_STATS_SIZE (IRO[37].size)
|
|
|
+ (IRO[37].base + ((pf_id) * IRO[37].m1))
|
|
|
+#define TSTORM_ISCSI_RX_STATS_SIZE (IRO[37].size)
|
|
|
+
|
|
|
+/* Mstorm iSCSI RX stats */
|
|
|
#define MSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
|
|
|
- (IRO[38].base + ((pf_id) * IRO[38].m1))
|
|
|
-#define MSTORM_ISCSI_RX_STATS_SIZE (IRO[38].size)
|
|
|
+ (IRO[38].base + ((pf_id) * IRO[38].m1))
|
|
|
+#define MSTORM_ISCSI_RX_STATS_SIZE (IRO[38].size)
|
|
|
+
|
|
|
+/* Ustorm iSCSI RX stats */
|
|
|
#define USTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
|
|
|
- (IRO[39].base + ((pf_id) * IRO[39].m1))
|
|
|
-#define USTORM_ISCSI_RX_STATS_SIZE (IRO[39].size)
|
|
|
+ (IRO[39].base + ((pf_id) * IRO[39].m1))
|
|
|
+#define USTORM_ISCSI_RX_STATS_SIZE (IRO[39].size)
|
|
|
+
|
|
|
+/* Xstorm iSCSI TX stats */
|
|
|
#define XSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
|
|
|
- (IRO[40].base + ((pf_id) * IRO[40].m1))
|
|
|
-#define XSTORM_ISCSI_TX_STATS_SIZE (IRO[40].size)
|
|
|
+ (IRO[40].base + ((pf_id) * IRO[40].m1))
|
|
|
+#define XSTORM_ISCSI_TX_STATS_SIZE (IRO[40].size)
|
|
|
+
|
|
|
+/* Ystorm iSCSI TX stats */
|
|
|
#define YSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
|
|
|
- (IRO[41].base + ((pf_id) * IRO[41].m1))
|
|
|
-#define YSTORM_ISCSI_TX_STATS_SIZE (IRO[41].size)
|
|
|
+ (IRO[41].base + ((pf_id) * IRO[41].m1))
|
|
|
+#define YSTORM_ISCSI_TX_STATS_SIZE (IRO[41].size)
|
|
|
+
|
|
|
+/* Pstorm iSCSI TX stats */
|
|
|
#define PSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
|
|
|
- (IRO[42].base + ((pf_id) * IRO[42].m1))
|
|
|
-#define PSTORM_ISCSI_TX_STATS_SIZE (IRO[42].size)
|
|
|
-#define PSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
|
|
|
- (IRO[45].base + ((rdma_stat_counter_id) * IRO[45].m1))
|
|
|
-#define PSTORM_RDMA_QUEUE_STAT_SIZE (IRO[45].size)
|
|
|
-#define TSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
|
|
|
- (IRO[46].base + ((rdma_stat_counter_id) * IRO[46].m1))
|
|
|
-#define TSTORM_RDMA_QUEUE_STAT_SIZE (IRO[46].size)
|
|
|
+ (IRO[42].base + ((pf_id) * IRO[42].m1))
|
|
|
+#define PSTORM_ISCSI_TX_STATS_SIZE (IRO[42].size)
|
|
|
+
|
|
|
+/* Tstorm FCoE RX stats */
|
|
|
#define TSTORM_FCOE_RX_STATS_OFFSET(pf_id) \
|
|
|
- (IRO[43].base + ((pf_id) * IRO[43].m1))
|
|
|
+ (IRO[43].base + ((pf_id) * IRO[43].m1))
|
|
|
+#define TSTORM_FCOE_RX_STATS_SIZE (IRO[43].size)
|
|
|
+
|
|
|
+/* Pstorm FCoE TX stats */
|
|
|
#define PSTORM_FCOE_TX_STATS_OFFSET(pf_id) \
|
|
|
(IRO[44].base + ((pf_id) * IRO[44].m1))
|
|
|
+#define PSTORM_FCOE_TX_STATS_SIZE (IRO[44].size)
|
|
|
+
|
|
|
+/* Pstorm RDMA queue statistics */
|
|
|
+#define PSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
|
|
|
+ (IRO[45].base + ((rdma_stat_counter_id) * IRO[45].m1))
|
|
|
+#define PSTORM_RDMA_QUEUE_STAT_SIZE (IRO[45].size)
|
|
|
|
|
|
-static const struct iro iro_arr[49] = {
|
|
|
+/* Tstorm RDMA queue statistics */
|
|
|
+#define TSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
|
|
|
+ (IRO[46].base + ((rdma_stat_counter_id) * IRO[46].m1))
|
|
|
+#define TSTORM_RDMA_QUEUE_STAT_SIZE (IRO[46].size)
|
|
|
+
|
|
|
+/* Xstorm iWARP rxmit stats */
|
|
|
+#define XSTORM_IWARP_RXMIT_STATS_OFFSET(pf_id) \
|
|
|
+ (IRO[47].base + ((pf_id) * IRO[47].m1))
|
|
|
+#define XSTORM_IWARP_RXMIT_STATS_SIZE (IRO[47].size)
|
|
|
+
|
|
|
+/* Tstorm RoCE Event Statistics */
|
|
|
+#define TSTORM_ROCE_EVENTS_STAT_OFFSET(roce_pf_id) \
|
|
|
+ (IRO[48].base + ((roce_pf_id) * IRO[48].m1))
|
|
|
+#define TSTORM_ROCE_EVENTS_STAT_SIZE (IRO[48].size)
|
|
|
+
|
|
|
+/* DCQCN Received Statistics */
|
|
|
+#define YSTORM_ROCE_DCQCN_RECEIVED_STATS_OFFSET(roce_pf_id) \
|
|
|
+ (IRO[49].base + ((roce_pf_id) * IRO[49].m1))
|
|
|
+#define YSTORM_ROCE_DCQCN_RECEIVED_STATS_SIZE (IRO[49].size)
|
|
|
+
|
|
|
+/* DCQCN Sent Statistics */
|
|
|
+#define PSTORM_ROCE_DCQCN_SENT_STATS_OFFSET(roce_pf_id) \
|
|
|
+ (IRO[50].base + ((roce_pf_id) * IRO[50].m1))
|
|
|
+#define PSTORM_ROCE_DCQCN_SENT_STATS_SIZE (IRO[50].size)
|
|
|
+
|
|
|
+static const struct iro iro_arr[51] = {
|
|
|
{0x0, 0x0, 0x0, 0x0, 0x8},
|
|
|
- {0x4cb0, 0x80, 0x0, 0x0, 0x80},
|
|
|
- {0x6518, 0x20, 0x0, 0x0, 0x20},
|
|
|
+ {0x4cb8, 0x88, 0x0, 0x0, 0x88},
|
|
|
+ {0x6530, 0x20, 0x0, 0x0, 0x20},
|
|
|
{0xb00, 0x8, 0x0, 0x0, 0x4},
|
|
|
{0xa80, 0x8, 0x0, 0x0, 0x4},
|
|
|
{0x0, 0x8, 0x0, 0x0, 0x2},
|
|
|
{0x80, 0x8, 0x0, 0x0, 0x4},
|
|
|
{0x84, 0x8, 0x0, 0x0, 0x2},
|
|
|
+ {0x4c48, 0x0, 0x0, 0x0, 0x78},
|
|
|
+ {0x3e18, 0x0, 0x0, 0x0, 0x78},
|
|
|
+ {0x2b58, 0x0, 0x0, 0x0, 0x78},
|
|
|
{0x4c40, 0x0, 0x0, 0x0, 0x78},
|
|
|
- {0x3df0, 0x0, 0x0, 0x0, 0x78},
|
|
|
- {0x29b0, 0x0, 0x0, 0x0, 0x78},
|
|
|
- {0x4c38, 0x0, 0x0, 0x0, 0x78},
|
|
|
- {0x4990, 0x0, 0x0, 0x0, 0x78},
|
|
|
- {0x7f48, 0x0, 0x0, 0x0, 0x78},
|
|
|
+ {0x4998, 0x0, 0x0, 0x0, 0x78},
|
|
|
+ {0x7f50, 0x0, 0x0, 0x0, 0x78},
|
|
|
{0xa28, 0x8, 0x0, 0x0, 0x8},
|
|
|
- {0x61f8, 0x10, 0x0, 0x0, 0x10},
|
|
|
- {0xbd20, 0x30, 0x0, 0x0, 0x30},
|
|
|
- {0x95b8, 0x30, 0x0, 0x0, 0x30},
|
|
|
- {0x4b60, 0x80, 0x0, 0x0, 0x40},
|
|
|
+ {0x6210, 0x10, 0x0, 0x0, 0x10},
|
|
|
+ {0xb820, 0x30, 0x0, 0x0, 0x30},
|
|
|
+ {0x96c0, 0x30, 0x0, 0x0, 0x30},
|
|
|
+ {0x4b68, 0x80, 0x0, 0x0, 0x40},
|
|
|
{0x1f8, 0x4, 0x0, 0x0, 0x4},
|
|
|
- {0x53a0, 0x80, 0x4, 0x0, 0x4},
|
|
|
- {0xc7c8, 0x0, 0x0, 0x0, 0x4},
|
|
|
- {0x4ba0, 0x80, 0x0, 0x0, 0x20},
|
|
|
- {0x8150, 0x40, 0x0, 0x0, 0x30},
|
|
|
- {0xec70, 0x60, 0x0, 0x0, 0x60},
|
|
|
- {0x2b48, 0x80, 0x0, 0x0, 0x38},
|
|
|
- {0xf1b0, 0x78, 0x0, 0x0, 0x78},
|
|
|
+ {0x53a8, 0x80, 0x4, 0x0, 0x4},
|
|
|
+ {0xc7d0, 0x0, 0x0, 0x0, 0x4},
|
|
|
+ {0x4ba8, 0x80, 0x0, 0x0, 0x20},
|
|
|
+ {0x8158, 0x40, 0x0, 0x0, 0x30},
|
|
|
+ {0xe770, 0x60, 0x0, 0x0, 0x60},
|
|
|
+ {0x2cf0, 0x80, 0x0, 0x0, 0x38},
|
|
|
+ {0xf2b8, 0x78, 0x0, 0x0, 0x78},
|
|
|
{0x1f8, 0x4, 0x0, 0x0, 0x4},
|
|
|
- {0xaef8, 0x0, 0x0, 0x0, 0xf0},
|
|
|
- {0xafe8, 0x8, 0x0, 0x0, 0x8},
|
|
|
+ {0xaf20, 0x0, 0x0, 0x0, 0xf0},
|
|
|
+ {0xb010, 0x8, 0x0, 0x0, 0x8},
|
|
|
{0x1f8, 0x8, 0x0, 0x0, 0x8},
|
|
|
{0xac0, 0x8, 0x0, 0x0, 0x8},
|
|
|
{0x2578, 0x8, 0x0, 0x0, 0x8},
|
|
|
{0x24f8, 0x8, 0x0, 0x0, 0x8},
|
|
|
{0x0, 0x8, 0x0, 0x0, 0x8},
|
|
|
- {0x200, 0x10, 0x8, 0x0, 0x8},
|
|
|
- {0xb78, 0x10, 0x8, 0x0, 0x2},
|
|
|
- {0xd9a8, 0x38, 0x0, 0x0, 0x24},
|
|
|
- {0x12988, 0x10, 0x0, 0x0, 0x8},
|
|
|
- {0x11fa0, 0x38, 0x0, 0x0, 0x18},
|
|
|
- {0xa580, 0x38, 0x0, 0x0, 0x10},
|
|
|
- {0x86f8, 0x30, 0x0, 0x0, 0x18},
|
|
|
- {0x101f8, 0x10, 0x0, 0x0, 0x10},
|
|
|
- {0xde28, 0x48, 0x0, 0x0, 0x38},
|
|
|
- {0x10660, 0x20, 0x0, 0x0, 0x20},
|
|
|
- {0x2b80, 0x80, 0x0, 0x0, 0x10},
|
|
|
- {0x5020, 0x10, 0x0, 0x0, 0x10},
|
|
|
- {0xc9b0, 0x30, 0x0, 0x0, 0x10},
|
|
|
- {0xeec0, 0x10, 0x0, 0x0, 0x10},
|
|
|
+ {0x400, 0x18, 0x8, 0x0, 0x8},
|
|
|
+ {0xb78, 0x18, 0x8, 0x0, 0x2},
|
|
|
+ {0xd898, 0x50, 0x0, 0x0, 0x3c},
|
|
|
+ {0x12908, 0x18, 0x0, 0x0, 0x10},
|
|
|
+ {0x11aa8, 0x40, 0x0, 0x0, 0x18},
|
|
|
+ {0xa588, 0x50, 0x0, 0x0, 0x20},
|
|
|
+ {0x8700, 0x40, 0x0, 0x0, 0x28},
|
|
|
+ {0x10300, 0x18, 0x0, 0x0, 0x10},
|
|
|
+ {0xde48, 0x48, 0x0, 0x0, 0x38},
|
|
|
+ {0x10768, 0x20, 0x0, 0x0, 0x20},
|
|
|
+ {0x2d28, 0x80, 0x0, 0x0, 0x10},
|
|
|
+ {0x5048, 0x10, 0x0, 0x0, 0x10},
|
|
|
+ {0xc9b8, 0x30, 0x0, 0x0, 0x10},
|
|
|
+ {0xeee0, 0x10, 0x0, 0x0, 0x10},
|
|
|
+ {0xa3a0, 0x10, 0x0, 0x0, 0x10},
|
|
|
+ {0x13108, 0x8, 0x0, 0x0, 0x8},
|
|
|
};
|
|
|
|
|
|
/* Runtime array offsets */
|
|
|
-#define DORQ_REG_PF_MAX_ICID_0_RT_OFFSET 0
|
|
|
-#define DORQ_REG_PF_MAX_ICID_1_RT_OFFSET 1
|
|
|
-#define DORQ_REG_PF_MAX_ICID_2_RT_OFFSET 2
|
|
|
-#define DORQ_REG_PF_MAX_ICID_3_RT_OFFSET 3
|
|
|
-#define DORQ_REG_PF_MAX_ICID_4_RT_OFFSET 4
|
|
|
-#define DORQ_REG_PF_MAX_ICID_5_RT_OFFSET 5
|
|
|
-#define DORQ_REG_PF_MAX_ICID_6_RT_OFFSET 6
|
|
|
-#define DORQ_REG_PF_MAX_ICID_7_RT_OFFSET 7
|
|
|
-#define DORQ_REG_VF_MAX_ICID_0_RT_OFFSET 8
|
|
|
-#define DORQ_REG_VF_MAX_ICID_1_RT_OFFSET 9
|
|
|
-#define DORQ_REG_VF_MAX_ICID_2_RT_OFFSET 10
|
|
|
-#define DORQ_REG_VF_MAX_ICID_3_RT_OFFSET 11
|
|
|
-#define DORQ_REG_VF_MAX_ICID_4_RT_OFFSET 12
|
|
|
-#define DORQ_REG_VF_MAX_ICID_5_RT_OFFSET 13
|
|
|
-#define DORQ_REG_VF_MAX_ICID_6_RT_OFFSET 14
|
|
|
-#define DORQ_REG_VF_MAX_ICID_7_RT_OFFSET 15
|
|
|
-#define DORQ_REG_PF_WAKE_ALL_RT_OFFSET 16
|
|
|
-#define DORQ_REG_TAG1_ETHERTYPE_RT_OFFSET 17
|
|
|
-#define IGU_REG_PF_CONFIGURATION_RT_OFFSET 18
|
|
|
-#define IGU_REG_VF_CONFIGURATION_RT_OFFSET 19
|
|
|
-#define IGU_REG_ATTN_MSG_ADDR_L_RT_OFFSET 20
|
|
|
-#define IGU_REG_ATTN_MSG_ADDR_H_RT_OFFSET 21
|
|
|
-#define IGU_REG_LEADING_EDGE_LATCH_RT_OFFSET 22
|
|
|
-#define IGU_REG_TRAILING_EDGE_LATCH_RT_OFFSET 23
|
|
|
-#define CAU_REG_CQE_AGG_UNIT_SIZE_RT_OFFSET 24
|
|
|
-#define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 761
|
|
|
-#define CAU_REG_SB_VAR_MEMORY_RT_SIZE 736
|
|
|
-#define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 761
|
|
|
-#define CAU_REG_SB_VAR_MEMORY_RT_SIZE 736
|
|
|
-#define CAU_REG_SB_ADDR_MEMORY_RT_OFFSET 1497
|
|
|
-#define CAU_REG_SB_ADDR_MEMORY_RT_SIZE 736
|
|
|
-#define CAU_REG_PI_MEMORY_RT_OFFSET 2233
|
|
|
-#define CAU_REG_PI_MEMORY_RT_SIZE 4416
|
|
|
-#define PRS_REG_SEARCH_RESP_INITIATOR_TYPE_RT_OFFSET 6649
|
|
|
-#define PRS_REG_TASK_ID_MAX_INITIATOR_PF_RT_OFFSET 6650
|
|
|
-#define PRS_REG_TASK_ID_MAX_INITIATOR_VF_RT_OFFSET 6651
|
|
|
-#define PRS_REG_TASK_ID_MAX_TARGET_PF_RT_OFFSET 6652
|
|
|
-#define PRS_REG_TASK_ID_MAX_TARGET_VF_RT_OFFSET 6653
|
|
|
-#define PRS_REG_SEARCH_TCP_RT_OFFSET 6654
|
|
|
-#define PRS_REG_SEARCH_FCOE_RT_OFFSET 6655
|
|
|
-#define PRS_REG_SEARCH_ROCE_RT_OFFSET 6656
|
|
|
-#define PRS_REG_ROCE_DEST_QP_MAX_VF_RT_OFFSET 6657
|
|
|
-#define PRS_REG_ROCE_DEST_QP_MAX_PF_RT_OFFSET 6658
|
|
|
-#define PRS_REG_SEARCH_OPENFLOW_RT_OFFSET 6659
|
|
|
-#define PRS_REG_SEARCH_NON_IP_AS_OPENFLOW_RT_OFFSET 6660
|
|
|
-#define PRS_REG_OPENFLOW_SUPPORT_ONLY_KNOWN_OVER_IP_RT_OFFSET 6661
|
|
|
-#define PRS_REG_OPENFLOW_SEARCH_KEY_MASK_RT_OFFSET 6662
|
|
|
-#define PRS_REG_TAG_ETHERTYPE_0_RT_OFFSET 6663
|
|
|
-#define PRS_REG_LIGHT_L2_ETHERTYPE_EN_RT_OFFSET 6664
|
|
|
-#define SRC_REG_FIRSTFREE_RT_OFFSET 6665
|
|
|
-#define SRC_REG_FIRSTFREE_RT_SIZE 2
|
|
|
-#define SRC_REG_LASTFREE_RT_OFFSET 6667
|
|
|
-#define SRC_REG_LASTFREE_RT_SIZE 2
|
|
|
-#define SRC_REG_COUNTFREE_RT_OFFSET 6669
|
|
|
-#define SRC_REG_NUMBER_HASH_BITS_RT_OFFSET 6670
|
|
|
-#define PSWRQ2_REG_CDUT_P_SIZE_RT_OFFSET 6671
|
|
|
-#define PSWRQ2_REG_CDUC_P_SIZE_RT_OFFSET 6672
|
|
|
-#define PSWRQ2_REG_TM_P_SIZE_RT_OFFSET 6673
|
|
|
-#define PSWRQ2_REG_QM_P_SIZE_RT_OFFSET 6674
|
|
|
-#define PSWRQ2_REG_SRC_P_SIZE_RT_OFFSET 6675
|
|
|
-#define PSWRQ2_REG_TSDM_P_SIZE_RT_OFFSET 6676
|
|
|
-#define PSWRQ2_REG_TM_FIRST_ILT_RT_OFFSET 6677
|
|
|
-#define PSWRQ2_REG_TM_LAST_ILT_RT_OFFSET 6678
|
|
|
-#define PSWRQ2_REG_QM_FIRST_ILT_RT_OFFSET 6679
|
|
|
-#define PSWRQ2_REG_QM_LAST_ILT_RT_OFFSET 6680
|
|
|
-#define PSWRQ2_REG_SRC_FIRST_ILT_RT_OFFSET 6681
|
|
|
-#define PSWRQ2_REG_SRC_LAST_ILT_RT_OFFSET 6682
|
|
|
-#define PSWRQ2_REG_CDUC_FIRST_ILT_RT_OFFSET 6683
|
|
|
-#define PSWRQ2_REG_CDUC_LAST_ILT_RT_OFFSET 6684
|
|
|
-#define PSWRQ2_REG_CDUT_FIRST_ILT_RT_OFFSET 6685
|
|
|
-#define PSWRQ2_REG_CDUT_LAST_ILT_RT_OFFSET 6686
|
|
|
-#define PSWRQ2_REG_TSDM_FIRST_ILT_RT_OFFSET 6687
|
|
|
-#define PSWRQ2_REG_TSDM_LAST_ILT_RT_OFFSET 6688
|
|
|
-#define PSWRQ2_REG_TM_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6689
|
|
|
-#define PSWRQ2_REG_CDUT_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6690
|
|
|
-#define PSWRQ2_REG_CDUC_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6691
|
|
|
-#define PSWRQ2_REG_TM_VF_BLOCKS_RT_OFFSET 6692
|
|
|
-#define PSWRQ2_REG_CDUT_VF_BLOCKS_RT_OFFSET 6693
|
|
|
-#define PSWRQ2_REG_CDUC_VF_BLOCKS_RT_OFFSET 6694
|
|
|
-#define PSWRQ2_REG_TM_BLOCKS_FACTOR_RT_OFFSET 6695
|
|
|
-#define PSWRQ2_REG_CDUT_BLOCKS_FACTOR_RT_OFFSET 6696
|
|
|
-#define PSWRQ2_REG_CDUC_BLOCKS_FACTOR_RT_OFFSET 6697
|
|
|
-#define PSWRQ2_REG_VF_BASE_RT_OFFSET 6698
|
|
|
-#define PSWRQ2_REG_VF_LAST_ILT_RT_OFFSET 6699
|
|
|
-#define PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET 6700
|
|
|
-#define PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET 6701
|
|
|
-#define PSWRQ2_REG_ILT_MEMORY_RT_OFFSET 6702
|
|
|
-#define PSWRQ2_REG_ILT_MEMORY_RT_SIZE 22000
|
|
|
-#define PGLUE_REG_B_VF_BASE_RT_OFFSET 28702
|
|
|
-#define PGLUE_REG_B_MSDM_OFFSET_MASK_B_RT_OFFSET 28703
|
|
|
-#define PGLUE_REG_B_MSDM_VF_SHIFT_B_RT_OFFSET 28704
|
|
|
-#define PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET 28705
|
|
|
-#define PGLUE_REG_B_PF_BAR0_SIZE_RT_OFFSET 28706
|
|
|
-#define PGLUE_REG_B_PF_BAR1_SIZE_RT_OFFSET 28707
|
|
|
-#define PGLUE_REG_B_VF_BAR1_SIZE_RT_OFFSET 28708
|
|
|
-#define TM_REG_VF_ENABLE_CONN_RT_OFFSET 28709
|
|
|
-#define TM_REG_PF_ENABLE_CONN_RT_OFFSET 28710
|
|
|
-#define TM_REG_PF_ENABLE_TASK_RT_OFFSET 28711
|
|
|
-#define TM_REG_GROUP_SIZE_RESOLUTION_CONN_RT_OFFSET 28712
|
|
|
-#define TM_REG_GROUP_SIZE_RESOLUTION_TASK_RT_OFFSET 28713
|
|
|
-#define TM_REG_CONFIG_CONN_MEM_RT_OFFSET 28714
|
|
|
-#define TM_REG_CONFIG_CONN_MEM_RT_SIZE 416
|
|
|
-#define TM_REG_CONFIG_TASK_MEM_RT_OFFSET 29130
|
|
|
-#define TM_REG_CONFIG_TASK_MEM_RT_SIZE 608
|
|
|
-#define QM_REG_MAXPQSIZE_0_RT_OFFSET 29738
|
|
|
-#define QM_REG_MAXPQSIZE_1_RT_OFFSET 29739
|
|
|
-#define QM_REG_MAXPQSIZE_2_RT_OFFSET 29740
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_0_RT_OFFSET 29741
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_1_RT_OFFSET 29742
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_2_RT_OFFSET 29743
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_3_RT_OFFSET 29744
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_4_RT_OFFSET 29745
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_5_RT_OFFSET 29746
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_6_RT_OFFSET 29747
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_7_RT_OFFSET 29748
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_8_RT_OFFSET 29749
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_9_RT_OFFSET 29750
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_10_RT_OFFSET 29751
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_11_RT_OFFSET 29752
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_12_RT_OFFSET 29753
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_13_RT_OFFSET 29754
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_14_RT_OFFSET 29755
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_15_RT_OFFSET 29756
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_16_RT_OFFSET 29757
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_17_RT_OFFSET 29758
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_18_RT_OFFSET 29759
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_19_RT_OFFSET 29760
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_20_RT_OFFSET 29761
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_21_RT_OFFSET 29762
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_22_RT_OFFSET 29763
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_23_RT_OFFSET 29764
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_24_RT_OFFSET 29765
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_25_RT_OFFSET 29766
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_26_RT_OFFSET 29767
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_27_RT_OFFSET 29768
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_28_RT_OFFSET 29769
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_29_RT_OFFSET 29770
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_30_RT_OFFSET 29771
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_31_RT_OFFSET 29772
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_32_RT_OFFSET 29773
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_33_RT_OFFSET 29774
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_34_RT_OFFSET 29775
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_35_RT_OFFSET 29776
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_36_RT_OFFSET 29777
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_37_RT_OFFSET 29778
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_38_RT_OFFSET 29779
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_39_RT_OFFSET 29780
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_40_RT_OFFSET 29781
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_41_RT_OFFSET 29782
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_42_RT_OFFSET 29783
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_43_RT_OFFSET 29784
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_44_RT_OFFSET 29785
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_45_RT_OFFSET 29786
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_46_RT_OFFSET 29787
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_47_RT_OFFSET 29788
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_48_RT_OFFSET 29789
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_49_RT_OFFSET 29790
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_50_RT_OFFSET 29791
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_51_RT_OFFSET 29792
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_52_RT_OFFSET 29793
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_53_RT_OFFSET 29794
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_54_RT_OFFSET 29795
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_55_RT_OFFSET 29796
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_56_RT_OFFSET 29797
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_57_RT_OFFSET 29798
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_58_RT_OFFSET 29799
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_59_RT_OFFSET 29800
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_60_RT_OFFSET 29801
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_61_RT_OFFSET 29802
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_62_RT_OFFSET 29803
|
|
|
-#define QM_REG_MAXPQSIZETXSEL_63_RT_OFFSET 29804
|
|
|
-#define QM_REG_BASEADDROTHERPQ_RT_OFFSET 29805
|
|
|
-#define QM_REG_BASEADDROTHERPQ_RT_SIZE 128
|
|
|
-#define QM_REG_AFULLQMBYPTHRPFWFQ_RT_OFFSET 29933
|
|
|
-#define QM_REG_AFULLQMBYPTHRVPWFQ_RT_OFFSET 29934
|
|
|
-#define QM_REG_AFULLQMBYPTHRPFRL_RT_OFFSET 29935
|
|
|
-#define QM_REG_AFULLQMBYPTHRGLBLRL_RT_OFFSET 29936
|
|
|
-#define QM_REG_AFULLOPRTNSTCCRDMASK_RT_OFFSET 29937
|
|
|
-#define QM_REG_WRROTHERPQGRP_0_RT_OFFSET 29938
|
|
|
-#define QM_REG_WRROTHERPQGRP_1_RT_OFFSET 29939
|
|
|
-#define QM_REG_WRROTHERPQGRP_2_RT_OFFSET 29940
|
|
|
-#define QM_REG_WRROTHERPQGRP_3_RT_OFFSET 29941
|
|
|
-#define QM_REG_WRROTHERPQGRP_4_RT_OFFSET 29942
|
|
|
-#define QM_REG_WRROTHERPQGRP_5_RT_OFFSET 29943
|
|
|
-#define QM_REG_WRROTHERPQGRP_6_RT_OFFSET 29944
|
|
|
-#define QM_REG_WRROTHERPQGRP_7_RT_OFFSET 29945
|
|
|
-#define QM_REG_WRROTHERPQGRP_8_RT_OFFSET 29946
|
|
|
-#define QM_REG_WRROTHERPQGRP_9_RT_OFFSET 29947
|
|
|
-#define QM_REG_WRROTHERPQGRP_10_RT_OFFSET 29948
|
|
|
-#define QM_REG_WRROTHERPQGRP_11_RT_OFFSET 29949
|
|
|
-#define QM_REG_WRROTHERPQGRP_12_RT_OFFSET 29950
|
|
|
-#define QM_REG_WRROTHERPQGRP_13_RT_OFFSET 29951
|
|
|
-#define QM_REG_WRROTHERPQGRP_14_RT_OFFSET 29952
|
|
|
-#define QM_REG_WRROTHERPQGRP_15_RT_OFFSET 29953
|
|
|
-#define QM_REG_WRROTHERGRPWEIGHT_0_RT_OFFSET 29954
|
|
|
-#define QM_REG_WRROTHERGRPWEIGHT_1_RT_OFFSET 29955
|
|
|
-#define QM_REG_WRROTHERGRPWEIGHT_2_RT_OFFSET 29956
|
|
|
-#define QM_REG_WRROTHERGRPWEIGHT_3_RT_OFFSET 29957
|
|
|
-#define QM_REG_WRRTXGRPWEIGHT_0_RT_OFFSET 29958
|
|
|
-#define QM_REG_WRRTXGRPWEIGHT_1_RT_OFFSET 29959
|
|
|
-#define QM_REG_PQTX2PF_0_RT_OFFSET 29960
|
|
|
-#define QM_REG_PQTX2PF_1_RT_OFFSET 29961
|
|
|
-#define QM_REG_PQTX2PF_2_RT_OFFSET 29962
|
|
|
-#define QM_REG_PQTX2PF_3_RT_OFFSET 29963
|
|
|
-#define QM_REG_PQTX2PF_4_RT_OFFSET 29964
|
|
|
-#define QM_REG_PQTX2PF_5_RT_OFFSET 29965
|
|
|
-#define QM_REG_PQTX2PF_6_RT_OFFSET 29966
|
|
|
-#define QM_REG_PQTX2PF_7_RT_OFFSET 29967
|
|
|
-#define QM_REG_PQTX2PF_8_RT_OFFSET 29968
|
|
|
-#define QM_REG_PQTX2PF_9_RT_OFFSET 29969
|
|
|
-#define QM_REG_PQTX2PF_10_RT_OFFSET 29970
|
|
|
-#define QM_REG_PQTX2PF_11_RT_OFFSET 29971
|
|
|
-#define QM_REG_PQTX2PF_12_RT_OFFSET 29972
|
|
|
-#define QM_REG_PQTX2PF_13_RT_OFFSET 29973
|
|
|
-#define QM_REG_PQTX2PF_14_RT_OFFSET 29974
|
|
|
-#define QM_REG_PQTX2PF_15_RT_OFFSET 29975
|
|
|
-#define QM_REG_PQTX2PF_16_RT_OFFSET 29976
|
|
|
-#define QM_REG_PQTX2PF_17_RT_OFFSET 29977
|
|
|
-#define QM_REG_PQTX2PF_18_RT_OFFSET 29978
|
|
|
-#define QM_REG_PQTX2PF_19_RT_OFFSET 29979
|
|
|
-#define QM_REG_PQTX2PF_20_RT_OFFSET 29980
|
|
|
-#define QM_REG_PQTX2PF_21_RT_OFFSET 29981
|
|
|
-#define QM_REG_PQTX2PF_22_RT_OFFSET 29982
|
|
|
-#define QM_REG_PQTX2PF_23_RT_OFFSET 29983
|
|
|
-#define QM_REG_PQTX2PF_24_RT_OFFSET 29984
|
|
|
-#define QM_REG_PQTX2PF_25_RT_OFFSET 29985
|
|
|
-#define QM_REG_PQTX2PF_26_RT_OFFSET 29986
|
|
|
-#define QM_REG_PQTX2PF_27_RT_OFFSET 29987
|
|
|
-#define QM_REG_PQTX2PF_28_RT_OFFSET 29988
|
|
|
-#define QM_REG_PQTX2PF_29_RT_OFFSET 29989
|
|
|
-#define QM_REG_PQTX2PF_30_RT_OFFSET 29990
|
|
|
-#define QM_REG_PQTX2PF_31_RT_OFFSET 29991
|
|
|
-#define QM_REG_PQTX2PF_32_RT_OFFSET 29992
|
|
|
-#define QM_REG_PQTX2PF_33_RT_OFFSET 29993
|
|
|
-#define QM_REG_PQTX2PF_34_RT_OFFSET 29994
|
|
|
-#define QM_REG_PQTX2PF_35_RT_OFFSET 29995
|
|
|
-#define QM_REG_PQTX2PF_36_RT_OFFSET 29996
|
|
|
-#define QM_REG_PQTX2PF_37_RT_OFFSET 29997
|
|
|
-#define QM_REG_PQTX2PF_38_RT_OFFSET 29998
|
|
|
-#define QM_REG_PQTX2PF_39_RT_OFFSET 29999
|
|
|
-#define QM_REG_PQTX2PF_40_RT_OFFSET 30000
|
|
|
-#define QM_REG_PQTX2PF_41_RT_OFFSET 30001
|
|
|
-#define QM_REG_PQTX2PF_42_RT_OFFSET 30002
|
|
|
-#define QM_REG_PQTX2PF_43_RT_OFFSET 30003
|
|
|
-#define QM_REG_PQTX2PF_44_RT_OFFSET 30004
|
|
|
-#define QM_REG_PQTX2PF_45_RT_OFFSET 30005
|
|
|
-#define QM_REG_PQTX2PF_46_RT_OFFSET 30006
|
|
|
-#define QM_REG_PQTX2PF_47_RT_OFFSET 30007
|
|
|
-#define QM_REG_PQTX2PF_48_RT_OFFSET 30008
|
|
|
-#define QM_REG_PQTX2PF_49_RT_OFFSET 30009
|
|
|
-#define QM_REG_PQTX2PF_50_RT_OFFSET 30010
|
|
|
-#define QM_REG_PQTX2PF_51_RT_OFFSET 30011
|
|
|
-#define QM_REG_PQTX2PF_52_RT_OFFSET 30012
|
|
|
-#define QM_REG_PQTX2PF_53_RT_OFFSET 30013
|
|
|
-#define QM_REG_PQTX2PF_54_RT_OFFSET 30014
|
|
|
-#define QM_REG_PQTX2PF_55_RT_OFFSET 30015
|
|
|
-#define QM_REG_PQTX2PF_56_RT_OFFSET 30016
|
|
|
-#define QM_REG_PQTX2PF_57_RT_OFFSET 30017
|
|
|
-#define QM_REG_PQTX2PF_58_RT_OFFSET 30018
|
|
|
-#define QM_REG_PQTX2PF_59_RT_OFFSET 30019
|
|
|
-#define QM_REG_PQTX2PF_60_RT_OFFSET 30020
|
|
|
-#define QM_REG_PQTX2PF_61_RT_OFFSET 30021
|
|
|
-#define QM_REG_PQTX2PF_62_RT_OFFSET 30022
|
|
|
-#define QM_REG_PQTX2PF_63_RT_OFFSET 30023
|
|
|
-#define QM_REG_PQOTHER2PF_0_RT_OFFSET 30024
|
|
|
-#define QM_REG_PQOTHER2PF_1_RT_OFFSET 30025
|
|
|
-#define QM_REG_PQOTHER2PF_2_RT_OFFSET 30026
|
|
|
-#define QM_REG_PQOTHER2PF_3_RT_OFFSET 30027
|
|
|
-#define QM_REG_PQOTHER2PF_4_RT_OFFSET 30028
|
|
|
-#define QM_REG_PQOTHER2PF_5_RT_OFFSET 30029
|
|
|
-#define QM_REG_PQOTHER2PF_6_RT_OFFSET 30030
|
|
|
-#define QM_REG_PQOTHER2PF_7_RT_OFFSET 30031
|
|
|
-#define QM_REG_PQOTHER2PF_8_RT_OFFSET 30032
|
|
|
-#define QM_REG_PQOTHER2PF_9_RT_OFFSET 30033
|
|
|
-#define QM_REG_PQOTHER2PF_10_RT_OFFSET 30034
|
|
|
-#define QM_REG_PQOTHER2PF_11_RT_OFFSET 30035
|
|
|
-#define QM_REG_PQOTHER2PF_12_RT_OFFSET 30036
|
|
|
-#define QM_REG_PQOTHER2PF_13_RT_OFFSET 30037
|
|
|
-#define QM_REG_PQOTHER2PF_14_RT_OFFSET 30038
|
|
|
-#define QM_REG_PQOTHER2PF_15_RT_OFFSET 30039
|
|
|
-#define QM_REG_RLGLBLPERIOD_0_RT_OFFSET 30040
|
|
|
-#define QM_REG_RLGLBLPERIOD_1_RT_OFFSET 30041
|
|
|
-#define QM_REG_RLGLBLPERIODTIMER_0_RT_OFFSET 30042
|
|
|
-#define QM_REG_RLGLBLPERIODTIMER_1_RT_OFFSET 30043
|
|
|
-#define QM_REG_RLGLBLPERIODSEL_0_RT_OFFSET 30044
|
|
|
-#define QM_REG_RLGLBLPERIODSEL_1_RT_OFFSET 30045
|
|
|
-#define QM_REG_RLGLBLPERIODSEL_2_RT_OFFSET 30046
|
|
|
-#define QM_REG_RLGLBLPERIODSEL_3_RT_OFFSET 30047
|
|
|
-#define QM_REG_RLGLBLPERIODSEL_4_RT_OFFSET 30048
|
|
|
-#define QM_REG_RLGLBLPERIODSEL_5_RT_OFFSET 30049
|
|
|
-#define QM_REG_RLGLBLPERIODSEL_6_RT_OFFSET 30050
|
|
|
-#define QM_REG_RLGLBLPERIODSEL_7_RT_OFFSET 30051
|
|
|
-#define QM_REG_RLGLBLINCVAL_RT_OFFSET 30052
|
|
|
-#define QM_REG_RLGLBLINCVAL_RT_SIZE 256
|
|
|
-#define QM_REG_RLGLBLUPPERBOUND_RT_OFFSET 30308
|
|
|
-#define QM_REG_RLGLBLUPPERBOUND_RT_SIZE 256
|
|
|
-#define QM_REG_RLGLBLCRD_RT_OFFSET 30564
|
|
|
-#define QM_REG_RLGLBLCRD_RT_SIZE 256
|
|
|
-#define QM_REG_RLGLBLENABLE_RT_OFFSET 30820
|
|
|
-#define QM_REG_RLPFPERIOD_RT_OFFSET 30821
|
|
|
-#define QM_REG_RLPFPERIODTIMER_RT_OFFSET 30822
|
|
|
-#define QM_REG_RLPFINCVAL_RT_OFFSET 30823
|
|
|
-#define QM_REG_RLPFINCVAL_RT_SIZE 16
|
|
|
-#define QM_REG_RLPFUPPERBOUND_RT_OFFSET 30839
|
|
|
-#define QM_REG_RLPFUPPERBOUND_RT_SIZE 16
|
|
|
-#define QM_REG_RLPFCRD_RT_OFFSET 30855
|
|
|
-#define QM_REG_RLPFCRD_RT_SIZE 16
|
|
|
-#define QM_REG_RLPFENABLE_RT_OFFSET 30871
|
|
|
-#define QM_REG_RLPFVOQENABLE_RT_OFFSET 30872
|
|
|
-#define QM_REG_WFQPFWEIGHT_RT_OFFSET 30873
|
|
|
-#define QM_REG_WFQPFWEIGHT_RT_SIZE 16
|
|
|
-#define QM_REG_WFQPFUPPERBOUND_RT_OFFSET 30889
|
|
|
-#define QM_REG_WFQPFUPPERBOUND_RT_SIZE 16
|
|
|
-#define QM_REG_WFQPFCRD_RT_OFFSET 30905
|
|
|
-#define QM_REG_WFQPFCRD_RT_SIZE 256
|
|
|
-#define QM_REG_WFQPFENABLE_RT_OFFSET 31161
|
|
|
-#define QM_REG_WFQVPENABLE_RT_OFFSET 31162
|
|
|
-#define QM_REG_BASEADDRTXPQ_RT_OFFSET 31163
|
|
|
-#define QM_REG_BASEADDRTXPQ_RT_SIZE 512
|
|
|
-#define QM_REG_TXPQMAP_RT_OFFSET 31675
|
|
|
-#define QM_REG_TXPQMAP_RT_SIZE 512
|
|
|
-#define QM_REG_WFQVPWEIGHT_RT_OFFSET 32187
|
|
|
-#define QM_REG_WFQVPWEIGHT_RT_SIZE 512
|
|
|
-#define QM_REG_WFQVPCRD_RT_OFFSET 32699
|
|
|
-#define QM_REG_WFQVPCRD_RT_SIZE 512
|
|
|
-#define QM_REG_WFQVPMAP_RT_OFFSET 33211
|
|
|
-#define QM_REG_WFQVPMAP_RT_SIZE 512
|
|
|
-#define QM_REG_WFQPFCRD_MSB_RT_OFFSET 33723
|
|
|
-#define QM_REG_WFQPFCRD_MSB_RT_SIZE 320
|
|
|
-#define QM_REG_VOQCRDLINE_RT_OFFSET 34043
|
|
|
-#define QM_REG_VOQCRDLINE_RT_SIZE 36
|
|
|
-#define QM_REG_VOQINITCRDLINE_RT_OFFSET 34079
|
|
|
-#define QM_REG_VOQINITCRDLINE_RT_SIZE 36
|
|
|
-#define NIG_REG_TAG_ETHERTYPE_0_RT_OFFSET 34115
|
|
|
-#define NIG_REG_OUTER_TAG_VALUE_LIST0_RT_OFFSET 34116
|
|
|
-#define NIG_REG_OUTER_TAG_VALUE_LIST1_RT_OFFSET 34117
|
|
|
-#define NIG_REG_OUTER_TAG_VALUE_LIST2_RT_OFFSET 34118
|
|
|
-#define NIG_REG_OUTER_TAG_VALUE_LIST3_RT_OFFSET 34119
|
|
|
-#define NIG_REG_OUTER_TAG_VALUE_MASK_RT_OFFSET 34120
|
|
|
-#define NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET 34121
|
|
|
-#define NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET 34122
|
|
|
-#define NIG_REG_LLH_FUNC_TAG_EN_RT_SIZE 4
|
|
|
-#define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_OFFSET 34126
|
|
|
-#define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_SIZE 4
|
|
|
-#define NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET 34130
|
|
|
-#define NIG_REG_LLH_FUNC_TAG_VALUE_RT_SIZE 4
|
|
|
-#define NIG_REG_LLH_FUNC_NO_TAG_RT_OFFSET 34134
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_OFFSET 34135
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_SIZE 32
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_EN_RT_OFFSET 34167
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_EN_RT_SIZE 16
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_MODE_RT_OFFSET 34183
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_MODE_RT_SIZE 16
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_OFFSET 34199
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_SIZE 16
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_OFFSET 34215
|
|
|
-#define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_SIZE 16
|
|
|
-#define NIG_REG_TX_EDPM_CTRL_RT_OFFSET 34231
|
|
|
-#define NIG_REG_ROCE_DUPLICATE_TO_HOST_RT_OFFSET 34232
|
|
|
-#define CDU_REG_CID_ADDR_PARAMS_RT_OFFSET 34233
|
|
|
-#define CDU_REG_SEGMENT0_PARAMS_RT_OFFSET 34234
|
|
|
-#define CDU_REG_SEGMENT1_PARAMS_RT_OFFSET 34235
|
|
|
-#define CDU_REG_PF_SEG0_TYPE_OFFSET_RT_OFFSET 34236
|
|
|
-#define CDU_REG_PF_SEG1_TYPE_OFFSET_RT_OFFSET 34237
|
|
|
-#define CDU_REG_PF_SEG2_TYPE_OFFSET_RT_OFFSET 34238
|
|
|
-#define CDU_REG_PF_SEG3_TYPE_OFFSET_RT_OFFSET 34239
|
|
|
-#define CDU_REG_PF_FL_SEG0_TYPE_OFFSET_RT_OFFSET 34240
|
|
|
-#define CDU_REG_PF_FL_SEG1_TYPE_OFFSET_RT_OFFSET 34241
|
|
|
-#define CDU_REG_PF_FL_SEG2_TYPE_OFFSET_RT_OFFSET 34242
|
|
|
-#define CDU_REG_PF_FL_SEG3_TYPE_OFFSET_RT_OFFSET 34243
|
|
|
-#define CDU_REG_VF_SEG_TYPE_OFFSET_RT_OFFSET 34244
|
|
|
-#define CDU_REG_VF_FL_SEG_TYPE_OFFSET_RT_OFFSET 34245
|
|
|
-#define PBF_REG_TAG_ETHERTYPE_0_RT_OFFSET 34246
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SIZE_RT_OFFSET 34247
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ0_RT_OFFSET 34248
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ0_RT_OFFSET 34249
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ0_RT_OFFSET 34250
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ1_RT_OFFSET 34251
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ1_RT_OFFSET 34252
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ1_RT_OFFSET 34253
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ2_RT_OFFSET 34254
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ2_RT_OFFSET 34255
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ2_RT_OFFSET 34256
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ3_RT_OFFSET 34257
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ3_RT_OFFSET 34258
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ3_RT_OFFSET 34259
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ4_RT_OFFSET 34260
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ4_RT_OFFSET 34261
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ4_RT_OFFSET 34262
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ5_RT_OFFSET 34263
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ5_RT_OFFSET 34264
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ5_RT_OFFSET 34265
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ6_RT_OFFSET 34266
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ6_RT_OFFSET 34267
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ6_RT_OFFSET 34268
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ7_RT_OFFSET 34269
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ7_RT_OFFSET 34270
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ7_RT_OFFSET 34271
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ8_RT_OFFSET 34272
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ8_RT_OFFSET 34273
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ8_RT_OFFSET 34274
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ9_RT_OFFSET 34275
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ9_RT_OFFSET 34276
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ9_RT_OFFSET 34277
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ10_RT_OFFSET 34278
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ10_RT_OFFSET 34279
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ10_RT_OFFSET 34280
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ11_RT_OFFSET 34281
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ11_RT_OFFSET 34282
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ11_RT_OFFSET 34283
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ12_RT_OFFSET 34284
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ12_RT_OFFSET 34285
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ12_RT_OFFSET 34286
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ13_RT_OFFSET 34287
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ13_RT_OFFSET 34288
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ13_RT_OFFSET 34289
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ14_RT_OFFSET 34290
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ14_RT_OFFSET 34291
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ14_RT_OFFSET 34292
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ15_RT_OFFSET 34293
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ15_RT_OFFSET 34294
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ15_RT_OFFSET 34295
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ16_RT_OFFSET 34296
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ16_RT_OFFSET 34297
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ16_RT_OFFSET 34298
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ17_RT_OFFSET 34299
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ17_RT_OFFSET 34300
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ17_RT_OFFSET 34301
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ18_RT_OFFSET 34302
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ18_RT_OFFSET 34303
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ18_RT_OFFSET 34304
|
|
|
-#define PBF_REG_YCMD_QS_NUM_LINES_VOQ19_RT_OFFSET 34305
|
|
|
-#define PBF_REG_BTB_GUARANTEED_VOQ19_RT_OFFSET 34306
|
|
|
-#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ19_RT_OFFSET 34307
|
|
|
-#define XCM_REG_CON_PHY_Q3_RT_OFFSET 34308
|
|
|
-
|
|
|
-#define RUNTIME_ARRAY_SIZE 34309
|
|
|
+#define DORQ_REG_PF_MAX_ICID_0_RT_OFFSET 0
|
|
|
+#define DORQ_REG_PF_MAX_ICID_1_RT_OFFSET 1
|
|
|
+#define DORQ_REG_PF_MAX_ICID_2_RT_OFFSET 2
|
|
|
+#define DORQ_REG_PF_MAX_ICID_3_RT_OFFSET 3
|
|
|
+#define DORQ_REG_PF_MAX_ICID_4_RT_OFFSET 4
|
|
|
+#define DORQ_REG_PF_MAX_ICID_5_RT_OFFSET 5
|
|
|
+#define DORQ_REG_PF_MAX_ICID_6_RT_OFFSET 6
|
|
|
+#define DORQ_REG_PF_MAX_ICID_7_RT_OFFSET 7
|
|
|
+#define DORQ_REG_VF_MAX_ICID_0_RT_OFFSET 8
|
|
|
+#define DORQ_REG_VF_MAX_ICID_1_RT_OFFSET 9
|
|
|
+#define DORQ_REG_VF_MAX_ICID_2_RT_OFFSET 10
|
|
|
+#define DORQ_REG_VF_MAX_ICID_3_RT_OFFSET 11
|
|
|
+#define DORQ_REG_VF_MAX_ICID_4_RT_OFFSET 12
|
|
|
+#define DORQ_REG_VF_MAX_ICID_5_RT_OFFSET 13
|
|
|
+#define DORQ_REG_VF_MAX_ICID_6_RT_OFFSET 14
|
|
|
+#define DORQ_REG_VF_MAX_ICID_7_RT_OFFSET 15
|
|
|
+#define DORQ_REG_PF_WAKE_ALL_RT_OFFSET 16
|
|
|
+#define DORQ_REG_TAG1_ETHERTYPE_RT_OFFSET 17
|
|
|
+#define DORQ_REG_GLB_MAX_ICID_0_RT_OFFSET 18
|
|
|
+#define DORQ_REG_GLB_MAX_ICID_1_RT_OFFSET 19
|
|
|
+#define DORQ_REG_GLB_RANGE2CONN_TYPE_0_RT_OFFSET 20
|
|
|
+#define DORQ_REG_GLB_RANGE2CONN_TYPE_1_RT_OFFSET 21
|
|
|
+#define DORQ_REG_PRV_PF_MAX_ICID_2_RT_OFFSET 22
|
|
|
+#define DORQ_REG_PRV_PF_MAX_ICID_3_RT_OFFSET 23
|
|
|
+#define DORQ_REG_PRV_PF_MAX_ICID_4_RT_OFFSET 24
|
|
|
+#define DORQ_REG_PRV_PF_MAX_ICID_5_RT_OFFSET 25
|
|
|
+#define DORQ_REG_PRV_VF_MAX_ICID_2_RT_OFFSET 26
|
|
|
+#define DORQ_REG_PRV_VF_MAX_ICID_3_RT_OFFSET 27
|
|
|
+#define DORQ_REG_PRV_VF_MAX_ICID_4_RT_OFFSET 28
|
|
|
+#define DORQ_REG_PRV_VF_MAX_ICID_5_RT_OFFSET 29
|
|
|
+#define DORQ_REG_PRV_PF_RANGE2CONN_TYPE_2_RT_OFFSET 30
|
|
|
+#define DORQ_REG_PRV_PF_RANGE2CONN_TYPE_3_RT_OFFSET 31
|
|
|
+#define DORQ_REG_PRV_PF_RANGE2CONN_TYPE_4_RT_OFFSET 32
|
|
|
+#define DORQ_REG_PRV_PF_RANGE2CONN_TYPE_5_RT_OFFSET 33
|
|
|
+#define DORQ_REG_PRV_VF_RANGE2CONN_TYPE_2_RT_OFFSET 34
|
|
|
+#define DORQ_REG_PRV_VF_RANGE2CONN_TYPE_3_RT_OFFSET 35
|
|
|
+#define DORQ_REG_PRV_VF_RANGE2CONN_TYPE_4_RT_OFFSET 36
|
|
|
+#define DORQ_REG_PRV_VF_RANGE2CONN_TYPE_5_RT_OFFSET 37
|
|
|
+#define IGU_REG_PF_CONFIGURATION_RT_OFFSET 38
|
|
|
+#define IGU_REG_VF_CONFIGURATION_RT_OFFSET 39
|
|
|
+#define IGU_REG_ATTN_MSG_ADDR_L_RT_OFFSET 40
|
|
|
+#define IGU_REG_ATTN_MSG_ADDR_H_RT_OFFSET 41
|
|
|
+#define IGU_REG_LEADING_EDGE_LATCH_RT_OFFSET 42
|
|
|
+#define IGU_REG_TRAILING_EDGE_LATCH_RT_OFFSET 43
|
|
|
+#define CAU_REG_CQE_AGG_UNIT_SIZE_RT_OFFSET 44
|
|
|
+#define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 45
|
|
|
+#define CAU_REG_SB_VAR_MEMORY_RT_SIZE 1024
|
|
|
+#define CAU_REG_SB_ADDR_MEMORY_RT_OFFSET 1069
|
|
|
+#define CAU_REG_SB_ADDR_MEMORY_RT_SIZE 1024
|
|
|
+#define CAU_REG_PI_MEMORY_RT_OFFSET 2093
|
|
|
+#define CAU_REG_PI_MEMORY_RT_SIZE 4416
|
|
|
+#define PRS_REG_SEARCH_RESP_INITIATOR_TYPE_RT_OFFSET 6509
|
|
|
+#define PRS_REG_TASK_ID_MAX_INITIATOR_PF_RT_OFFSET 6510
|
|
|
+#define PRS_REG_TASK_ID_MAX_INITIATOR_VF_RT_OFFSET 6511
|
|
|
+#define PRS_REG_TASK_ID_MAX_TARGET_PF_RT_OFFSET 6512
|
|
|
+#define PRS_REG_TASK_ID_MAX_TARGET_VF_RT_OFFSET 6513
|
|
|
+#define PRS_REG_SEARCH_TCP_RT_OFFSET 6514
|
|
|
+#define PRS_REG_SEARCH_FCOE_RT_OFFSET 6515
|
|
|
+#define PRS_REG_SEARCH_ROCE_RT_OFFSET 6516
|
|
|
+#define PRS_REG_ROCE_DEST_QP_MAX_VF_RT_OFFSET 6517
|
|
|
+#define PRS_REG_ROCE_DEST_QP_MAX_PF_RT_OFFSET 6518
|
|
|
+#define PRS_REG_SEARCH_OPENFLOW_RT_OFFSET 6519
|
|
|
+#define PRS_REG_SEARCH_NON_IP_AS_OPENFLOW_RT_OFFSET 6520
|
|
|
+#define PRS_REG_OPENFLOW_SUPPORT_ONLY_KNOWN_OVER_IP_RT_OFFSET 6521
|
|
|
+#define PRS_REG_OPENFLOW_SEARCH_KEY_MASK_RT_OFFSET 6522
|
|
|
+#define PRS_REG_TAG_ETHERTYPE_0_RT_OFFSET 6523
|
|
|
+#define PRS_REG_LIGHT_L2_ETHERTYPE_EN_RT_OFFSET 6524
|
|
|
+#define SRC_REG_FIRSTFREE_RT_OFFSET 6525
|
|
|
+#define SRC_REG_FIRSTFREE_RT_SIZE 2
|
|
|
+#define SRC_REG_LASTFREE_RT_OFFSET 6527
|
|
|
+#define SRC_REG_LASTFREE_RT_SIZE 2
|
|
|
+#define SRC_REG_COUNTFREE_RT_OFFSET 6529
|
|
|
+#define SRC_REG_NUMBER_HASH_BITS_RT_OFFSET 6530
|
|
|
+#define PSWRQ2_REG_CDUT_P_SIZE_RT_OFFSET 6531
|
|
|
+#define PSWRQ2_REG_CDUC_P_SIZE_RT_OFFSET 6532
|
|
|
+#define PSWRQ2_REG_TM_P_SIZE_RT_OFFSET 6533
|
|
|
+#define PSWRQ2_REG_QM_P_SIZE_RT_OFFSET 6534
|
|
|
+#define PSWRQ2_REG_SRC_P_SIZE_RT_OFFSET 6535
|
|
|
+#define PSWRQ2_REG_TSDM_P_SIZE_RT_OFFSET 6536
|
|
|
+#define PSWRQ2_REG_TM_FIRST_ILT_RT_OFFSET 6537
|
|
|
+#define PSWRQ2_REG_TM_LAST_ILT_RT_OFFSET 6538
|
|
|
+#define PSWRQ2_REG_QM_FIRST_ILT_RT_OFFSET 6539
|
|
|
+#define PSWRQ2_REG_QM_LAST_ILT_RT_OFFSET 6540
|
|
|
+#define PSWRQ2_REG_SRC_FIRST_ILT_RT_OFFSET 6541
|
|
|
+#define PSWRQ2_REG_SRC_LAST_ILT_RT_OFFSET 6542
|
|
|
+#define PSWRQ2_REG_CDUC_FIRST_ILT_RT_OFFSET 6543
|
|
|
+#define PSWRQ2_REG_CDUC_LAST_ILT_RT_OFFSET 6544
|
|
|
+#define PSWRQ2_REG_CDUT_FIRST_ILT_RT_OFFSET 6545
|
|
|
+#define PSWRQ2_REG_CDUT_LAST_ILT_RT_OFFSET 6546
|
|
|
+#define PSWRQ2_REG_TSDM_FIRST_ILT_RT_OFFSET 6547
|
|
|
+#define PSWRQ2_REG_TSDM_LAST_ILT_RT_OFFSET 6548
|
|
|
+#define PSWRQ2_REG_TM_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6549
|
|
|
+#define PSWRQ2_REG_CDUT_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6550
|
|
|
+#define PSWRQ2_REG_CDUC_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6551
|
|
|
+#define PSWRQ2_REG_TM_VF_BLOCKS_RT_OFFSET 6552
|
|
|
+#define PSWRQ2_REG_CDUT_VF_BLOCKS_RT_OFFSET 6553
|
|
|
+#define PSWRQ2_REG_CDUC_VF_BLOCKS_RT_OFFSET 6554
|
|
|
+#define PSWRQ2_REG_TM_BLOCKS_FACTOR_RT_OFFSET 6555
|
|
|
+#define PSWRQ2_REG_CDUT_BLOCKS_FACTOR_RT_OFFSET 6556
|
|
|
+#define PSWRQ2_REG_CDUC_BLOCKS_FACTOR_RT_OFFSET 6557
|
|
|
+#define PSWRQ2_REG_VF_BASE_RT_OFFSET 6558
|
|
|
+#define PSWRQ2_REG_VF_LAST_ILT_RT_OFFSET 6559
|
|
|
+#define PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET 6560
|
|
|
+#define PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET 6561
|
|
|
+#define PSWRQ2_REG_TGSRC_FIRST_ILT_RT_OFFSET 6562
|
|
|
+#define PSWRQ2_REG_RGSRC_FIRST_ILT_RT_OFFSET 6563
|
|
|
+#define PSWRQ2_REG_TGSRC_LAST_ILT_RT_OFFSET 6564
|
|
|
+#define PSWRQ2_REG_RGSRC_LAST_ILT_RT_OFFSET 6565
|
|
|
+#define PSWRQ2_REG_ILT_MEMORY_RT_OFFSET 6566
|
|
|
+#define PSWRQ2_REG_ILT_MEMORY_RT_SIZE 26414
|
|
|
+#define PGLUE_REG_B_VF_BASE_RT_OFFSET 32980
|
|
|
+#define PGLUE_REG_B_MSDM_OFFSET_MASK_B_RT_OFFSET 32981
|
|
|
+#define PGLUE_REG_B_MSDM_VF_SHIFT_B_RT_OFFSET 32982
|
|
|
+#define PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET 32983
|
|
|
+#define PGLUE_REG_B_PF_BAR0_SIZE_RT_OFFSET 32984
|
|
|
+#define PGLUE_REG_B_PF_BAR1_SIZE_RT_OFFSET 32985
|
|
|
+#define PGLUE_REG_B_VF_BAR1_SIZE_RT_OFFSET 32986
|
|
|
+#define TM_REG_VF_ENABLE_CONN_RT_OFFSET 32987
|
|
|
+#define TM_REG_PF_ENABLE_CONN_RT_OFFSET 32988
|
|
|
+#define TM_REG_PF_ENABLE_TASK_RT_OFFSET 32989
|
|
|
+#define TM_REG_GROUP_SIZE_RESOLUTION_CONN_RT_OFFSET 32990
|
|
|
+#define TM_REG_GROUP_SIZE_RESOLUTION_TASK_RT_OFFSET 32991
|
|
|
+#define TM_REG_CONFIG_CONN_MEM_RT_OFFSET 32992
|
|
|
+#define TM_REG_CONFIG_CONN_MEM_RT_SIZE 416
|
|
|
+#define TM_REG_CONFIG_TASK_MEM_RT_OFFSET 33408
|
|
|
+#define TM_REG_CONFIG_TASK_MEM_RT_SIZE 608
|
|
|
+#define QM_REG_MAXPQSIZE_0_RT_OFFSET 34016
|
|
|
+#define QM_REG_MAXPQSIZE_1_RT_OFFSET 34017
|
|
|
+#define QM_REG_MAXPQSIZE_2_RT_OFFSET 34018
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_0_RT_OFFSET 34019
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_1_RT_OFFSET 34020
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_2_RT_OFFSET 34021
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_3_RT_OFFSET 34022
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_4_RT_OFFSET 34023
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_5_RT_OFFSET 34024
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_6_RT_OFFSET 34025
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_7_RT_OFFSET 34026
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_8_RT_OFFSET 34027
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_9_RT_OFFSET 34028
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_10_RT_OFFSET 34029
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_11_RT_OFFSET 34030
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_12_RT_OFFSET 34031
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_13_RT_OFFSET 34032
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_14_RT_OFFSET 34033
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_15_RT_OFFSET 34034
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_16_RT_OFFSET 34035
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_17_RT_OFFSET 34036
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_18_RT_OFFSET 34037
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_19_RT_OFFSET 34038
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_20_RT_OFFSET 34039
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_21_RT_OFFSET 34040
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_22_RT_OFFSET 34041
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_23_RT_OFFSET 34042
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_24_RT_OFFSET 34043
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_25_RT_OFFSET 34044
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_26_RT_OFFSET 34045
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_27_RT_OFFSET 34046
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_28_RT_OFFSET 34047
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_29_RT_OFFSET 34048
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_30_RT_OFFSET 34049
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_31_RT_OFFSET 34050
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_32_RT_OFFSET 34051
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_33_RT_OFFSET 34052
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_34_RT_OFFSET 34053
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_35_RT_OFFSET 34054
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_36_RT_OFFSET 34055
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_37_RT_OFFSET 34056
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_38_RT_OFFSET 34057
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_39_RT_OFFSET 34058
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_40_RT_OFFSET 34059
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_41_RT_OFFSET 34060
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_42_RT_OFFSET 34061
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_43_RT_OFFSET 34062
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_44_RT_OFFSET 34063
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_45_RT_OFFSET 34064
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_46_RT_OFFSET 34065
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_47_RT_OFFSET 34066
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_48_RT_OFFSET 34067
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_49_RT_OFFSET 34068
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_50_RT_OFFSET 34069
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_51_RT_OFFSET 34070
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_52_RT_OFFSET 34071
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_53_RT_OFFSET 34072
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_54_RT_OFFSET 34073
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_55_RT_OFFSET 34074
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_56_RT_OFFSET 34075
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_57_RT_OFFSET 34076
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_58_RT_OFFSET 34077
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_59_RT_OFFSET 34078
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_60_RT_OFFSET 34079
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_61_RT_OFFSET 34080
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_62_RT_OFFSET 34081
|
|
|
+#define QM_REG_MAXPQSIZETXSEL_63_RT_OFFSET 34082
|
|
|
+#define QM_REG_BASEADDROTHERPQ_RT_OFFSET 34083
|
|
|
+#define QM_REG_BASEADDROTHERPQ_RT_SIZE 128
|
|
|
+#define QM_REG_PTRTBLOTHER_RT_OFFSET 34211
|
|
|
+#define QM_REG_PTRTBLOTHER_RT_SIZE 256
|
|
|
+#define QM_REG_AFULLQMBYPTHRPFWFQ_RT_OFFSET 34467
|
|
|
+#define QM_REG_AFULLQMBYPTHRVPWFQ_RT_OFFSET 34468
|
|
|
+#define QM_REG_AFULLQMBYPTHRPFRL_RT_OFFSET 34469
|
|
|
+#define QM_REG_AFULLQMBYPTHRGLBLRL_RT_OFFSET 34470
|
|
|
+#define QM_REG_AFULLOPRTNSTCCRDMASK_RT_OFFSET 34471
|
|
|
+#define QM_REG_WRROTHERPQGRP_0_RT_OFFSET 34472
|
|
|
+#define QM_REG_WRROTHERPQGRP_1_RT_OFFSET 34473
|
|
|
+#define QM_REG_WRROTHERPQGRP_2_RT_OFFSET 34474
|
|
|
+#define QM_REG_WRROTHERPQGRP_3_RT_OFFSET 34475
|
|
|
+#define QM_REG_WRROTHERPQGRP_4_RT_OFFSET 34476
|
|
|
+#define QM_REG_WRROTHERPQGRP_5_RT_OFFSET 34477
|
|
|
+#define QM_REG_WRROTHERPQGRP_6_RT_OFFSET 34478
|
|
|
+#define QM_REG_WRROTHERPQGRP_7_RT_OFFSET 34479
|
|
|
+#define QM_REG_WRROTHERPQGRP_8_RT_OFFSET 34480
|
|
|
+#define QM_REG_WRROTHERPQGRP_9_RT_OFFSET 34481
|
|
|
+#define QM_REG_WRROTHERPQGRP_10_RT_OFFSET 34482
|
|
|
+#define QM_REG_WRROTHERPQGRP_11_RT_OFFSET 34483
|
|
|
+#define QM_REG_WRROTHERPQGRP_12_RT_OFFSET 34484
|
|
|
+#define QM_REG_WRROTHERPQGRP_13_RT_OFFSET 34485
|
|
|
+#define QM_REG_WRROTHERPQGRP_14_RT_OFFSET 34486
|
|
|
+#define QM_REG_WRROTHERPQGRP_15_RT_OFFSET 34487
|
|
|
+#define QM_REG_WRROTHERGRPWEIGHT_0_RT_OFFSET 34488
|
|
|
+#define QM_REG_WRROTHERGRPWEIGHT_1_RT_OFFSET 34489
|
|
|
+#define QM_REG_WRROTHERGRPWEIGHT_2_RT_OFFSET 34490
|
|
|
+#define QM_REG_WRROTHERGRPWEIGHT_3_RT_OFFSET 34491
|
|
|
+#define QM_REG_WRRTXGRPWEIGHT_0_RT_OFFSET 34492
|
|
|
+#define QM_REG_WRRTXGRPWEIGHT_1_RT_OFFSET 34493
|
|
|
+#define QM_REG_PQTX2PF_0_RT_OFFSET 34494
|
|
|
+#define QM_REG_PQTX2PF_1_RT_OFFSET 34495
|
|
|
+#define QM_REG_PQTX2PF_2_RT_OFFSET 34496
|
|
|
+#define QM_REG_PQTX2PF_3_RT_OFFSET 34497
|
|
|
+#define QM_REG_PQTX2PF_4_RT_OFFSET 34498
|
|
|
+#define QM_REG_PQTX2PF_5_RT_OFFSET 34499
|
|
|
+#define QM_REG_PQTX2PF_6_RT_OFFSET 34500
|
|
|
+#define QM_REG_PQTX2PF_7_RT_OFFSET 34501
|
|
|
+#define QM_REG_PQTX2PF_8_RT_OFFSET 34502
|
|
|
+#define QM_REG_PQTX2PF_9_RT_OFFSET 34503
|
|
|
+#define QM_REG_PQTX2PF_10_RT_OFFSET 34504
|
|
|
+#define QM_REG_PQTX2PF_11_RT_OFFSET 34505
|
|
|
+#define QM_REG_PQTX2PF_12_RT_OFFSET 34506
|
|
|
+#define QM_REG_PQTX2PF_13_RT_OFFSET 34507
|
|
|
+#define QM_REG_PQTX2PF_14_RT_OFFSET 34508
|
|
|
+#define QM_REG_PQTX2PF_15_RT_OFFSET 34509
|
|
|
+#define QM_REG_PQTX2PF_16_RT_OFFSET 34510
|
|
|
+#define QM_REG_PQTX2PF_17_RT_OFFSET 34511
|
|
|
+#define QM_REG_PQTX2PF_18_RT_OFFSET 34512
|
|
|
+#define QM_REG_PQTX2PF_19_RT_OFFSET 34513
|
|
|
+#define QM_REG_PQTX2PF_20_RT_OFFSET 34514
|
|
|
+#define QM_REG_PQTX2PF_21_RT_OFFSET 34515
|
|
|
+#define QM_REG_PQTX2PF_22_RT_OFFSET 34516
|
|
|
+#define QM_REG_PQTX2PF_23_RT_OFFSET 34517
|
|
|
+#define QM_REG_PQTX2PF_24_RT_OFFSET 34518
|
|
|
+#define QM_REG_PQTX2PF_25_RT_OFFSET 34519
|
|
|
+#define QM_REG_PQTX2PF_26_RT_OFFSET 34520
|
|
|
+#define QM_REG_PQTX2PF_27_RT_OFFSET 34521
|
|
|
+#define QM_REG_PQTX2PF_28_RT_OFFSET 34522
|
|
|
+#define QM_REG_PQTX2PF_29_RT_OFFSET 34523
|
|
|
+#define QM_REG_PQTX2PF_30_RT_OFFSET 34524
|
|
|
+#define QM_REG_PQTX2PF_31_RT_OFFSET 34525
|
|
|
+#define QM_REG_PQTX2PF_32_RT_OFFSET 34526
|
|
|
+#define QM_REG_PQTX2PF_33_RT_OFFSET 34527
|
|
|
+#define QM_REG_PQTX2PF_34_RT_OFFSET 34528
|
|
|
+#define QM_REG_PQTX2PF_35_RT_OFFSET 34529
|
|
|
+#define QM_REG_PQTX2PF_36_RT_OFFSET 34530
|
|
|
+#define QM_REG_PQTX2PF_37_RT_OFFSET 34531
|
|
|
+#define QM_REG_PQTX2PF_38_RT_OFFSET 34532
|
|
|
+#define QM_REG_PQTX2PF_39_RT_OFFSET 34533
|
|
|
+#define QM_REG_PQTX2PF_40_RT_OFFSET 34534
|
|
|
+#define QM_REG_PQTX2PF_41_RT_OFFSET 34535
|
|
|
+#define QM_REG_PQTX2PF_42_RT_OFFSET 34536
|
|
|
+#define QM_REG_PQTX2PF_43_RT_OFFSET 34537
|
|
|
+#define QM_REG_PQTX2PF_44_RT_OFFSET 34538
|
|
|
+#define QM_REG_PQTX2PF_45_RT_OFFSET 34539
|
|
|
+#define QM_REG_PQTX2PF_46_RT_OFFSET 34540
|
|
|
+#define QM_REG_PQTX2PF_47_RT_OFFSET 34541
|
|
|
+#define QM_REG_PQTX2PF_48_RT_OFFSET 34542
|
|
|
+#define QM_REG_PQTX2PF_49_RT_OFFSET 34543
|
|
|
+#define QM_REG_PQTX2PF_50_RT_OFFSET 34544
|
|
|
+#define QM_REG_PQTX2PF_51_RT_OFFSET 34545
|
|
|
+#define QM_REG_PQTX2PF_52_RT_OFFSET 34546
|
|
|
+#define QM_REG_PQTX2PF_53_RT_OFFSET 34547
|
|
|
+#define QM_REG_PQTX2PF_54_RT_OFFSET 34548
|
|
|
+#define QM_REG_PQTX2PF_55_RT_OFFSET 34549
|
|
|
+#define QM_REG_PQTX2PF_56_RT_OFFSET 34550
|
|
|
+#define QM_REG_PQTX2PF_57_RT_OFFSET 34551
|
|
|
+#define QM_REG_PQTX2PF_58_RT_OFFSET 34552
|
|
|
+#define QM_REG_PQTX2PF_59_RT_OFFSET 34553
|
|
|
+#define QM_REG_PQTX2PF_60_RT_OFFSET 34554
|
|
|
+#define QM_REG_PQTX2PF_61_RT_OFFSET 34555
|
|
|
+#define QM_REG_PQTX2PF_62_RT_OFFSET 34556
|
|
|
+#define QM_REG_PQTX2PF_63_RT_OFFSET 34557
|
|
|
+#define QM_REG_PQOTHER2PF_0_RT_OFFSET 34558
|
|
|
+#define QM_REG_PQOTHER2PF_1_RT_OFFSET 34559
|
|
|
+#define QM_REG_PQOTHER2PF_2_RT_OFFSET 34560
|
|
|
+#define QM_REG_PQOTHER2PF_3_RT_OFFSET 34561
|
|
|
+#define QM_REG_PQOTHER2PF_4_RT_OFFSET 34562
|
|
|
+#define QM_REG_PQOTHER2PF_5_RT_OFFSET 34563
|
|
|
+#define QM_REG_PQOTHER2PF_6_RT_OFFSET 34564
|
|
|
+#define QM_REG_PQOTHER2PF_7_RT_OFFSET 34565
|
|
|
+#define QM_REG_PQOTHER2PF_8_RT_OFFSET 34566
|
|
|
+#define QM_REG_PQOTHER2PF_9_RT_OFFSET 34567
|
|
|
+#define QM_REG_PQOTHER2PF_10_RT_OFFSET 34568
|
|
|
+#define QM_REG_PQOTHER2PF_11_RT_OFFSET 34569
|
|
|
+#define QM_REG_PQOTHER2PF_12_RT_OFFSET 34570
|
|
|
+#define QM_REG_PQOTHER2PF_13_RT_OFFSET 34571
|
|
|
+#define QM_REG_PQOTHER2PF_14_RT_OFFSET 34572
|
|
|
+#define QM_REG_PQOTHER2PF_15_RT_OFFSET 34573
|
|
|
+#define QM_REG_RLGLBLPERIOD_0_RT_OFFSET 34574
|
|
|
+#define QM_REG_RLGLBLPERIOD_1_RT_OFFSET 34575
|
|
|
+#define QM_REG_RLGLBLPERIODTIMER_0_RT_OFFSET 34576
|
|
|
+#define QM_REG_RLGLBLPERIODTIMER_1_RT_OFFSET 34577
|
|
|
+#define QM_REG_RLGLBLPERIODSEL_0_RT_OFFSET 34578
|
|
|
+#define QM_REG_RLGLBLPERIODSEL_1_RT_OFFSET 34579
|
|
|
+#define QM_REG_RLGLBLPERIODSEL_2_RT_OFFSET 34580
|
|
|
+#define QM_REG_RLGLBLPERIODSEL_3_RT_OFFSET 34581
|
|
|
+#define QM_REG_RLGLBLPERIODSEL_4_RT_OFFSET 34582
|
|
|
+#define QM_REG_RLGLBLPERIODSEL_5_RT_OFFSET 34583
|
|
|
+#define QM_REG_RLGLBLPERIODSEL_6_RT_OFFSET 34584
|
|
|
+#define QM_REG_RLGLBLPERIODSEL_7_RT_OFFSET 34585
|
|
|
+#define QM_REG_RLGLBLINCVAL_RT_OFFSET 34586
|
|
|
+#define QM_REG_RLGLBLINCVAL_RT_SIZE 256
|
|
|
+#define QM_REG_RLGLBLUPPERBOUND_RT_OFFSET 34842
|
|
|
+#define QM_REG_RLGLBLUPPERBOUND_RT_SIZE 256
|
|
|
+#define QM_REG_RLGLBLCRD_RT_OFFSET 35098
|
|
|
+#define QM_REG_RLGLBLCRD_RT_SIZE 256
|
|
|
+#define QM_REG_RLGLBLENABLE_RT_OFFSET 35354
|
|
|
+#define QM_REG_RLPFPERIOD_RT_OFFSET 35355
|
|
|
+#define QM_REG_RLPFPERIODTIMER_RT_OFFSET 35356
|
|
|
+#define QM_REG_RLPFINCVAL_RT_OFFSET 35357
|
|
|
+#define QM_REG_RLPFINCVAL_RT_SIZE 16
|
|
|
+#define QM_REG_RLPFUPPERBOUND_RT_OFFSET 35373
|
|
|
+#define QM_REG_RLPFUPPERBOUND_RT_SIZE 16
|
|
|
+#define QM_REG_RLPFCRD_RT_OFFSET 35389
|
|
|
+#define QM_REG_RLPFCRD_RT_SIZE 16
|
|
|
+#define QM_REG_RLPFENABLE_RT_OFFSET 35405
|
|
|
+#define QM_REG_RLPFVOQENABLE_RT_OFFSET 35406
|
|
|
+#define QM_REG_WFQPFWEIGHT_RT_OFFSET 35407
|
|
|
+#define QM_REG_WFQPFWEIGHT_RT_SIZE 16
|
|
|
+#define QM_REG_WFQPFUPPERBOUND_RT_OFFSET 35423
|
|
|
+#define QM_REG_WFQPFUPPERBOUND_RT_SIZE 16
|
|
|
+#define QM_REG_WFQPFCRD_RT_OFFSET 35439
|
|
|
+#define QM_REG_WFQPFCRD_RT_SIZE 256
|
|
|
+#define QM_REG_WFQPFENABLE_RT_OFFSET 35695
|
|
|
+#define QM_REG_WFQVPENABLE_RT_OFFSET 35696
|
|
|
+#define QM_REG_BASEADDRTXPQ_RT_OFFSET 35697
|
|
|
+#define QM_REG_BASEADDRTXPQ_RT_SIZE 512
|
|
|
+#define QM_REG_TXPQMAP_RT_OFFSET 36209
|
|
|
+#define QM_REG_TXPQMAP_RT_SIZE 512
|
|
|
+#define QM_REG_WFQVPWEIGHT_RT_OFFSET 36721
|
|
|
+#define QM_REG_WFQVPWEIGHT_RT_SIZE 512
|
|
|
+#define QM_REG_WFQVPCRD_RT_OFFSET 37233
|
|
|
+#define QM_REG_WFQVPCRD_RT_SIZE 512
|
|
|
+#define QM_REG_WFQVPMAP_RT_OFFSET 37745
|
|
|
+#define QM_REG_WFQVPMAP_RT_SIZE 512
|
|
|
+#define QM_REG_PTRTBLTX_RT_OFFSET 38257
|
|
|
+#define QM_REG_PTRTBLTX_RT_SIZE 1024
|
|
|
+#define QM_REG_WFQPFCRD_MSB_RT_OFFSET 39281
|
|
|
+#define QM_REG_WFQPFCRD_MSB_RT_SIZE 320
|
|
|
+#define QM_REG_VOQCRDLINE_RT_OFFSET 39601
|
|
|
+#define QM_REG_VOQCRDLINE_RT_SIZE 36
|
|
|
+#define QM_REG_VOQINITCRDLINE_RT_OFFSET 39637
|
|
|
+#define QM_REG_VOQINITCRDLINE_RT_SIZE 36
|
|
|
+#define QM_REG_RLPFVOQENABLE_MSB_RT_OFFSET 39673
|
|
|
+#define NIG_REG_TAG_ETHERTYPE_0_RT_OFFSET 39674
|
|
|
+#define NIG_REG_BRB_GATE_DNTFWD_PORT_RT_OFFSET 39675
|
|
|
+#define NIG_REG_OUTER_TAG_VALUE_LIST0_RT_OFFSET 39676
|
|
|
+#define NIG_REG_OUTER_TAG_VALUE_LIST1_RT_OFFSET 39677
|
|
|
+#define NIG_REG_OUTER_TAG_VALUE_LIST2_RT_OFFSET 39678
|
|
|
+#define NIG_REG_OUTER_TAG_VALUE_LIST3_RT_OFFSET 39679
|
|
|
+#define NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET 39680
|
|
|
+#define NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET 39681
|
|
|
+#define NIG_REG_LLH_FUNC_TAG_EN_RT_SIZE 4
|
|
|
+#define NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET 39685
|
|
|
+#define NIG_REG_LLH_FUNC_TAG_VALUE_RT_SIZE 4
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_OFFSET 39689
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_SIZE 32
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_EN_RT_OFFSET 39721
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_EN_RT_SIZE 16
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_MODE_RT_OFFSET 39737
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_MODE_RT_SIZE 16
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_OFFSET 39753
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_SIZE 16
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_OFFSET 39769
|
|
|
+#define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_SIZE 16
|
|
|
+#define NIG_REG_TX_EDPM_CTRL_RT_OFFSET 39785
|
|
|
+#define NIG_REG_ROCE_DUPLICATE_TO_HOST_RT_OFFSET 39786
|
|
|
+#define NIG_REG_PPF_TO_ENGINE_SEL_RT_OFFSET 39787
|
|
|
+#define NIG_REG_PPF_TO_ENGINE_SEL_RT_SIZE 8
|
|
|
+#define NIG_REG_LLH_PF_CLS_FUNC_FILTER_VALUE_RT_OFFSET 39795
|
|
|
+#define NIG_REG_LLH_PF_CLS_FUNC_FILTER_VALUE_RT_SIZE 1024
|
|
|
+#define NIG_REG_LLH_PF_CLS_FUNC_FILTER_EN_RT_OFFSET 40819
|
|
|
+#define NIG_REG_LLH_PF_CLS_FUNC_FILTER_EN_RT_SIZE 512
|
|
|
+#define NIG_REG_LLH_PF_CLS_FUNC_FILTER_MODE_RT_OFFSET 41331
|
|
|
+#define NIG_REG_LLH_PF_CLS_FUNC_FILTER_MODE_RT_SIZE 512
|
|
|
+#define NIG_REG_LLH_PF_CLS_FUNC_FILTER_PROTOCOL_TYPE_RT_OFFSET 41843
|
|
|
+#define NIG_REG_LLH_PF_CLS_FUNC_FILTER_PROTOCOL_TYPE_RT_SIZE 512
|
|
|
+#define NIG_REG_LLH_PF_CLS_FUNC_FILTER_HDR_SEL_RT_OFFSET 42355
|
|
|
+#define NIG_REG_LLH_PF_CLS_FUNC_FILTER_HDR_SEL_RT_SIZE 512
|
|
|
+#define NIG_REG_LLH_PF_CLS_FILTERS_MAP_RT_OFFSET 42867
|
|
|
+#define NIG_REG_LLH_PF_CLS_FILTERS_MAP_RT_SIZE 32
|
|
|
+#define CDU_REG_CID_ADDR_PARAMS_RT_OFFSET 42899
|
|
|
+#define CDU_REG_SEGMENT0_PARAMS_RT_OFFSET 42900
|
|
|
+#define CDU_REG_SEGMENT1_PARAMS_RT_OFFSET 42901
|
|
|
+#define CDU_REG_PF_SEG0_TYPE_OFFSET_RT_OFFSET 42902
|
|
|
+#define CDU_REG_PF_SEG1_TYPE_OFFSET_RT_OFFSET 42903
|
|
|
+#define CDU_REG_PF_SEG2_TYPE_OFFSET_RT_OFFSET 42904
|
|
|
+#define CDU_REG_PF_SEG3_TYPE_OFFSET_RT_OFFSET 42905
|
|
|
+#define CDU_REG_PF_FL_SEG0_TYPE_OFFSET_RT_OFFSET 42906
|
|
|
+#define CDU_REG_PF_FL_SEG1_TYPE_OFFSET_RT_OFFSET 42907
|
|
|
+#define CDU_REG_PF_FL_SEG2_TYPE_OFFSET_RT_OFFSET 42908
|
|
|
+#define CDU_REG_PF_FL_SEG3_TYPE_OFFSET_RT_OFFSET 42909
|
|
|
+#define CDU_REG_VF_SEG_TYPE_OFFSET_RT_OFFSET 42910
|
|
|
+#define CDU_REG_VF_FL_SEG_TYPE_OFFSET_RT_OFFSET 42911
|
|
|
+#define PBF_REG_TAG_ETHERTYPE_0_RT_OFFSET 42912
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SIZE_RT_OFFSET 42913
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ0_RT_OFFSET 42914
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ0_RT_OFFSET 42915
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ0_RT_OFFSET 42916
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ1_RT_OFFSET 42917
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ1_RT_OFFSET 42918
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ1_RT_OFFSET 42919
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ2_RT_OFFSET 42920
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ2_RT_OFFSET 42921
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ2_RT_OFFSET 42922
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ3_RT_OFFSET 42923
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ3_RT_OFFSET 42924
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ3_RT_OFFSET 42925
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ4_RT_OFFSET 42926
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ4_RT_OFFSET 42927
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ4_RT_OFFSET 42928
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ5_RT_OFFSET 42929
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ5_RT_OFFSET 42930
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ5_RT_OFFSET 42931
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ6_RT_OFFSET 42932
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ6_RT_OFFSET 42933
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ6_RT_OFFSET 42934
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ7_RT_OFFSET 42935
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ7_RT_OFFSET 42936
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ7_RT_OFFSET 42937
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ8_RT_OFFSET 42938
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ8_RT_OFFSET 42939
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ8_RT_OFFSET 42940
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ9_RT_OFFSET 42941
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ9_RT_OFFSET 42942
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ9_RT_OFFSET 42943
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ10_RT_OFFSET 42944
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ10_RT_OFFSET 42945
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ10_RT_OFFSET 42946
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ11_RT_OFFSET 42947
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ11_RT_OFFSET 42948
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ11_RT_OFFSET 42949
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ12_RT_OFFSET 42950
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ12_RT_OFFSET 42951
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ12_RT_OFFSET 42952
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ13_RT_OFFSET 42953
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ13_RT_OFFSET 42954
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ13_RT_OFFSET 42955
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ14_RT_OFFSET 42956
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ14_RT_OFFSET 42957
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ14_RT_OFFSET 42958
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ15_RT_OFFSET 42959
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ15_RT_OFFSET 42960
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ15_RT_OFFSET 42961
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ16_RT_OFFSET 42962
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ16_RT_OFFSET 42963
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ16_RT_OFFSET 42964
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ17_RT_OFFSET 42965
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ17_RT_OFFSET 42966
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ17_RT_OFFSET 42967
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ18_RT_OFFSET 42968
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ18_RT_OFFSET 42969
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ18_RT_OFFSET 42970
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ19_RT_OFFSET 42971
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ19_RT_OFFSET 42972
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ19_RT_OFFSET 42973
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ20_RT_OFFSET 42974
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ20_RT_OFFSET 42975
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ20_RT_OFFSET 42976
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ21_RT_OFFSET 42977
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ21_RT_OFFSET 42978
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ21_RT_OFFSET 42979
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ22_RT_OFFSET 42980
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ22_RT_OFFSET 42981
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ22_RT_OFFSET 42982
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ23_RT_OFFSET 42983
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ23_RT_OFFSET 42984
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ23_RT_OFFSET 42985
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ24_RT_OFFSET 42986
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ24_RT_OFFSET 42987
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ24_RT_OFFSET 42988
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ25_RT_OFFSET 42989
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ25_RT_OFFSET 42990
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ25_RT_OFFSET 42991
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ26_RT_OFFSET 42992
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ26_RT_OFFSET 42993
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ26_RT_OFFSET 42994
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ27_RT_OFFSET 42995
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ27_RT_OFFSET 42996
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ27_RT_OFFSET 42997
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ28_RT_OFFSET 42998
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ28_RT_OFFSET 42999
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ28_RT_OFFSET 43000
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ29_RT_OFFSET 43001
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ29_RT_OFFSET 43002
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ29_RT_OFFSET 43003
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ30_RT_OFFSET 43004
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ30_RT_OFFSET 43005
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ30_RT_OFFSET 43006
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ31_RT_OFFSET 43007
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ31_RT_OFFSET 43008
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ31_RT_OFFSET 43009
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ32_RT_OFFSET 43010
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ32_RT_OFFSET 43011
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ32_RT_OFFSET 43012
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ33_RT_OFFSET 43013
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ33_RT_OFFSET 43014
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ33_RT_OFFSET 43015
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ34_RT_OFFSET 43016
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ34_RT_OFFSET 43017
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ34_RT_OFFSET 43018
|
|
|
+#define PBF_REG_YCMD_QS_NUM_LINES_VOQ35_RT_OFFSET 43019
|
|
|
+#define PBF_REG_BTB_GUARANTEED_VOQ35_RT_OFFSET 43020
|
|
|
+#define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ35_RT_OFFSET 43021
|
|
|
+#define XCM_REG_CON_PHY_Q3_RT_OFFSET 43022
|
|
|
+
|
|
|
+#define RUNTIME_ARRAY_SIZE 43023
|
|
|
+
|
|
|
+/* Init Callbacks */
|
|
|
+#define DMAE_READY_CB 0
|
|
|
|
|
|
/* The eth storm context for the Tstorm */
|
|
|
struct tstorm_eth_conn_st_ctx {
|
|
|
@@ -4436,219 +4935,219 @@ struct xstorm_eth_conn_st_ctx {
|
|
|
__le32 reserved[60];
|
|
|
};
|
|
|
|
|
|
-struct xstorm_eth_conn_ag_ctx {
|
|
|
+struct e4_xstorm_eth_conn_ag_ctx {
|
|
|
u8 reserved0;
|
|
|
- u8 eth_state;
|
|
|
+ u8 state;
|
|
|
u8 flags0;
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED1_SHIFT 1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED2_SHIFT 2
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED3_SHIFT 4
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED4_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED4_SHIFT 5
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED5_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED5_SHIFT 6
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED6_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED6_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED1_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED2_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED3_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED4_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED4_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED5_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED5_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED6_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED6_SHIFT 7
|
|
|
u8 flags1;
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED7_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED7_SHIFT 0
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED8_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED8_SHIFT 1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED9_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED9_SHIFT 2
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_BIT12_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_BIT12_SHIFT 4
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_BIT13_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_BIT13_SHIFT 5
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED7_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED7_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED8_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED8_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED9_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED9_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_E5_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_E5_RESERVED2_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_E5_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_E5_RESERVED3_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
|
|
|
u8 flags2;
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF3_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF3_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF4_SHIFT 0
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF5_SHIFT 2
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF6_SHIFT 4
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF7_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF4_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF5_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF6_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF7_SHIFT 6
|
|
|
u8 flags4;
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
u8 flags5;
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF14_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF14_SHIFT 4
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF15_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF15_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF14_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF14_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF15_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF15_SHIFT 6
|
|
|
u8 flags6;
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_SHIFT 0
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_SHIFT 2
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_DQ_CF_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_DQ_CF_SHIFT 4
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_DQ_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_DQ_CF_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
|
|
|
u8 flags7;
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED10_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED10_SHIFT 2
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED10_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED10_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
u8 flags8;
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT 2
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT 3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT 4
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT 5
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
u8 flags9;
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF14EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF14EN_SHIFT 4
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF15EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_CF15EN_SHIFT 5
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_SHIFT 6
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF14EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF14EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_CF15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_SHIFT 7
|
|
|
u8 flags10;
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED11_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED11_SHIFT 3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_SHIFT 5
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED12_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED12_SHIFT 6
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED13_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED13_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED11_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED11_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED12_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED12_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED13_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED13_SHIFT 7
|
|
|
u8 flags11;
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED14_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED14_SHIFT 0
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED15_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RESERVED15_SHIFT 1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 5
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE9EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE9EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED14_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED14_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED15_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RESERVED15_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE9EN_SHIFT 7
|
|
|
u8 flags12;
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE10EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE10EN_SHIFT 0
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE14EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE14EN_SHIFT 4
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE16EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE16EN_SHIFT 6
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE17EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE17EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE10EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE10EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE14EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE14EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE16EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE16EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE17EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE17EN_SHIFT 7
|
|
|
u8 flags13;
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE18EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE18EN_SHIFT 0
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE19EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_RULE19EN_SHIFT 1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE18EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE18EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE19EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_RULE19EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
u8 flags14;
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_SHIFT 0
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_SHIFT 1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_SHIFT 2
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_SHIFT 3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_SHIFT 4
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_MASK 0x3
|
|
|
-#define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_SHIFT 6
|
|
|
u8 edpm_event_id;
|
|
|
__le16 physical_q0;
|
|
|
- __le16 ereserved1;
|
|
|
+ __le16 e5_reserved1;
|
|
|
__le16 edpm_num_bds;
|
|
|
__le16 tx_bd_cons;
|
|
|
__le16 tx_bd_prod;
|
|
|
@@ -4681,7 +5180,7 @@ struct xstorm_eth_conn_ag_ctx {
|
|
|
u8 byte13;
|
|
|
u8 byte14;
|
|
|
u8 byte15;
|
|
|
- u8 ereserved;
|
|
|
+ u8 e5_reserved;
|
|
|
__le16 word11;
|
|
|
__le32 reg10;
|
|
|
__le32 reg11;
|
|
|
@@ -4704,37 +5203,37 @@ struct ystorm_eth_conn_st_ctx {
|
|
|
__le32 reserved[8];
|
|
|
};
|
|
|
|
|
|
-struct ystorm_eth_conn_ag_ctx {
|
|
|
+struct e4_ystorm_eth_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 state;
|
|
|
u8 flags0;
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK 0x3
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT 2
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_MASK 0x3
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_SHIFT 4
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK 0x3
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT 2
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_MASK 0x3
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_SHIFT 4
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK 0x1
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT 0
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_MASK 0x1
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_SHIFT 1
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define YSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT 0
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_SHIFT 1
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
u8 tx_q0_int_coallecing_timeset;
|
|
|
u8 byte3;
|
|
|
__le16 word0;
|
|
|
@@ -4748,89 +5247,89 @@ struct ystorm_eth_conn_ag_ctx {
|
|
|
__le32 reg3;
|
|
|
};
|
|
|
|
|
|
-struct tstorm_eth_conn_ag_ctx {
|
|
|
+struct e4_tstorm_eth_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_BIT2_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_BIT2_SHIFT 2
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_BIT3_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_BIT3_SHIFT 3
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_BIT5_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_BIT5_SHIFT 5
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 6
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_BIT2_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_BIT2_SHIFT 2
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_BIT3_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_BIT3_SHIFT 3
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_BIT5_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_BIT5_SHIFT 5
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 0
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 2
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF3_SHIFT 4
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF4_SHIFT 6
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 0
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 2
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF3_SHIFT 4
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF4_SHIFT 6
|
|
|
u8 flags2;
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF5_SHIFT 0
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF6_SHIFT 2
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF7_SHIFT 4
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF8_SHIFT 6
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF5_SHIFT 0
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF6_SHIFT 2
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF7_SHIFT 4
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF8_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF9_SHIFT 0
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF10_SHIFT 2
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 4
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 5
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 6
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 7
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF9_SHIFT 0
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF10_SHIFT 2
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 4
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 5
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 6
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 7
|
|
|
u8 flags4;
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT 0
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT 1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT 2
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT 3
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT 4
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT 5
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT 6
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT 0
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT 1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT 2
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT 3
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT 4
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT 5
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT 6
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
u8 flags5;
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_SHIFT 5
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
-#define TSTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_SHIFT 5
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
__le32 reg0;
|
|
|
__le32 reg1;
|
|
|
__le32 reg2;
|
|
|
@@ -4852,63 +5351,63 @@ struct tstorm_eth_conn_ag_ctx {
|
|
|
__le32 reg10;
|
|
|
};
|
|
|
|
|
|
-struct ustorm_eth_conn_ag_ctx {
|
|
|
+struct e4_ustorm_eth_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_MASK 0x3
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_SHIFT 2
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_MASK 0x3
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_SHIFT 4
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_MASK 0x3
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_SHIFT 2
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_MASK 0x3
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_SHIFT 4
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_CF3_SHIFT 0
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_MASK 0x3
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_SHIFT 2
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_MASK 0x3
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_SHIFT 4
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK 0x3
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT 6
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_CF3_SHIFT 0
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_MASK 0x3
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_SHIFT 2
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_MASK 0x3
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_SHIFT 4
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK 0x3
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT 6
|
|
|
u8 flags2;
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_SHIFT 0
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_SHIFT 1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 3
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_SHIFT 4
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_SHIFT 5
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT 6
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_SHIFT 0
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_SHIFT 1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 3
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_SHIFT 4
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_SHIFT 5
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT 6
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
u8 flags3;
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
-#define USTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
+#define E4_USTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
u8 byte2;
|
|
|
u8 byte3;
|
|
|
__le16 word0;
|
|
|
@@ -4932,20 +5431,21 @@ struct mstorm_eth_conn_st_ctx {
|
|
|
};
|
|
|
|
|
|
/* eth connection context */
|
|
|
-struct eth_conn_context {
|
|
|
+struct e4_eth_conn_context {
|
|
|
struct tstorm_eth_conn_st_ctx tstorm_st_context;
|
|
|
struct regpair tstorm_st_padding[2];
|
|
|
struct pstorm_eth_conn_st_ctx pstorm_st_context;
|
|
|
struct xstorm_eth_conn_st_ctx xstorm_st_context;
|
|
|
- struct xstorm_eth_conn_ag_ctx xstorm_ag_context;
|
|
|
+ struct e4_xstorm_eth_conn_ag_ctx xstorm_ag_context;
|
|
|
struct ystorm_eth_conn_st_ctx ystorm_st_context;
|
|
|
- struct ystorm_eth_conn_ag_ctx ystorm_ag_context;
|
|
|
- struct tstorm_eth_conn_ag_ctx tstorm_ag_context;
|
|
|
- struct ustorm_eth_conn_ag_ctx ustorm_ag_context;
|
|
|
+ struct e4_ystorm_eth_conn_ag_ctx ystorm_ag_context;
|
|
|
+ struct e4_tstorm_eth_conn_ag_ctx tstorm_ag_context;
|
|
|
+ struct e4_ustorm_eth_conn_ag_ctx ustorm_ag_context;
|
|
|
struct ustorm_eth_conn_st_ctx ustorm_st_context;
|
|
|
struct mstorm_eth_conn_st_ctx mstorm_st_context;
|
|
|
};
|
|
|
|
|
|
+/* Ethernet filter types: mac/vlan/pair */
|
|
|
enum eth_error_code {
|
|
|
ETH_OK = 0x00,
|
|
|
ETH_FILTERS_MAC_ADD_FAIL_FULL,
|
|
|
@@ -4972,6 +5472,7 @@ enum eth_error_code {
|
|
|
MAX_ETH_ERROR_CODE
|
|
|
};
|
|
|
|
|
|
+/* Opcodes for the event ring */
|
|
|
enum eth_event_opcode {
|
|
|
ETH_EVENT_UNUSED,
|
|
|
ETH_EVENT_VPORT_START,
|
|
|
@@ -4983,13 +5484,14 @@ enum eth_event_opcode {
|
|
|
ETH_EVENT_RX_QUEUE_UPDATE,
|
|
|
ETH_EVENT_RX_QUEUE_STOP,
|
|
|
ETH_EVENT_FILTERS_UPDATE,
|
|
|
- ETH_EVENT_RESERVED,
|
|
|
- ETH_EVENT_RESERVED2,
|
|
|
- ETH_EVENT_RESERVED3,
|
|
|
+ ETH_EVENT_RX_ADD_OPENFLOW_FILTER,
|
|
|
+ ETH_EVENT_RX_DELETE_OPENFLOW_FILTER,
|
|
|
+ ETH_EVENT_RX_CREATE_OPENFLOW_ACTION,
|
|
|
ETH_EVENT_RX_ADD_UDP_FILTER,
|
|
|
ETH_EVENT_RX_DELETE_UDP_FILTER,
|
|
|
- ETH_EVENT_RESERVED4,
|
|
|
- ETH_EVENT_RESERVED5,
|
|
|
+ ETH_EVENT_RX_CREATE_GFT_ACTION,
|
|
|
+ ETH_EVENT_RX_GFT_UPDATE_FILTER,
|
|
|
+ ETH_EVENT_TX_QUEUE_UPDATE,
|
|
|
MAX_ETH_EVENT_OPCODE
|
|
|
};
|
|
|
|
|
|
@@ -5039,6 +5541,7 @@ enum eth_filter_type {
|
|
|
MAX_ETH_FILTER_TYPE
|
|
|
};
|
|
|
|
|
|
+/* Eth IPv4 Fragment Type */
|
|
|
enum eth_ipv4_frag_type {
|
|
|
ETH_IPV4_NOT_FRAG,
|
|
|
ETH_IPV4_FIRST_FRAG,
|
|
|
@@ -5046,12 +5549,14 @@ enum eth_ipv4_frag_type {
|
|
|
MAX_ETH_IPV4_FRAG_TYPE
|
|
|
};
|
|
|
|
|
|
+/* eth IPv4 Fragment Type */
|
|
|
enum eth_ip_type {
|
|
|
ETH_IPV4,
|
|
|
ETH_IPV6,
|
|
|
MAX_ETH_IP_TYPE
|
|
|
};
|
|
|
|
|
|
+/* Ethernet Ramrod Command IDs */
|
|
|
enum eth_ramrod_cmd_id {
|
|
|
ETH_RAMROD_UNUSED,
|
|
|
ETH_RAMROD_VPORT_START,
|
|
|
@@ -5070,10 +5575,11 @@ enum eth_ramrod_cmd_id {
|
|
|
ETH_RAMROD_RX_DELETE_UDP_FILTER,
|
|
|
ETH_RAMROD_RX_CREATE_GFT_ACTION,
|
|
|
ETH_RAMROD_GFT_UPDATE_FILTER,
|
|
|
+ ETH_RAMROD_TX_QUEUE_UPDATE,
|
|
|
MAX_ETH_RAMROD_CMD_ID
|
|
|
};
|
|
|
|
|
|
-/* return code from eth sp ramrods */
|
|
|
+/* Return code from eth sp ramrods */
|
|
|
struct eth_return_code {
|
|
|
u8 value;
|
|
|
#define ETH_RETURN_CODE_ERR_CODE_MASK 0x1F
|
|
|
@@ -5209,18 +5715,14 @@ struct eth_vport_tx_mode {
|
|
|
__le16 reserved2[3];
|
|
|
};
|
|
|
|
|
|
+/* GFT filter update action type */
|
|
|
enum gft_filter_update_action {
|
|
|
GFT_ADD_FILTER,
|
|
|
GFT_DELETE_FILTER,
|
|
|
MAX_GFT_FILTER_UPDATE_ACTION
|
|
|
};
|
|
|
|
|
|
-enum gft_logic_filter_type {
|
|
|
- GFT_FILTER_TYPE,
|
|
|
- RFS_FILTER_TYPE,
|
|
|
- MAX_GFT_LOGIC_FILTER_TYPE
|
|
|
-};
|
|
|
-
|
|
|
+/* Ramrod data for rx add openflow filter */
|
|
|
struct rx_add_openflow_filter_data {
|
|
|
__le16 action_icid;
|
|
|
u8 priority;
|
|
|
@@ -5244,11 +5746,13 @@ struct rx_add_openflow_filter_data {
|
|
|
__le16 l4_src_port;
|
|
|
};
|
|
|
|
|
|
+/* Ramrod data for rx create gft action */
|
|
|
struct rx_create_gft_action_data {
|
|
|
u8 vport_id;
|
|
|
u8 reserved[7];
|
|
|
};
|
|
|
|
|
|
+/* Ramrod data for rx create openflow action */
|
|
|
struct rx_create_openflow_action_data {
|
|
|
u8 vport_id;
|
|
|
u8 reserved[7];
|
|
|
@@ -5286,7 +5790,7 @@ struct rx_queue_start_ramrod_data {
|
|
|
struct regpair reserved2;
|
|
|
};
|
|
|
|
|
|
-/* Ramrod data for rx queue start ramrod */
|
|
|
+/* Ramrod data for rx queue stop ramrod */
|
|
|
struct rx_queue_stop_ramrod_data {
|
|
|
__le16 rx_queue_id;
|
|
|
u8 complete_cqe_flg;
|
|
|
@@ -5324,14 +5828,22 @@ struct rx_udp_filter_data {
|
|
|
__le32 tenant_id;
|
|
|
};
|
|
|
|
|
|
+/* Add or delete GFT filter - filter is packet header of type of packet wished
|
|
|
+ * to pass certain FW flow.
|
|
|
+ */
|
|
|
struct rx_update_gft_filter_data {
|
|
|
struct regpair pkt_hdr_addr;
|
|
|
__le16 pkt_hdr_length;
|
|
|
- __le16 rx_qid_or_action_icid;
|
|
|
- u8 vport_id;
|
|
|
- u8 filter_type;
|
|
|
+ __le16 action_icid;
|
|
|
+ __le16 rx_qid;
|
|
|
+ __le16 flow_id;
|
|
|
+ __le16 vport_id;
|
|
|
+ u8 action_icid_valid;
|
|
|
+ u8 rx_qid_valid;
|
|
|
+ u8 flow_id_valid;
|
|
|
u8 filter_action;
|
|
|
u8 assert_on_error;
|
|
|
+ u8 reserved;
|
|
|
};
|
|
|
|
|
|
/* Ramrod data for rx queue start ramrod */
|
|
|
@@ -5377,6 +5889,14 @@ struct tx_queue_stop_ramrod_data {
|
|
|
__le16 reserved[4];
|
|
|
};
|
|
|
|
|
|
+/* Ramrod data for tx queue update ramrod */
|
|
|
+struct tx_queue_update_ramrod_data {
|
|
|
+ __le16 update_qm_pq_id_flg;
|
|
|
+ __le16 qm_pq_id;
|
|
|
+ __le32 reserved0;
|
|
|
+ struct regpair reserved1[5];
|
|
|
+};
|
|
|
+
|
|
|
/* Ramrod data for vport update ramrod */
|
|
|
struct vport_filter_update_ramrod_data {
|
|
|
struct eth_filter_cmd_header filter_cmd_hdr;
|
|
|
@@ -5477,219 +5997,219 @@ struct vport_update_ramrod_data {
|
|
|
struct eth_vport_rss_config rss_config;
|
|
|
};
|
|
|
|
|
|
-struct xstorm_eth_conn_agctxdq_ext_ldpart {
|
|
|
+struct e4_xstorm_eth_conn_ag_ctx_dq_ext_ldpart {
|
|
|
u8 reserved0;
|
|
|
- u8 eth_state;
|
|
|
+ u8 state;
|
|
|
u8 flags0;
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED1_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED1_SHIFT 1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED2_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED2_SHIFT 2
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM3_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM3_SHIFT 3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED3_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED3_SHIFT 4
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED4_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED4_SHIFT 5
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED5_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED5_SHIFT 6
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED6_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED6_SHIFT 7
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED1_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED1_SHIFT 1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED2_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED2_SHIFT 2
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM3_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM3_SHIFT 3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED3_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED3_SHIFT 4
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED4_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED4_SHIFT 5
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED5_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED5_SHIFT 6
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED6_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED6_SHIFT 7
|
|
|
u8 flags1;
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED7_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED7_SHIFT 0
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED8_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED8_SHIFT 1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED9_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED9_SHIFT 2
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_BIT11_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_BIT11_SHIFT 3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_BIT12_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_BIT12_SHIFT 4
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_BIT13_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_BIT13_SHIFT 5
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_TX_RULE_ACTIVE_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_TX_RULE_ACTIVE_SHIFT 6
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_ACTIVE_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_ACTIVE_SHIFT 7
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED7_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED7_SHIFT 0
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED8_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED8_SHIFT 1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED9_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED9_SHIFT 2
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_BIT11_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_BIT11_SHIFT 3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_E5_RESERVED2_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_E5_RESERVED2_SHIFT 4
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_E5_RESERVED3_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_E5_RESERVED3_SHIFT 5
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_TX_RULE_ACTIVE_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_TX_RULE_ACTIVE_SHIFT 6
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_ACTIVE_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_ACTIVE_SHIFT 7
|
|
|
u8 flags2;
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF0_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF0_SHIFT 0
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF1_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF1_SHIFT 2
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF2_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF2_SHIFT 4
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF3_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF3_SHIFT 6
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF0_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF0_SHIFT 0
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF1_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF1_SHIFT 2
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF2_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF2_SHIFT 4
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF3_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF3_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF4_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF4_SHIFT 0
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF5_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF5_SHIFT 2
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF6_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF6_SHIFT 4
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF7_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF7_SHIFT 6
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF4_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF4_SHIFT 0
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF5_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF5_SHIFT 2
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF6_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF6_SHIFT 4
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF7_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF7_SHIFT 6
|
|
|
u8 flags4;
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF8_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF8_SHIFT 0
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF9_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF9_SHIFT 2
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF10_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF10_SHIFT 4
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF11_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF11_SHIFT 6
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF8_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF8_SHIFT 0
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF9_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF9_SHIFT 2
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF10_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF10_SHIFT 4
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF11_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF11_SHIFT 6
|
|
|
u8 flags5;
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF12_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF12_SHIFT 0
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF13_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF13_SHIFT 2
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF14_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF14_SHIFT 4
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF15_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF15_SHIFT 6
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF12_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF12_SHIFT 0
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF13_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF13_SHIFT 2
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF14_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF14_SHIFT 4
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF15_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF15_SHIFT 6
|
|
|
u8 flags6;
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_SHIFT 0
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_SHIFT 2
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_SHIFT 4
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_SHIFT 6
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_SHIFT 0
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_SHIFT 2
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_SHIFT 4
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_SHIFT 6
|
|
|
u8 flags7;
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_SHIFT 0
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED10_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED10_SHIFT 2
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_SHIFT 4
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF0EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF0EN_SHIFT 6
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF1EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF1EN_SHIFT 7
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_SHIFT 0
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED10_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED10_SHIFT 2
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_SHIFT 4
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF0EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF0EN_SHIFT 6
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF1EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF1EN_SHIFT 7
|
|
|
u8 flags8;
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF2EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF2EN_SHIFT 0
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF3EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF3EN_SHIFT 1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF4EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF4EN_SHIFT 2
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF5EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF5EN_SHIFT 3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF6EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF6EN_SHIFT 4
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF7EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF7EN_SHIFT 5
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF8EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF8EN_SHIFT 6
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF9EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF9EN_SHIFT 7
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF2EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF2EN_SHIFT 0
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF3EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF3EN_SHIFT 1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF4EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF4EN_SHIFT 2
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF5EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF5EN_SHIFT 3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF6EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF6EN_SHIFT 4
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF7EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF7EN_SHIFT 5
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF8EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF8EN_SHIFT 6
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF9EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF9EN_SHIFT 7
|
|
|
u8 flags9;
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF10EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF10EN_SHIFT 0
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF11EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF11EN_SHIFT 1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF12EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF12EN_SHIFT 2
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF13EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF13EN_SHIFT 3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF14EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF14EN_SHIFT 4
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF15EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_CF15EN_SHIFT 5
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_EN_SHIFT 6
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_EN_SHIFT 7
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF10EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF10EN_SHIFT 0
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF11EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF11EN_SHIFT 1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF12EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF12EN_SHIFT 2
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF13EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF13EN_SHIFT 3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF14EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF14EN_SHIFT 4
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF15EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_CF15EN_SHIFT 5
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_EN_SHIFT 6
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_EN_SHIFT 7
|
|
|
u8 flags10;
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_EN_SHIFT 0
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_EN_SHIFT 1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_EN_SHIFT 2
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED11_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED11_SHIFT 3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_EN_SHIFT 4
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_EN_RESERVED_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_EN_RESERVED_SHIFT 5
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED12_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED12_SHIFT 6
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED13_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED13_SHIFT 7
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_EN_SHIFT 0
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_EN_SHIFT 1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_EN_SHIFT 2
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED11_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED11_SHIFT 3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_EN_SHIFT 4
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_EN_RESERVED_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_EN_RESERVED_SHIFT 5
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED12_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED12_SHIFT 6
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED13_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED13_SHIFT 7
|
|
|
u8 flags11;
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED14_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED14_SHIFT 0
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED15_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED15_SHIFT 1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_TX_DEC_RULE_EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_TX_DEC_RULE_EN_SHIFT 2
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE5EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE5EN_SHIFT 3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE6EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE6EN_SHIFT 4
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE7EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE7EN_SHIFT 5
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED1_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED1_SHIFT 6
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE9EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE9EN_SHIFT 7
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED14_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED14_SHIFT 0
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED15_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED15_SHIFT 1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_TX_DEC_RULE_EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_TX_DEC_RULE_EN_SHIFT 2
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE5EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE5EN_SHIFT 3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE6EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE6EN_SHIFT 4
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE7EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE7EN_SHIFT 5
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED1_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED1_SHIFT 6
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE9EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE9EN_SHIFT 7
|
|
|
u8 flags12;
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE10EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE10EN_SHIFT 0
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE11EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE11EN_SHIFT 1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED2_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED2_SHIFT 2
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED3_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED3_SHIFT 3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE14EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE14EN_SHIFT 4
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE15EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE15EN_SHIFT 5
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE16EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE16EN_SHIFT 6
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE17EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE17EN_SHIFT 7
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE10EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE10EN_SHIFT 0
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE11EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE11EN_SHIFT 1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED2_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED2_SHIFT 2
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED3_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED3_SHIFT 3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE14EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE14EN_SHIFT 4
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE15EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE15EN_SHIFT 5
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE16EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE16EN_SHIFT 6
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE17EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE17EN_SHIFT 7
|
|
|
u8 flags13;
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE18EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE18EN_SHIFT 0
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE19EN_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_RULE19EN_SHIFT 1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED4_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED4_SHIFT 2
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED5_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED5_SHIFT 3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED6_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED6_SHIFT 4
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED7_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED7_SHIFT 5
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED8_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED8_SHIFT 6
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED9_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED9_SHIFT 7
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE18EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE18EN_SHIFT 0
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE19EN_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_RULE19EN_SHIFT 1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED4_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED4_SHIFT 2
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED5_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED5_SHIFT 3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED6_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED6_SHIFT 4
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED7_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED7_SHIFT 5
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED8_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED8_SHIFT 6
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED9_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED9_SHIFT 7
|
|
|
u8 flags14;
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_USE_EXT_HDR_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_USE_EXT_HDR_SHIFT 0
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_RAW_L3L4_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_RAW_L3L4_SHIFT 1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_INBAND_PROP_HDR_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_INBAND_PROP_HDR_SHIFT 2
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_EXT_TUNNEL_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_EXT_TUNNEL_SHIFT 3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_L2_EDPM_ENABLE_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_L2_EDPM_ENABLE_SHIFT 4
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_MASK 0x1
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_SHIFT 5
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_MASK 0x3
|
|
|
-#define XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_SHIFT 6
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_USE_EXT_HDR_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_USE_EXT_HDR_SHIFT 0
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_RAW_L3L4_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_RAW_L3L4_SHIFT 1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_INBAND_PROP_HDR_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_INBAND_PROP_HDR_SHIFT 2
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_EXT_TUNNEL_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_EXT_TUNNEL_SHIFT 3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_L2_EDPM_ENABLE_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_L2_EDPM_ENABLE_SHIFT 4
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_MASK 0x1
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_SHIFT 5
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_MASK 0x3
|
|
|
+#define E4XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_SHIFT 6
|
|
|
u8 edpm_event_id;
|
|
|
__le16 physical_q0;
|
|
|
- __le16 ereserved1;
|
|
|
+ __le16 e5_reserved1;
|
|
|
__le16 edpm_num_bds;
|
|
|
__le16 tx_bd_cons;
|
|
|
__le16 tx_bd_prod;
|
|
|
@@ -5706,256 +6226,256 @@ struct xstorm_eth_conn_agctxdq_ext_ldpart {
|
|
|
__le32 reg4;
|
|
|
};
|
|
|
|
|
|
-struct mstorm_eth_conn_ag_ctx {
|
|
|
+struct e4_mstorm_eth_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define MSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
__le16 word0;
|
|
|
__le16 word1;
|
|
|
__le32 reg0;
|
|
|
__le32 reg1;
|
|
|
};
|
|
|
|
|
|
-struct xstorm_eth_hw_conn_ag_ctx {
|
|
|
+struct e4_xstorm_eth_hw_conn_ag_ctx {
|
|
|
u8 reserved0;
|
|
|
- u8 eth_state;
|
|
|
+ u8 state;
|
|
|
u8 flags0;
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED1_SHIFT 1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED2_SHIFT 2
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED3_SHIFT 4
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED4_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED4_SHIFT 5
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED5_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED5_SHIFT 6
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED6_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED6_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED1_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED2_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED3_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED4_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED4_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED5_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED5_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED6_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED6_SHIFT 7
|
|
|
u8 flags1;
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED7_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED7_SHIFT 0
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED8_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED8_SHIFT 1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED9_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED9_SHIFT 2
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_BIT12_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_BIT12_SHIFT 4
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_BIT13_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_BIT13_SHIFT 5
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED7_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED7_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED8_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED8_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED9_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED9_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_E5_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_E5_RESERVED2_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_E5_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_E5_RESERVED3_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
|
|
|
u8 flags2;
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF3_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF3_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF4_SHIFT 0
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF5_SHIFT 2
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF6_SHIFT 4
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF7_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF4_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF5_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF6_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF7_SHIFT 6
|
|
|
u8 flags4;
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
u8 flags5;
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF14_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF14_SHIFT 4
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF15_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF15_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF14_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF14_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF15_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF15_SHIFT 6
|
|
|
u8 flags6;
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_SHIFT 0
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_SHIFT 2
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_SHIFT 4
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
|
|
|
u8 flags7;
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED10_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED10_SHIFT 2
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED10_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED10_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
u8 flags8;
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF3EN_SHIFT 1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF4EN_SHIFT 2
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF5EN_SHIFT 3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF6EN_SHIFT 4
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF7EN_SHIFT 5
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF3EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF4EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF5EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF6EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF7EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
u8 flags9;
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF14EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF14EN_SHIFT 4
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF15EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_CF15EN_SHIFT 5
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_SHIFT 6
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF14EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF14EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_CF15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_EN_SHIFT 7
|
|
|
u8 flags10;
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED11_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED11_SHIFT 3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_SHIFT 5
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED12_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED12_SHIFT 6
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED13_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED13_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED11_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED11_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED12_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED12_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED13_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED13_SHIFT 7
|
|
|
u8 flags11;
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED14_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED14_SHIFT 0
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED15_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED15_SHIFT 1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE7EN_SHIFT 5
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE9EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE9EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED14_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED14_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED15_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RESERVED15_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE7EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE9EN_SHIFT 7
|
|
|
u8 flags12;
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE10EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE10EN_SHIFT 0
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE14EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE14EN_SHIFT 4
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE16EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE16EN_SHIFT 6
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE17EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE17EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE10EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE10EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE14EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE14EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE16EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE16EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE17EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE17EN_SHIFT 7
|
|
|
u8 flags13;
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE18EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE18EN_SHIFT 0
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE19EN_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_RULE19EN_SHIFT 1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE18EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE18EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE19EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_RULE19EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
u8 flags14;
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_USE_EXT_HDR_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_USE_EXT_HDR_SHIFT 0
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_SHIFT 1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_SHIFT 2
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_SHIFT 3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_L2_EDPM_ENABLE_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_L2_EDPM_ENABLE_SHIFT 4
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_MASK 0x3
|
|
|
-#define XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_SHIFT 6
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_EDPM_USE_EXT_HDR_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_EDPM_USE_EXT_HDR_SHIFT 0
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_SHIFT 1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_SHIFT 2
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_SHIFT 3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_L2_EDPM_ENABLE_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_L2_EDPM_ENABLE_SHIFT 4
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_MASK 0x3
|
|
|
+#define E4_XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_SHIFT 6
|
|
|
u8 edpm_event_id;
|
|
|
__le16 physical_q0;
|
|
|
- __le16 ereserved1;
|
|
|
+ __le16 e5_reserved1;
|
|
|
__le16 edpm_num_bds;
|
|
|
__le16 tx_bd_cons;
|
|
|
__le16 tx_bd_prod;
|
|
|
@@ -5963,6 +6483,7 @@ struct xstorm_eth_hw_conn_ag_ctx {
|
|
|
__le16 conn_dpi;
|
|
|
};
|
|
|
|
|
|
+/* GFT CAM line struct */
|
|
|
struct gft_cam_line {
|
|
|
__le32 camline;
|
|
|
#define GFT_CAM_LINE_VALID_MASK 0x1
|
|
|
@@ -5975,6 +6496,7 @@ struct gft_cam_line {
|
|
|
#define GFT_CAM_LINE_RESERVED1_SHIFT 29
|
|
|
};
|
|
|
|
|
|
+/* GFT CAM line struct with fields breakout */
|
|
|
struct gft_cam_line_mapped {
|
|
|
__le32 camline;
|
|
|
#define GFT_CAM_LINE_MAPPED_VALID_MASK 0x1
|
|
|
@@ -6008,28 +6530,31 @@ union gft_cam_line_union {
|
|
|
struct gft_cam_line_mapped cam_line_mapped;
|
|
|
};
|
|
|
|
|
|
+/* Used in gft_profile_key: Indication for ip version */
|
|
|
enum gft_profile_ip_version {
|
|
|
GFT_PROFILE_IPV4 = 0,
|
|
|
GFT_PROFILE_IPV6 = 1,
|
|
|
MAX_GFT_PROFILE_IP_VERSION
|
|
|
};
|
|
|
|
|
|
+/* Profile key stucr fot GFT logic in Prs */
|
|
|
struct gft_profile_key {
|
|
|
__le16 profile_key;
|
|
|
-#define GFT_PROFILE_KEY_IP_VERSION_MASK 0x1
|
|
|
-#define GFT_PROFILE_KEY_IP_VERSION_SHIFT 0
|
|
|
-#define GFT_PROFILE_KEY_TUNNEL_IP_VERSION_MASK 0x1
|
|
|
-#define GFT_PROFILE_KEY_TUNNEL_IP_VERSION_SHIFT 1
|
|
|
-#define GFT_PROFILE_KEY_UPPER_PROTOCOL_TYPE_MASK 0xF
|
|
|
-#define GFT_PROFILE_KEY_UPPER_PROTOCOL_TYPE_SHIFT 2
|
|
|
-#define GFT_PROFILE_KEY_TUNNEL_TYPE_MASK 0xF
|
|
|
-#define GFT_PROFILE_KEY_TUNNEL_TYPE_SHIFT 6
|
|
|
-#define GFT_PROFILE_KEY_PF_ID_MASK 0xF
|
|
|
-#define GFT_PROFILE_KEY_PF_ID_SHIFT 10
|
|
|
-#define GFT_PROFILE_KEY_RESERVED0_MASK 0x3
|
|
|
-#define GFT_PROFILE_KEY_RESERVED0_SHIFT 14
|
|
|
-};
|
|
|
-
|
|
|
+#define GFT_PROFILE_KEY_IP_VERSION_MASK 0x1
|
|
|
+#define GFT_PROFILE_KEY_IP_VERSION_SHIFT 0
|
|
|
+#define GFT_PROFILE_KEY_TUNNEL_IP_VERSION_MASK 0x1
|
|
|
+#define GFT_PROFILE_KEY_TUNNEL_IP_VERSION_SHIFT 1
|
|
|
+#define GFT_PROFILE_KEY_UPPER_PROTOCOL_TYPE_MASK 0xF
|
|
|
+#define GFT_PROFILE_KEY_UPPER_PROTOCOL_TYPE_SHIFT 2
|
|
|
+#define GFT_PROFILE_KEY_TUNNEL_TYPE_MASK 0xF
|
|
|
+#define GFT_PROFILE_KEY_TUNNEL_TYPE_SHIFT 6
|
|
|
+#define GFT_PROFILE_KEY_PF_ID_MASK 0xF
|
|
|
+#define GFT_PROFILE_KEY_PF_ID_SHIFT 10
|
|
|
+#define GFT_PROFILE_KEY_RESERVED0_MASK 0x3
|
|
|
+#define GFT_PROFILE_KEY_RESERVED0_SHIFT 14
|
|
|
+};
|
|
|
+
|
|
|
+/* Used in gft_profile_key: Indication for tunnel type */
|
|
|
enum gft_profile_tunnel_type {
|
|
|
GFT_PROFILE_NO_TUNNEL = 0,
|
|
|
GFT_PROFILE_VXLAN_TUNNEL = 1,
|
|
|
@@ -6040,6 +6565,7 @@ enum gft_profile_tunnel_type {
|
|
|
MAX_GFT_PROFILE_TUNNEL_TYPE
|
|
|
};
|
|
|
|
|
|
+/* Used in gft_profile_key: Indication for protocol type */
|
|
|
enum gft_profile_upper_protocol_type {
|
|
|
GFT_PROFILE_ROCE_PROTOCOL = 0,
|
|
|
GFT_PROFILE_RROCE_PROTOCOL = 1,
|
|
|
@@ -6060,6 +6586,7 @@ enum gft_profile_upper_protocol_type {
|
|
|
MAX_GFT_PROFILE_UPPER_PROTOCOL_TYPE
|
|
|
};
|
|
|
|
|
|
+/* GFT RAM line struct */
|
|
|
struct gft_ram_line {
|
|
|
__le32 lo;
|
|
|
#define GFT_RAM_LINE_VLAN_SELECT_MASK 0x3
|
|
|
@@ -6149,6 +6676,7 @@ struct gft_ram_line {
|
|
|
#define GFT_RAM_LINE_RESERVED1_SHIFT 10
|
|
|
};
|
|
|
|
|
|
+/* Used in the first 2 bits for gft_ram_line: Indication for vlan mask */
|
|
|
enum gft_vlan_select {
|
|
|
INNER_PROVIDER_VLAN = 0,
|
|
|
INNER_VLAN = 1,
|
|
|
@@ -6157,10 +6685,205 @@ enum gft_vlan_select {
|
|
|
MAX_GFT_VLAN_SELECT
|
|
|
};
|
|
|
|
|
|
+/* The rdma task context of Mstorm */
|
|
|
+struct ystorm_rdma_task_st_ctx {
|
|
|
+ struct regpair temp[4];
|
|
|
+};
|
|
|
+
|
|
|
+struct e4_ystorm_rdma_task_ag_ctx {
|
|
|
+ u8 reserved;
|
|
|
+ u8 byte1;
|
|
|
+ __le16 msem_ctx_upd_seq;
|
|
|
+ u8 flags0;
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_VALID_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_VALID_SHIFT 6
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
|
|
|
+ u8 flags1;
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 0
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 2
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_MASK 0x3
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_SHIFT 4
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 6
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 7
|
|
|
+ u8 flags2;
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_BIT4_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT 0
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 1
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 2
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 3
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 4
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 5
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 6
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 7
|
|
|
+ u8 key;
|
|
|
+ __le32 mw_cnt;
|
|
|
+ u8 ref_cnt_seq;
|
|
|
+ u8 ctx_upd_seq;
|
|
|
+ __le16 dif_flags;
|
|
|
+ __le16 tx_ref_count;
|
|
|
+ __le16 last_used_ltid;
|
|
|
+ __le16 parent_mr_lo;
|
|
|
+ __le16 parent_mr_hi;
|
|
|
+ __le32 fbo_lo;
|
|
|
+ __le32 fbo_hi;
|
|
|
+};
|
|
|
+
|
|
|
+struct e4_mstorm_rdma_task_ag_ctx {
|
|
|
+ u8 reserved;
|
|
|
+ u8 byte1;
|
|
|
+ __le16 icid;
|
|
|
+ u8 flags0;
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_BIT2_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT 6
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
|
|
|
+ u8 flags1;
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 0
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 2
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT 4
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 6
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 7
|
|
|
+ u8 flags2;
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT 0
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 1
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 2
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 3
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 4
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 5
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 6
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 7
|
|
|
+ u8 key;
|
|
|
+ __le32 mw_cnt;
|
|
|
+ u8 ref_cnt_seq;
|
|
|
+ u8 ctx_upd_seq;
|
|
|
+ __le16 dif_flags;
|
|
|
+ __le16 tx_ref_count;
|
|
|
+ __le16 last_used_ltid;
|
|
|
+ __le16 parent_mr_lo;
|
|
|
+ __le16 parent_mr_hi;
|
|
|
+ __le32 fbo_lo;
|
|
|
+ __le32 fbo_hi;
|
|
|
+};
|
|
|
+
|
|
|
+/* The roce task context of Mstorm */
|
|
|
struct mstorm_rdma_task_st_ctx {
|
|
|
struct regpair temp[4];
|
|
|
};
|
|
|
|
|
|
+/* The roce task context of Ustorm */
|
|
|
+struct ustorm_rdma_task_st_ctx {
|
|
|
+ struct regpair temp[2];
|
|
|
+};
|
|
|
+
|
|
|
+struct e4_ustorm_rdma_task_ag_ctx {
|
|
|
+ u8 reserved;
|
|
|
+ u8 byte1;
|
|
|
+ __le16 icid;
|
|
|
+ u8 flags0;
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_SHIFT 5
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_MASK 0x3
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_SHIFT 6
|
|
|
+ u8 flags1;
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_MASK 0x3
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_SHIFT 0
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_MASK 0x3
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_SHIFT 2
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_CF3_SHIFT 4
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_MASK 0x3
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_SHIFT 6
|
|
|
+ u8 flags2;
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_SHIFT 0
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RESERVED2_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RESERVED2_SHIFT 1
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RESERVED3_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RESERVED3_SHIFT 2
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT 3
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_SHIFT 4
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 5
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 6
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 7
|
|
|
+ u8 flags3;
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 0
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 1
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 2
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 3
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_MASK 0xF
|
|
|
+#define E4_USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_SHIFT 4
|
|
|
+ __le32 dif_err_intervals;
|
|
|
+ __le32 dif_error_1st_interval;
|
|
|
+ __le32 reg2;
|
|
|
+ __le32 dif_runt_value;
|
|
|
+ __le32 reg4;
|
|
|
+ __le32 reg5;
|
|
|
+};
|
|
|
+
|
|
|
+/* RDMA task context */
|
|
|
+struct e4_rdma_task_context {
|
|
|
+ struct ystorm_rdma_task_st_ctx ystorm_st_context;
|
|
|
+ struct e4_ystorm_rdma_task_ag_ctx ystorm_ag_context;
|
|
|
+ struct tdif_task_context tdif_context;
|
|
|
+ struct e4_mstorm_rdma_task_ag_ctx mstorm_ag_context;
|
|
|
+ struct mstorm_rdma_task_st_ctx mstorm_st_context;
|
|
|
+ struct rdif_task_context rdif_context;
|
|
|
+ struct ustorm_rdma_task_st_ctx ustorm_st_context;
|
|
|
+ struct regpair ustorm_st_padding[2];
|
|
|
+ struct e4_ustorm_rdma_task_ag_ctx ustorm_ag_context;
|
|
|
+};
|
|
|
+
|
|
|
+/* rdma function init ramrod data */
|
|
|
struct rdma_close_func_ramrod_data {
|
|
|
u8 cnq_start_offset;
|
|
|
u8 num_cnqs;
|
|
|
@@ -6169,6 +6892,7 @@ struct rdma_close_func_ramrod_data {
|
|
|
u8 reserved[4];
|
|
|
};
|
|
|
|
|
|
+/* rdma function init CNQ parameters */
|
|
|
struct rdma_cnq_params {
|
|
|
__le16 sb_num;
|
|
|
u8 sb_index;
|
|
|
@@ -6179,6 +6903,7 @@ struct rdma_cnq_params {
|
|
|
u8 reserved1[6];
|
|
|
};
|
|
|
|
|
|
+/* rdma create cq ramrod data */
|
|
|
struct rdma_create_cq_ramrod_data {
|
|
|
struct regpair cq_handle;
|
|
|
struct regpair pbl_addr;
|
|
|
@@ -6193,21 +6918,25 @@ struct rdma_create_cq_ramrod_data {
|
|
|
__le16 reserved1;
|
|
|
};
|
|
|
|
|
|
+/* rdma deregister tid ramrod data */
|
|
|
struct rdma_deregister_tid_ramrod_data {
|
|
|
__le32 itid;
|
|
|
__le32 reserved;
|
|
|
};
|
|
|
|
|
|
+/* rdma destroy cq output params */
|
|
|
struct rdma_destroy_cq_output_params {
|
|
|
__le16 cnq_num;
|
|
|
__le16 reserved0;
|
|
|
__le32 reserved1;
|
|
|
};
|
|
|
|
|
|
+/* rdma destroy cq ramrod data */
|
|
|
struct rdma_destroy_cq_ramrod_data {
|
|
|
struct regpair output_params_addr;
|
|
|
};
|
|
|
|
|
|
+/* RDMA slow path EQ cmd IDs */
|
|
|
enum rdma_event_opcode {
|
|
|
RDMA_EVENT_UNUSED,
|
|
|
RDMA_EVENT_FUNC_INIT,
|
|
|
@@ -6223,6 +6952,7 @@ enum rdma_event_opcode {
|
|
|
MAX_RDMA_EVENT_OPCODE
|
|
|
};
|
|
|
|
|
|
+/* RDMA FW return code for slow path ramrods */
|
|
|
enum rdma_fw_return_code {
|
|
|
RDMA_RETURN_OK = 0,
|
|
|
RDMA_RETURN_REGISTER_MR_BAD_STATE_ERR,
|
|
|
@@ -6232,20 +6962,24 @@ enum rdma_fw_return_code {
|
|
|
MAX_RDMA_FW_RETURN_CODE
|
|
|
};
|
|
|
|
|
|
+/* rdma function init header */
|
|
|
struct rdma_init_func_hdr {
|
|
|
u8 cnq_start_offset;
|
|
|
u8 num_cnqs;
|
|
|
u8 cq_ring_mode;
|
|
|
u8 vf_id;
|
|
|
u8 vf_valid;
|
|
|
- u8 reserved[3];
|
|
|
+ u8 relaxed_ordering;
|
|
|
+ u8 reserved[2];
|
|
|
};
|
|
|
|
|
|
+/* rdma function init ramrod data */
|
|
|
struct rdma_init_func_ramrod_data {
|
|
|
struct rdma_init_func_hdr params_header;
|
|
|
struct rdma_cnq_params cnq_params[NUM_OF_GLOBAL_QUEUES];
|
|
|
};
|
|
|
|
|
|
+/* RDMA ramrod command IDs */
|
|
|
enum rdma_ramrod_cmd_id {
|
|
|
RDMA_RAMROD_UNUSED,
|
|
|
RDMA_RAMROD_FUNC_INIT,
|
|
|
@@ -6261,42 +6995,43 @@ enum rdma_ramrod_cmd_id {
|
|
|
MAX_RDMA_RAMROD_CMD_ID
|
|
|
};
|
|
|
|
|
|
+/* rdma register tid ramrod data */
|
|
|
struct rdma_register_tid_ramrod_data {
|
|
|
__le16 flags;
|
|
|
#define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_MASK 0x1F
|
|
|
#define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_SHIFT 0
|
|
|
#define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_MASK 0x1
|
|
|
#define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_SHIFT 5
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_MASK 0x1
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_SHIFT 6
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_MASK 0x1
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_SHIFT 7
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_MASK 0x1
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_SHIFT 8
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_MASK 0x1
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_MASK 0x1
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_SHIFT 6
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_MASK 0x1
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_SHIFT 7
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_MASK 0x1
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_SHIFT 8
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_MASK 0x1
|
|
|
#define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_SHIFT 9
|
|
|
#define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_MASK 0x1
|
|
|
#define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_SHIFT 10
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_MASK 0x1
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_SHIFT 11
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_MASK 0x1
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_SHIFT 12
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_MASK 0x1
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_SHIFT 11
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_MASK 0x1
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_SHIFT 12
|
|
|
#define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_MASK 0x1
|
|
|
#define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_SHIFT 13
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED_MASK 0x3
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED_SHIFT 14
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED_MASK 0x3
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED_SHIFT 14
|
|
|
u8 flags1;
|
|
|
#define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_MASK 0x1F
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_SHIFT 0
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_MASK 0x7
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_SHIFT 5
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_SHIFT 0
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_MASK 0x7
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_SHIFT 5
|
|
|
u8 flags2;
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_MASK 0x1
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_SHIFT 0
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_MASK 0x1
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_SHIFT 0
|
|
|
#define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_MASK 0x1
|
|
|
#define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_SHIFT 1
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_MASK 0x3F
|
|
|
-#define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_SHIFT 2
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_MASK 0x3F
|
|
|
+#define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_SHIFT 2
|
|
|
u8 key;
|
|
|
u8 length_hi;
|
|
|
u8 vf_id;
|
|
|
@@ -6313,19 +7048,21 @@ struct rdma_register_tid_ramrod_data {
|
|
|
__le32 reserved4[2];
|
|
|
};
|
|
|
|
|
|
+/* rdma resize cq output params */
|
|
|
struct rdma_resize_cq_output_params {
|
|
|
__le32 old_cq_cons;
|
|
|
__le32 old_cq_prod;
|
|
|
};
|
|
|
|
|
|
+/* rdma resize cq ramrod data */
|
|
|
struct rdma_resize_cq_ramrod_data {
|
|
|
u8 flags;
|
|
|
-#define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_MASK 0x1
|
|
|
-#define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_SHIFT 0
|
|
|
-#define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_MASK 0x1
|
|
|
-#define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_SHIFT 1
|
|
|
-#define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_MASK 0x3F
|
|
|
-#define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_SHIFT 2
|
|
|
+#define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_MASK 0x1
|
|
|
+#define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_SHIFT 0
|
|
|
+#define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_MASK 0x1
|
|
|
+#define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_SHIFT 1
|
|
|
+#define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_MASK 0x3F
|
|
|
+#define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_SHIFT 2
|
|
|
u8 pbl_log_page_size;
|
|
|
__le16 pbl_num_pages;
|
|
|
__le32 max_cqes;
|
|
|
@@ -6333,10 +7070,12 @@ struct rdma_resize_cq_ramrod_data {
|
|
|
struct regpair output_params_addr;
|
|
|
};
|
|
|
|
|
|
+/* The rdma storm context of Mstorm */
|
|
|
struct rdma_srq_context {
|
|
|
struct regpair temp[8];
|
|
|
};
|
|
|
|
|
|
+/* rdma create qp requester ramrod data */
|
|
|
struct rdma_srq_create_ramrod_data {
|
|
|
struct regpair pbl_base_addr;
|
|
|
__le16 pages_in_srq_pbl;
|
|
|
@@ -6348,206 +7087,19 @@ struct rdma_srq_create_ramrod_data {
|
|
|
struct regpair producers_addr;
|
|
|
};
|
|
|
|
|
|
+/* rdma create qp requester ramrod data */
|
|
|
struct rdma_srq_destroy_ramrod_data {
|
|
|
struct rdma_srq_id srq_id;
|
|
|
__le32 reserved;
|
|
|
};
|
|
|
|
|
|
+/* rdma create qp requester ramrod data */
|
|
|
struct rdma_srq_modify_ramrod_data {
|
|
|
struct rdma_srq_id srq_id;
|
|
|
__le32 wqe_limit;
|
|
|
};
|
|
|
|
|
|
-struct ystorm_rdma_task_st_ctx {
|
|
|
- struct regpair temp[4];
|
|
|
-};
|
|
|
-
|
|
|
-struct ystorm_rdma_task_ag_ctx {
|
|
|
- u8 reserved;
|
|
|
- u8 byte1;
|
|
|
- __le16 msem_ctx_upd_seq;
|
|
|
- u8 flags0;
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_VALID_MASK 0x1
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_VALID_SHIFT 6
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
|
|
|
- u8 flags1;
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 0
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 2
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_MASK 0x3
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_SHIFT 4
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 6
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 7
|
|
|
- u8 flags2;
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_BIT4_MASK 0x1
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT 0
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 1
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 2
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 3
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 4
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 5
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 6
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 7
|
|
|
- u8 key;
|
|
|
- __le32 mw_cnt;
|
|
|
- u8 ref_cnt_seq;
|
|
|
- u8 ctx_upd_seq;
|
|
|
- __le16 dif_flags;
|
|
|
- __le16 tx_ref_count;
|
|
|
- __le16 last_used_ltid;
|
|
|
- __le16 parent_mr_lo;
|
|
|
- __le16 parent_mr_hi;
|
|
|
- __le32 fbo_lo;
|
|
|
- __le32 fbo_hi;
|
|
|
-};
|
|
|
-
|
|
|
-struct mstorm_rdma_task_ag_ctx {
|
|
|
- u8 reserved;
|
|
|
- u8 byte1;
|
|
|
- __le16 icid;
|
|
|
- u8 flags0;
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_BIT2_MASK 0x1
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT 6
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
|
|
|
- u8 flags1;
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 0
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 2
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_CF2_MASK 0x3
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT 4
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 6
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 7
|
|
|
- u8 flags2;
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT 0
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 1
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 2
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 3
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 4
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 5
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 6
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 7
|
|
|
- u8 key;
|
|
|
- __le32 mw_cnt;
|
|
|
- u8 ref_cnt_seq;
|
|
|
- u8 ctx_upd_seq;
|
|
|
- __le16 dif_flags;
|
|
|
- __le16 tx_ref_count;
|
|
|
- __le16 last_used_ltid;
|
|
|
- __le16 parent_mr_lo;
|
|
|
- __le16 parent_mr_hi;
|
|
|
- __le32 fbo_lo;
|
|
|
- __le32 fbo_hi;
|
|
|
-};
|
|
|
-
|
|
|
-struct ustorm_rdma_task_st_ctx {
|
|
|
- struct regpair temp[2];
|
|
|
-};
|
|
|
-
|
|
|
-struct ustorm_rdma_task_ag_ctx {
|
|
|
- u8 reserved;
|
|
|
- u8 byte1;
|
|
|
- __le16 icid;
|
|
|
- u8 flags0;
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_MASK 0x1
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_SHIFT 5
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_MASK 0x3
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_SHIFT 6
|
|
|
- u8 flags1;
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_MASK 0x3
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_SHIFT 0
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_MASK 0x3
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_SHIFT 2
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_CF3_MASK 0x3
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_CF3_SHIFT 4
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_MASK 0x3
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_SHIFT 6
|
|
|
- u8 flags2;
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_SHIFT 0
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RESERVED2_MASK 0x1
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RESERVED2_SHIFT 1
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RESERVED3_MASK 0x1
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RESERVED3_SHIFT 2
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT 3
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_SHIFT 4
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 5
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 6
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 7
|
|
|
- u8 flags3;
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 0
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 1
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 2
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 3
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_MASK 0xF
|
|
|
-#define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_SHIFT 4
|
|
|
- __le32 dif_err_intervals;
|
|
|
- __le32 dif_error_1st_interval;
|
|
|
- __le32 reg2;
|
|
|
- __le32 dif_runt_value;
|
|
|
- __le32 reg4;
|
|
|
- __le32 reg5;
|
|
|
-};
|
|
|
-
|
|
|
-struct rdma_task_context {
|
|
|
- struct ystorm_rdma_task_st_ctx ystorm_st_context;
|
|
|
- struct ystorm_rdma_task_ag_ctx ystorm_ag_context;
|
|
|
- struct tdif_task_context tdif_context;
|
|
|
- struct mstorm_rdma_task_ag_ctx mstorm_ag_context;
|
|
|
- struct mstorm_rdma_task_st_ctx mstorm_st_context;
|
|
|
- struct rdif_task_context rdif_context;
|
|
|
- struct ustorm_rdma_task_st_ctx ustorm_st_context;
|
|
|
- struct regpair ustorm_st_padding[2];
|
|
|
- struct ustorm_rdma_task_ag_ctx ustorm_ag_context;
|
|
|
-};
|
|
|
-
|
|
|
+/* RDMA Tid type enumeration (for register_tid ramrod) */
|
|
|
enum rdma_tid_type {
|
|
|
RDMA_TID_REGISTERED_MR,
|
|
|
RDMA_TID_FMR,
|
|
|
@@ -6556,214 +7108,214 @@ enum rdma_tid_type {
|
|
|
MAX_RDMA_TID_TYPE
|
|
|
};
|
|
|
|
|
|
-struct xstorm_roce_conn_ag_ctx_dq_ext_ld_part {
|
|
|
+struct e4_xstorm_roce_conn_ag_ctx_dq_ext_ld_part {
|
|
|
u8 reserved0;
|
|
|
u8 state;
|
|
|
u8 flags0;
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_SHIFT 1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_SHIFT 2
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_SHIFT 3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_SHIFT 4
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_SHIFT 5
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_SHIFT 6
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_SHIFT 7
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_SHIFT 1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_SHIFT 2
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_SHIFT 3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_SHIFT 4
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_SHIFT 5
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_SHIFT 6
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_SHIFT 7
|
|
|
u8 flags1;
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_SHIFT 0
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_SHIFT 1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_SHIFT 2
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_SHIFT 3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_SHIFT 4
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_MSTORM_FLUSH_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_MSTORM_FLUSH_SHIFT 5
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_SHIFT 6
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_SHIFT 7
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_SHIFT 0
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_SHIFT 1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_SHIFT 2
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_SHIFT 3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_SHIFT 4
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_MSTORM_FLUSH_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_MSTORM_FLUSH_SHIFT 5
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_SHIFT 6
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_SHIFT 7
|
|
|
u8 flags2;
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF0_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF0_SHIFT 0
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF1_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF1_SHIFT 2
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF2_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF2_SHIFT 4
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF3_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF3_SHIFT 6
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF0_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF0_SHIFT 0
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF1_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF1_SHIFT 2
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF2_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF2_SHIFT 4
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF3_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF3_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF4_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF4_SHIFT 0
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF5_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF5_SHIFT 2
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF6_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF6_SHIFT 4
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_SHIFT 6
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF4_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF4_SHIFT 0
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF5_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF5_SHIFT 2
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF6_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF6_SHIFT 4
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_SHIFT 6
|
|
|
u8 flags4;
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF8_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF8_SHIFT 0
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF9_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF9_SHIFT 2
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF10_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF10_SHIFT 4
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF11_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF11_SHIFT 6
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF8_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF8_SHIFT 0
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF9_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF9_SHIFT 2
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF10_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF10_SHIFT 4
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF11_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF11_SHIFT 6
|
|
|
u8 flags5;
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF12_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF12_SHIFT 0
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF13_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF13_SHIFT 2
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF14_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF14_SHIFT 4
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF15_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF15_SHIFT 6
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF12_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF12_SHIFT 0
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF13_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF13_SHIFT 2
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF14_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF14_SHIFT 4
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF15_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF15_SHIFT 6
|
|
|
u8 flags6;
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF16_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF16_SHIFT 0
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF17_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF17_SHIFT 2
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF18_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF18_SHIFT 4
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF19_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF19_SHIFT 6
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF16_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF16_SHIFT 0
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF17_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF17_SHIFT 2
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF18_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF18_SHIFT 4
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF19_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF19_SHIFT 6
|
|
|
u8 flags7;
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF20_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF20_SHIFT 0
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF21_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF21_SHIFT 2
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_SHIFT 4
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_SHIFT 6
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_SHIFT 7
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF20_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF20_SHIFT 0
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF21_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF21_SHIFT 2
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_SHIFT 4
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_SHIFT 6
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_SHIFT 7
|
|
|
u8 flags8;
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_SHIFT 0
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_SHIFT 1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_SHIFT 2
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_SHIFT 3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_SHIFT 4
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_SHIFT 5
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_SHIFT 6
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_SHIFT 7
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_SHIFT 0
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_SHIFT 1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_SHIFT 2
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_SHIFT 3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_SHIFT 4
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_SHIFT 5
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_SHIFT 6
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_SHIFT 7
|
|
|
u8 flags9;
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_SHIFT 0
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_SHIFT 1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_SHIFT 2
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_SHIFT 3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_SHIFT 4
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_SHIFT 5
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_SHIFT 6
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_SHIFT 7
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_SHIFT 0
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_SHIFT 1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_SHIFT 2
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_SHIFT 3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_SHIFT 4
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_SHIFT 5
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_SHIFT 6
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_SHIFT 7
|
|
|
u8 flags10;
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_SHIFT 0
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_SHIFT 1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_SHIFT 2
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_SHIFT 3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_SHIFT 4
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_SHIFT 5
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_SHIFT 6
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_SHIFT 7
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_SHIFT 0
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_SHIFT 1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_SHIFT 2
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_SHIFT 3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_SHIFT 4
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_SHIFT 5
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_SHIFT 6
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_SHIFT 7
|
|
|
u8 flags11;
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_SHIFT 0
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_SHIFT 1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_SHIFT 2
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_SHIFT 3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_SHIFT 4
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_SHIFT 5
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_SHIFT 6
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_SHIFT 7
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_SHIFT 0
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_SHIFT 1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_SHIFT 2
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_SHIFT 3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_SHIFT 4
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_SHIFT 5
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_SHIFT 6
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_SHIFT 7
|
|
|
u8 flags12;
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_SHIFT 0
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_SHIFT 1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_SHIFT 2
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_SHIFT 3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_SHIFT 4
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_SHIFT 5
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_SHIFT 6
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_SHIFT 7
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_SHIFT 0
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_SHIFT 1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_SHIFT 2
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_SHIFT 3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_SHIFT 4
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_SHIFT 5
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_SHIFT 6
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_SHIFT 7
|
|
|
u8 flags13;
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_SHIFT 0
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_SHIFT 1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_SHIFT 2
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_SHIFT 3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_SHIFT 4
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_SHIFT 5
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_SHIFT 6
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_SHIFT 7
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_SHIFT 0
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_SHIFT 1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_SHIFT 2
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_SHIFT 3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_SHIFT 4
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_SHIFT 5
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_SHIFT 6
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_SHIFT 7
|
|
|
u8 flags14;
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_SHIFT 0
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_SHIFT 1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_SHIFT 2
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_SHIFT 4
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_MASK 0x1
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_SHIFT 5
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF23_MASK 0x3
|
|
|
-#define XSTORMROCECONNAGCTXDQEXTLDPART_CF23_SHIFT 6
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_SHIFT 0
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_SHIFT 1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_SHIFT 2
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_SHIFT 4
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_MASK 0x1
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_SHIFT 5
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF23_MASK 0x3
|
|
|
+#define E4XSTORMROCECONNAGCTXDQEXTLDPART_CF23_SHIFT 6
|
|
|
u8 byte2;
|
|
|
__le16 physical_q0;
|
|
|
__le16 word1;
|
|
|
@@ -6783,126 +7335,126 @@ struct xstorm_roce_conn_ag_ctx_dq_ext_ld_part {
|
|
|
__le32 reg4;
|
|
|
};
|
|
|
|
|
|
-struct mstorm_rdma_conn_ag_ctx {
|
|
|
+struct e4_mstorm_rdma_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define MSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_MSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
__le16 word0;
|
|
|
__le16 word1;
|
|
|
__le32 reg0;
|
|
|
__le32 reg1;
|
|
|
};
|
|
|
|
|
|
-struct tstorm_rdma_conn_ag_ctx {
|
|
|
+struct e4_tstorm_rdma_conn_ag_ctx {
|
|
|
u8 reserved0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_BIT2_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_BIT2_SHIFT 2
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_BIT3_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_BIT3_SHIFT 3
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_BIT5_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_BIT5_SHIFT 5
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 6
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_BIT2_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_BIT2_SHIFT 2
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_BIT3_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_BIT3_SHIFT 3
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_BIT5_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_BIT5_SHIFT 5
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 0
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 2
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 0
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 2
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
|
|
|
u8 flags2;
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 2
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF7_SHIFT 4
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF8_SHIFT 6
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 2
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF7_SHIFT 4
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF8_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF9_SHIFT 0
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF10_SHIFT 2
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 4
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 5
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 6
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF9_SHIFT 0
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF10_SHIFT 2
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 4
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 5
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 6
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
|
|
|
u8 flags4;
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 2
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF7EN_SHIFT 3
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF8EN_SHIFT 4
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF9EN_SHIFT 5
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_CF10EN_SHIFT 6
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 2
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF7EN_SHIFT 3
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF8EN_SHIFT 4
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF9EN_SHIFT 5
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_CF10EN_SHIFT 6
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
u8 flags5;
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
__le32 reg0;
|
|
|
__le32 reg1;
|
|
|
__le32 reg2;
|
|
|
@@ -6924,73 +7476,73 @@ struct tstorm_rdma_conn_ag_ctx {
|
|
|
__le32 reg10;
|
|
|
};
|
|
|
|
|
|
-struct tstorm_rdma_task_ag_ctx {
|
|
|
+struct e4_tstorm_rdma_task_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
__le16 word0;
|
|
|
u8 flags0;
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_MASK 0xF
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_SHIFT 0
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_BIT0_SHIFT 4
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_BIT2_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT 6
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_MASK 0xF
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_SHIFT 0
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_BIT0_SHIFT 4
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_BIT2_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT 6
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
|
|
|
u8 flags1;
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_BIT4_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT 0
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_BIT5_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_BIT5_SHIFT 1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 2
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 4
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF2_MASK 0x3
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_BIT4_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT 0
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_BIT5_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_BIT5_SHIFT 1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags2;
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF3_MASK 0x3
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF3_SHIFT 0
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF4_MASK 0x3
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF4_SHIFT 2
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF5_MASK 0x3
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF5_SHIFT 4
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF6_MASK 0x3
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF6_SHIFT 6
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF3_SHIFT 0
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF4_SHIFT 2
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF5_SHIFT 4
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF6_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF7_MASK 0x3
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF7_SHIFT 0
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 2
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 3
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT 4
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT 5
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF4EN_SHIFT 6
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF5EN_SHIFT 7
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF7_MASK 0x3
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF7_SHIFT 0
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 2
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 3
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT 4
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT 5
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF4EN_SHIFT 6
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF5EN_SHIFT 7
|
|
|
u8 flags4;
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF6EN_SHIFT 0
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF7EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_CF7EN_SHIFT 1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 2
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 3
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 4
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 5
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 6
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define TSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 7
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF6EN_SHIFT 0
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF7EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_CF7EN_SHIFT 1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 2
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 3
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 4
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 5
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 6
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_TSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 7
|
|
|
u8 byte2;
|
|
|
__le16 word1;
|
|
|
__le32 reg0;
|
|
|
@@ -7003,63 +7555,63 @@ struct tstorm_rdma_task_ag_ctx {
|
|
|
__le32 reg2;
|
|
|
};
|
|
|
|
|
|
-struct ustorm_rdma_conn_ag_ctx {
|
|
|
+struct e4_ustorm_rdma_conn_ag_ctx {
|
|
|
u8 reserved;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 2
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 2
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CF3_SHIFT 0
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_MASK 0x3
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_SHIFT 2
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_MASK 0x3
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_SHIFT 4
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 6
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CF3_SHIFT 0
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_MASK 0x3
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_SHIFT 2
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_MASK 0x3
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_SHIFT 4
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 6
|
|
|
u8 flags2;
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT 3
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_SHIFT 4
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_SHIFT 5
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 6
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_SHIFT 7
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT 3
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_SHIFT 4
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_SHIFT 5
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 6
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_SHIFT 7
|
|
|
u8 flags3;
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CQ_EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_CQ_EN_SHIFT 0
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
-#define USTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CQ_EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_CQ_EN_SHIFT 0
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
+#define E4_USTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
u8 byte2;
|
|
|
u8 byte3;
|
|
|
__le16 conn_dpi;
|
|
|
@@ -7072,214 +7624,214 @@ struct ustorm_rdma_conn_ag_ctx {
|
|
|
__le16 word3;
|
|
|
};
|
|
|
|
|
|
-struct xstorm_rdma_conn_ag_ctx {
|
|
|
+struct e4_xstorm_rdma_conn_ag_ctx {
|
|
|
u8 reserved0;
|
|
|
u8 state;
|
|
|
u8 flags0;
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT2_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT2_SHIFT 2
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT5_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT5_SHIFT 5
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT6_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT6_SHIFT 6
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT7_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT7_SHIFT 7
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT2_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT2_SHIFT 2
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT5_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT5_SHIFT 5
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT6_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT6_SHIFT 6
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT7_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT7_SHIFT 7
|
|
|
u8 flags1;
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT8_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT8_SHIFT 0
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT9_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT9_SHIFT 1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT10_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT10_SHIFT 2
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT12_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT12_SHIFT 4
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 5
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT14_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT14_SHIFT 6
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT8_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT8_SHIFT 0
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT9_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT9_SHIFT 1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT10_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT10_SHIFT 2
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT12_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT12_SHIFT 4
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 5
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT14_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT14_SHIFT 6
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
|
|
|
u8 flags2;
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF3_SHIFT 6
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF3_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF4_SHIFT 0
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF5_SHIFT 2
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 4
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF4_SHIFT 0
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF5_SHIFT 2
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 4
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
|
|
|
u8 flags4;
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
u8 flags5;
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF14_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF14_SHIFT 4
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF15_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF15_SHIFT 6
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF14_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF14_SHIFT 4
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF15_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF15_SHIFT 6
|
|
|
u8 flags6;
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF16_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF16_SHIFT 0
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF17_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF17_SHIFT 2
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF18_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF18_SHIFT 4
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF19_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF19_SHIFT 6
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF16_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF16_SHIFT 0
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF17_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF17_SHIFT 2
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF18_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF18_SHIFT 4
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF19_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF19_SHIFT 6
|
|
|
u8 flags7;
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF20_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF20_SHIFT 0
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF21_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF21_SHIFT 2
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF20_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF20_SHIFT 0
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF21_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF21_SHIFT 2
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
u8 flags8;
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT 1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF4EN_SHIFT 2
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF5EN_SHIFT 3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 4
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT 1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF4EN_SHIFT 2
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF5EN_SHIFT 3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 4
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
u8 flags9;
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF14EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF14EN_SHIFT 4
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF15EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF15EN_SHIFT 5
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF16EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF16EN_SHIFT 6
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF17EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF17EN_SHIFT 7
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF14EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF14EN_SHIFT 4
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF16EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF16EN_SHIFT 6
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF17EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF17EN_SHIFT 7
|
|
|
u8 flags10;
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF18EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF18EN_SHIFT 0
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF19EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF19EN_SHIFT 1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF20EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF20EN_SHIFT 2
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF21EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF21EN_SHIFT 3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF23EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF23EN_SHIFT 5
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 6
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 7
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF18EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF18EN_SHIFT 0
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF19EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF19EN_SHIFT 1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF20EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF20EN_SHIFT 2
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF21EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF21EN_SHIFT 3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF23EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF23EN_SHIFT 5
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 6
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 7
|
|
|
u8 flags11;
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 0
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 2
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 5
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE9EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE9EN_SHIFT 7
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 0
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 2
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 5
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE9EN_SHIFT 7
|
|
|
u8 flags12;
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE10EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE10EN_SHIFT 0
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE14EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE14EN_SHIFT 4
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE16EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE16EN_SHIFT 6
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE17EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE17EN_SHIFT 7
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE10EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE10EN_SHIFT 0
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE14EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE14EN_SHIFT 4
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE16EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE16EN_SHIFT 6
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE17EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE17EN_SHIFT 7
|
|
|
u8 flags13;
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE18EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE18EN_SHIFT 0
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE19EN_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RULE19EN_SHIFT 1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE18EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE18EN_SHIFT 0
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE19EN_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RULE19EN_SHIFT 1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
u8 flags14;
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_MIGRATION_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_MIGRATION_SHIFT 0
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT17_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_BIT17_SHIFT 1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_DPM_PORT_NUM_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_DPM_PORT_NUM_SHIFT 2
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RESERVED_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_RESERVED_SHIFT 4
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF23_MASK 0x3
|
|
|
-#define XSTORM_RDMA_CONN_AG_CTX_CF23_SHIFT 6
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_MIGRATION_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_MIGRATION_SHIFT 0
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT17_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_BIT17_SHIFT 1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_DPM_PORT_NUM_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_DPM_PORT_NUM_SHIFT 2
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RESERVED_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_RESERVED_SHIFT 4
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF23_MASK 0x3
|
|
|
+#define E4_XSTORM_RDMA_CONN_AG_CTX_CF23_SHIFT 6
|
|
|
u8 byte2;
|
|
|
__le16 physical_q0;
|
|
|
__le16 word1;
|
|
|
@@ -7301,37 +7853,37 @@ struct xstorm_rdma_conn_ag_ctx {
|
|
|
__le32 reg6;
|
|
|
};
|
|
|
|
|
|
-struct ystorm_rdma_conn_ag_ctx {
|
|
|
+struct e4_ystorm_rdma_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define YSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_YSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
u8 byte2;
|
|
|
u8 byte3;
|
|
|
__le16 word0;
|
|
|
@@ -7345,62 +7897,70 @@ struct ystorm_rdma_conn_ag_ctx {
|
|
|
__le32 reg3;
|
|
|
};
|
|
|
|
|
|
-struct mstorm_roce_conn_st_ctx {
|
|
|
- struct regpair temp[6];
|
|
|
+/* The roce storm context of Ystorm */
|
|
|
+struct ystorm_roce_conn_st_ctx {
|
|
|
+ struct regpair temp[2];
|
|
|
};
|
|
|
|
|
|
+/* The roce storm context of Mstorm */
|
|
|
struct pstorm_roce_conn_st_ctx {
|
|
|
struct regpair temp[16];
|
|
|
};
|
|
|
|
|
|
-struct ystorm_roce_conn_st_ctx {
|
|
|
- struct regpair temp[2];
|
|
|
-};
|
|
|
-
|
|
|
+/* The roce storm context of Xstorm */
|
|
|
struct xstorm_roce_conn_st_ctx {
|
|
|
struct regpair temp[24];
|
|
|
};
|
|
|
|
|
|
+/* The roce storm context of Tstorm */
|
|
|
struct tstorm_roce_conn_st_ctx {
|
|
|
struct regpair temp[30];
|
|
|
};
|
|
|
|
|
|
+/* The roce storm context of Mstorm */
|
|
|
+struct mstorm_roce_conn_st_ctx {
|
|
|
+ struct regpair temp[6];
|
|
|
+};
|
|
|
+
|
|
|
+/* The roce storm context of Ystorm */
|
|
|
struct ustorm_roce_conn_st_ctx {
|
|
|
struct regpair temp[12];
|
|
|
};
|
|
|
|
|
|
-struct roce_conn_context {
|
|
|
+/* roce connection context */
|
|
|
+struct e4_roce_conn_context {
|
|
|
struct ystorm_roce_conn_st_ctx ystorm_st_context;
|
|
|
struct regpair ystorm_st_padding[2];
|
|
|
struct pstorm_roce_conn_st_ctx pstorm_st_context;
|
|
|
struct xstorm_roce_conn_st_ctx xstorm_st_context;
|
|
|
struct regpair xstorm_st_padding[2];
|
|
|
- struct xstorm_rdma_conn_ag_ctx xstorm_ag_context;
|
|
|
- struct tstorm_rdma_conn_ag_ctx tstorm_ag_context;
|
|
|
+ struct e4_xstorm_rdma_conn_ag_ctx xstorm_ag_context;
|
|
|
+ struct e4_tstorm_rdma_conn_ag_ctx tstorm_ag_context;
|
|
|
struct timers_context timer_context;
|
|
|
- struct ustorm_rdma_conn_ag_ctx ustorm_ag_context;
|
|
|
+ struct e4_ustorm_rdma_conn_ag_ctx ustorm_ag_context;
|
|
|
struct tstorm_roce_conn_st_ctx tstorm_st_context;
|
|
|
struct mstorm_roce_conn_st_ctx mstorm_st_context;
|
|
|
struct ustorm_roce_conn_st_ctx ustorm_st_context;
|
|
|
struct regpair ustorm_st_padding[2];
|
|
|
};
|
|
|
|
|
|
+/* roce create qp requester ramrod data */
|
|
|
struct roce_create_qp_req_ramrod_data {
|
|
|
__le16 flags;
|
|
|
-#define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_MASK 0x3
|
|
|
-#define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_SHIFT 0
|
|
|
-#define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_MASK 0x1
|
|
|
-#define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_SHIFT 2
|
|
|
-#define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_MASK 0x1
|
|
|
-#define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_SHIFT 3
|
|
|
-#define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_MASK 0x7
|
|
|
-#define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_SHIFT 4
|
|
|
-#define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_MASK 0x1
|
|
|
-#define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_SHIFT 7
|
|
|
-#define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK 0xF
|
|
|
-#define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT 8
|
|
|
-#define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK 0xF
|
|
|
-#define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT 12
|
|
|
+#define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_MASK 0x3
|
|
|
+#define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_SHIFT 0
|
|
|
+#define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_MASK 0x1
|
|
|
+#define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_SHIFT 2
|
|
|
+#define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_MASK 0x1
|
|
|
+#define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_SHIFT 3
|
|
|
+#define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_MASK 0x7
|
|
|
+#define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_SHIFT 4
|
|
|
+#define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_MASK 0x1
|
|
|
+#define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_SHIFT 7
|
|
|
+#define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK 0xF
|
|
|
+#define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT 8
|
|
|
+#define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK 0xF
|
|
|
+#define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT 12
|
|
|
u8 max_ord;
|
|
|
u8 traffic_class;
|
|
|
u8 hop_limit;
|
|
|
@@ -7431,26 +7991,27 @@ struct roce_create_qp_req_ramrod_data {
|
|
|
__le16 dpi;
|
|
|
};
|
|
|
|
|
|
+/* roce create qp responder ramrod data */
|
|
|
struct roce_create_qp_resp_ramrod_data {
|
|
|
__le16 flags;
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_MASK 0x3
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_SHIFT 0
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT 2
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT 3
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT 4
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_MASK 0x1
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_SHIFT 5
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_MASK 0x1
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_SHIFT 6
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_MASK 0x1
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_SHIFT 7
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_SHIFT 8
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
|
|
|
-#define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT 11
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_MASK 0x3
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_SHIFT 0
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT 2
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT 3
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT 4
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_MASK 0x1
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_SHIFT 5
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_MASK 0x1
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_SHIFT 6
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_MASK 0x1
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_SHIFT 7
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_SHIFT 8
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
|
|
|
+#define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT 11
|
|
|
u8 max_ird;
|
|
|
u8 traffic_class;
|
|
|
u8 hop_limit;
|
|
|
@@ -7482,24 +8043,40 @@ struct roce_create_qp_resp_ramrod_data {
|
|
|
__le16 dpi;
|
|
|
};
|
|
|
|
|
|
+/* roce DCQCN received statistics */
|
|
|
+struct roce_dcqcn_received_stats {
|
|
|
+ struct regpair ecn_pkt_rcv;
|
|
|
+ struct regpair cnp_pkt_rcv;
|
|
|
+};
|
|
|
+
|
|
|
+/* roce DCQCN sent statistics */
|
|
|
+struct roce_dcqcn_sent_stats {
|
|
|
+ struct regpair cnp_pkt_sent;
|
|
|
+};
|
|
|
+
|
|
|
+/* RoCE destroy qp requester output params */
|
|
|
struct roce_destroy_qp_req_output_params {
|
|
|
__le32 num_bound_mw;
|
|
|
__le32 cq_prod;
|
|
|
};
|
|
|
|
|
|
+/* RoCE destroy qp requester ramrod data */
|
|
|
struct roce_destroy_qp_req_ramrod_data {
|
|
|
struct regpair output_params_addr;
|
|
|
};
|
|
|
|
|
|
+/* RoCE destroy qp responder output params */
|
|
|
struct roce_destroy_qp_resp_output_params {
|
|
|
__le32 num_invalidated_mw;
|
|
|
__le32 cq_prod;
|
|
|
};
|
|
|
|
|
|
+/* RoCE destroy qp responder ramrod data */
|
|
|
struct roce_destroy_qp_resp_ramrod_data {
|
|
|
struct regpair output_params_addr;
|
|
|
};
|
|
|
|
|
|
+/* roce special events statistics */
|
|
|
struct roce_events_stats {
|
|
|
__le16 silent_drops;
|
|
|
__le16 rnr_naks_sent;
|
|
|
@@ -7508,6 +8085,7 @@ struct roce_events_stats {
|
|
|
__le32 reserved;
|
|
|
};
|
|
|
|
|
|
+/* ROCE slow path EQ cmd IDs */
|
|
|
enum roce_event_opcode {
|
|
|
ROCE_EVENT_CREATE_QP = 11,
|
|
|
ROCE_EVENT_MODIFY_QP,
|
|
|
@@ -7518,6 +8096,7 @@ enum roce_event_opcode {
|
|
|
MAX_ROCE_EVENT_OPCODE
|
|
|
};
|
|
|
|
|
|
+/* roce func init ramrod data */
|
|
|
struct roce_init_func_params {
|
|
|
u8 ll2_queue_id;
|
|
|
u8 cnp_vlan_priority;
|
|
|
@@ -7526,42 +8105,46 @@ struct roce_init_func_params {
|
|
|
__le32 cnp_send_timeout;
|
|
|
};
|
|
|
|
|
|
+/* roce func init ramrod data */
|
|
|
struct roce_init_func_ramrod_data {
|
|
|
struct rdma_init_func_ramrod_data rdma;
|
|
|
struct roce_init_func_params roce;
|
|
|
};
|
|
|
|
|
|
+/* roce modify qp requester ramrod data */
|
|
|
struct roce_modify_qp_req_ramrod_data {
|
|
|
__le16 flags;
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT 0
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_SHIFT 1
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_SHIFT 2
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_SHIFT 3
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT 4
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_SHIFT 5
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_SHIFT 6
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_SHIFT 7
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_SHIFT 8
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_SHIFT 9
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_MASK 0x7
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_SHIFT 10
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_MASK 0x7
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_SHIFT 13
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT 0
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_SHIFT 1
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_SHIFT 2
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_SHIFT 3
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT 4
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_SHIFT 5
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_SHIFT 6
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_SHIFT 7
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_SHIFT 8
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_SHIFT 9
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_MASK 0x7
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_SHIFT 10
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PHYSICAL_QUEUES_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PHYSICAL_QUEUES_FLG_SHIFT 13
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_MASK 0x3
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_SHIFT 14
|
|
|
u8 fields;
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK 0xF
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT 0
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK 0xF
|
|
|
-#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT 4
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK 0xF
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT 0
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK 0xF
|
|
|
+#define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT 4
|
|
|
u8 max_ord;
|
|
|
u8 traffic_class;
|
|
|
u8 hop_limit;
|
|
|
@@ -7570,66 +8153,76 @@ struct roce_modify_qp_req_ramrod_data {
|
|
|
__le32 ack_timeout_val;
|
|
|
__le16 mtu;
|
|
|
__le16 reserved2;
|
|
|
- __le32 reserved3[3];
|
|
|
+ __le32 reserved3[2];
|
|
|
+ __le16 low_latency_phy_queue;
|
|
|
+ __le16 regular_latency_phy_queue;
|
|
|
__le32 src_gid[4];
|
|
|
__le32 dst_gid[4];
|
|
|
};
|
|
|
|
|
|
+/* roce modify qp responder ramrod data */
|
|
|
struct roce_modify_qp_resp_ramrod_data {
|
|
|
__le16 flags;
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT 0
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT 1
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT 2
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT 3
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_SHIFT 4
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT 5
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_SHIFT 6
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_SHIFT 7
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_SHIFT 8
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_MASK 0x1
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_SHIFT 9
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_MASK 0x3F
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_SHIFT 10
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT 0
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT 1
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT 2
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT 3
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_SHIFT 4
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT 5
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_SHIFT 6
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_SHIFT 7
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_SHIFT 8
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_SHIFT 9
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PHYSICAL_QUEUES_FLG_MASK 0x1
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PHYSICAL_QUEUES_FLG_SHIFT 10
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_MASK 0x1F
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_SHIFT 11
|
|
|
u8 fields;
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_SHIFT 0
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
|
|
|
-#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT 3
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_SHIFT 0
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
|
|
|
+#define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT 3
|
|
|
u8 max_ird;
|
|
|
u8 traffic_class;
|
|
|
u8 hop_limit;
|
|
|
__le16 p_key;
|
|
|
__le32 flow_label;
|
|
|
__le16 mtu;
|
|
|
- __le16 reserved2;
|
|
|
+ __le16 low_latency_phy_queue;
|
|
|
+ __le16 regular_latency_phy_queue;
|
|
|
+ u8 reserved2[6];
|
|
|
__le32 src_gid[4];
|
|
|
__le32 dst_gid[4];
|
|
|
};
|
|
|
|
|
|
+/* RoCE query qp requester output params */
|
|
|
struct roce_query_qp_req_output_params {
|
|
|
__le32 psn;
|
|
|
__le32 flags;
|
|
|
-#define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_MASK 0x1
|
|
|
-#define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_SHIFT 0
|
|
|
-#define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_MASK 0x1
|
|
|
-#define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_SHIFT 1
|
|
|
-#define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_MASK 0x3FFFFFFF
|
|
|
-#define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_SHIFT 2
|
|
|
+#define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_MASK 0x1
|
|
|
+#define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_SHIFT 0
|
|
|
+#define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_MASK 0x1
|
|
|
+#define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_SHIFT 1
|
|
|
+#define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_MASK 0x3FFFFFFF
|
|
|
+#define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_SHIFT 2
|
|
|
};
|
|
|
|
|
|
+/* RoCE query qp requester ramrod data */
|
|
|
struct roce_query_qp_req_ramrod_data {
|
|
|
struct regpair output_params_addr;
|
|
|
};
|
|
|
|
|
|
+/* RoCE query qp responder output params */
|
|
|
struct roce_query_qp_resp_output_params {
|
|
|
__le32 psn;
|
|
|
__le32 err_flag;
|
|
|
@@ -7639,10 +8232,12 @@ struct roce_query_qp_resp_output_params {
|
|
|
#define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_SHIFT 1
|
|
|
};
|
|
|
|
|
|
+/* RoCE query qp responder ramrod data */
|
|
|
struct roce_query_qp_resp_ramrod_data {
|
|
|
struct regpair output_params_addr;
|
|
|
};
|
|
|
|
|
|
+/* ROCE ramrod command IDs */
|
|
|
enum roce_ramrod_cmd_id {
|
|
|
ROCE_RAMROD_CREATE_QP = 11,
|
|
|
ROCE_RAMROD_MODIFY_QP,
|
|
|
@@ -7653,163 +8248,163 @@ enum roce_ramrod_cmd_id {
|
|
|
MAX_ROCE_RAMROD_CMD_ID
|
|
|
};
|
|
|
|
|
|
-struct mstorm_roce_req_conn_ag_ctx {
|
|
|
+struct e4_mstorm_roce_req_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
__le16 word0;
|
|
|
__le16 word1;
|
|
|
__le32 reg0;
|
|
|
__le32 reg1;
|
|
|
};
|
|
|
|
|
|
-struct mstorm_roce_resp_conn_ag_ctx {
|
|
|
+struct e4_mstorm_roce_resp_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
__le16 word0;
|
|
|
__le16 word1;
|
|
|
__le32 reg0;
|
|
|
__le32 reg1;
|
|
|
};
|
|
|
|
|
|
-struct tstorm_roce_req_conn_ag_ctx {
|
|
|
+struct e4_tstorm_roce_req_conn_ag_ctx {
|
|
|
u8 reserved0;
|
|
|
u8 state;
|
|
|
u8 flags0;
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURED_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURED_SHIFT 1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURED_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURED_SHIFT 2
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_SHIFT 3
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 4
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_SHIFT 5
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_MASK 0x3
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_SHIFT 6
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURRED_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURRED_SHIFT 1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURRED_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURRED_SHIFT 2
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_SHIFT 3
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 4
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_SHIFT 5
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 0
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_MASK 0x3
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_SHIFT 2
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 0
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_SHIFT 2
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
|
|
|
u8 flags2;
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_MASK 0x3
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_SHIFT 2
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_MASK 0x3
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_SHIFT 4
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_MASK 0x3
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_SHIFT 6
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_SHIFT 2
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_SHIFT 4
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_MASK 0x3
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_SHIFT 0
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_MASK 0x3
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_SHIFT 2
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_SHIFT 4
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 5
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_SHIFT 6
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_SHIFT 0
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_SHIFT 2
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_SHIFT 4
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 5
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_SHIFT 6
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
|
|
|
u8 flags4;
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_SHIFT 2
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_SHIFT 3
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_SHIFT 4
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_SHIFT 5
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_SHIFT 6
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_SHIFT 2
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_SHIFT 3
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_SHIFT 4
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_SHIFT 5
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_SHIFT 6
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
u8 flags5;
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_SHIFT 5
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_SHIFT 5
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
__le32 reg0;
|
|
|
__le32 snd_nxt_psn;
|
|
|
__le32 snd_max_psn;
|
|
|
@@ -7825,95 +8420,95 @@ struct tstorm_roce_req_conn_ag_ctx {
|
|
|
u8 byte4;
|
|
|
u8 byte5;
|
|
|
__le16 snd_sq_cons;
|
|
|
- __le16 word2;
|
|
|
+ __le16 conn_dpi;
|
|
|
__le16 word3;
|
|
|
__le32 reg9;
|
|
|
__le32 reg10;
|
|
|
};
|
|
|
|
|
|
-struct tstorm_roce_resp_conn_ag_ctx {
|
|
|
+struct e4_tstorm_roce_resp_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 state;
|
|
|
u8 flags0;
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_NOTIFY_REQUESTER_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_NOTIFY_REQUESTER_SHIFT 1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_SHIFT 2
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_SHIFT 3
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 4
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_SHIFT 5
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 6
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_NOTIFY_REQUESTER_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_NOTIFY_REQUESTER_SHIFT 1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_SHIFT 2
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_SHIFT 3
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 4
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_SHIFT 5
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT 0
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_MASK 0x3
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_SHIFT 2
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 4
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT 0
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_SHIFT 2
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 4
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
|
|
|
u8 flags2;
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT 2
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_SHIFT 4
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT 6
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT 2
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_SHIFT 4
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT 0
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT 2
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 4
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 5
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_SHIFT 6
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 7
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT 0
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT 2
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 4
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 5
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_SHIFT 6
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 7
|
|
|
u8 flags4;
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT 2
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_SHIFT 3
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT 4
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT 5
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT 6
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT 2
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_SHIFT 3
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT 4
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT 5
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT 6
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
u8 flags5;
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_SHIFT 5
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
-#define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_SHIFT 5
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
__le32 psn_and_rxmit_id_echo;
|
|
|
__le32 reg1;
|
|
|
__le32 reg2;
|
|
|
@@ -7935,63 +8530,63 @@ struct tstorm_roce_resp_conn_ag_ctx {
|
|
|
__le32 reg10;
|
|
|
};
|
|
|
|
|
|
-struct ustorm_roce_req_conn_ag_ctx {
|
|
|
+struct e4_ustorm_roce_req_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT 0
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF4_SHIFT 2
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF5_SHIFT 4
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF6_SHIFT 6
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT 0
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF4_SHIFT 2
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF5_SHIFT 4
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF6_SHIFT 6
|
|
|
u8 flags2;
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT 3
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_SHIFT 4
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_SHIFT 5
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_SHIFT 6
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT 3
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_SHIFT 4
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_SHIFT 5
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_SHIFT 6
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
u8 flags3;
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
u8 byte2;
|
|
|
u8 byte3;
|
|
|
__le16 word0;
|
|
|
@@ -8004,63 +8599,63 @@ struct ustorm_roce_req_conn_ag_ctx {
|
|
|
__le16 word3;
|
|
|
};
|
|
|
|
|
|
-struct ustorm_roce_resp_conn_ag_ctx {
|
|
|
+struct e4_ustorm_roce_resp_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 0
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF4_SHIFT 2
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF5_SHIFT 4
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT 6
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 0
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF4_SHIFT 2
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF5_SHIFT 4
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT 6
|
|
|
u8 flags2;
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 3
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_SHIFT 4
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_SHIFT 5
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT 6
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 3
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_SHIFT 4
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_SHIFT 5
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT 6
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
u8 flags3;
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
-#define USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
+#define E4_USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
u8 byte2;
|
|
|
u8 byte3;
|
|
|
__le16 word0;
|
|
|
@@ -8073,214 +8668,214 @@ struct ustorm_roce_resp_conn_ag_ctx {
|
|
|
__le16 word3;
|
|
|
};
|
|
|
|
|
|
-struct xstorm_roce_req_conn_ag_ctx {
|
|
|
+struct e4_xstorm_roce_req_conn_ag_ctx {
|
|
|
u8 reserved0;
|
|
|
u8 state;
|
|
|
u8 flags0;
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_SHIFT 1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_SHIFT 2
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_SHIFT 4
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_SHIFT 5
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_SHIFT 6
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_SHIFT 7
|
|
|
u8 flags1;
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_SHIFT 0
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_SHIFT 1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_SHIFT 2
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_SHIFT 4
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_SHIFT 5
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_SHIFT 6
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
|
|
|
u8 flags2;
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_SHIFT 0
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_SHIFT 2
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_SHIFT 4
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
|
|
|
u8 flags4;
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
u8 flags5;
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_SHIFT 4
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_SHIFT 6
|
|
|
u8 flags6;
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_SHIFT 0
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_SHIFT 2
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_SHIFT 4
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_SHIFT 6
|
|
|
u8 flags7;
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_SHIFT 0
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_SHIFT 2
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
u8 flags8;
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT 1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_SHIFT 2
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_SHIFT 4
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
u8 flags9;
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_SHIFT 4
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_SHIFT 5
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_SHIFT 6
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_SHIFT 7
|
|
|
u8 flags10;
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_SHIFT 0
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_SHIFT 1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_SHIFT 2
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_SHIFT 3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_SHIFT 5
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 6
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 7
|
|
|
u8 flags11;
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 0
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 2
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_SHIFT 5
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_SHIFT 7
|
|
|
u8 flags12;
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_SHIFT 0
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_SHIFT 4
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_SHIFT 6
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_SHIFT 7
|
|
|
u8 flags13;
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_SHIFT 0
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_SHIFT 1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
u8 flags14;
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_SHIFT 0
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_SHIFT 1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_SHIFT 2
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_SHIFT 4
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_MASK 0x3
|
|
|
-#define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_SHIFT 6
|
|
|
u8 byte2;
|
|
|
__le16 physical_q0;
|
|
|
__le16 word1;
|
|
|
@@ -8302,224 +8897,224 @@ struct xstorm_roce_req_conn_ag_ctx {
|
|
|
__le32 orq_cons;
|
|
|
};
|
|
|
|
|
|
-struct xstorm_roce_resp_conn_ag_ctx {
|
|
|
+struct e4_xstorm_roce_resp_conn_ag_ctx {
|
|
|
u8 reserved0;
|
|
|
u8 state;
|
|
|
u8 flags0;
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_SHIFT 1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_SHIFT 2
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_SHIFT 4
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_SHIFT 5
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_SHIFT 6
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_SHIFT 7
|
|
|
u8 flags1;
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_SHIFT 0
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_SHIFT 1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_SHIFT 2
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_SHIFT 4
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_SHIFT 5
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_SHIFT 6
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
|
|
|
u8 flags2;
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_SHIFT 0
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT 2
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_SHIFT 4
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
|
|
|
u8 flags4;
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
u8 flags5;
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_SHIFT 4
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_SHIFT 6
|
|
|
u8 flags6;
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_SHIFT 0
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_SHIFT 2
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_SHIFT 4
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_SHIFT 6
|
|
|
u8 flags7;
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_SHIFT 0
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_SHIFT 2
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
u8 flags8;
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_SHIFT 2
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_SHIFT 4
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
u8 flags9;
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_SHIFT 4
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_SHIFT 5
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_SHIFT 6
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_SHIFT 7
|
|
|
u8 flags10;
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_SHIFT 0
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_SHIFT 1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_SHIFT 2
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_SHIFT 3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_SHIFT 5
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 6
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 7
|
|
|
u8 flags11;
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 0
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 2
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 5
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_SHIFT 7
|
|
|
u8 flags12;
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE10EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE10EN_SHIFT 0
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_SHIFT 1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_SHIFT 4
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_SHIFT 6
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_SHIFT 7
|
|
|
u8 flags13;
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_SHIFT 0
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_SHIFT 1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
u8 flags14;
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_SHIFT 0
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_SHIFT 1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_SHIFT 2
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_SHIFT 3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_SHIFT 4
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_MASK 0x1
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_SHIFT 5
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_MASK 0x3
|
|
|
-#define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_SHIFT 6
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_SHIFT 0
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_SHIFT 1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_SHIFT 2
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_SHIFT 3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_SHIFT 4
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_MASK 0x1
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_SHIFT 5
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_MASK 0x3
|
|
|
+#define E4_XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_SHIFT 6
|
|
|
u8 byte2;
|
|
|
__le16 physical_q0;
|
|
|
- __le16 word1;
|
|
|
- __le16 irq_prod;
|
|
|
- __le16 word3;
|
|
|
- __le16 word4;
|
|
|
- __le16 ereserved1;
|
|
|
+ __le16 irq_prod_shadow;
|
|
|
+ __le16 word2;
|
|
|
__le16 irq_cons;
|
|
|
+ __le16 irq_prod;
|
|
|
+ __le16 e5_reserved1;
|
|
|
+ __le16 conn_dpi;
|
|
|
u8 rxmit_opcode;
|
|
|
u8 byte4;
|
|
|
u8 byte5;
|
|
|
@@ -8533,37 +9128,37 @@ struct xstorm_roce_resp_conn_ag_ctx {
|
|
|
__le32 msn_and_syndrome;
|
|
|
};
|
|
|
|
|
|
-struct ystorm_roce_req_conn_ag_ctx {
|
|
|
+struct e4_ystorm_roce_req_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
u8 byte2;
|
|
|
u8 byte3;
|
|
|
__le16 word0;
|
|
|
@@ -8577,37 +9172,37 @@ struct ystorm_roce_req_conn_ag_ctx {
|
|
|
__le32 reg3;
|
|
|
};
|
|
|
|
|
|
-struct ystorm_roce_resp_conn_ag_ctx {
|
|
|
+struct e4_ystorm_roce_resp_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
u8 byte2;
|
|
|
u8 byte3;
|
|
|
__le16 word0;
|
|
|
@@ -8621,6 +9216,7 @@ struct ystorm_roce_resp_conn_ag_ctx {
|
|
|
__le32 reg3;
|
|
|
};
|
|
|
|
|
|
+/* Roce doorbell data */
|
|
|
enum roce_flavor {
|
|
|
PLAIN_ROCE,
|
|
|
RROCE_IPV4,
|
|
|
@@ -8628,228 +9224,231 @@ enum roce_flavor {
|
|
|
MAX_ROCE_FLAVOR
|
|
|
};
|
|
|
|
|
|
+/* The iwarp storm context of Ystorm */
|
|
|
struct ystorm_iwarp_conn_st_ctx {
|
|
|
__le32 reserved[4];
|
|
|
};
|
|
|
|
|
|
+/* The iwarp storm context of Pstorm */
|
|
|
struct pstorm_iwarp_conn_st_ctx {
|
|
|
__le32 reserved[36];
|
|
|
};
|
|
|
|
|
|
+/* The iwarp storm context of Xstorm */
|
|
|
struct xstorm_iwarp_conn_st_ctx {
|
|
|
__le32 reserved[44];
|
|
|
};
|
|
|
|
|
|
-struct xstorm_iwarp_conn_ag_ctx {
|
|
|
+struct e4_xstorm_iwarp_conn_ag_ctx {
|
|
|
u8 reserved0;
|
|
|
u8 state;
|
|
|
u8 flags0;
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM1_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM1_SHIFT 1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM2_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM2_SHIFT 2
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RESERVED2_SHIFT 5
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT6_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT6_SHIFT 6
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT7_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT7_SHIFT 7
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM1_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM1_SHIFT 1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM2_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM2_SHIFT 2
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RESERVED2_SHIFT 5
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT6_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT6_SHIFT 6
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT7_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT7_SHIFT 7
|
|
|
u8 flags1;
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT8_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT8_SHIFT 0
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT9_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT9_SHIFT 1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT10_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT10_SHIFT 2
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT12_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT12_SHIFT 4
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT13_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT13_SHIFT 5
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT14_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT14_SHIFT 6
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_YSTORM_FLUSH_OR_REWIND_SND_MAX_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_YSTORM_FLUSH_OR_REWIND_SND_MAX_SHIFT 7
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT8_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT8_SHIFT 0
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT9_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT9_SHIFT 1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT10_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT10_SHIFT 2
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT12_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT12_SHIFT 4
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT13_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT13_SHIFT 5
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT14_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT14_SHIFT 6
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_YSTORM_FLUSH_OR_REWIND_SND_MAX_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_YSTORM_FLUSH_OR_REWIND_SND_MAX_SHIFT 7
|
|
|
u8 flags2;
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 6
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF4_SHIFT 0
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF5_SHIFT 2
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF6_SHIFT 4
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF7_SHIFT 6
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF4_SHIFT 0
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF5_SHIFT 2
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF6_SHIFT 4
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF7_SHIFT 6
|
|
|
u8 flags4;
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
u8 flags5;
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_SHIFT 4
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF15_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF15_SHIFT 6
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_SHIFT 4
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF15_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF15_SHIFT 6
|
|
|
u8 flags6;
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_SHIFT 0
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF17_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF17_SHIFT 2
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF18_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF18_SHIFT 4
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_SHIFT 6
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_SHIFT 0
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF17_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF17_SHIFT 2
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF18_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF18_SHIFT 4
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_SHIFT 6
|
|
|
u8 flags7;
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_SHIFT 2
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_SHIFT 2
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
u8 flags8;
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF4EN_SHIFT 2
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF5EN_SHIFT 3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF6EN_SHIFT 4
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF7EN_SHIFT 5
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF4EN_SHIFT 2
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF5EN_SHIFT 3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF6EN_SHIFT 4
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF7EN_SHIFT 5
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
u8 flags9;
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_EN_SHIFT 4
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF15EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF15EN_SHIFT 5
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_EN_SHIFT 6
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF17EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF17EN_SHIFT 7
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_EN_SHIFT 4
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_EN_SHIFT 6
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF17EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF17EN_SHIFT 7
|
|
|
u8 flags10;
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF18EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF18EN_SHIFT 0
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_EN_SHIFT 1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_EN_SHIFT 3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF23EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF23EN_SHIFT 5
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT 6
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_MORE_TO_SEND_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_MORE_TO_SEND_RULE_EN_SHIFT 7
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF18EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF18EN_SHIFT 0
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_EN_SHIFT 1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_EN_SHIFT 3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF23EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF23EN_SHIFT 5
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT 6
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_MORE_TO_SEND_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_MORE_TO_SEND_RULE_EN_SHIFT 7
|
|
|
u8 flags11;
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_TX_BLOCKED_EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_TX_BLOCKED_EN_SHIFT 0
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT 1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RESERVED3_SHIFT 2
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE7EN_SHIFT 5
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE9EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE9EN_SHIFT 7
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_TX_BLOCKED_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_TX_BLOCKED_EN_SHIFT 0
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT 1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RESERVED3_SHIFT 2
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE7EN_SHIFT 5
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE9EN_SHIFT 7
|
|
|
u8 flags12;
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_SQ_NOT_EMPTY_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_SQ_NOT_EMPTY_RULE_EN_SHIFT 0
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_SQ_FENCE_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_SQ_FENCE_RULE_EN_SHIFT 4
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE16EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE16EN_SHIFT 6
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE17EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE17EN_SHIFT 7
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_SQ_NOT_EMPTY_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_SQ_NOT_EMPTY_RULE_EN_SHIFT 0
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_SQ_FENCE_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_SQ_FENCE_RULE_EN_SHIFT 4
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE16EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE16EN_SHIFT 6
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE17EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE17EN_SHIFT 7
|
|
|
u8 flags13;
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_IRQ_NOT_EMPTY_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_IRQ_NOT_EMPTY_RULE_EN_SHIFT 0
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_HQ_NOT_FULL_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_HQ_NOT_FULL_RULE_EN_SHIFT 1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_ORQ_RD_FENCE_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_ORQ_RD_FENCE_RULE_EN_SHIFT 2
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE21EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_RULE21EN_SHIFT 3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_ORQ_NOT_FULL_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_ORQ_NOT_FULL_RULE_EN_SHIFT 5
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_IRQ_NOT_EMPTY_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_IRQ_NOT_EMPTY_RULE_EN_SHIFT 0
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_HQ_NOT_FULL_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_HQ_NOT_FULL_RULE_EN_SHIFT 1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_ORQ_RD_FENCE_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_ORQ_RD_FENCE_RULE_EN_SHIFT 2
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE21EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_RULE21EN_SHIFT 3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_ORQ_NOT_FULL_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_ORQ_NOT_FULL_RULE_EN_SHIFT 5
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
u8 flags14;
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT16_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT16_SHIFT 0
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT17_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT17_SHIFT 1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT18_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_BIT18_SHIFT 2
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED1_SHIFT 3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED2_SHIFT 4
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED3_SHIFT 5
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF23_MASK 0x3
|
|
|
-#define XSTORM_IWARP_CONN_AG_CTX_CF23_SHIFT 6
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT16_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT16_SHIFT 0
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT17_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT17_SHIFT 1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT18_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_BIT18_SHIFT 2
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED1_SHIFT 3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED2_SHIFT 4
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED3_SHIFT 5
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF23_MASK 0x3
|
|
|
+#define E4_XSTORM_IWARP_CONN_AG_CTX_CF23_SHIFT 6
|
|
|
u8 byte2;
|
|
|
__le16 physical_q0;
|
|
|
__le16 physical_q1;
|
|
|
@@ -8897,89 +9496,89 @@ struct xstorm_iwarp_conn_ag_ctx {
|
|
|
__le32 reg17;
|
|
|
};
|
|
|
|
|
|
-struct tstorm_iwarp_conn_ag_ctx {
|
|
|
+struct e4_tstorm_iwarp_conn_ag_ctx {
|
|
|
u8 reserved0;
|
|
|
u8 state;
|
|
|
u8 flags0;
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_BIT2_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_BIT2_SHIFT 2
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 3
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CACHED_ORQ_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CACHED_ORQ_SHIFT 5
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF0_SHIFT 6
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_BIT2_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_BIT2_SHIFT 2
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 3
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CACHED_ORQ_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CACHED_ORQ_SHIFT 5
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF0_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_MASK 0x3
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_SHIFT 0
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_MASK 0x3
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_SHIFT 2
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 4
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF4_SHIFT 6
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_SHIFT 0
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_SHIFT 2
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 4
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF4_SHIFT 6
|
|
|
u8 flags2;
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF5_SHIFT 0
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF6_SHIFT 2
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF7_SHIFT 4
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF8_SHIFT 6
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF5_SHIFT 0
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF6_SHIFT 2
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF7_SHIFT 4
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF8_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_MASK 0x3
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_SHIFT 2
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT 4
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_EN_SHIFT 5
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_EN_SHIFT 6
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 7
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_AND_TCP_HANDSHAKE_COMPLETE_MASK 0x3
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_AND_TCP_HANDSHAKE_COMPLETE_SHIFT 0
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_MASK 0x3
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_SHIFT 2
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT 4
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_EN_SHIFT 5
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_EN_SHIFT 6
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 7
|
|
|
u8 flags4;
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF4EN_SHIFT 0
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF5EN_SHIFT 1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF6EN_SHIFT 2
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF7EN_SHIFT 3
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_CF8EN_SHIFT 4
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 5
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_EN_SHIFT 6
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF4EN_SHIFT 0
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF5EN_SHIFT 1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF6EN_SHIFT 2
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF7EN_SHIFT 3
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_CF8EN_SHIFT 4
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_AND_TCP_HANDSHAKE_COMPL_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_AND_TCP_HANDSHAKE_COMPL_EN_SHIFT 5
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_EN_SHIFT 6
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
u8 flags5;
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_SND_SQ_CONS_RULE_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_SND_SQ_CONS_RULE_SHIFT 5
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
-#define TSTORM_IWARP_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_SND_SQ_CONS_RULE_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_SND_SQ_CONS_RULE_SHIFT 5
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
+#define E4_TSTORM_IWARP_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
__le32 reg0;
|
|
|
__le32 reg1;
|
|
|
__le32 unaligned_nxt_seq;
|
|
|
@@ -9001,51 +9600,56 @@ struct tstorm_iwarp_conn_ag_ctx {
|
|
|
__le32 last_hq_sequence;
|
|
|
};
|
|
|
|
|
|
+/* The iwarp storm context of Tstorm */
|
|
|
struct tstorm_iwarp_conn_st_ctx {
|
|
|
__le32 reserved[60];
|
|
|
};
|
|
|
|
|
|
+/* The iwarp storm context of Mstorm */
|
|
|
struct mstorm_iwarp_conn_st_ctx {
|
|
|
__le32 reserved[32];
|
|
|
};
|
|
|
|
|
|
+/* The iwarp storm context of Ustorm */
|
|
|
struct ustorm_iwarp_conn_st_ctx {
|
|
|
__le32 reserved[24];
|
|
|
};
|
|
|
|
|
|
-struct iwarp_conn_context {
|
|
|
+/* iwarp connection context */
|
|
|
+struct e4_iwarp_conn_context {
|
|
|
struct ystorm_iwarp_conn_st_ctx ystorm_st_context;
|
|
|
struct regpair ystorm_st_padding[2];
|
|
|
struct pstorm_iwarp_conn_st_ctx pstorm_st_context;
|
|
|
struct regpair pstorm_st_padding[2];
|
|
|
struct xstorm_iwarp_conn_st_ctx xstorm_st_context;
|
|
|
struct regpair xstorm_st_padding[2];
|
|
|
- struct xstorm_iwarp_conn_ag_ctx xstorm_ag_context;
|
|
|
- struct tstorm_iwarp_conn_ag_ctx tstorm_ag_context;
|
|
|
+ struct e4_xstorm_iwarp_conn_ag_ctx xstorm_ag_context;
|
|
|
+ struct e4_tstorm_iwarp_conn_ag_ctx tstorm_ag_context;
|
|
|
struct timers_context timer_context;
|
|
|
- struct ustorm_rdma_conn_ag_ctx ustorm_ag_context;
|
|
|
+ struct e4_ustorm_rdma_conn_ag_ctx ustorm_ag_context;
|
|
|
struct tstorm_iwarp_conn_st_ctx tstorm_st_context;
|
|
|
struct regpair tstorm_st_padding[2];
|
|
|
struct mstorm_iwarp_conn_st_ctx mstorm_st_context;
|
|
|
struct ustorm_iwarp_conn_st_ctx ustorm_st_context;
|
|
|
};
|
|
|
|
|
|
+/* iWARP create QP params passed by driver to FW in CreateQP Request Ramrod */
|
|
|
struct iwarp_create_qp_ramrod_data {
|
|
|
u8 flags;
|
|
|
#define IWARP_CREATE_QP_RAMROD_DATA_FMR_AND_RESERVED_EN_MASK 0x1
|
|
|
-#define IWARP_CREATE_QP_RAMROD_DATA_FMR_AND_RESERVED_EN_SHIFT 0
|
|
|
-#define IWARP_CREATE_QP_RAMROD_DATA_SIGNALED_COMP_MASK 0x1
|
|
|
-#define IWARP_CREATE_QP_RAMROD_DATA_SIGNALED_COMP_SHIFT 1
|
|
|
-#define IWARP_CREATE_QP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
|
|
|
-#define IWARP_CREATE_QP_RAMROD_DATA_RDMA_RD_EN_SHIFT 2
|
|
|
-#define IWARP_CREATE_QP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
|
|
|
-#define IWARP_CREATE_QP_RAMROD_DATA_RDMA_WR_EN_SHIFT 3
|
|
|
-#define IWARP_CREATE_QP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
|
|
|
-#define IWARP_CREATE_QP_RAMROD_DATA_ATOMIC_EN_SHIFT 4
|
|
|
-#define IWARP_CREATE_QP_RAMROD_DATA_SRQ_FLG_MASK 0x1
|
|
|
-#define IWARP_CREATE_QP_RAMROD_DATA_SRQ_FLG_SHIFT 5
|
|
|
-#define IWARP_CREATE_QP_RAMROD_DATA_RESERVED0_MASK 0x3
|
|
|
-#define IWARP_CREATE_QP_RAMROD_DATA_RESERVED0_SHIFT 6
|
|
|
+#define IWARP_CREATE_QP_RAMROD_DATA_FMR_AND_RESERVED_EN_SHIFT 0
|
|
|
+#define IWARP_CREATE_QP_RAMROD_DATA_SIGNALED_COMP_MASK 0x1
|
|
|
+#define IWARP_CREATE_QP_RAMROD_DATA_SIGNALED_COMP_SHIFT 1
|
|
|
+#define IWARP_CREATE_QP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
|
|
|
+#define IWARP_CREATE_QP_RAMROD_DATA_RDMA_RD_EN_SHIFT 2
|
|
|
+#define IWARP_CREATE_QP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
|
|
|
+#define IWARP_CREATE_QP_RAMROD_DATA_RDMA_WR_EN_SHIFT 3
|
|
|
+#define IWARP_CREATE_QP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
|
|
|
+#define IWARP_CREATE_QP_RAMROD_DATA_ATOMIC_EN_SHIFT 4
|
|
|
+#define IWARP_CREATE_QP_RAMROD_DATA_SRQ_FLG_MASK 0x1
|
|
|
+#define IWARP_CREATE_QP_RAMROD_DATA_SRQ_FLG_SHIFT 5
|
|
|
+#define IWARP_CREATE_QP_RAMROD_DATA_RESERVED0_MASK 0x3
|
|
|
+#define IWARP_CREATE_QP_RAMROD_DATA_RESERVED0_SHIFT 6
|
|
|
u8 reserved1;
|
|
|
__le16 pd;
|
|
|
__le16 sq_num_pages;
|
|
|
@@ -9061,6 +9665,7 @@ struct iwarp_create_qp_ramrod_data {
|
|
|
u8 reserved2[6];
|
|
|
};
|
|
|
|
|
|
+/* iWARP completion queue types */
|
|
|
enum iwarp_eqe_async_opcode {
|
|
|
IWARP_EVENT_TYPE_ASYNC_CONNECT_COMPLETE,
|
|
|
IWARP_EVENT_TYPE_ASYNC_ENHANCED_MPA_REPLY_ARRIVED,
|
|
|
@@ -9083,6 +9688,7 @@ struct iwarp_eqe_data_tcp_async_completion {
|
|
|
u8 reserved[5];
|
|
|
};
|
|
|
|
|
|
+/* iWARP completion queue types */
|
|
|
enum iwarp_eqe_sync_opcode {
|
|
|
IWARP_EVENT_TYPE_TCP_OFFLOAD =
|
|
|
11,
|
|
|
@@ -9095,6 +9701,7 @@ enum iwarp_eqe_sync_opcode {
|
|
|
MAX_IWARP_EQE_SYNC_OPCODE
|
|
|
};
|
|
|
|
|
|
+/* iWARP EQE completion status */
|
|
|
enum iwarp_fw_return_code {
|
|
|
IWARP_CONN_ERROR_TCP_CONNECT_INVALID_PACKET = 5,
|
|
|
IWARP_CONN_ERROR_TCP_CONNECTION_RST,
|
|
|
@@ -9125,54 +9732,60 @@ enum iwarp_fw_return_code {
|
|
|
MAX_IWARP_FW_RETURN_CODE
|
|
|
};
|
|
|
|
|
|
+/* unaligned opaque data received from LL2 */
|
|
|
struct iwarp_init_func_params {
|
|
|
u8 ll2_ooo_q_index;
|
|
|
u8 reserved1[7];
|
|
|
};
|
|
|
|
|
|
+/* iwarp func init ramrod data */
|
|
|
struct iwarp_init_func_ramrod_data {
|
|
|
struct rdma_init_func_ramrod_data rdma;
|
|
|
struct tcp_init_params tcp;
|
|
|
struct iwarp_init_func_params iwarp;
|
|
|
};
|
|
|
|
|
|
+/* iWARP QP - possible states to transition to */
|
|
|
enum iwarp_modify_qp_new_state_type {
|
|
|
IWARP_MODIFY_QP_STATE_CLOSING = 1,
|
|
|
- IWARP_MODIFY_QP_STATE_ERROR =
|
|
|
- 2,
|
|
|
+ IWARP_MODIFY_QP_STATE_ERROR = 2,
|
|
|
MAX_IWARP_MODIFY_QP_NEW_STATE_TYPE
|
|
|
};
|
|
|
|
|
|
+/* iwarp modify qp responder ramrod data */
|
|
|
struct iwarp_modify_qp_ramrod_data {
|
|
|
__le16 transition_to_state;
|
|
|
__le16 flags;
|
|
|
-#define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
|
|
|
-#define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_RD_EN_SHIFT 0
|
|
|
-#define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
|
|
|
-#define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_WR_EN_SHIFT 1
|
|
|
-#define IWARP_MODIFY_QP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
|
|
|
-#define IWARP_MODIFY_QP_RAMROD_DATA_ATOMIC_EN_SHIFT 2
|
|
|
-#define IWARP_MODIFY_QP_RAMROD_DATA_STATE_TRANS_EN_MASK 0x1
|
|
|
+#define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
|
|
|
+#define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_RD_EN_SHIFT 0
|
|
|
+#define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
|
|
|
+#define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_WR_EN_SHIFT 1
|
|
|
+#define IWARP_MODIFY_QP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
|
|
|
+#define IWARP_MODIFY_QP_RAMROD_DATA_ATOMIC_EN_SHIFT 2
|
|
|
+#define IWARP_MODIFY_QP_RAMROD_DATA_STATE_TRANS_EN_MASK 0x1
|
|
|
#define IWARP_MODIFY_QP_RAMROD_DATA_STATE_TRANS_EN_SHIFT 3
|
|
|
#define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_OPS_EN_FLG_MASK 0x1
|
|
|
-#define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_OPS_EN_FLG_SHIFT 4
|
|
|
-#define IWARP_MODIFY_QP_RAMROD_DATA_RESERVED_MASK 0x7FF
|
|
|
-#define IWARP_MODIFY_QP_RAMROD_DATA_RESERVED_SHIFT 5
|
|
|
+#define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_OPS_EN_FLG_SHIFT 4
|
|
|
+#define IWARP_MODIFY_QP_RAMROD_DATA_RESERVED_MASK 0x7FF
|
|
|
+#define IWARP_MODIFY_QP_RAMROD_DATA_RESERVED_SHIFT 5
|
|
|
__le32 reserved3[3];
|
|
|
__le32 reserved4[8];
|
|
|
};
|
|
|
|
|
|
+/* MPA params for Enhanced mode */
|
|
|
struct mpa_rq_params {
|
|
|
__le32 ird;
|
|
|
__le32 ord;
|
|
|
};
|
|
|
|
|
|
+/* MPA host Address-Len for private data */
|
|
|
struct mpa_ulp_buffer {
|
|
|
struct regpair addr;
|
|
|
__le16 len;
|
|
|
__le16 reserved[3];
|
|
|
};
|
|
|
|
|
|
+/* iWARP MPA offload params common to Basic and Enhanced modes */
|
|
|
struct mpa_outgoing_params {
|
|
|
u8 crc_needed;
|
|
|
u8 reject;
|
|
|
@@ -9181,6 +9794,9 @@ struct mpa_outgoing_params {
|
|
|
struct mpa_ulp_buffer outgoing_ulp_buffer;
|
|
|
};
|
|
|
|
|
|
+/* iWARP MPA offload params passed by driver to FW in MPA Offload Request
|
|
|
+ * Ramrod.
|
|
|
+ */
|
|
|
struct iwarp_mpa_offload_ramrod_data {
|
|
|
struct mpa_outgoing_params common;
|
|
|
__le32 tcp_cid;
|
|
|
@@ -9188,18 +9804,20 @@ struct iwarp_mpa_offload_ramrod_data {
|
|
|
u8 tcp_connect_side;
|
|
|
u8 rtr_pref;
|
|
|
#define IWARP_MPA_OFFLOAD_RAMROD_DATA_RTR_SUPPORTED_MASK 0x7
|
|
|
-#define IWARP_MPA_OFFLOAD_RAMROD_DATA_RTR_SUPPORTED_SHIFT 0
|
|
|
-#define IWARP_MPA_OFFLOAD_RAMROD_DATA_RESERVED1_MASK 0x1F
|
|
|
-#define IWARP_MPA_OFFLOAD_RAMROD_DATA_RESERVED1_SHIFT 3
|
|
|
+#define IWARP_MPA_OFFLOAD_RAMROD_DATA_RTR_SUPPORTED_SHIFT 0
|
|
|
+#define IWARP_MPA_OFFLOAD_RAMROD_DATA_RESERVED1_MASK 0x1F
|
|
|
+#define IWARP_MPA_OFFLOAD_RAMROD_DATA_RESERVED1_SHIFT 3
|
|
|
u8 reserved2;
|
|
|
struct mpa_ulp_buffer incoming_ulp_buffer;
|
|
|
struct regpair async_eqe_output_buf;
|
|
|
struct regpair handle_for_async;
|
|
|
struct regpair shared_queue_addr;
|
|
|
+ __le16 rcv_wnd;
|
|
|
u8 stats_counter_id;
|
|
|
- u8 reserved3[15];
|
|
|
+ u8 reserved3[13];
|
|
|
};
|
|
|
|
|
|
+/* iWARP TCP connection offload params passed by driver to FW */
|
|
|
struct iwarp_offload_params {
|
|
|
struct mpa_ulp_buffer incoming_ulp_buffer;
|
|
|
struct regpair async_eqe_output_buf;
|
|
|
@@ -9211,22 +9829,24 @@ struct iwarp_offload_params {
|
|
|
u8 reserved[10];
|
|
|
};
|
|
|
|
|
|
+/* iWARP query QP output params */
|
|
|
struct iwarp_query_qp_output_params {
|
|
|
__le32 flags;
|
|
|
#define IWARP_QUERY_QP_OUTPUT_PARAMS_ERROR_FLG_MASK 0x1
|
|
|
-#define IWARP_QUERY_QP_OUTPUT_PARAMS_ERROR_FLG_SHIFT 0
|
|
|
+#define IWARP_QUERY_QP_OUTPUT_PARAMS_ERROR_FLG_SHIFT 0
|
|
|
#define IWARP_QUERY_QP_OUTPUT_PARAMS_RESERVED0_MASK 0x7FFFFFFF
|
|
|
-#define IWARP_QUERY_QP_OUTPUT_PARAMS_RESERVED0_SHIFT 1
|
|
|
+#define IWARP_QUERY_QP_OUTPUT_PARAMS_RESERVED0_SHIFT 1
|
|
|
u8 reserved1[4];
|
|
|
};
|
|
|
|
|
|
+/* iWARP query QP ramrod data */
|
|
|
struct iwarp_query_qp_ramrod_data {
|
|
|
struct regpair output_params_addr;
|
|
|
};
|
|
|
|
|
|
+/* iWARP Ramrod Command IDs */
|
|
|
enum iwarp_ramrod_cmd_id {
|
|
|
- IWARP_RAMROD_CMD_ID_TCP_OFFLOAD =
|
|
|
- 11,
|
|
|
+ IWARP_RAMROD_CMD_ID_TCP_OFFLOAD = 11,
|
|
|
IWARP_RAMROD_CMD_ID_MPA_OFFLOAD,
|
|
|
IWARP_RAMROD_CMD_ID_MPA_OFFLOAD_SEND_RTR,
|
|
|
IWARP_RAMROD_CMD_ID_CREATE_QP,
|
|
|
@@ -9236,22 +9856,28 @@ enum iwarp_ramrod_cmd_id {
|
|
|
MAX_IWARP_RAMROD_CMD_ID
|
|
|
};
|
|
|
|
|
|
+/* Per PF iWARP retransmit path statistics */
|
|
|
struct iwarp_rxmit_stats_drv {
|
|
|
struct regpair tx_go_to_slow_start_event_cnt;
|
|
|
struct regpair tx_fast_retransmit_event_cnt;
|
|
|
};
|
|
|
|
|
|
+/* iWARP and TCP connection offload params passed by driver to FW in iWARP
|
|
|
+ * offload ramrod.
|
|
|
+ */
|
|
|
struct iwarp_tcp_offload_ramrod_data {
|
|
|
struct iwarp_offload_params iwarp;
|
|
|
struct tcp_offload_params_opt2 tcp;
|
|
|
};
|
|
|
|
|
|
+/* iWARP MPA negotiation types */
|
|
|
enum mpa_negotiation_mode {
|
|
|
MPA_NEGOTIATION_TYPE_BASIC = 1,
|
|
|
MPA_NEGOTIATION_TYPE_ENHANCED = 2,
|
|
|
MAX_MPA_NEGOTIATION_MODE
|
|
|
};
|
|
|
|
|
|
+/* iWARP MPA Enhanced mode RTR types */
|
|
|
enum mpa_rtr_type {
|
|
|
MPA_RTR_TYPE_NONE = 0,
|
|
|
MPA_RTR_TYPE_ZERO_SEND = 1,
|
|
|
@@ -9264,113 +9890,114 @@ enum mpa_rtr_type {
|
|
|
MAX_MPA_RTR_TYPE
|
|
|
};
|
|
|
|
|
|
+/* unaligned opaque data received from LL2 */
|
|
|
struct unaligned_opaque_data {
|
|
|
__le16 first_mpa_offset;
|
|
|
u8 tcp_payload_offset;
|
|
|
u8 flags;
|
|
|
#define UNALIGNED_OPAQUE_DATA_PKT_REACHED_WIN_RIGHT_EDGE_MASK 0x1
|
|
|
-#define UNALIGNED_OPAQUE_DATA_PKT_REACHED_WIN_RIGHT_EDGE_SHIFT 0
|
|
|
-#define UNALIGNED_OPAQUE_DATA_CONNECTION_CLOSED_MASK 0x1
|
|
|
-#define UNALIGNED_OPAQUE_DATA_CONNECTION_CLOSED_SHIFT 1
|
|
|
-#define UNALIGNED_OPAQUE_DATA_RESERVED_MASK 0x3F
|
|
|
-#define UNALIGNED_OPAQUE_DATA_RESERVED_SHIFT 2
|
|
|
+#define UNALIGNED_OPAQUE_DATA_PKT_REACHED_WIN_RIGHT_EDGE_SHIFT 0
|
|
|
+#define UNALIGNED_OPAQUE_DATA_CONNECTION_CLOSED_MASK 0x1
|
|
|
+#define UNALIGNED_OPAQUE_DATA_CONNECTION_CLOSED_SHIFT 1
|
|
|
+#define UNALIGNED_OPAQUE_DATA_RESERVED_MASK 0x3F
|
|
|
+#define UNALIGNED_OPAQUE_DATA_RESERVED_SHIFT 2
|
|
|
__le32 cid;
|
|
|
};
|
|
|
|
|
|
-struct mstorm_iwarp_conn_ag_ctx {
|
|
|
+struct e4_mstorm_iwarp_conn_ag_ctx {
|
|
|
u8 reserved;
|
|
|
u8 state;
|
|
|
u8 flags0;
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_MASK 0x3
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_SHIFT 2
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_MASK 0x3
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_SHIFT 2
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_EN_MASK 0x1
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_EN_SHIFT 0
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_RCQ_CONS_EN_MASK 0x1
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_RCQ_CONS_EN_SHIFT 6
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define MSTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_EN_MASK 0x1
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_EN_SHIFT 0
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_RCQ_CONS_EN_MASK 0x1
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_RCQ_CONS_EN_SHIFT 6
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_MSTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
__le16 rcq_cons;
|
|
|
__le16 rcq_cons_th;
|
|
|
__le32 reg0;
|
|
|
__le32 reg1;
|
|
|
};
|
|
|
|
|
|
-struct ustorm_iwarp_conn_ag_ctx {
|
|
|
+struct e4_ustorm_iwarp_conn_ag_ctx {
|
|
|
u8 reserved;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF3_SHIFT 0
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_MASK 0x3
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_SHIFT 2
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_MASK 0x3
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_SHIFT 4
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF6_SHIFT 6
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF3_SHIFT 0
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_MASK 0x3
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_SHIFT 2
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_MASK 0x3
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_SHIFT 4
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF6_SHIFT 6
|
|
|
u8 flags2;
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF3EN_SHIFT 3
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_EN_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_EN_SHIFT 4
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_EN_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_EN_SHIFT 5
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CF6EN_SHIFT 6
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CQ_SE_EN_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CQ_SE_EN_SHIFT 7
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF3EN_SHIFT 3
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_EN_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_EN_SHIFT 4
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_EN_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_EN_SHIFT 5
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CF6EN_SHIFT 6
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CQ_SE_EN_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CQ_SE_EN_SHIFT 7
|
|
|
u8 flags3;
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CQ_EN_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_CQ_EN_SHIFT 0
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
-#define USTORM_IWARP_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CQ_EN_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_CQ_EN_SHIFT 0
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
+#define E4_USTORM_IWARP_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
u8 byte2;
|
|
|
u8 byte3;
|
|
|
__le16 word0;
|
|
|
@@ -9383,37 +10010,37 @@ struct ustorm_iwarp_conn_ag_ctx {
|
|
|
__le16 word3;
|
|
|
};
|
|
|
|
|
|
-struct ystorm_iwarp_conn_ag_ctx {
|
|
|
+struct e4_ystorm_iwarp_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define YSTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_YSTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
u8 byte2;
|
|
|
u8 byte3;
|
|
|
__le16 word0;
|
|
|
@@ -9427,6 +10054,7 @@ struct ystorm_iwarp_conn_ag_ctx {
|
|
|
__le32 reg3;
|
|
|
};
|
|
|
|
|
|
+/* The fcoe storm context of Ystorm */
|
|
|
struct ystorm_fcoe_conn_st_ctx {
|
|
|
u8 func_mode;
|
|
|
u8 cos;
|
|
|
@@ -9442,45 +10070,49 @@ struct ystorm_fcoe_conn_st_ctx {
|
|
|
struct regpair reserved;
|
|
|
__le16 min_frame_size;
|
|
|
u8 protection_info_flags;
|
|
|
-#define YSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_MASK 0x1
|
|
|
-#define YSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_SHIFT 0
|
|
|
-#define YSTORM_FCOE_CONN_ST_CTX_VALID_MASK 0x1
|
|
|
-#define YSTORM_FCOE_CONN_ST_CTX_VALID_SHIFT 1
|
|
|
-#define YSTORM_FCOE_CONN_ST_CTX_RESERVED1_MASK 0x3F
|
|
|
-#define YSTORM_FCOE_CONN_ST_CTX_RESERVED1_SHIFT 2
|
|
|
+#define YSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_MASK 0x1
|
|
|
+#define YSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_SHIFT 0
|
|
|
+#define YSTORM_FCOE_CONN_ST_CTX_VALID_MASK 0x1
|
|
|
+#define YSTORM_FCOE_CONN_ST_CTX_VALID_SHIFT 1
|
|
|
+#define YSTORM_FCOE_CONN_ST_CTX_RESERVED1_MASK 0x3F
|
|
|
+#define YSTORM_FCOE_CONN_ST_CTX_RESERVED1_SHIFT 2
|
|
|
u8 dst_protection_per_mss;
|
|
|
u8 src_protection_per_mss;
|
|
|
u8 ptu_log_page_size;
|
|
|
u8 flags;
|
|
|
-#define YSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
|
|
|
-#define YSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 0
|
|
|
-#define YSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_MASK 0x1
|
|
|
-#define YSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_SHIFT 1
|
|
|
-#define YSTORM_FCOE_CONN_ST_CTX_RSRV_MASK 0x3F
|
|
|
-#define YSTORM_FCOE_CONN_ST_CTX_RSRV_SHIFT 2
|
|
|
+#define YSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
|
|
|
+#define YSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 0
|
|
|
+#define YSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_MASK 0x1
|
|
|
+#define YSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_SHIFT 1
|
|
|
+#define YSTORM_FCOE_CONN_ST_CTX_RSRV_MASK 0x3F
|
|
|
+#define YSTORM_FCOE_CONN_ST_CTX_RSRV_SHIFT 2
|
|
|
u8 fcp_xfer_size;
|
|
|
};
|
|
|
|
|
|
+/* FCoE 16-bits vlan structure */
|
|
|
struct fcoe_vlan_fields {
|
|
|
__le16 fields;
|
|
|
-#define FCOE_VLAN_FIELDS_VID_MASK 0xFFF
|
|
|
-#define FCOE_VLAN_FIELDS_VID_SHIFT 0
|
|
|
-#define FCOE_VLAN_FIELDS_CLI_MASK 0x1
|
|
|
-#define FCOE_VLAN_FIELDS_CLI_SHIFT 12
|
|
|
-#define FCOE_VLAN_FIELDS_PRI_MASK 0x7
|
|
|
-#define FCOE_VLAN_FIELDS_PRI_SHIFT 13
|
|
|
+#define FCOE_VLAN_FIELDS_VID_MASK 0xFFF
|
|
|
+#define FCOE_VLAN_FIELDS_VID_SHIFT 0
|
|
|
+#define FCOE_VLAN_FIELDS_CLI_MASK 0x1
|
|
|
+#define FCOE_VLAN_FIELDS_CLI_SHIFT 12
|
|
|
+#define FCOE_VLAN_FIELDS_PRI_MASK 0x7
|
|
|
+#define FCOE_VLAN_FIELDS_PRI_SHIFT 13
|
|
|
};
|
|
|
|
|
|
+/* FCoE 16-bits vlan union */
|
|
|
union fcoe_vlan_field_union {
|
|
|
struct fcoe_vlan_fields fields;
|
|
|
__le16 val;
|
|
|
};
|
|
|
|
|
|
+/* FCoE 16-bits vlan, vif union */
|
|
|
union fcoe_vlan_vif_field_union {
|
|
|
union fcoe_vlan_field_union vlan;
|
|
|
__le16 vif;
|
|
|
};
|
|
|
|
|
|
+/* Ethernet context section */
|
|
|
struct pstorm_fcoe_eth_context_section {
|
|
|
u8 remote_addr_3;
|
|
|
u8 remote_addr_2;
|
|
|
@@ -9500,6 +10132,7 @@ struct pstorm_fcoe_eth_context_section {
|
|
|
__le16 inner_eth_type;
|
|
|
};
|
|
|
|
|
|
+/* The fcoe storm context of Pstorm */
|
|
|
struct pstorm_fcoe_conn_st_ctx {
|
|
|
u8 func_mode;
|
|
|
u8 cos;
|
|
|
@@ -9513,16 +10146,18 @@ struct pstorm_fcoe_conn_st_ctx {
|
|
|
u8 sid_1;
|
|
|
u8 sid_0;
|
|
|
u8 flags;
|
|
|
-#define PSTORM_FCOE_CONN_ST_CTX_VNTAG_VLAN_MASK 0x1
|
|
|
-#define PSTORM_FCOE_CONN_ST_CTX_VNTAG_VLAN_SHIFT 0
|
|
|
-#define PSTORM_FCOE_CONN_ST_CTX_SUPPORT_REC_RR_TOV_MASK 0x1
|
|
|
-#define PSTORM_FCOE_CONN_ST_CTX_SUPPORT_REC_RR_TOV_SHIFT 1
|
|
|
-#define PSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
|
|
|
-#define PSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 2
|
|
|
-#define PSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_MASK 0x1
|
|
|
-#define PSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_SHIFT 3
|
|
|
-#define PSTORM_FCOE_CONN_ST_CTX_RESERVED_MASK 0xF
|
|
|
-#define PSTORM_FCOE_CONN_ST_CTX_RESERVED_SHIFT 4
|
|
|
+#define PSTORM_FCOE_CONN_ST_CTX_VNTAG_VLAN_MASK 0x1
|
|
|
+#define PSTORM_FCOE_CONN_ST_CTX_VNTAG_VLAN_SHIFT 0
|
|
|
+#define PSTORM_FCOE_CONN_ST_CTX_SUPPORT_REC_RR_TOV_MASK 0x1
|
|
|
+#define PSTORM_FCOE_CONN_ST_CTX_SUPPORT_REC_RR_TOV_SHIFT 1
|
|
|
+#define PSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
|
|
|
+#define PSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 2
|
|
|
+#define PSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_MASK 0x1
|
|
|
+#define PSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_SHIFT 3
|
|
|
+#define PSTORM_FCOE_CONN_ST_CTX_SINGLE_VLAN_FLAG_MASK 0x1
|
|
|
+#define PSTORM_FCOE_CONN_ST_CTX_SINGLE_VLAN_FLAG_SHIFT 4
|
|
|
+#define PSTORM_FCOE_CONN_ST_CTX_RESERVED_MASK 0x7
|
|
|
+#define PSTORM_FCOE_CONN_ST_CTX_RESERVED_SHIFT 5
|
|
|
u8 did_2;
|
|
|
u8 did_1;
|
|
|
u8 did_0;
|
|
|
@@ -9532,6 +10167,7 @@ struct pstorm_fcoe_conn_st_ctx {
|
|
|
u8 reserved1;
|
|
|
};
|
|
|
|
|
|
+/* The fcoe storm context of Xstorm */
|
|
|
struct xstorm_fcoe_conn_st_ctx {
|
|
|
u8 func_mode;
|
|
|
u8 src_mac_index;
|
|
|
@@ -9539,16 +10175,16 @@ struct xstorm_fcoe_conn_st_ctx {
|
|
|
u8 cached_wqes_avail;
|
|
|
__le16 stat_ram_addr;
|
|
|
u8 flags;
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_SQ_DEFERRED_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_SQ_DEFERRED_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 1
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_ORIG_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_ORIG_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_LAST_QUEUE_HANDLED_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_LAST_QUEUE_HANDLED_SHIFT 3
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_RSRV_MASK 0x7
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_RSRV_SHIFT 5
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_SQ_DEFERRED_MASK 0x1
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_SQ_DEFERRED_SHIFT 0
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 1
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_ORIG_MASK 0x1
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_ORIG_SHIFT 2
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_LAST_QUEUE_HANDLED_MASK 0x3
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_LAST_QUEUE_HANDLED_SHIFT 3
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_RSRV_MASK 0x7
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_RSRV_SHIFT 5
|
|
|
u8 cached_wqes_offset;
|
|
|
u8 reserved2;
|
|
|
u8 eth_hdr_size;
|
|
|
@@ -9574,18 +10210,18 @@ struct xstorm_fcoe_conn_st_ctx {
|
|
|
u8 fcp_cmd_byte_credit;
|
|
|
u8 fcp_rsp_byte_credit;
|
|
|
__le16 protection_info;
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_PROTECTION_PERF_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_PROTECTION_PERF_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_SHIFT 1
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_VALID_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_VALID_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_FRAME_PROT_ALIGNED_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_FRAME_PROT_ALIGNED_SHIFT 3
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_RESERVED3_MASK 0xF
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_RESERVED3_SHIFT 4
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_DST_PROTECTION_PER_MSS_MASK 0xFF
|
|
|
-#define XSTORM_FCOE_CONN_ST_CTX_DST_PROTECTION_PER_MSS_SHIFT 8
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_PROTECTION_PERF_MASK 0x1
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_PROTECTION_PERF_SHIFT 0
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_MASK 0x1
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_SHIFT 1
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_VALID_MASK 0x1
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_VALID_SHIFT 2
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_FRAME_PROT_ALIGNED_MASK 0x1
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_FRAME_PROT_ALIGNED_SHIFT 3
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_RESERVED3_MASK 0xF
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_RESERVED3_SHIFT 4
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_DST_PROTECTION_PER_MSS_MASK 0xFF
|
|
|
+#define XSTORM_FCOE_CONN_ST_CTX_DST_PROTECTION_PER_MSS_SHIFT 8
|
|
|
__le16 xferq_pbl_next_index;
|
|
|
__le16 page_size;
|
|
|
u8 mid_seq;
|
|
|
@@ -9594,216 +10230,216 @@ struct xstorm_fcoe_conn_st_ctx {
|
|
|
struct fcoe_wqe cached_wqes[16];
|
|
|
};
|
|
|
|
|
|
-struct xstorm_fcoe_conn_ag_ctx {
|
|
|
+struct e4_xstorm_fcoe_conn_ag_ctx {
|
|
|
u8 reserved0;
|
|
|
- u8 fcoe_state;
|
|
|
+ u8 state;
|
|
|
u8 flags0;
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED1_SHIFT 1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED2_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED3_SHIFT 4
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED4_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED4_SHIFT 5
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED5_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED5_SHIFT 6
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED6_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED6_SHIFT 7
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED1_SHIFT 1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED2_SHIFT 2
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED3_SHIFT 4
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED4_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED4_SHIFT 5
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED5_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED5_SHIFT 6
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED6_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED6_SHIFT 7
|
|
|
u8 flags1;
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED7_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED7_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED8_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED8_SHIFT 1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED9_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED9_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT12_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT12_SHIFT 4
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT13_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT13_SHIFT 5
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT14_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT14_SHIFT 6
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT15_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT15_SHIFT 7
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED7_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED7_SHIFT 0
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED8_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED8_SHIFT 1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED9_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED9_SHIFT 2
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT12_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT12_SHIFT 4
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT13_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT13_SHIFT 5
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT14_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT14_SHIFT 6
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT15_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT15_SHIFT 7
|
|
|
u8 flags2;
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF3_SHIFT 6
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF3_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 4
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF7_SHIFT 6
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 0
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 2
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 4
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF7_SHIFT 6
|
|
|
u8 flags4;
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
u8 flags5;
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF14_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF14_SHIFT 4
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF15_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF15_SHIFT 6
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF14_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF14_SHIFT 4
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF15_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF15_SHIFT 6
|
|
|
u8 flags6;
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF16_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF16_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF17_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF17_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF18_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF18_SHIFT 4
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_SHIFT 6
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF16_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF16_SHIFT 0
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF17_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF17_SHIFT 2
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF18_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF18_SHIFT 4
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_DQ_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_DQ_CF_SHIFT 6
|
|
|
u8 flags7;
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED10_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED10_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED10_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED10_SHIFT 2
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
u8 flags8;
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF3EN_SHIFT 1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 4
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF7EN_SHIFT 5
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF3EN_SHIFT 1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 2
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 4
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF7EN_SHIFT 5
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
u8 flags9;
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF14EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF14EN_SHIFT 4
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF15EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF15EN_SHIFT 5
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF16EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF16EN_SHIFT 6
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF17EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF17EN_SHIFT 7
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF14EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF14EN_SHIFT 4
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF16EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF16EN_SHIFT 6
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF17EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF17EN_SHIFT 7
|
|
|
u8 flags10;
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF18EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF18EN_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_EN_SHIFT 1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED11_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED11_SHIFT 3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF23EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF23EN_SHIFT 5
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED12_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED12_SHIFT 6
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED13_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED13_SHIFT 7
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF18EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF18EN_SHIFT 0
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_DQ_CF_EN_SHIFT 1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED11_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED11_SHIFT 3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF23EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF23EN_SHIFT 5
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED12_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED12_SHIFT 6
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED13_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED13_SHIFT 7
|
|
|
u8 flags11;
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED14_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED14_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED15_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED15_SHIFT 1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED16_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESERVED16_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 5
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_XFERQ_DECISION_EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_XFERQ_DECISION_EN_SHIFT 7
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED14_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED14_SHIFT 0
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED15_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED15_SHIFT 1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED16_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESERVED16_SHIFT 2
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 5
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_XFERQ_DECISION_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_XFERQ_DECISION_EN_SHIFT 7
|
|
|
u8 flags12;
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_SQ_DECISION_EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_SQ_DECISION_EN_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE14EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE14EN_SHIFT 4
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE16EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE16EN_SHIFT 6
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE17EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE17EN_SHIFT 7
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_SQ_DECISION_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_SQ_DECISION_EN_SHIFT 0
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE14EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE14EN_SHIFT 4
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE16EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE16EN_SHIFT 6
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE17EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE17EN_SHIFT 7
|
|
|
u8 flags13;
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESPQ_DECISION_EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RESPQ_DECISION_EN_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE19EN_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_RULE19EN_SHIFT 1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESPQ_DECISION_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RESPQ_DECISION_EN_SHIFT 0
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE19EN_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_RULE19EN_SHIFT 1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
u8 flags14;
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT16_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT16_SHIFT 0
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT17_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT17_SHIFT 1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT18_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT18_SHIFT 2
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT19_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT19_SHIFT 3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT20_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT20_SHIFT 4
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT21_MASK 0x1
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_BIT21_SHIFT 5
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF23_MASK 0x3
|
|
|
-#define XSTORM_FCOE_CONN_AG_CTX_CF23_SHIFT 6
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT16_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT16_SHIFT 0
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT17_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT17_SHIFT 1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT18_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT18_SHIFT 2
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT19_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT19_SHIFT 3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT20_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT20_SHIFT 4
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT21_MASK 0x1
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_BIT21_SHIFT 5
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF23_MASK 0x3
|
|
|
+#define E4_XSTORM_FCOE_CONN_AG_CTX_CF23_SHIFT 6
|
|
|
u8 byte2;
|
|
|
__le16 physical_q0;
|
|
|
__le16 word1;
|
|
|
@@ -9831,6 +10467,7 @@ struct xstorm_fcoe_conn_ag_ctx {
|
|
|
__le32 reg8;
|
|
|
};
|
|
|
|
|
|
+/* The fcoe storm context of Ustorm */
|
|
|
struct ustorm_fcoe_conn_st_ctx {
|
|
|
struct regpair respq_pbl_addr;
|
|
|
__le16 num_pages_in_pbl;
|
|
|
@@ -9840,150 +10477,150 @@ struct ustorm_fcoe_conn_st_ctx {
|
|
|
u8 reserved[2];
|
|
|
};
|
|
|
|
|
|
-struct tstorm_fcoe_conn_ag_ctx {
|
|
|
+struct e4_tstorm_fcoe_conn_ag_ctx {
|
|
|
u8 reserved0;
|
|
|
- u8 fcoe_state;
|
|
|
+ u8 state;
|
|
|
u8 flags0;
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_BIT2_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_BIT2_SHIFT 2
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_BIT3_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_BIT3_SHIFT 3
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_BIT5_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_BIT5_SHIFT 5
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_MASK 0x3
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_SHIFT 6
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_BIT2_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_BIT2_SHIFT 2
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_BIT3_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_BIT3_SHIFT 3
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_BIT5_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_BIT5_SHIFT 5
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 0
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 2
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 6
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 0
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 2
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 6
|
|
|
u8 flags2;
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 0
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 2
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF7_SHIFT 4
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF8_SHIFT 6
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 0
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 2
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF7_SHIFT 4
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF8_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF9_SHIFT 0
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF10_SHIFT 2
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_EN_SHIFT 4
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 6
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF9_SHIFT 0
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF10_SHIFT 2
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_EN_SHIFT 4
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 6
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
|
|
|
u8 flags4;
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 0
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 2
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF7EN_SHIFT 3
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF8EN_SHIFT 4
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF9EN_SHIFT 5
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_CF10EN_SHIFT 6
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 0
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 2
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF7EN_SHIFT 3
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF8EN_SHIFT 4
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF9EN_SHIFT 5
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_CF10EN_SHIFT 6
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
u8 flags5;
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
+#define E4_TSTORM_FCOE_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
__le32 reg0;
|
|
|
__le32 reg1;
|
|
|
};
|
|
|
|
|
|
-struct ustorm_fcoe_conn_ag_ctx {
|
|
|
+struct e4_ustorm_fcoe_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF3_SHIFT 0
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 2
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 4
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 6
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF3_SHIFT 0
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 2
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 4
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 6
|
|
|
u8 flags2;
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF3EN_SHIFT 3
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 4
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 5
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 6
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF3EN_SHIFT 3
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 4
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 5
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 6
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
u8 flags3;
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
-#define USTORM_FCOE_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
+#define E4_USTORM_FCOE_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
u8 byte2;
|
|
|
u8 byte3;
|
|
|
__le16 word0;
|
|
|
@@ -9996,72 +10633,76 @@ struct ustorm_fcoe_conn_ag_ctx {
|
|
|
__le16 word3;
|
|
|
};
|
|
|
|
|
|
+/* The fcoe storm context of Tstorm */
|
|
|
struct tstorm_fcoe_conn_st_ctx {
|
|
|
__le16 stat_ram_addr;
|
|
|
__le16 rx_max_fc_payload_len;
|
|
|
__le16 e_d_tov_val;
|
|
|
u8 flags;
|
|
|
-#define TSTORM_FCOE_CONN_ST_CTX_INC_SEQ_CNT_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_ST_CTX_INC_SEQ_CNT_SHIFT 0
|
|
|
-#define TSTORM_FCOE_CONN_ST_CTX_SUPPORT_CONF_MASK 0x1
|
|
|
-#define TSTORM_FCOE_CONN_ST_CTX_SUPPORT_CONF_SHIFT 1
|
|
|
-#define TSTORM_FCOE_CONN_ST_CTX_DEF_Q_IDX_MASK 0x3F
|
|
|
-#define TSTORM_FCOE_CONN_ST_CTX_DEF_Q_IDX_SHIFT 2
|
|
|
+#define TSTORM_FCOE_CONN_ST_CTX_INC_SEQ_CNT_MASK 0x1
|
|
|
+#define TSTORM_FCOE_CONN_ST_CTX_INC_SEQ_CNT_SHIFT 0
|
|
|
+#define TSTORM_FCOE_CONN_ST_CTX_SUPPORT_CONF_MASK 0x1
|
|
|
+#define TSTORM_FCOE_CONN_ST_CTX_SUPPORT_CONF_SHIFT 1
|
|
|
+#define TSTORM_FCOE_CONN_ST_CTX_DEF_Q_IDX_MASK 0x3F
|
|
|
+#define TSTORM_FCOE_CONN_ST_CTX_DEF_Q_IDX_SHIFT 2
|
|
|
u8 timers_cleanup_invocation_cnt;
|
|
|
__le32 reserved1[2];
|
|
|
- __le32 dst_mac_address_bytes0to3;
|
|
|
- __le16 dst_mac_address_bytes4to5;
|
|
|
+ __le32 dst_mac_address_bytes_0_to_3;
|
|
|
+ __le16 dst_mac_address_bytes_4_to_5;
|
|
|
__le16 ramrod_echo;
|
|
|
u8 flags1;
|
|
|
-#define TSTORM_FCOE_CONN_ST_CTX_MODE_MASK 0x3
|
|
|
-#define TSTORM_FCOE_CONN_ST_CTX_MODE_SHIFT 0
|
|
|
-#define TSTORM_FCOE_CONN_ST_CTX_RESERVED_MASK 0x3F
|
|
|
-#define TSTORM_FCOE_CONN_ST_CTX_RESERVED_SHIFT 2
|
|
|
- u8 q_relative_offset;
|
|
|
+#define TSTORM_FCOE_CONN_ST_CTX_MODE_MASK 0x3
|
|
|
+#define TSTORM_FCOE_CONN_ST_CTX_MODE_SHIFT 0
|
|
|
+#define TSTORM_FCOE_CONN_ST_CTX_RESERVED_MASK 0x3F
|
|
|
+#define TSTORM_FCOE_CONN_ST_CTX_RESERVED_SHIFT 2
|
|
|
+ u8 cq_relative_offset;
|
|
|
+ u8 cmdq_relative_offset;
|
|
|
u8 bdq_resource_id;
|
|
|
- u8 reserved0[5];
|
|
|
+ u8 reserved0[4];
|
|
|
};
|
|
|
|
|
|
-struct mstorm_fcoe_conn_ag_ctx {
|
|
|
+struct e4_mstorm_fcoe_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define MSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_MSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
__le16 word0;
|
|
|
__le16 word1;
|
|
|
__le32 reg0;
|
|
|
__le32 reg1;
|
|
|
};
|
|
|
|
|
|
+/* Fast path part of the fcoe storm context of Mstorm */
|
|
|
struct fcoe_mstorm_fcoe_conn_st_ctx_fp {
|
|
|
__le16 xfer_prod;
|
|
|
- __le16 reserved1;
|
|
|
+ u8 num_cqs;
|
|
|
+ u8 reserved1;
|
|
|
u8 protection_info;
|
|
|
#define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_SUPPORT_PROTECTION_MASK 0x1
|
|
|
#define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_SUPPORT_PROTECTION_SHIFT 0
|
|
|
@@ -10073,6 +10714,7 @@ struct fcoe_mstorm_fcoe_conn_st_ctx_fp {
|
|
|
u8 reserved2[2];
|
|
|
};
|
|
|
|
|
|
+/* Non fast path part of the fcoe storm context of Mstorm */
|
|
|
struct fcoe_mstorm_fcoe_conn_st_ctx_non_fp {
|
|
|
__le16 conn_id;
|
|
|
__le16 stat_ram_addr;
|
|
|
@@ -10088,37 +10730,46 @@ struct fcoe_mstorm_fcoe_conn_st_ctx_non_fp {
|
|
|
struct regpair reserved2[3];
|
|
|
};
|
|
|
|
|
|
+/* The fcoe storm context of Mstorm */
|
|
|
struct mstorm_fcoe_conn_st_ctx {
|
|
|
struct fcoe_mstorm_fcoe_conn_st_ctx_fp fp;
|
|
|
struct fcoe_mstorm_fcoe_conn_st_ctx_non_fp non_fp;
|
|
|
};
|
|
|
|
|
|
-struct fcoe_conn_context {
|
|
|
+/* fcoe connection context */
|
|
|
+struct e4_fcoe_conn_context {
|
|
|
struct ystorm_fcoe_conn_st_ctx ystorm_st_context;
|
|
|
struct pstorm_fcoe_conn_st_ctx pstorm_st_context;
|
|
|
struct regpair pstorm_st_padding[2];
|
|
|
struct xstorm_fcoe_conn_st_ctx xstorm_st_context;
|
|
|
- struct xstorm_fcoe_conn_ag_ctx xstorm_ag_context;
|
|
|
+ struct e4_xstorm_fcoe_conn_ag_ctx xstorm_ag_context;
|
|
|
struct regpair xstorm_ag_padding[6];
|
|
|
struct ustorm_fcoe_conn_st_ctx ustorm_st_context;
|
|
|
struct regpair ustorm_st_padding[2];
|
|
|
- struct tstorm_fcoe_conn_ag_ctx tstorm_ag_context;
|
|
|
+ struct e4_tstorm_fcoe_conn_ag_ctx tstorm_ag_context;
|
|
|
struct regpair tstorm_ag_padding[2];
|
|
|
struct timers_context timer_context;
|
|
|
- struct ustorm_fcoe_conn_ag_ctx ustorm_ag_context;
|
|
|
+ struct e4_ustorm_fcoe_conn_ag_ctx ustorm_ag_context;
|
|
|
struct tstorm_fcoe_conn_st_ctx tstorm_st_context;
|
|
|
- struct mstorm_fcoe_conn_ag_ctx mstorm_ag_context;
|
|
|
+ struct e4_mstorm_fcoe_conn_ag_ctx mstorm_ag_context;
|
|
|
struct mstorm_fcoe_conn_st_ctx mstorm_st_context;
|
|
|
};
|
|
|
|
|
|
+/* FCoE connection offload params passed by driver to FW in FCoE offload
|
|
|
+ * ramrod.
|
|
|
+ */
|
|
|
struct fcoe_conn_offload_ramrod_params {
|
|
|
struct fcoe_conn_offload_ramrod_data offload_ramrod_data;
|
|
|
};
|
|
|
|
|
|
+/* FCoE connection terminate params passed by driver to FW in FCoE terminate
|
|
|
+ * conn ramrod.
|
|
|
+ */
|
|
|
struct fcoe_conn_terminate_ramrod_params {
|
|
|
struct fcoe_conn_terminate_ramrod_data terminate_ramrod_data;
|
|
|
};
|
|
|
|
|
|
+/* FCoE event type */
|
|
|
enum fcoe_event_type {
|
|
|
FCOE_EVENT_INIT_FUNC,
|
|
|
FCOE_EVENT_DESTROY_FUNC,
|
|
|
@@ -10129,10 +10780,12 @@ enum fcoe_event_type {
|
|
|
MAX_FCOE_EVENT_TYPE
|
|
|
};
|
|
|
|
|
|
+/* FCoE init params passed by driver to FW in FCoE init ramrod */
|
|
|
struct fcoe_init_ramrod_params {
|
|
|
struct fcoe_init_func_ramrod_data init_ramrod_data;
|
|
|
};
|
|
|
|
|
|
+/* FCoE ramrod Command IDs */
|
|
|
enum fcoe_ramrod_cmd_id {
|
|
|
FCOE_RAMROD_CMD_ID_INIT_FUNC,
|
|
|
FCOE_RAMROD_CMD_ID_DESTROY_FUNC,
|
|
|
@@ -10142,41 +10795,44 @@ enum fcoe_ramrod_cmd_id {
|
|
|
MAX_FCOE_RAMROD_CMD_ID
|
|
|
};
|
|
|
|
|
|
+/* FCoE statistics params buffer passed by driver to FW in FCoE statistics
|
|
|
+ * ramrod.
|
|
|
+ */
|
|
|
struct fcoe_stat_ramrod_params {
|
|
|
struct fcoe_stat_ramrod_data stat_ramrod_data;
|
|
|
};
|
|
|
|
|
|
-struct ystorm_fcoe_conn_ag_ctx {
|
|
|
+struct e4_ystorm_fcoe_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define YSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_YSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
u8 byte2;
|
|
|
u8 byte3;
|
|
|
__le16 word0;
|
|
|
@@ -10190,230 +10846,233 @@ struct ystorm_fcoe_conn_ag_ctx {
|
|
|
__le32 reg3;
|
|
|
};
|
|
|
|
|
|
+/* The iscsi storm connection context of Ystorm */
|
|
|
struct ystorm_iscsi_conn_st_ctx {
|
|
|
- __le32 reserved[4];
|
|
|
+ __le32 reserved[8];
|
|
|
};
|
|
|
|
|
|
+/* Combined iSCSI and TCP storm connection of Pstorm */
|
|
|
struct pstorm_iscsi_tcp_conn_st_ctx {
|
|
|
__le32 tcp[32];
|
|
|
__le32 iscsi[4];
|
|
|
};
|
|
|
|
|
|
+/* The combined tcp and iscsi storm context of Xstorm */
|
|
|
struct xstorm_iscsi_tcp_conn_st_ctx {
|
|
|
- __le32 reserved_iscsi[40];
|
|
|
__le32 reserved_tcp[4];
|
|
|
+ __le32 reserved_iscsi[44];
|
|
|
};
|
|
|
|
|
|
-struct xstorm_iscsi_conn_ag_ctx {
|
|
|
+struct e4_xstorm_iscsi_conn_ag_ctx {
|
|
|
u8 cdu_validation;
|
|
|
u8 state;
|
|
|
u8 flags0;
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_SHIFT 1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_SHIFT 2
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_SHIFT 5
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT6_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT6_SHIFT 6
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT7_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT7_SHIFT 7
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_SHIFT 1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_SHIFT 2
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_SHIFT 5
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT6_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT6_SHIFT 6
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT7_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT7_SHIFT 7
|
|
|
u8 flags1;
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT8_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT8_SHIFT 0
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT9_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT9_SHIFT 1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT10_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT10_SHIFT 2
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT12_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT12_SHIFT 4
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT13_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT13_SHIFT 5
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT14_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT14_SHIFT 6
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_SHIFT 7
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT8_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT8_SHIFT 0
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT9_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT9_SHIFT 1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT10_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT10_SHIFT 2
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT11_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT11_SHIFT 3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT12_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT12_SHIFT 4
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT13_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT13_SHIFT 5
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT14_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT14_SHIFT 6
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_SHIFT 7
|
|
|
u8 flags2;
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 6
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 0
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 2
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 4
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 0
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 2
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 4
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT 6
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 0
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 2
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 4
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT 6
|
|
|
u8 flags4;
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT 0
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF9_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF9_SHIFT 2
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT 4
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF11_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF11_SHIFT 6
|
|
|
u8 flags5;
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF14_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF14_SHIFT 4
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_SHIFT 6
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF12_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF12_SHIFT 0
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF13_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF13_SHIFT 2
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF14_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF14_SHIFT 4
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_SHIFT 6
|
|
|
u8 flags6;
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF16_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF16_SHIFT 0
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF17_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF17_SHIFT 2
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF18_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF18_SHIFT 4
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_SHIFT 6
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF16_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF16_SHIFT 0
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF17_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF17_SHIFT 2
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF18_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF18_SHIFT 4
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_SHIFT 6
|
|
|
u8 flags7;
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_SHIFT 0
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_SHIFT 2
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_SHIFT 0
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_SHIFT 2
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_SHIFT 4
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 7
|
|
|
u8 flags8;
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 2
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 4
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT 5
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF9EN_SHIFT 7
|
|
|
u8 flags9;
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF14EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF14EN_SHIFT 4
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_SHIFT 5
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF16EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF16EN_SHIFT 6
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF17EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF17EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF12EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF12EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF13EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF13EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF14EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF14EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF16EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF16EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF17EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF17EN_SHIFT 7
|
|
|
u8 flags10;
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF18EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_CF18EN_SHIFT 0
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_SHIFT 1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_EN_SHIFT 2
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_EN_SHIFT 3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_SHIFT 5
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 6
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF18EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_CF18EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_EN_SHIFT 2
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_SHIFT 7
|
|
|
u8 flags11;
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_TX_BLOCKED_EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_TX_BLOCKED_EN_SHIFT 0
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_SHIFT 2
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 5
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_TX_BLOCKED_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_TX_BLOCKED_EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_SHIFT 2
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_SHIFT 7
|
|
|
u8 flags12;
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_SHIFT 0
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_SHIFT 4
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_SHIFT 6
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_SHIFT 7
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_SHIFT 4
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_SHIFT 5
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_SHIFT 6
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_SHIFT 7
|
|
|
u8 flags13;
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_SHIFT 0
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_SHIFT 1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_SHIFT 0
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_SHIFT 1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
|
|
|
u8 flags14;
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT16_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT16_SHIFT 0
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT17_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT17_SHIFT 1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT18_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT18_SHIFT 2
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT19_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT19_SHIFT 3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT20_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_BIT20_SHIFT 4
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_MASK 0x1
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_SHIFT 5
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_MASK 0x3
|
|
|
-#define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_SHIFT 6
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT16_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT16_SHIFT 0
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT17_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT17_SHIFT 1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT18_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT18_SHIFT 2
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT19_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT19_SHIFT 3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT20_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_BIT20_SHIFT 4
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_MASK 0x1
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_SHIFT 5
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_MASK 0x3
|
|
|
+#define E4_XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_SHIFT 6
|
|
|
u8 byte2;
|
|
|
__le16 physical_q0;
|
|
|
__le16 physical_q1;
|
|
|
@@ -10449,7 +11108,7 @@ struct xstorm_iscsi_conn_ag_ctx {
|
|
|
u8 byte13;
|
|
|
u8 byte14;
|
|
|
u8 byte15;
|
|
|
- u8 ereserved;
|
|
|
+ u8 e5_reserved;
|
|
|
__le16 word11;
|
|
|
__le32 reg10;
|
|
|
__le32 reg11;
|
|
|
@@ -10461,89 +11120,89 @@ struct xstorm_iscsi_conn_ag_ctx {
|
|
|
__le32 reg17;
|
|
|
};
|
|
|
|
|
|
-struct tstorm_iscsi_conn_ag_ctx {
|
|
|
+struct e4_tstorm_iscsi_conn_ag_ctx {
|
|
|
u8 reserved0;
|
|
|
u8 state;
|
|
|
u8 flags0;
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_BIT2_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_BIT2_SHIFT 2
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_BIT3_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_BIT3_SHIFT 3
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_BIT5_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_BIT5_SHIFT 5
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 6
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT2_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT2_SHIFT 2
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT3_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT3_SHIFT 3
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT 4
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT5_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_BIT5_SHIFT 5
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_MASK 0x3
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_SHIFT 0
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_MASK 0x3
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_SHIFT 2
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 4
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 6
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_SHIFT 0
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_MASK 0x3
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_SHIFT 2
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 4
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 6
|
|
|
u8 flags2;
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 0
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 2
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT 4
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT 6
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 0
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 2
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF7_MASK 0x3
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT 4
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF8_MASK 0x3
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT 6
|
|
|
u8 flags3;
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT 2
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 4
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_EN_SHIFT 5
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_EN_SHIFT 6
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 7
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF10_MASK 0x3
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT 2
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 4
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_EN_SHIFT 5
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_EN_SHIFT 6
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 7
|
|
|
u8 flags4;
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 0
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 2
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT 3
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT 4
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 5
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT 6
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 0
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 2
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT 3
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT 4
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 5
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT 6
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
u8 flags5;
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
-#define TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
+#define E4_TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
__le32 reg0;
|
|
|
__le32 reg1;
|
|
|
__le32 reg2;
|
|
|
@@ -10558,63 +11217,63 @@ struct tstorm_iscsi_conn_ag_ctx {
|
|
|
__le16 word0;
|
|
|
};
|
|
|
|
|
|
-struct ustorm_iscsi_conn_ag_ctx {
|
|
|
+struct e4_ustorm_iscsi_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF3_SHIFT 0
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 2
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 4
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 6
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF3_MASK 0x3
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF3_SHIFT 0
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 2
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 4
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 6
|
|
|
u8 flags2;
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF3EN_SHIFT 3
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 4
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 5
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 6
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF3EN_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF3EN_SHIFT 3
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 4
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 5
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 6
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
|
|
|
u8 flags3;
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
-#define USTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK 0x1
|
|
|
+#define E4_USTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
|
|
|
u8 byte2;
|
|
|
u8 byte3;
|
|
|
__le16 word0;
|
|
|
@@ -10627,113 +11286,117 @@ struct ustorm_iscsi_conn_ag_ctx {
|
|
|
__le16 word3;
|
|
|
};
|
|
|
|
|
|
+/* The iscsi storm connection context of Tstorm */
|
|
|
struct tstorm_iscsi_conn_st_ctx {
|
|
|
- __le32 reserved[40];
|
|
|
+ __le32 reserved[44];
|
|
|
};
|
|
|
|
|
|
-struct mstorm_iscsi_conn_ag_ctx {
|
|
|
+struct e4_mstorm_iscsi_conn_ag_ctx {
|
|
|
u8 reserved;
|
|
|
u8 state;
|
|
|
u8 flags0;
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
__le16 word0;
|
|
|
__le16 word1;
|
|
|
__le32 reg0;
|
|
|
__le32 reg1;
|
|
|
};
|
|
|
|
|
|
+/* Combined iSCSI and TCP storm connection of Mstorm */
|
|
|
struct mstorm_iscsi_tcp_conn_st_ctx {
|
|
|
__le32 reserved_tcp[20];
|
|
|
- __le32 reserved_iscsi[8];
|
|
|
+ __le32 reserved_iscsi[12];
|
|
|
};
|
|
|
|
|
|
+/* The iscsi storm context of Ustorm */
|
|
|
struct ustorm_iscsi_conn_st_ctx {
|
|
|
__le32 reserved[52];
|
|
|
};
|
|
|
|
|
|
-struct iscsi_conn_context {
|
|
|
+/* iscsi connection context */
|
|
|
+struct e4_iscsi_conn_context {
|
|
|
struct ystorm_iscsi_conn_st_ctx ystorm_st_context;
|
|
|
- struct regpair ystorm_st_padding[2];
|
|
|
struct pstorm_iscsi_tcp_conn_st_ctx pstorm_st_context;
|
|
|
struct regpair pstorm_st_padding[2];
|
|
|
struct pb_context xpb2_context;
|
|
|
struct xstorm_iscsi_tcp_conn_st_ctx xstorm_st_context;
|
|
|
struct regpair xstorm_st_padding[2];
|
|
|
- struct xstorm_iscsi_conn_ag_ctx xstorm_ag_context;
|
|
|
- struct tstorm_iscsi_conn_ag_ctx tstorm_ag_context;
|
|
|
+ struct e4_xstorm_iscsi_conn_ag_ctx xstorm_ag_context;
|
|
|
+ struct e4_tstorm_iscsi_conn_ag_ctx tstorm_ag_context;
|
|
|
struct regpair tstorm_ag_padding[2];
|
|
|
struct timers_context timer_context;
|
|
|
- struct ustorm_iscsi_conn_ag_ctx ustorm_ag_context;
|
|
|
+ struct e4_ustorm_iscsi_conn_ag_ctx ustorm_ag_context;
|
|
|
struct pb_context upb_context;
|
|
|
struct tstorm_iscsi_conn_st_ctx tstorm_st_context;
|
|
|
struct regpair tstorm_st_padding[2];
|
|
|
- struct mstorm_iscsi_conn_ag_ctx mstorm_ag_context;
|
|
|
+ struct e4_mstorm_iscsi_conn_ag_ctx mstorm_ag_context;
|
|
|
struct mstorm_iscsi_tcp_conn_st_ctx mstorm_st_context;
|
|
|
struct ustorm_iscsi_conn_st_ctx ustorm_st_context;
|
|
|
};
|
|
|
|
|
|
+/* iSCSI init params passed by driver to FW in iSCSI init ramrod */
|
|
|
struct iscsi_init_ramrod_params {
|
|
|
struct iscsi_spe_func_init iscsi_init_spe;
|
|
|
struct tcp_init_params tcp_init;
|
|
|
};
|
|
|
|
|
|
-struct ystorm_iscsi_conn_ag_ctx {
|
|
|
+struct e4_ystorm_iscsi_conn_ag_ctx {
|
|
|
u8 byte0;
|
|
|
u8 byte1;
|
|
|
u8 flags0;
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
|
|
|
u8 flags1;
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
-#define YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
|
|
|
+#define E4_YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
|
|
|
u8 byte2;
|
|
|
u8 byte3;
|
|
|
__le16 word0;
|
|
|
@@ -11613,7 +12276,7 @@ struct public_drv_mb {
|
|
|
#define DRV_MB_PARAM_DCBX_NOTIFY_MASK 0x000000FF
|
|
|
#define DRV_MB_PARAM_DCBX_NOTIFY_SHIFT 3
|
|
|
|
|
|
-#define DRV_MB_PARAM_NVM_LEN_SHIFT 24
|
|
|
+#define DRV_MB_PARAM_NVM_LEN_OFFSET 24
|
|
|
|
|
|
#define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT 0
|
|
|
#define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK 0x000000FF
|