|
|
@@ -21,6 +21,20 @@
|
|
|
clock-output-names = "juno_mb:clk25mhz";
|
|
|
};
|
|
|
|
|
|
+ v2m_refclk1mhz: refclk1mhz {
|
|
|
+ compatible = "fixed-clock";
|
|
|
+ #clock-cells = <0>;
|
|
|
+ clock-frequency = <1000000>;
|
|
|
+ clock-output-names = "juno_mb:refclk1mhz";
|
|
|
+ };
|
|
|
+
|
|
|
+ v2m_refclk32khz: refclk32khz {
|
|
|
+ compatible = "fixed-clock";
|
|
|
+ #clock-cells = <0>;
|
|
|
+ clock-frequency = <32768>;
|
|
|
+ clock-output-names = "juno_mb:refclk32khz";
|
|
|
+ };
|
|
|
+
|
|
|
motherboard {
|
|
|
compatible = "arm,vexpress,v2p-p1", "simple-bus";
|
|
|
#address-cells = <2>; /* SMB chipselect number and offset */
|
|
|
@@ -66,6 +80,15 @@
|
|
|
#size-cells = <1>;
|
|
|
ranges = <0 3 0 0x200000>;
|
|
|
|
|
|
+ v2m_sysctl: sysctl@020000 {
|
|
|
+ compatible = "arm,sp810", "arm,primecell";
|
|
|
+ reg = <0x020000 0x1000>;
|
|
|
+ clocks = <&v2m_refclk32khz>, <&v2m_refclk1mhz>, <&mb_clk24mhz>;
|
|
|
+ clock-names = "refclk", "timclk", "apb_pclk";
|
|
|
+ #clock-cells = <1>;
|
|
|
+ clock-output-names = "timerclken0", "timerclken1", "timerclken2", "timerclken3";
|
|
|
+ };
|
|
|
+
|
|
|
mmci@050000 {
|
|
|
compatible = "arm,pl180", "arm,primecell";
|
|
|
reg = <0x050000 0x1000>;
|
|
|
@@ -106,16 +129,16 @@
|
|
|
compatible = "arm,sp804", "arm,primecell";
|
|
|
reg = <0x110000 0x10000>;
|
|
|
interrupts = <9>;
|
|
|
- clocks = <&mb_clk24mhz>, <&soc_smc50mhz>;
|
|
|
- clock-names = "timclken1", "apb_pclk";
|
|
|
+ clocks = <&v2m_sysctl 0>, <&v2m_sysctl 1>, <&mb_clk24mhz>;
|
|
|
+ clock-names = "timclken1", "timclken2", "apb_pclk";
|
|
|
};
|
|
|
|
|
|
v2m_timer23: timer@120000 {
|
|
|
compatible = "arm,sp804", "arm,primecell";
|
|
|
reg = <0x120000 0x10000>;
|
|
|
interrupts = <9>;
|
|
|
- clocks = <&mb_clk24mhz>, <&soc_smc50mhz>;
|
|
|
- clock-names = "timclken1", "apb_pclk";
|
|
|
+ clocks = <&v2m_sysctl 2>, <&v2m_sysctl 3>, <&mb_clk24mhz>;
|
|
|
+ clock-names = "timclken1", "timclken2", "apb_pclk";
|
|
|
};
|
|
|
|
|
|
rtc@170000 {
|