|
|
@@ -4109,7 +4109,7 @@ static void ironlake_pch_enable(struct drm_crtc *crtc)
|
|
|
intel_fdi_normal_train(crtc);
|
|
|
|
|
|
/* For PCH DP, enable TRANS_DP_CTL */
|
|
|
- if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
|
|
|
+ if (HAS_PCH_CPT(dev) && intel_crtc_has_dp_encoder(intel_crtc->config)) {
|
|
|
const struct drm_display_mode *adjusted_mode =
|
|
|
&intel_crtc->config->base.adjusted_mode;
|
|
|
u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
|
|
|
@@ -4735,7 +4735,7 @@ static void ironlake_crtc_enable(struct drm_crtc *crtc)
|
|
|
if (intel_crtc->config->has_pch_encoder)
|
|
|
intel_prepare_shared_dpll(intel_crtc);
|
|
|
|
|
|
- if (intel_crtc->config->has_dp_encoder)
|
|
|
+ if (intel_crtc_has_dp_encoder(intel_crtc->config))
|
|
|
intel_dp_set_m_n(intel_crtc, M1_N1);
|
|
|
|
|
|
intel_set_pipe_timings(intel_crtc);
|
|
|
@@ -4826,7 +4826,7 @@ static void haswell_crtc_enable(struct drm_crtc *crtc)
|
|
|
if (intel_crtc->config->shared_dpll)
|
|
|
intel_enable_shared_dpll(intel_crtc);
|
|
|
|
|
|
- if (intel_crtc->config->has_dp_encoder)
|
|
|
+ if (intel_crtc_has_dp_encoder(intel_crtc->config))
|
|
|
intel_dp_set_m_n(intel_crtc, M1_N1);
|
|
|
|
|
|
if (!intel_crtc->config->has_dsi_encoder)
|
|
|
@@ -6129,7 +6129,7 @@ static void valleyview_crtc_enable(struct drm_crtc *crtc)
|
|
|
if (WARN_ON(intel_crtc->active))
|
|
|
return;
|
|
|
|
|
|
- if (intel_crtc->config->has_dp_encoder)
|
|
|
+ if (intel_crtc_has_dp_encoder(intel_crtc->config))
|
|
|
intel_dp_set_m_n(intel_crtc, M1_N1);
|
|
|
|
|
|
intel_set_pipe_timings(intel_crtc);
|
|
|
@@ -6202,7 +6202,7 @@ static void i9xx_crtc_enable(struct drm_crtc *crtc)
|
|
|
|
|
|
i9xx_set_pll_dividers(intel_crtc);
|
|
|
|
|
|
- if (intel_crtc->config->has_dp_encoder)
|
|
|
+ if (intel_crtc_has_dp_encoder(intel_crtc->config))
|
|
|
intel_dp_set_m_n(intel_crtc, M1_N1);
|
|
|
|
|
|
intel_set_pipe_timings(intel_crtc);
|
|
|
@@ -7373,7 +7373,7 @@ static void vlv_prepare_pll(struct intel_crtc *crtc,
|
|
|
vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
|
|
|
0x00d0000f);
|
|
|
|
|
|
- if (pipe_config->has_dp_encoder) {
|
|
|
+ if (intel_crtc_has_dp_encoder(pipe_config)) {
|
|
|
/* Use SSC source */
|
|
|
if (pipe == PIPE_A)
|
|
|
vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
|
|
|
@@ -7590,7 +7590,7 @@ static void i9xx_compute_dpll(struct intel_crtc *crtc,
|
|
|
intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
|
|
|
dpll |= DPLL_SDVO_HIGH_SPEED;
|
|
|
|
|
|
- if (crtc_state->has_dp_encoder)
|
|
|
+ if (intel_crtc_has_dp_encoder(crtc_state))
|
|
|
dpll |= DPLL_SDVO_HIGH_SPEED;
|
|
|
|
|
|
/* compute bitmask from p1 value */
|
|
|
@@ -8935,7 +8935,7 @@ static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
|
|
|
intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
|
|
|
dpll |= DPLL_SDVO_HIGH_SPEED;
|
|
|
|
|
|
- if (crtc_state->has_dp_encoder)
|
|
|
+ if (intel_crtc_has_dp_encoder(crtc_state))
|
|
|
dpll |= DPLL_SDVO_HIGH_SPEED;
|
|
|
|
|
|
/* compute bitmask from p1 value */
|
|
|
@@ -12238,14 +12238,14 @@ static void intel_dump_pipe_config(struct intel_crtc *crtc,
|
|
|
pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
|
|
|
pipe_config->fdi_m_n.tu);
|
|
|
DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
|
|
|
- pipe_config->has_dp_encoder,
|
|
|
+ intel_crtc_has_dp_encoder(pipe_config),
|
|
|
pipe_config->lane_count,
|
|
|
pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
|
|
|
pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
|
|
|
pipe_config->dp_m_n.tu);
|
|
|
|
|
|
DRM_DEBUG_KMS("dp: %i, lanes: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
|
|
|
- pipe_config->has_dp_encoder,
|
|
|
+ intel_crtc_has_dp_encoder(pipe_config),
|
|
|
pipe_config->lane_count,
|
|
|
pipe_config->dp_m2_n2.gmch_m,
|
|
|
pipe_config->dp_m2_n2.gmch_n,
|
|
|
@@ -12773,7 +12773,6 @@ intel_pipe_config_compare(struct drm_device *dev,
|
|
|
PIPE_CONF_CHECK_I(fdi_lanes);
|
|
|
PIPE_CONF_CHECK_M_N(fdi_m_n);
|
|
|
|
|
|
- PIPE_CONF_CHECK_I(has_dp_encoder);
|
|
|
PIPE_CONF_CHECK_I(lane_count);
|
|
|
PIPE_CONF_CHECK_X(lane_lat_optim_mask);
|
|
|
|