|
@@ -641,6 +641,22 @@ DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x334b, quirk_no_aersid);
|
|
|
DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x334c, quirk_no_aersid);
|
|
DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x334c, quirk_no_aersid);
|
|
|
DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x334d, quirk_no_aersid);
|
|
DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x334d, quirk_no_aersid);
|
|
|
|
|
|
|
|
|
|
+static void quirk_intel_th_dnv(struct pci_dev *dev)
|
|
|
|
|
+{
|
|
|
|
|
+ struct resource *r = &dev->resource[4];
|
|
|
|
|
+
|
|
|
|
|
+ /*
|
|
|
|
|
+ * Denverton reports 2k of RTIT_BAR (intel_th resource 4), which
|
|
|
|
|
+ * appears to be 4 MB in reality.
|
|
|
|
|
+ */
|
|
|
|
|
+ if (r->end == r->start + 0x7ff) {
|
|
|
|
|
+ r->start = 0;
|
|
|
|
|
+ r->end = 0x3fffff;
|
|
|
|
|
+ r->flags |= IORESOURCE_UNSET;
|
|
|
|
|
+ }
|
|
|
|
|
+}
|
|
|
|
|
+DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x19e1, quirk_intel_th_dnv);
|
|
|
|
|
+
|
|
|
#ifdef CONFIG_PHYS_ADDR_T_64BIT
|
|
#ifdef CONFIG_PHYS_ADDR_T_64BIT
|
|
|
|
|
|
|
|
#define AMD_141b_MMIO_BASE(x) (0x80 + (x) * 0x8)
|
|
#define AMD_141b_MMIO_BASE(x) (0x80 + (x) * 0x8)
|