|
@@ -124,7 +124,7 @@ static void set_cx86_reorder(void)
|
|
|
setCx86(CX86_CCR3, (ccr3 & 0x0f) | 0x10); /* enable MAPEN */
|
|
setCx86(CX86_CCR3, (ccr3 & 0x0f) | 0x10); /* enable MAPEN */
|
|
|
|
|
|
|
|
/* Load/Store Serialize to mem access disable (=reorder it) */
|
|
/* Load/Store Serialize to mem access disable (=reorder it) */
|
|
|
- setCx86_old(CX86_PCR0, getCx86_old(CX86_PCR0) & ~0x80);
|
|
|
|
|
|
|
+ setCx86(CX86_PCR0, getCx86(CX86_PCR0) & ~0x80);
|
|
|
/* set load/store serialize from 1GB to 4GB */
|
|
/* set load/store serialize from 1GB to 4GB */
|
|
|
ccr3 |= 0xe0;
|
|
ccr3 |= 0xe0;
|
|
|
setCx86(CX86_CCR3, ccr3);
|
|
setCx86(CX86_CCR3, ccr3);
|
|
@@ -135,11 +135,11 @@ static void set_cx86_memwb(void)
|
|
|
pr_info("Enable Memory-Write-back mode on Cyrix/NSC processor.\n");
|
|
pr_info("Enable Memory-Write-back mode on Cyrix/NSC processor.\n");
|
|
|
|
|
|
|
|
/* CCR2 bit 2: unlock NW bit */
|
|
/* CCR2 bit 2: unlock NW bit */
|
|
|
- setCx86_old(CX86_CCR2, getCx86_old(CX86_CCR2) & ~0x04);
|
|
|
|
|
|
|
+ setCx86(CX86_CCR2, getCx86(CX86_CCR2) & ~0x04);
|
|
|
/* set 'Not Write-through' */
|
|
/* set 'Not Write-through' */
|
|
|
write_cr0(read_cr0() | X86_CR0_NW);
|
|
write_cr0(read_cr0() | X86_CR0_NW);
|
|
|
/* CCR2 bit 2: lock NW bit and set WT1 */
|
|
/* CCR2 bit 2: lock NW bit and set WT1 */
|
|
|
- setCx86_old(CX86_CCR2, getCx86_old(CX86_CCR2) | 0x14);
|
|
|
|
|
|
|
+ setCx86(CX86_CCR2, getCx86(CX86_CCR2) | 0x14);
|
|
|
}
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
/*
|
|
@@ -153,14 +153,14 @@ static void geode_configure(void)
|
|
|
local_irq_save(flags);
|
|
local_irq_save(flags);
|
|
|
|
|
|
|
|
/* Suspend on halt power saving and enable #SUSP pin */
|
|
/* Suspend on halt power saving and enable #SUSP pin */
|
|
|
- setCx86_old(CX86_CCR2, getCx86_old(CX86_CCR2) | 0x88);
|
|
|
|
|
|
|
+ setCx86(CX86_CCR2, getCx86(CX86_CCR2) | 0x88);
|
|
|
|
|
|
|
|
ccr3 = getCx86(CX86_CCR3);
|
|
ccr3 = getCx86(CX86_CCR3);
|
|
|
setCx86(CX86_CCR3, (ccr3 & 0x0f) | 0x10); /* enable MAPEN */
|
|
setCx86(CX86_CCR3, (ccr3 & 0x0f) | 0x10); /* enable MAPEN */
|
|
|
|
|
|
|
|
|
|
|
|
|
/* FPU fast, DTE cache, Mem bypass */
|
|
/* FPU fast, DTE cache, Mem bypass */
|
|
|
- setCx86_old(CX86_CCR4, getCx86_old(CX86_CCR4) | 0x38);
|
|
|
|
|
|
|
+ setCx86(CX86_CCR4, getCx86(CX86_CCR4) | 0x38);
|
|
|
setCx86(CX86_CCR3, ccr3); /* disable MAPEN */
|
|
setCx86(CX86_CCR3, ccr3); /* disable MAPEN */
|
|
|
|
|
|
|
|
set_cx86_memwb();
|
|
set_cx86_memwb();
|
|
@@ -296,7 +296,7 @@ static void init_cyrix(struct cpuinfo_x86 *c)
|
|
|
/* GXm supports extended cpuid levels 'ala' AMD */
|
|
/* GXm supports extended cpuid levels 'ala' AMD */
|
|
|
if (c->cpuid_level == 2) {
|
|
if (c->cpuid_level == 2) {
|
|
|
/* Enable cxMMX extensions (GX1 Datasheet 54) */
|
|
/* Enable cxMMX extensions (GX1 Datasheet 54) */
|
|
|
- setCx86_old(CX86_CCR7, getCx86_old(CX86_CCR7) | 1);
|
|
|
|
|
|
|
+ setCx86(CX86_CCR7, getCx86(CX86_CCR7) | 1);
|
|
|
|
|
|
|
|
/*
|
|
/*
|
|
|
* GXm : 0x30 ... 0x5f GXm datasheet 51
|
|
* GXm : 0x30 ... 0x5f GXm datasheet 51
|
|
@@ -319,7 +319,7 @@ static void init_cyrix(struct cpuinfo_x86 *c)
|
|
|
if (dir1 > 7) {
|
|
if (dir1 > 7) {
|
|
|
dir0_msn++; /* M II */
|
|
dir0_msn++; /* M II */
|
|
|
/* Enable MMX extensions (App note 108) */
|
|
/* Enable MMX extensions (App note 108) */
|
|
|
- setCx86_old(CX86_CCR7, getCx86_old(CX86_CCR7)|1);
|
|
|
|
|
|
|
+ setCx86(CX86_CCR7, getCx86(CX86_CCR7)|1);
|
|
|
} else {
|
|
} else {
|
|
|
/* A 6x86MX - it has the bug. */
|
|
/* A 6x86MX - it has the bug. */
|
|
|
set_cpu_bug(c, X86_BUG_COMA);
|
|
set_cpu_bug(c, X86_BUG_COMA);
|