|
@@ -1553,50 +1553,50 @@
|
|
|
rgmiim1_pins: rgmiim1-pins {
|
|
rgmiim1_pins: rgmiim1-pins {
|
|
|
rockchip,pins =
|
|
rockchip,pins =
|
|
|
/* mac_txclk */
|
|
/* mac_txclk */
|
|
|
- <1 RK_PB4 2 &pcfg_pull_none_12ma>,
|
|
|
|
|
|
|
+ <1 RK_PB4 2 &pcfg_pull_none_8ma>,
|
|
|
/* mac_rxclk */
|
|
/* mac_rxclk */
|
|
|
- <1 RK_PB5 2 &pcfg_pull_none_2ma>,
|
|
|
|
|
|
|
+ <1 RK_PB5 2 &pcfg_pull_none_4ma>,
|
|
|
/* mac_mdio */
|
|
/* mac_mdio */
|
|
|
- <1 RK_PC3 2 &pcfg_pull_none_2ma>,
|
|
|
|
|
|
|
+ <1 RK_PC3 2 &pcfg_pull_none_4ma>,
|
|
|
/* mac_txen */
|
|
/* mac_txen */
|
|
|
- <1 RK_PD1 2 &pcfg_pull_none_12ma>,
|
|
|
|
|
|
|
+ <1 RK_PD1 2 &pcfg_pull_none_8ma>,
|
|
|
/* mac_clk */
|
|
/* mac_clk */
|
|
|
- <1 RK_PC5 2 &pcfg_pull_none_2ma>,
|
|
|
|
|
|
|
+ <1 RK_PC5 2 &pcfg_pull_none_4ma>,
|
|
|
/* mac_rxdv */
|
|
/* mac_rxdv */
|
|
|
- <1 RK_PC6 2 &pcfg_pull_none_2ma>,
|
|
|
|
|
|
|
+ <1 RK_PC6 2 &pcfg_pull_none_4ma>,
|
|
|
/* mac_mdc */
|
|
/* mac_mdc */
|
|
|
- <1 RK_PC7 2 &pcfg_pull_none_2ma>,
|
|
|
|
|
|
|
+ <1 RK_PC7 2 &pcfg_pull_none_4ma>,
|
|
|
/* mac_rxd1 */
|
|
/* mac_rxd1 */
|
|
|
- <1 RK_PB2 2 &pcfg_pull_none_2ma>,
|
|
|
|
|
|
|
+ <1 RK_PB2 2 &pcfg_pull_none_4ma>,
|
|
|
/* mac_rxd0 */
|
|
/* mac_rxd0 */
|
|
|
- <1 RK_PB3 2 &pcfg_pull_none_2ma>,
|
|
|
|
|
|
|
+ <1 RK_PB3 2 &pcfg_pull_none_4ma>,
|
|
|
/* mac_txd1 */
|
|
/* mac_txd1 */
|
|
|
- <1 RK_PB0 2 &pcfg_pull_none_12ma>,
|
|
|
|
|
|
|
+ <1 RK_PB0 2 &pcfg_pull_none_8ma>,
|
|
|
/* mac_txd0 */
|
|
/* mac_txd0 */
|
|
|
- <1 RK_PB1 2 &pcfg_pull_none_12ma>,
|
|
|
|
|
|
|
+ <1 RK_PB1 2 &pcfg_pull_none_8ma>,
|
|
|
/* mac_rxd3 */
|
|
/* mac_rxd3 */
|
|
|
- <1 RK_PB6 2 &pcfg_pull_none_2ma>,
|
|
|
|
|
|
|
+ <1 RK_PB6 2 &pcfg_pull_none_4ma>,
|
|
|
/* mac_rxd2 */
|
|
/* mac_rxd2 */
|
|
|
- <1 RK_PB7 2 &pcfg_pull_none_2ma>,
|
|
|
|
|
|
|
+ <1 RK_PB7 2 &pcfg_pull_none_4ma>,
|
|
|
/* mac_txd3 */
|
|
/* mac_txd3 */
|
|
|
- <1 RK_PC0 2 &pcfg_pull_none_12ma>,
|
|
|
|
|
|
|
+ <1 RK_PC0 2 &pcfg_pull_none_8ma>,
|
|
|
/* mac_txd2 */
|
|
/* mac_txd2 */
|
|
|
- <1 RK_PC1 2 &pcfg_pull_none_12ma>,
|
|
|
|
|
|
|
+ <1 RK_PC1 2 &pcfg_pull_none_8ma>,
|
|
|
|
|
|
|
|
/* mac_txclk */
|
|
/* mac_txclk */
|
|
|
- <0 RK_PB0 1 &pcfg_pull_none>,
|
|
|
|
|
|
|
+ <0 RK_PB0 1 &pcfg_pull_none_8ma>,
|
|
|
/* mac_txen */
|
|
/* mac_txen */
|
|
|
- <0 RK_PB4 1 &pcfg_pull_none>,
|
|
|
|
|
|
|
+ <0 RK_PB4 1 &pcfg_pull_none_8ma>,
|
|
|
/* mac_clk */
|
|
/* mac_clk */
|
|
|
- <0 RK_PD0 1 &pcfg_pull_none>,
|
|
|
|
|
|
|
+ <0 RK_PD0 1 &pcfg_pull_none_4ma>,
|
|
|
/* mac_txd1 */
|
|
/* mac_txd1 */
|
|
|
- <0 RK_PC0 1 &pcfg_pull_none>,
|
|
|
|
|
|
|
+ <0 RK_PC0 1 &pcfg_pull_none_8ma>,
|
|
|
/* mac_txd0 */
|
|
/* mac_txd0 */
|
|
|
- <0 RK_PC1 1 &pcfg_pull_none>,
|
|
|
|
|
|
|
+ <0 RK_PC1 1 &pcfg_pull_none_8ma>,
|
|
|
/* mac_txd3 */
|
|
/* mac_txd3 */
|
|
|
- <0 RK_PC7 1 &pcfg_pull_none>,
|
|
|
|
|
|
|
+ <0 RK_PC7 1 &pcfg_pull_none_8ma>,
|
|
|
/* mac_txd2 */
|
|
/* mac_txd2 */
|
|
|
- <0 RK_PC6 1 &pcfg_pull_none>;
|
|
|
|
|
|
|
+ <0 RK_PC6 1 &pcfg_pull_none_8ma>;
|
|
|
};
|
|
};
|
|
|
|
|
|
|
|
rmiim1_pins: rmiim1-pins {
|
|
rmiim1_pins: rmiim1-pins {
|