|
|
@@ -24,6 +24,33 @@
|
|
|
reg = <0x0 0x80000000 0x0 0x40000000>;
|
|
|
};
|
|
|
|
|
|
+ reserved-memory {
|
|
|
+ #address-cells = <2>;
|
|
|
+ #size-cells = <2>;
|
|
|
+ ranges;
|
|
|
+
|
|
|
+ ipu2_memory_region: ipu2-memory@95800000 {
|
|
|
+ compatible = "shared-dma-pool";
|
|
|
+ reg = <0x0 0x95800000 0x0 0x3800000>;
|
|
|
+ reusable;
|
|
|
+ status = "okay";
|
|
|
+ };
|
|
|
+
|
|
|
+ dsp1_memory_region: dsp1-memory@99000000 {
|
|
|
+ compatible = "shared-dma-pool";
|
|
|
+ reg = <0x0 0x99000000 0x0 0x4000000>;
|
|
|
+ reusable;
|
|
|
+ status = "okay";
|
|
|
+ };
|
|
|
+
|
|
|
+ ipu1_memory_region: ipu1-memory@9d000000 {
|
|
|
+ compatible = "shared-dma-pool";
|
|
|
+ reg = <0x0 0x9d000000 0x0 0x2000000>;
|
|
|
+ reusable;
|
|
|
+ status = "okay";
|
|
|
+ };
|
|
|
+ };
|
|
|
+
|
|
|
leds {
|
|
|
compatible = "gpio-leds";
|
|
|
cpu0-led {
|
|
|
@@ -72,6 +99,21 @@
|
|
|
vbus-gpio = <&gpio7 22 GPIO_ACTIVE_HIGH>;
|
|
|
};
|
|
|
|
|
|
+&ipu2 {
|
|
|
+ status = "okay";
|
|
|
+ memory-region = <&ipu2_memory_region>;
|
|
|
+};
|
|
|
+
|
|
|
+&ipu1 {
|
|
|
+ status = "okay";
|
|
|
+ memory-region = <&ipu1_memory_region>;
|
|
|
+};
|
|
|
+
|
|
|
+&dsp1 {
|
|
|
+ status = "okay";
|
|
|
+ memory-region = <&dsp1_memory_region>;
|
|
|
+};
|
|
|
+
|
|
|
&pcie1_rc {
|
|
|
status = "okay";
|
|
|
gpios = <&gpio3 23 GPIO_ACTIVE_HIGH>;
|