vgic-mmio-v3.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022
  1. /*
  2. * VGICv3 MMIO handling functions
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/irqchip/arm-gic-v3.h>
  14. #include <linux/kvm.h>
  15. #include <linux/kvm_host.h>
  16. #include <kvm/iodev.h>
  17. #include <kvm/arm_vgic.h>
  18. #include <asm/kvm_emulate.h>
  19. #include <asm/kvm_arm.h>
  20. #include <asm/kvm_mmu.h>
  21. #include "vgic.h"
  22. #include "vgic-mmio.h"
  23. /* extract @num bytes at @offset bytes offset in data */
  24. unsigned long extract_bytes(u64 data, unsigned int offset,
  25. unsigned int num)
  26. {
  27. return (data >> (offset * 8)) & GENMASK_ULL(num * 8 - 1, 0);
  28. }
  29. /* allows updates of any half of a 64-bit register (or the whole thing) */
  30. u64 update_64bit_reg(u64 reg, unsigned int offset, unsigned int len,
  31. unsigned long val)
  32. {
  33. int lower = (offset & 4) * 8;
  34. int upper = lower + 8 * len - 1;
  35. reg &= ~GENMASK_ULL(upper, lower);
  36. val &= GENMASK_ULL(len * 8 - 1, 0);
  37. return reg | ((u64)val << lower);
  38. }
  39. bool vgic_has_its(struct kvm *kvm)
  40. {
  41. struct vgic_dist *dist = &kvm->arch.vgic;
  42. if (dist->vgic_model != KVM_DEV_TYPE_ARM_VGIC_V3)
  43. return false;
  44. return dist->has_its;
  45. }
  46. bool vgic_supports_direct_msis(struct kvm *kvm)
  47. {
  48. return kvm_vgic_global_state.has_gicv4 && vgic_has_its(kvm);
  49. }
  50. /*
  51. * The Revision field in the IIDR have the following meanings:
  52. *
  53. * Revision 2: Interrupt groups are guest-configurable and signaled using
  54. * their configured groups.
  55. */
  56. static unsigned long vgic_mmio_read_v3_misc(struct kvm_vcpu *vcpu,
  57. gpa_t addr, unsigned int len)
  58. {
  59. struct vgic_dist *vgic = &vcpu->kvm->arch.vgic;
  60. u32 value = 0;
  61. switch (addr & 0x0c) {
  62. case GICD_CTLR:
  63. if (vgic->enabled)
  64. value |= GICD_CTLR_ENABLE_SS_G1;
  65. value |= GICD_CTLR_ARE_NS | GICD_CTLR_DS;
  66. break;
  67. case GICD_TYPER:
  68. value = vgic->nr_spis + VGIC_NR_PRIVATE_IRQS;
  69. value = (value >> 5) - 1;
  70. if (vgic_has_its(vcpu->kvm)) {
  71. value |= (INTERRUPT_ID_BITS_ITS - 1) << 19;
  72. value |= GICD_TYPER_LPIS;
  73. } else {
  74. value |= (INTERRUPT_ID_BITS_SPIS - 1) << 19;
  75. }
  76. break;
  77. case GICD_IIDR:
  78. value = (PRODUCT_ID_KVM << GICD_IIDR_PRODUCT_ID_SHIFT) |
  79. (vgic->implementation_rev << GICD_IIDR_REVISION_SHIFT) |
  80. (IMPLEMENTER_ARM << GICD_IIDR_IMPLEMENTER_SHIFT);
  81. break;
  82. default:
  83. return 0;
  84. }
  85. return value;
  86. }
  87. static void vgic_mmio_write_v3_misc(struct kvm_vcpu *vcpu,
  88. gpa_t addr, unsigned int len,
  89. unsigned long val)
  90. {
  91. struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
  92. bool was_enabled = dist->enabled;
  93. switch (addr & 0x0c) {
  94. case GICD_CTLR:
  95. dist->enabled = val & GICD_CTLR_ENABLE_SS_G1;
  96. if (!was_enabled && dist->enabled)
  97. vgic_kick_vcpus(vcpu->kvm);
  98. break;
  99. case GICD_TYPER:
  100. case GICD_IIDR:
  101. return;
  102. }
  103. }
  104. static int vgic_mmio_uaccess_write_v3_misc(struct kvm_vcpu *vcpu,
  105. gpa_t addr, unsigned int len,
  106. unsigned long val)
  107. {
  108. switch (addr & 0x0c) {
  109. case GICD_IIDR:
  110. if (val != vgic_mmio_read_v3_misc(vcpu, addr, len))
  111. return -EINVAL;
  112. }
  113. vgic_mmio_write_v3_misc(vcpu, addr, len, val);
  114. return 0;
  115. }
  116. static unsigned long vgic_mmio_read_irouter(struct kvm_vcpu *vcpu,
  117. gpa_t addr, unsigned int len)
  118. {
  119. int intid = VGIC_ADDR_TO_INTID(addr, 64);
  120. struct vgic_irq *irq = vgic_get_irq(vcpu->kvm, NULL, intid);
  121. unsigned long ret = 0;
  122. if (!irq)
  123. return 0;
  124. /* The upper word is RAZ for us. */
  125. if (!(addr & 4))
  126. ret = extract_bytes(READ_ONCE(irq->mpidr), addr & 7, len);
  127. vgic_put_irq(vcpu->kvm, irq);
  128. return ret;
  129. }
  130. static void vgic_mmio_write_irouter(struct kvm_vcpu *vcpu,
  131. gpa_t addr, unsigned int len,
  132. unsigned long val)
  133. {
  134. int intid = VGIC_ADDR_TO_INTID(addr, 64);
  135. struct vgic_irq *irq;
  136. unsigned long flags;
  137. /* The upper word is WI for us since we don't implement Aff3. */
  138. if (addr & 4)
  139. return;
  140. irq = vgic_get_irq(vcpu->kvm, NULL, intid);
  141. if (!irq)
  142. return;
  143. spin_lock_irqsave(&irq->irq_lock, flags);
  144. /* We only care about and preserve Aff0, Aff1 and Aff2. */
  145. irq->mpidr = val & GENMASK(23, 0);
  146. irq->target_vcpu = kvm_mpidr_to_vcpu(vcpu->kvm, irq->mpidr);
  147. spin_unlock_irqrestore(&irq->irq_lock, flags);
  148. vgic_put_irq(vcpu->kvm, irq);
  149. }
  150. static unsigned long vgic_mmio_read_v3r_ctlr(struct kvm_vcpu *vcpu,
  151. gpa_t addr, unsigned int len)
  152. {
  153. struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
  154. return vgic_cpu->lpis_enabled ? GICR_CTLR_ENABLE_LPIS : 0;
  155. }
  156. static void vgic_mmio_write_v3r_ctlr(struct kvm_vcpu *vcpu,
  157. gpa_t addr, unsigned int len,
  158. unsigned long val)
  159. {
  160. struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
  161. bool was_enabled = vgic_cpu->lpis_enabled;
  162. if (!vgic_has_its(vcpu->kvm))
  163. return;
  164. vgic_cpu->lpis_enabled = val & GICR_CTLR_ENABLE_LPIS;
  165. if (!was_enabled && vgic_cpu->lpis_enabled)
  166. vgic_enable_lpis(vcpu);
  167. }
  168. static unsigned long vgic_mmio_read_v3r_typer(struct kvm_vcpu *vcpu,
  169. gpa_t addr, unsigned int len)
  170. {
  171. unsigned long mpidr = kvm_vcpu_get_mpidr_aff(vcpu);
  172. struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
  173. struct vgic_redist_region *rdreg = vgic_cpu->rdreg;
  174. int target_vcpu_id = vcpu->vcpu_id;
  175. gpa_t last_rdist_typer = rdreg->base + GICR_TYPER +
  176. (rdreg->free_index - 1) * KVM_VGIC_V3_REDIST_SIZE;
  177. u64 value;
  178. value = (u64)(mpidr & GENMASK(23, 0)) << 32;
  179. value |= ((target_vcpu_id & 0xffff) << 8);
  180. if (addr == last_rdist_typer)
  181. value |= GICR_TYPER_LAST;
  182. if (vgic_has_its(vcpu->kvm))
  183. value |= GICR_TYPER_PLPIS;
  184. return extract_bytes(value, addr & 7, len);
  185. }
  186. static unsigned long vgic_mmio_read_v3r_iidr(struct kvm_vcpu *vcpu,
  187. gpa_t addr, unsigned int len)
  188. {
  189. return (PRODUCT_ID_KVM << 24) | (IMPLEMENTER_ARM << 0);
  190. }
  191. static unsigned long vgic_mmio_read_v3_idregs(struct kvm_vcpu *vcpu,
  192. gpa_t addr, unsigned int len)
  193. {
  194. switch (addr & 0xffff) {
  195. case GICD_PIDR2:
  196. /* report a GICv3 compliant implementation */
  197. return 0x3b;
  198. }
  199. return 0;
  200. }
  201. static unsigned long vgic_v3_uaccess_read_pending(struct kvm_vcpu *vcpu,
  202. gpa_t addr, unsigned int len)
  203. {
  204. u32 intid = VGIC_ADDR_TO_INTID(addr, 1);
  205. u32 value = 0;
  206. int i;
  207. /*
  208. * pending state of interrupt is latched in pending_latch variable.
  209. * Userspace will save and restore pending state and line_level
  210. * separately.
  211. * Refer to Documentation/virtual/kvm/devices/arm-vgic-v3.txt
  212. * for handling of ISPENDR and ICPENDR.
  213. */
  214. for (i = 0; i < len * 8; i++) {
  215. struct vgic_irq *irq = vgic_get_irq(vcpu->kvm, vcpu, intid + i);
  216. if (irq->pending_latch)
  217. value |= (1U << i);
  218. vgic_put_irq(vcpu->kvm, irq);
  219. }
  220. return value;
  221. }
  222. static int vgic_v3_uaccess_write_pending(struct kvm_vcpu *vcpu,
  223. gpa_t addr, unsigned int len,
  224. unsigned long val)
  225. {
  226. u32 intid = VGIC_ADDR_TO_INTID(addr, 1);
  227. int i;
  228. unsigned long flags;
  229. for (i = 0; i < len * 8; i++) {
  230. struct vgic_irq *irq = vgic_get_irq(vcpu->kvm, vcpu, intid + i);
  231. spin_lock_irqsave(&irq->irq_lock, flags);
  232. if (test_bit(i, &val)) {
  233. /*
  234. * pending_latch is set irrespective of irq type
  235. * (level or edge) to avoid dependency that VM should
  236. * restore irq config before pending info.
  237. */
  238. irq->pending_latch = true;
  239. vgic_queue_irq_unlock(vcpu->kvm, irq, flags);
  240. } else {
  241. irq->pending_latch = false;
  242. spin_unlock_irqrestore(&irq->irq_lock, flags);
  243. }
  244. vgic_put_irq(vcpu->kvm, irq);
  245. }
  246. return 0;
  247. }
  248. /* We want to avoid outer shareable. */
  249. u64 vgic_sanitise_shareability(u64 field)
  250. {
  251. switch (field) {
  252. case GIC_BASER_OuterShareable:
  253. return GIC_BASER_InnerShareable;
  254. default:
  255. return field;
  256. }
  257. }
  258. /* Avoid any inner non-cacheable mapping. */
  259. u64 vgic_sanitise_inner_cacheability(u64 field)
  260. {
  261. switch (field) {
  262. case GIC_BASER_CACHE_nCnB:
  263. case GIC_BASER_CACHE_nC:
  264. return GIC_BASER_CACHE_RaWb;
  265. default:
  266. return field;
  267. }
  268. }
  269. /* Non-cacheable or same-as-inner are OK. */
  270. u64 vgic_sanitise_outer_cacheability(u64 field)
  271. {
  272. switch (field) {
  273. case GIC_BASER_CACHE_SameAsInner:
  274. case GIC_BASER_CACHE_nC:
  275. return field;
  276. default:
  277. return GIC_BASER_CACHE_nC;
  278. }
  279. }
  280. u64 vgic_sanitise_field(u64 reg, u64 field_mask, int field_shift,
  281. u64 (*sanitise_fn)(u64))
  282. {
  283. u64 field = (reg & field_mask) >> field_shift;
  284. field = sanitise_fn(field) << field_shift;
  285. return (reg & ~field_mask) | field;
  286. }
  287. #define PROPBASER_RES0_MASK \
  288. (GENMASK_ULL(63, 59) | GENMASK_ULL(55, 52) | GENMASK_ULL(6, 5))
  289. #define PENDBASER_RES0_MASK \
  290. (BIT_ULL(63) | GENMASK_ULL(61, 59) | GENMASK_ULL(55, 52) | \
  291. GENMASK_ULL(15, 12) | GENMASK_ULL(6, 0))
  292. static u64 vgic_sanitise_pendbaser(u64 reg)
  293. {
  294. reg = vgic_sanitise_field(reg, GICR_PENDBASER_SHAREABILITY_MASK,
  295. GICR_PENDBASER_SHAREABILITY_SHIFT,
  296. vgic_sanitise_shareability);
  297. reg = vgic_sanitise_field(reg, GICR_PENDBASER_INNER_CACHEABILITY_MASK,
  298. GICR_PENDBASER_INNER_CACHEABILITY_SHIFT,
  299. vgic_sanitise_inner_cacheability);
  300. reg = vgic_sanitise_field(reg, GICR_PENDBASER_OUTER_CACHEABILITY_MASK,
  301. GICR_PENDBASER_OUTER_CACHEABILITY_SHIFT,
  302. vgic_sanitise_outer_cacheability);
  303. reg &= ~PENDBASER_RES0_MASK;
  304. return reg;
  305. }
  306. static u64 vgic_sanitise_propbaser(u64 reg)
  307. {
  308. reg = vgic_sanitise_field(reg, GICR_PROPBASER_SHAREABILITY_MASK,
  309. GICR_PROPBASER_SHAREABILITY_SHIFT,
  310. vgic_sanitise_shareability);
  311. reg = vgic_sanitise_field(reg, GICR_PROPBASER_INNER_CACHEABILITY_MASK,
  312. GICR_PROPBASER_INNER_CACHEABILITY_SHIFT,
  313. vgic_sanitise_inner_cacheability);
  314. reg = vgic_sanitise_field(reg, GICR_PROPBASER_OUTER_CACHEABILITY_MASK,
  315. GICR_PROPBASER_OUTER_CACHEABILITY_SHIFT,
  316. vgic_sanitise_outer_cacheability);
  317. reg &= ~PROPBASER_RES0_MASK;
  318. return reg;
  319. }
  320. static unsigned long vgic_mmio_read_propbase(struct kvm_vcpu *vcpu,
  321. gpa_t addr, unsigned int len)
  322. {
  323. struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
  324. return extract_bytes(dist->propbaser, addr & 7, len);
  325. }
  326. static void vgic_mmio_write_propbase(struct kvm_vcpu *vcpu,
  327. gpa_t addr, unsigned int len,
  328. unsigned long val)
  329. {
  330. struct vgic_dist *dist = &vcpu->kvm->arch.vgic;
  331. struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
  332. u64 old_propbaser, propbaser;
  333. /* Storing a value with LPIs already enabled is undefined */
  334. if (vgic_cpu->lpis_enabled)
  335. return;
  336. do {
  337. old_propbaser = READ_ONCE(dist->propbaser);
  338. propbaser = old_propbaser;
  339. propbaser = update_64bit_reg(propbaser, addr & 4, len, val);
  340. propbaser = vgic_sanitise_propbaser(propbaser);
  341. } while (cmpxchg64(&dist->propbaser, old_propbaser,
  342. propbaser) != old_propbaser);
  343. }
  344. static unsigned long vgic_mmio_read_pendbase(struct kvm_vcpu *vcpu,
  345. gpa_t addr, unsigned int len)
  346. {
  347. struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
  348. return extract_bytes(vgic_cpu->pendbaser, addr & 7, len);
  349. }
  350. static void vgic_mmio_write_pendbase(struct kvm_vcpu *vcpu,
  351. gpa_t addr, unsigned int len,
  352. unsigned long val)
  353. {
  354. struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
  355. u64 old_pendbaser, pendbaser;
  356. /* Storing a value with LPIs already enabled is undefined */
  357. if (vgic_cpu->lpis_enabled)
  358. return;
  359. do {
  360. old_pendbaser = READ_ONCE(vgic_cpu->pendbaser);
  361. pendbaser = old_pendbaser;
  362. pendbaser = update_64bit_reg(pendbaser, addr & 4, len, val);
  363. pendbaser = vgic_sanitise_pendbaser(pendbaser);
  364. } while (cmpxchg64(&vgic_cpu->pendbaser, old_pendbaser,
  365. pendbaser) != old_pendbaser);
  366. }
  367. /*
  368. * The GICv3 per-IRQ registers are split to control PPIs and SGIs in the
  369. * redistributors, while SPIs are covered by registers in the distributor
  370. * block. Trying to set private IRQs in this block gets ignored.
  371. * We take some special care here to fix the calculation of the register
  372. * offset.
  373. */
  374. #define REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(off, rd, wr, ur, uw, bpi, acc) \
  375. { \
  376. .reg_offset = off, \
  377. .bits_per_irq = bpi, \
  378. .len = (bpi * VGIC_NR_PRIVATE_IRQS) / 8, \
  379. .access_flags = acc, \
  380. .read = vgic_mmio_read_raz, \
  381. .write = vgic_mmio_write_wi, \
  382. }, { \
  383. .reg_offset = off + (bpi * VGIC_NR_PRIVATE_IRQS) / 8, \
  384. .bits_per_irq = bpi, \
  385. .len = (bpi * (1024 - VGIC_NR_PRIVATE_IRQS)) / 8, \
  386. .access_flags = acc, \
  387. .read = rd, \
  388. .write = wr, \
  389. .uaccess_read = ur, \
  390. .uaccess_write = uw, \
  391. }
  392. static const struct vgic_register_region vgic_v3_dist_registers[] = {
  393. REGISTER_DESC_WITH_LENGTH_UACCESS(GICD_CTLR,
  394. vgic_mmio_read_v3_misc, vgic_mmio_write_v3_misc,
  395. NULL, vgic_mmio_uaccess_write_v3_misc,
  396. 16, VGIC_ACCESS_32bit),
  397. REGISTER_DESC_WITH_LENGTH(GICD_STATUSR,
  398. vgic_mmio_read_rao, vgic_mmio_write_wi, 4,
  399. VGIC_ACCESS_32bit),
  400. REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_IGROUPR,
  401. vgic_mmio_read_group, vgic_mmio_write_group, NULL, NULL, 1,
  402. VGIC_ACCESS_32bit),
  403. REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_ISENABLER,
  404. vgic_mmio_read_enable, vgic_mmio_write_senable, NULL, NULL, 1,
  405. VGIC_ACCESS_32bit),
  406. REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_ICENABLER,
  407. vgic_mmio_read_enable, vgic_mmio_write_cenable, NULL, NULL, 1,
  408. VGIC_ACCESS_32bit),
  409. REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_ISPENDR,
  410. vgic_mmio_read_pending, vgic_mmio_write_spending,
  411. vgic_v3_uaccess_read_pending, vgic_v3_uaccess_write_pending, 1,
  412. VGIC_ACCESS_32bit),
  413. REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_ICPENDR,
  414. vgic_mmio_read_pending, vgic_mmio_write_cpending,
  415. vgic_mmio_read_raz, vgic_mmio_uaccess_write_wi, 1,
  416. VGIC_ACCESS_32bit),
  417. REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_ISACTIVER,
  418. vgic_mmio_read_active, vgic_mmio_write_sactive,
  419. NULL, vgic_mmio_uaccess_write_sactive, 1,
  420. VGIC_ACCESS_32bit),
  421. REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_ICACTIVER,
  422. vgic_mmio_read_active, vgic_mmio_write_cactive,
  423. NULL, vgic_mmio_uaccess_write_cactive,
  424. 1, VGIC_ACCESS_32bit),
  425. REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_IPRIORITYR,
  426. vgic_mmio_read_priority, vgic_mmio_write_priority, NULL, NULL,
  427. 8, VGIC_ACCESS_32bit | VGIC_ACCESS_8bit),
  428. REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_ITARGETSR,
  429. vgic_mmio_read_raz, vgic_mmio_write_wi, NULL, NULL, 8,
  430. VGIC_ACCESS_32bit | VGIC_ACCESS_8bit),
  431. REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_ICFGR,
  432. vgic_mmio_read_config, vgic_mmio_write_config, NULL, NULL, 2,
  433. VGIC_ACCESS_32bit),
  434. REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_IGRPMODR,
  435. vgic_mmio_read_raz, vgic_mmio_write_wi, NULL, NULL, 1,
  436. VGIC_ACCESS_32bit),
  437. REGISTER_DESC_WITH_BITS_PER_IRQ_SHARED(GICD_IROUTER,
  438. vgic_mmio_read_irouter, vgic_mmio_write_irouter, NULL, NULL, 64,
  439. VGIC_ACCESS_64bit | VGIC_ACCESS_32bit),
  440. REGISTER_DESC_WITH_LENGTH(GICD_IDREGS,
  441. vgic_mmio_read_v3_idregs, vgic_mmio_write_wi, 48,
  442. VGIC_ACCESS_32bit),
  443. };
  444. static const struct vgic_register_region vgic_v3_rdbase_registers[] = {
  445. REGISTER_DESC_WITH_LENGTH(GICR_CTLR,
  446. vgic_mmio_read_v3r_ctlr, vgic_mmio_write_v3r_ctlr, 4,
  447. VGIC_ACCESS_32bit),
  448. REGISTER_DESC_WITH_LENGTH(GICR_STATUSR,
  449. vgic_mmio_read_raz, vgic_mmio_write_wi, 4,
  450. VGIC_ACCESS_32bit),
  451. REGISTER_DESC_WITH_LENGTH(GICR_IIDR,
  452. vgic_mmio_read_v3r_iidr, vgic_mmio_write_wi, 4,
  453. VGIC_ACCESS_32bit),
  454. REGISTER_DESC_WITH_LENGTH(GICR_TYPER,
  455. vgic_mmio_read_v3r_typer, vgic_mmio_write_wi, 8,
  456. VGIC_ACCESS_64bit | VGIC_ACCESS_32bit),
  457. REGISTER_DESC_WITH_LENGTH(GICR_WAKER,
  458. vgic_mmio_read_raz, vgic_mmio_write_wi, 4,
  459. VGIC_ACCESS_32bit),
  460. REGISTER_DESC_WITH_LENGTH(GICR_PROPBASER,
  461. vgic_mmio_read_propbase, vgic_mmio_write_propbase, 8,
  462. VGIC_ACCESS_64bit | VGIC_ACCESS_32bit),
  463. REGISTER_DESC_WITH_LENGTH(GICR_PENDBASER,
  464. vgic_mmio_read_pendbase, vgic_mmio_write_pendbase, 8,
  465. VGIC_ACCESS_64bit | VGIC_ACCESS_32bit),
  466. REGISTER_DESC_WITH_LENGTH(GICR_IDREGS,
  467. vgic_mmio_read_v3_idregs, vgic_mmio_write_wi, 48,
  468. VGIC_ACCESS_32bit),
  469. };
  470. static const struct vgic_register_region vgic_v3_sgibase_registers[] = {
  471. REGISTER_DESC_WITH_LENGTH(GICR_IGROUPR0,
  472. vgic_mmio_read_group, vgic_mmio_write_group, 4,
  473. VGIC_ACCESS_32bit),
  474. REGISTER_DESC_WITH_LENGTH(GICR_ISENABLER0,
  475. vgic_mmio_read_enable, vgic_mmio_write_senable, 4,
  476. VGIC_ACCESS_32bit),
  477. REGISTER_DESC_WITH_LENGTH(GICR_ICENABLER0,
  478. vgic_mmio_read_enable, vgic_mmio_write_cenable, 4,
  479. VGIC_ACCESS_32bit),
  480. REGISTER_DESC_WITH_LENGTH_UACCESS(GICR_ISPENDR0,
  481. vgic_mmio_read_pending, vgic_mmio_write_spending,
  482. vgic_v3_uaccess_read_pending, vgic_v3_uaccess_write_pending, 4,
  483. VGIC_ACCESS_32bit),
  484. REGISTER_DESC_WITH_LENGTH_UACCESS(GICR_ICPENDR0,
  485. vgic_mmio_read_pending, vgic_mmio_write_cpending,
  486. vgic_mmio_read_raz, vgic_mmio_uaccess_write_wi, 4,
  487. VGIC_ACCESS_32bit),
  488. REGISTER_DESC_WITH_LENGTH_UACCESS(GICR_ISACTIVER0,
  489. vgic_mmio_read_active, vgic_mmio_write_sactive,
  490. NULL, vgic_mmio_uaccess_write_sactive,
  491. 4, VGIC_ACCESS_32bit),
  492. REGISTER_DESC_WITH_LENGTH_UACCESS(GICR_ICACTIVER0,
  493. vgic_mmio_read_active, vgic_mmio_write_cactive,
  494. NULL, vgic_mmio_uaccess_write_cactive,
  495. 4, VGIC_ACCESS_32bit),
  496. REGISTER_DESC_WITH_LENGTH(GICR_IPRIORITYR0,
  497. vgic_mmio_read_priority, vgic_mmio_write_priority, 32,
  498. VGIC_ACCESS_32bit | VGIC_ACCESS_8bit),
  499. REGISTER_DESC_WITH_LENGTH(GICR_ICFGR0,
  500. vgic_mmio_read_config, vgic_mmio_write_config, 8,
  501. VGIC_ACCESS_32bit),
  502. REGISTER_DESC_WITH_LENGTH(GICR_IGRPMODR0,
  503. vgic_mmio_read_raz, vgic_mmio_write_wi, 4,
  504. VGIC_ACCESS_32bit),
  505. REGISTER_DESC_WITH_LENGTH(GICR_NSACR,
  506. vgic_mmio_read_raz, vgic_mmio_write_wi, 4,
  507. VGIC_ACCESS_32bit),
  508. };
  509. unsigned int vgic_v3_init_dist_iodev(struct vgic_io_device *dev)
  510. {
  511. dev->regions = vgic_v3_dist_registers;
  512. dev->nr_regions = ARRAY_SIZE(vgic_v3_dist_registers);
  513. kvm_iodevice_init(&dev->dev, &kvm_io_gic_ops);
  514. return SZ_64K;
  515. }
  516. /**
  517. * vgic_register_redist_iodev - register a single redist iodev
  518. * @vcpu: The VCPU to which the redistributor belongs
  519. *
  520. * Register a KVM iodev for this VCPU's redistributor using the address
  521. * provided.
  522. *
  523. * Return 0 on success, -ERRNO otherwise.
  524. */
  525. int vgic_register_redist_iodev(struct kvm_vcpu *vcpu)
  526. {
  527. struct kvm *kvm = vcpu->kvm;
  528. struct vgic_dist *vgic = &kvm->arch.vgic;
  529. struct vgic_cpu *vgic_cpu = &vcpu->arch.vgic_cpu;
  530. struct vgic_io_device *rd_dev = &vcpu->arch.vgic_cpu.rd_iodev;
  531. struct vgic_io_device *sgi_dev = &vcpu->arch.vgic_cpu.sgi_iodev;
  532. struct vgic_redist_region *rdreg;
  533. gpa_t rd_base, sgi_base;
  534. int ret;
  535. if (!IS_VGIC_ADDR_UNDEF(vgic_cpu->rd_iodev.base_addr))
  536. return 0;
  537. /*
  538. * We may be creating VCPUs before having set the base address for the
  539. * redistributor region, in which case we will come back to this
  540. * function for all VCPUs when the base address is set. Just return
  541. * without doing any work for now.
  542. */
  543. rdreg = vgic_v3_rdist_free_slot(&vgic->rd_regions);
  544. if (!rdreg)
  545. return 0;
  546. if (!vgic_v3_check_base(kvm))
  547. return -EINVAL;
  548. vgic_cpu->rdreg = rdreg;
  549. rd_base = rdreg->base + rdreg->free_index * KVM_VGIC_V3_REDIST_SIZE;
  550. sgi_base = rd_base + SZ_64K;
  551. kvm_iodevice_init(&rd_dev->dev, &kvm_io_gic_ops);
  552. rd_dev->base_addr = rd_base;
  553. rd_dev->iodev_type = IODEV_REDIST;
  554. rd_dev->regions = vgic_v3_rdbase_registers;
  555. rd_dev->nr_regions = ARRAY_SIZE(vgic_v3_rdbase_registers);
  556. rd_dev->redist_vcpu = vcpu;
  557. mutex_lock(&kvm->slots_lock);
  558. ret = kvm_io_bus_register_dev(kvm, KVM_MMIO_BUS, rd_base,
  559. SZ_64K, &rd_dev->dev);
  560. mutex_unlock(&kvm->slots_lock);
  561. if (ret)
  562. return ret;
  563. kvm_iodevice_init(&sgi_dev->dev, &kvm_io_gic_ops);
  564. sgi_dev->base_addr = sgi_base;
  565. sgi_dev->iodev_type = IODEV_REDIST;
  566. sgi_dev->regions = vgic_v3_sgibase_registers;
  567. sgi_dev->nr_regions = ARRAY_SIZE(vgic_v3_sgibase_registers);
  568. sgi_dev->redist_vcpu = vcpu;
  569. mutex_lock(&kvm->slots_lock);
  570. ret = kvm_io_bus_register_dev(kvm, KVM_MMIO_BUS, sgi_base,
  571. SZ_64K, &sgi_dev->dev);
  572. if (ret) {
  573. kvm_io_bus_unregister_dev(kvm, KVM_MMIO_BUS,
  574. &rd_dev->dev);
  575. goto out;
  576. }
  577. rdreg->free_index++;
  578. out:
  579. mutex_unlock(&kvm->slots_lock);
  580. return ret;
  581. }
  582. static void vgic_unregister_redist_iodev(struct kvm_vcpu *vcpu)
  583. {
  584. struct vgic_io_device *rd_dev = &vcpu->arch.vgic_cpu.rd_iodev;
  585. struct vgic_io_device *sgi_dev = &vcpu->arch.vgic_cpu.sgi_iodev;
  586. kvm_io_bus_unregister_dev(vcpu->kvm, KVM_MMIO_BUS, &rd_dev->dev);
  587. kvm_io_bus_unregister_dev(vcpu->kvm, KVM_MMIO_BUS, &sgi_dev->dev);
  588. }
  589. static int vgic_register_all_redist_iodevs(struct kvm *kvm)
  590. {
  591. struct kvm_vcpu *vcpu;
  592. int c, ret = 0;
  593. kvm_for_each_vcpu(c, vcpu, kvm) {
  594. ret = vgic_register_redist_iodev(vcpu);
  595. if (ret)
  596. break;
  597. }
  598. if (ret) {
  599. /* The current c failed, so we start with the previous one. */
  600. mutex_lock(&kvm->slots_lock);
  601. for (c--; c >= 0; c--) {
  602. vcpu = kvm_get_vcpu(kvm, c);
  603. vgic_unregister_redist_iodev(vcpu);
  604. }
  605. mutex_unlock(&kvm->slots_lock);
  606. }
  607. return ret;
  608. }
  609. /**
  610. * vgic_v3_insert_redist_region - Insert a new redistributor region
  611. *
  612. * Performs various checks before inserting the rdist region in the list.
  613. * Those tests depend on whether the size of the rdist region is known
  614. * (ie. count != 0). The list is sorted by rdist region index.
  615. *
  616. * @kvm: kvm handle
  617. * @index: redist region index
  618. * @base: base of the new rdist region
  619. * @count: number of redistributors the region is made of (0 in the old style
  620. * single region, whose size is induced from the number of vcpus)
  621. *
  622. * Return 0 on success, < 0 otherwise
  623. */
  624. static int vgic_v3_insert_redist_region(struct kvm *kvm, uint32_t index,
  625. gpa_t base, uint32_t count)
  626. {
  627. struct vgic_dist *d = &kvm->arch.vgic;
  628. struct vgic_redist_region *rdreg;
  629. struct list_head *rd_regions = &d->rd_regions;
  630. size_t size = count * KVM_VGIC_V3_REDIST_SIZE;
  631. int ret;
  632. /* single rdist region already set ?*/
  633. if (!count && !list_empty(rd_regions))
  634. return -EINVAL;
  635. /* cross the end of memory ? */
  636. if (base + size < base)
  637. return -EINVAL;
  638. if (list_empty(rd_regions)) {
  639. if (index != 0)
  640. return -EINVAL;
  641. } else {
  642. rdreg = list_last_entry(rd_regions,
  643. struct vgic_redist_region, list);
  644. if (index != rdreg->index + 1)
  645. return -EINVAL;
  646. /* Cannot add an explicitly sized regions after legacy region */
  647. if (!rdreg->count)
  648. return -EINVAL;
  649. }
  650. /*
  651. * For legacy single-region redistributor regions (!count),
  652. * check that the redistributor region does not overlap with the
  653. * distributor's address space.
  654. */
  655. if (!count && !IS_VGIC_ADDR_UNDEF(d->vgic_dist_base) &&
  656. vgic_dist_overlap(kvm, base, size))
  657. return -EINVAL;
  658. /* collision with any other rdist region? */
  659. if (vgic_v3_rdist_overlap(kvm, base, size))
  660. return -EINVAL;
  661. rdreg = kzalloc(sizeof(*rdreg), GFP_KERNEL);
  662. if (!rdreg)
  663. return -ENOMEM;
  664. rdreg->base = VGIC_ADDR_UNDEF;
  665. ret = vgic_check_ioaddr(kvm, &rdreg->base, base, SZ_64K);
  666. if (ret)
  667. goto free;
  668. rdreg->base = base;
  669. rdreg->count = count;
  670. rdreg->free_index = 0;
  671. rdreg->index = index;
  672. list_add_tail(&rdreg->list, rd_regions);
  673. return 0;
  674. free:
  675. kfree(rdreg);
  676. return ret;
  677. }
  678. int vgic_v3_set_redist_base(struct kvm *kvm, u32 index, u64 addr, u32 count)
  679. {
  680. int ret;
  681. ret = vgic_v3_insert_redist_region(kvm, index, addr, count);
  682. if (ret)
  683. return ret;
  684. /*
  685. * Register iodevs for each existing VCPU. Adding more VCPUs
  686. * afterwards will register the iodevs when needed.
  687. */
  688. ret = vgic_register_all_redist_iodevs(kvm);
  689. if (ret)
  690. return ret;
  691. return 0;
  692. }
  693. int vgic_v3_has_attr_regs(struct kvm_device *dev, struct kvm_device_attr *attr)
  694. {
  695. const struct vgic_register_region *region;
  696. struct vgic_io_device iodev;
  697. struct vgic_reg_attr reg_attr;
  698. struct kvm_vcpu *vcpu;
  699. gpa_t addr;
  700. int ret;
  701. ret = vgic_v3_parse_attr(dev, attr, &reg_attr);
  702. if (ret)
  703. return ret;
  704. vcpu = reg_attr.vcpu;
  705. addr = reg_attr.addr;
  706. switch (attr->group) {
  707. case KVM_DEV_ARM_VGIC_GRP_DIST_REGS:
  708. iodev.regions = vgic_v3_dist_registers;
  709. iodev.nr_regions = ARRAY_SIZE(vgic_v3_dist_registers);
  710. iodev.base_addr = 0;
  711. break;
  712. case KVM_DEV_ARM_VGIC_GRP_REDIST_REGS:{
  713. iodev.regions = vgic_v3_rdbase_registers;
  714. iodev.nr_regions = ARRAY_SIZE(vgic_v3_rdbase_registers);
  715. iodev.base_addr = 0;
  716. break;
  717. }
  718. case KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS: {
  719. u64 reg, id;
  720. id = (attr->attr & KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK);
  721. return vgic_v3_has_cpu_sysregs_attr(vcpu, 0, id, &reg);
  722. }
  723. default:
  724. return -ENXIO;
  725. }
  726. /* We only support aligned 32-bit accesses. */
  727. if (addr & 3)
  728. return -ENXIO;
  729. region = vgic_get_mmio_region(vcpu, &iodev, addr, sizeof(u32));
  730. if (!region)
  731. return -ENXIO;
  732. return 0;
  733. }
  734. /*
  735. * Compare a given affinity (level 1-3 and a level 0 mask, from the SGI
  736. * generation register ICC_SGI1R_EL1) with a given VCPU.
  737. * If the VCPU's MPIDR matches, return the level0 affinity, otherwise
  738. * return -1.
  739. */
  740. static int match_mpidr(u64 sgi_aff, u16 sgi_cpu_mask, struct kvm_vcpu *vcpu)
  741. {
  742. unsigned long affinity;
  743. int level0;
  744. /*
  745. * Split the current VCPU's MPIDR into affinity level 0 and the
  746. * rest as this is what we have to compare against.
  747. */
  748. affinity = kvm_vcpu_get_mpidr_aff(vcpu);
  749. level0 = MPIDR_AFFINITY_LEVEL(affinity, 0);
  750. affinity &= ~MPIDR_LEVEL_MASK;
  751. /* bail out if the upper three levels don't match */
  752. if (sgi_aff != affinity)
  753. return -1;
  754. /* Is this VCPU's bit set in the mask ? */
  755. if (!(sgi_cpu_mask & BIT(level0)))
  756. return -1;
  757. return level0;
  758. }
  759. /*
  760. * The ICC_SGI* registers encode the affinity differently from the MPIDR,
  761. * so provide a wrapper to use the existing defines to isolate a certain
  762. * affinity level.
  763. */
  764. #define SGI_AFFINITY_LEVEL(reg, level) \
  765. ((((reg) & ICC_SGI1R_AFFINITY_## level ##_MASK) \
  766. >> ICC_SGI1R_AFFINITY_## level ##_SHIFT) << MPIDR_LEVEL_SHIFT(level))
  767. /**
  768. * vgic_v3_dispatch_sgi - handle SGI requests from VCPUs
  769. * @vcpu: The VCPU requesting a SGI
  770. * @reg: The value written into ICC_{ASGI1,SGI0,SGI1}R by that VCPU
  771. * @allow_group1: Does the sysreg access allow generation of G1 SGIs
  772. *
  773. * With GICv3 (and ARE=1) CPUs trigger SGIs by writing to a system register.
  774. * This will trap in sys_regs.c and call this function.
  775. * This ICC_SGI1R_EL1 register contains the upper three affinity levels of the
  776. * target processors as well as a bitmask of 16 Aff0 CPUs.
  777. * If the interrupt routing mode bit is not set, we iterate over all VCPUs to
  778. * check for matching ones. If this bit is set, we signal all, but not the
  779. * calling VCPU.
  780. */
  781. void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg, bool allow_group1)
  782. {
  783. struct kvm *kvm = vcpu->kvm;
  784. struct kvm_vcpu *c_vcpu;
  785. u16 target_cpus;
  786. u64 mpidr;
  787. int sgi, c;
  788. int vcpu_id = vcpu->vcpu_id;
  789. bool broadcast;
  790. unsigned long flags;
  791. sgi = (reg & ICC_SGI1R_SGI_ID_MASK) >> ICC_SGI1R_SGI_ID_SHIFT;
  792. broadcast = reg & BIT_ULL(ICC_SGI1R_IRQ_ROUTING_MODE_BIT);
  793. target_cpus = (reg & ICC_SGI1R_TARGET_LIST_MASK) >> ICC_SGI1R_TARGET_LIST_SHIFT;
  794. mpidr = SGI_AFFINITY_LEVEL(reg, 3);
  795. mpidr |= SGI_AFFINITY_LEVEL(reg, 2);
  796. mpidr |= SGI_AFFINITY_LEVEL(reg, 1);
  797. /*
  798. * We iterate over all VCPUs to find the MPIDRs matching the request.
  799. * If we have handled one CPU, we clear its bit to detect early
  800. * if we are already finished. This avoids iterating through all
  801. * VCPUs when most of the times we just signal a single VCPU.
  802. */
  803. kvm_for_each_vcpu(c, c_vcpu, kvm) {
  804. struct vgic_irq *irq;
  805. /* Exit early if we have dealt with all requested CPUs */
  806. if (!broadcast && target_cpus == 0)
  807. break;
  808. /* Don't signal the calling VCPU */
  809. if (broadcast && c == vcpu_id)
  810. continue;
  811. if (!broadcast) {
  812. int level0;
  813. level0 = match_mpidr(mpidr, target_cpus, c_vcpu);
  814. if (level0 == -1)
  815. continue;
  816. /* remove this matching VCPU from the mask */
  817. target_cpus &= ~BIT(level0);
  818. }
  819. irq = vgic_get_irq(vcpu->kvm, c_vcpu, sgi);
  820. spin_lock_irqsave(&irq->irq_lock, flags);
  821. /*
  822. * An access targetting Group0 SGIs can only generate
  823. * those, while an access targetting Group1 SGIs can
  824. * generate interrupts of either group.
  825. */
  826. if (!irq->group || allow_group1) {
  827. irq->pending_latch = true;
  828. vgic_queue_irq_unlock(vcpu->kvm, irq, flags);
  829. } else {
  830. spin_unlock_irqrestore(&irq->irq_lock, flags);
  831. }
  832. vgic_put_irq(vcpu->kvm, irq);
  833. }
  834. }
  835. int vgic_v3_dist_uaccess(struct kvm_vcpu *vcpu, bool is_write,
  836. int offset, u32 *val)
  837. {
  838. struct vgic_io_device dev = {
  839. .regions = vgic_v3_dist_registers,
  840. .nr_regions = ARRAY_SIZE(vgic_v3_dist_registers),
  841. };
  842. return vgic_uaccess(vcpu, &dev, is_write, offset, val);
  843. }
  844. int vgic_v3_redist_uaccess(struct kvm_vcpu *vcpu, bool is_write,
  845. int offset, u32 *val)
  846. {
  847. struct vgic_io_device rd_dev = {
  848. .regions = vgic_v3_rdbase_registers,
  849. .nr_regions = ARRAY_SIZE(vgic_v3_rdbase_registers),
  850. };
  851. struct vgic_io_device sgi_dev = {
  852. .regions = vgic_v3_sgibase_registers,
  853. .nr_regions = ARRAY_SIZE(vgic_v3_sgibase_registers),
  854. };
  855. /* SGI_base is the next 64K frame after RD_base */
  856. if (offset >= SZ_64K)
  857. return vgic_uaccess(vcpu, &sgi_dev, is_write, offset - SZ_64K,
  858. val);
  859. else
  860. return vgic_uaccess(vcpu, &rd_dev, is_write, offset, val);
  861. }
  862. int vgic_v3_line_level_info_uaccess(struct kvm_vcpu *vcpu, bool is_write,
  863. u32 intid, u64 *val)
  864. {
  865. if (intid % 32)
  866. return -EINVAL;
  867. if (is_write)
  868. vgic_write_irq_line_level_info(vcpu, intid, *val);
  869. else
  870. *val = vgic_read_irq_line_level_info(vcpu, intid);
  871. return 0;
  872. }