stm32_spdifrx.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000
  1. /*
  2. * STM32 ALSA SoC Digital Audio Interface (SPDIF-rx) driver.
  3. *
  4. * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
  5. * Author(s): Olivier Moysan <olivier.moysan@st.com> for STMicroelectronics.
  6. *
  7. * License terms: GPL V2.0.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for more
  16. * details.
  17. */
  18. #include <linux/clk.h>
  19. #include <linux/completion.h>
  20. #include <linux/delay.h>
  21. #include <linux/module.h>
  22. #include <linux/of_platform.h>
  23. #include <linux/regmap.h>
  24. #include <linux/reset.h>
  25. #include <sound/dmaengine_pcm.h>
  26. #include <sound/pcm_params.h>
  27. /* SPDIF-rx Register Map */
  28. #define STM32_SPDIFRX_CR 0x00
  29. #define STM32_SPDIFRX_IMR 0x04
  30. #define STM32_SPDIFRX_SR 0x08
  31. #define STM32_SPDIFRX_IFCR 0x0C
  32. #define STM32_SPDIFRX_DR 0x10
  33. #define STM32_SPDIFRX_CSR 0x14
  34. #define STM32_SPDIFRX_DIR 0x18
  35. /* Bit definition for SPDIF_CR register */
  36. #define SPDIFRX_CR_SPDIFEN_SHIFT 0
  37. #define SPDIFRX_CR_SPDIFEN_MASK GENMASK(1, SPDIFRX_CR_SPDIFEN_SHIFT)
  38. #define SPDIFRX_CR_SPDIFENSET(x) ((x) << SPDIFRX_CR_SPDIFEN_SHIFT)
  39. #define SPDIFRX_CR_RXDMAEN BIT(2)
  40. #define SPDIFRX_CR_RXSTEO BIT(3)
  41. #define SPDIFRX_CR_DRFMT_SHIFT 4
  42. #define SPDIFRX_CR_DRFMT_MASK GENMASK(5, SPDIFRX_CR_DRFMT_SHIFT)
  43. #define SPDIFRX_CR_DRFMTSET(x) ((x) << SPDIFRX_CR_DRFMT_SHIFT)
  44. #define SPDIFRX_CR_PMSK BIT(6)
  45. #define SPDIFRX_CR_VMSK BIT(7)
  46. #define SPDIFRX_CR_CUMSK BIT(8)
  47. #define SPDIFRX_CR_PTMSK BIT(9)
  48. #define SPDIFRX_CR_CBDMAEN BIT(10)
  49. #define SPDIFRX_CR_CHSEL_SHIFT 11
  50. #define SPDIFRX_CR_CHSEL BIT(SPDIFRX_CR_CHSEL_SHIFT)
  51. #define SPDIFRX_CR_NBTR_SHIFT 12
  52. #define SPDIFRX_CR_NBTR_MASK GENMASK(13, SPDIFRX_CR_NBTR_SHIFT)
  53. #define SPDIFRX_CR_NBTRSET(x) ((x) << SPDIFRX_CR_NBTR_SHIFT)
  54. #define SPDIFRX_CR_WFA BIT(14)
  55. #define SPDIFRX_CR_INSEL_SHIFT 16
  56. #define SPDIFRX_CR_INSEL_MASK GENMASK(18, PDIFRX_CR_INSEL_SHIFT)
  57. #define SPDIFRX_CR_INSELSET(x) ((x) << SPDIFRX_CR_INSEL_SHIFT)
  58. #define SPDIFRX_CR_CKSEN_SHIFT 20
  59. #define SPDIFRX_CR_CKSEN BIT(20)
  60. #define SPDIFRX_CR_CKSBKPEN BIT(21)
  61. /* Bit definition for SPDIFRX_IMR register */
  62. #define SPDIFRX_IMR_RXNEI BIT(0)
  63. #define SPDIFRX_IMR_CSRNEIE BIT(1)
  64. #define SPDIFRX_IMR_PERRIE BIT(2)
  65. #define SPDIFRX_IMR_OVRIE BIT(3)
  66. #define SPDIFRX_IMR_SBLKIE BIT(4)
  67. #define SPDIFRX_IMR_SYNCDIE BIT(5)
  68. #define SPDIFRX_IMR_IFEIE BIT(6)
  69. #define SPDIFRX_XIMR_MASK GENMASK(6, 0)
  70. /* Bit definition for SPDIFRX_SR register */
  71. #define SPDIFRX_SR_RXNE BIT(0)
  72. #define SPDIFRX_SR_CSRNE BIT(1)
  73. #define SPDIFRX_SR_PERR BIT(2)
  74. #define SPDIFRX_SR_OVR BIT(3)
  75. #define SPDIFRX_SR_SBD BIT(4)
  76. #define SPDIFRX_SR_SYNCD BIT(5)
  77. #define SPDIFRX_SR_FERR BIT(6)
  78. #define SPDIFRX_SR_SERR BIT(7)
  79. #define SPDIFRX_SR_TERR BIT(8)
  80. #define SPDIFRX_SR_WIDTH5_SHIFT 16
  81. #define SPDIFRX_SR_WIDTH5_MASK GENMASK(30, PDIFRX_SR_WIDTH5_SHIFT)
  82. #define SPDIFRX_SR_WIDTH5SET(x) ((x) << SPDIFRX_SR_WIDTH5_SHIFT)
  83. /* Bit definition for SPDIFRX_IFCR register */
  84. #define SPDIFRX_IFCR_PERRCF BIT(2)
  85. #define SPDIFRX_IFCR_OVRCF BIT(3)
  86. #define SPDIFRX_IFCR_SBDCF BIT(4)
  87. #define SPDIFRX_IFCR_SYNCDCF BIT(5)
  88. #define SPDIFRX_XIFCR_MASK GENMASK(5, 2)
  89. /* Bit definition for SPDIFRX_DR register (DRFMT = 0b00) */
  90. #define SPDIFRX_DR0_DR_SHIFT 0
  91. #define SPDIFRX_DR0_DR_MASK GENMASK(23, SPDIFRX_DR0_DR_SHIFT)
  92. #define SPDIFRX_DR0_DRSET(x) ((x) << SPDIFRX_DR0_DR_SHIFT)
  93. #define SPDIFRX_DR0_PE BIT(24)
  94. #define SPDIFRX_DR0_V BIT(25)
  95. #define SPDIFRX_DR0_U BIT(26)
  96. #define SPDIFRX_DR0_C BIT(27)
  97. #define SPDIFRX_DR0_PT_SHIFT 28
  98. #define SPDIFRX_DR0_PT_MASK GENMASK(29, SPDIFRX_DR0_PT_SHIFT)
  99. #define SPDIFRX_DR0_PTSET(x) ((x) << SPDIFRX_DR0_PT_SHIFT)
  100. /* Bit definition for SPDIFRX_DR register (DRFMT = 0b01) */
  101. #define SPDIFRX_DR1_PE BIT(0)
  102. #define SPDIFRX_DR1_V BIT(1)
  103. #define SPDIFRX_DR1_U BIT(2)
  104. #define SPDIFRX_DR1_C BIT(3)
  105. #define SPDIFRX_DR1_PT_SHIFT 4
  106. #define SPDIFRX_DR1_PT_MASK GENMASK(5, SPDIFRX_DR1_PT_SHIFT)
  107. #define SPDIFRX_DR1_PTSET(x) ((x) << SPDIFRX_DR1_PT_SHIFT)
  108. #define SPDIFRX_DR1_DR_SHIFT 8
  109. #define SPDIFRX_DR1_DR_MASK GENMASK(31, SPDIFRX_DR1_DR_SHIFT)
  110. #define SPDIFRX_DR1_DRSET(x) ((x) << SPDIFRX_DR1_DR_SHIFT)
  111. /* Bit definition for SPDIFRX_DR register (DRFMT = 0b10) */
  112. #define SPDIFRX_DR1_DRNL1_SHIFT 0
  113. #define SPDIFRX_DR1_DRNL1_MASK GENMASK(15, SPDIFRX_DR1_DRNL1_SHIFT)
  114. #define SPDIFRX_DR1_DRNL1SET(x) ((x) << SPDIFRX_DR1_DRNL1_SHIFT)
  115. #define SPDIFRX_DR1_DRNL2_SHIFT 16
  116. #define SPDIFRX_DR1_DRNL2_MASK GENMASK(31, SPDIFRX_DR1_DRNL2_SHIFT)
  117. #define SPDIFRX_DR1_DRNL2SET(x) ((x) << SPDIFRX_DR1_DRNL2_SHIFT)
  118. /* Bit definition for SPDIFRX_CSR register */
  119. #define SPDIFRX_CSR_USR_SHIFT 0
  120. #define SPDIFRX_CSR_USR_MASK GENMASK(15, SPDIFRX_CSR_USR_SHIFT)
  121. #define SPDIFRX_CSR_USRGET(x) (((x) & SPDIFRX_CSR_USR_MASK)\
  122. >> SPDIFRX_CSR_USR_SHIFT)
  123. #define SPDIFRX_CSR_CS_SHIFT 16
  124. #define SPDIFRX_CSR_CS_MASK GENMASK(23, SPDIFRX_CSR_CS_SHIFT)
  125. #define SPDIFRX_CSR_CSGET(x) (((x) & SPDIFRX_CSR_CS_MASK)\
  126. >> SPDIFRX_CSR_CS_SHIFT)
  127. #define SPDIFRX_CSR_SOB BIT(24)
  128. /* Bit definition for SPDIFRX_DIR register */
  129. #define SPDIFRX_DIR_THI_SHIFT 0
  130. #define SPDIFRX_DIR_THI_MASK GENMASK(12, SPDIFRX_DIR_THI_SHIFT)
  131. #define SPDIFRX_DIR_THI_SET(x) ((x) << SPDIFRX_DIR_THI_SHIFT)
  132. #define SPDIFRX_DIR_TLO_SHIFT 16
  133. #define SPDIFRX_DIR_TLO_MASK GENMASK(28, SPDIFRX_DIR_TLO_SHIFT)
  134. #define SPDIFRX_DIR_TLO_SET(x) ((x) << SPDIFRX_DIR_TLO_SHIFT)
  135. #define SPDIFRX_SPDIFEN_DISABLE 0x0
  136. #define SPDIFRX_SPDIFEN_SYNC 0x1
  137. #define SPDIFRX_SPDIFEN_ENABLE 0x3
  138. #define SPDIFRX_IN1 0x1
  139. #define SPDIFRX_IN2 0x2
  140. #define SPDIFRX_IN3 0x3
  141. #define SPDIFRX_IN4 0x4
  142. #define SPDIFRX_IN5 0x5
  143. #define SPDIFRX_IN6 0x6
  144. #define SPDIFRX_IN7 0x7
  145. #define SPDIFRX_IN8 0x8
  146. #define SPDIFRX_NBTR_NONE 0x0
  147. #define SPDIFRX_NBTR_3 0x1
  148. #define SPDIFRX_NBTR_15 0x2
  149. #define SPDIFRX_NBTR_63 0x3
  150. #define SPDIFRX_DRFMT_RIGHT 0x0
  151. #define SPDIFRX_DRFMT_LEFT 0x1
  152. #define SPDIFRX_DRFMT_PACKED 0x2
  153. /* 192 CS bits in S/PDIF frame. i.e 24 CS bytes */
  154. #define SPDIFRX_CS_BYTES_NB 24
  155. #define SPDIFRX_UB_BYTES_NB 48
  156. /*
  157. * CSR register is retrieved as a 32 bits word
  158. * It contains 1 channel status byte and 2 user data bytes
  159. * 2 S/PDIF frames are acquired to get all CS/UB bits
  160. */
  161. #define SPDIFRX_CSR_BUF_LENGTH (SPDIFRX_CS_BYTES_NB * 4 * 2)
  162. /**
  163. * struct stm32_spdifrx_data - private data of SPDIFRX
  164. * @pdev: device data pointer
  165. * @base: mmio register base virtual address
  166. * @regmap: SPDIFRX register map pointer
  167. * @regmap_conf: SPDIFRX register map configuration pointer
  168. * @cs_completion: channel status retrieving completion
  169. * @kclk: kernel clock feeding the SPDIFRX clock generator
  170. * @dma_params: dma configuration data for rx channel
  171. * @substream: PCM substream data pointer
  172. * @dmab: dma buffer info pointer
  173. * @ctrl_chan: dma channel for S/PDIF control bits
  174. * @desc:dma async transaction descriptor
  175. * @slave_config: dma slave channel runtime config pointer
  176. * @phys_addr: SPDIFRX registers physical base address
  177. * @lock: synchronization enabling lock
  178. * @cs: channel status buffer
  179. * @ub: user data buffer
  180. * @irq: SPDIFRX interrupt line
  181. * @refcount: keep count of opened DMA channels
  182. */
  183. struct stm32_spdifrx_data {
  184. struct platform_device *pdev;
  185. void __iomem *base;
  186. struct regmap *regmap;
  187. const struct regmap_config *regmap_conf;
  188. struct completion cs_completion;
  189. struct clk *kclk;
  190. struct snd_dmaengine_dai_dma_data dma_params;
  191. struct snd_pcm_substream *substream;
  192. struct snd_dma_buffer *dmab;
  193. struct dma_chan *ctrl_chan;
  194. struct dma_async_tx_descriptor *desc;
  195. struct dma_slave_config slave_config;
  196. dma_addr_t phys_addr;
  197. spinlock_t lock; /* Sync enabling lock */
  198. unsigned char cs[SPDIFRX_CS_BYTES_NB];
  199. unsigned char ub[SPDIFRX_UB_BYTES_NB];
  200. int irq;
  201. int refcount;
  202. };
  203. static void stm32_spdifrx_dma_complete(void *data)
  204. {
  205. struct stm32_spdifrx_data *spdifrx = (struct stm32_spdifrx_data *)data;
  206. struct platform_device *pdev = spdifrx->pdev;
  207. u32 *p_start = (u32 *)spdifrx->dmab->area;
  208. u32 *p_end = p_start + (2 * SPDIFRX_CS_BYTES_NB) - 1;
  209. u32 *ptr = p_start;
  210. u16 *ub_ptr = (short *)spdifrx->ub;
  211. int i = 0;
  212. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  213. SPDIFRX_CR_CBDMAEN,
  214. (unsigned int)~SPDIFRX_CR_CBDMAEN);
  215. if (!spdifrx->dmab->area)
  216. return;
  217. while (ptr <= p_end) {
  218. if (*ptr & SPDIFRX_CSR_SOB)
  219. break;
  220. ptr++;
  221. }
  222. if (ptr > p_end) {
  223. dev_err(&pdev->dev, "Start of S/PDIF block not found\n");
  224. return;
  225. }
  226. while (i < SPDIFRX_CS_BYTES_NB) {
  227. spdifrx->cs[i] = (unsigned char)SPDIFRX_CSR_CSGET(*ptr);
  228. *ub_ptr++ = SPDIFRX_CSR_USRGET(*ptr++);
  229. if (ptr > p_end) {
  230. dev_err(&pdev->dev, "Failed to get channel status\n");
  231. return;
  232. }
  233. i++;
  234. }
  235. complete(&spdifrx->cs_completion);
  236. }
  237. static int stm32_spdifrx_dma_ctrl_start(struct stm32_spdifrx_data *spdifrx)
  238. {
  239. dma_cookie_t cookie;
  240. int err;
  241. spdifrx->desc = dmaengine_prep_slave_single(spdifrx->ctrl_chan,
  242. spdifrx->dmab->addr,
  243. SPDIFRX_CSR_BUF_LENGTH,
  244. DMA_DEV_TO_MEM,
  245. DMA_CTRL_ACK);
  246. if (!spdifrx->desc)
  247. return -EINVAL;
  248. spdifrx->desc->callback = stm32_spdifrx_dma_complete;
  249. spdifrx->desc->callback_param = spdifrx;
  250. cookie = dmaengine_submit(spdifrx->desc);
  251. err = dma_submit_error(cookie);
  252. if (err)
  253. return -EINVAL;
  254. dma_async_issue_pending(spdifrx->ctrl_chan);
  255. return 0;
  256. }
  257. static void stm32_spdifrx_dma_ctrl_stop(struct stm32_spdifrx_data *spdifrx)
  258. {
  259. dmaengine_terminate_async(spdifrx->ctrl_chan);
  260. }
  261. static int stm32_spdifrx_start_sync(struct stm32_spdifrx_data *spdifrx)
  262. {
  263. int cr, cr_mask, imr, ret;
  264. /* Enable IRQs */
  265. imr = SPDIFRX_IMR_IFEIE | SPDIFRX_IMR_SYNCDIE | SPDIFRX_IMR_PERRIE;
  266. ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR, imr, imr);
  267. if (ret)
  268. return ret;
  269. spin_lock(&spdifrx->lock);
  270. spdifrx->refcount++;
  271. regmap_read(spdifrx->regmap, STM32_SPDIFRX_CR, &cr);
  272. if (!(cr & SPDIFRX_CR_SPDIFEN_MASK)) {
  273. /*
  274. * Start sync if SPDIFRX is still in idle state.
  275. * SPDIFRX reception enabled when sync done
  276. */
  277. dev_dbg(&spdifrx->pdev->dev, "start synchronization\n");
  278. /*
  279. * SPDIFRX configuration:
  280. * Wait for activity before starting sync process. This avoid
  281. * to issue sync errors when spdif signal is missing on input.
  282. * Preamble, CS, user, validity and parity error bits not copied
  283. * to DR register.
  284. */
  285. cr = SPDIFRX_CR_WFA | SPDIFRX_CR_PMSK | SPDIFRX_CR_VMSK |
  286. SPDIFRX_CR_CUMSK | SPDIFRX_CR_PTMSK | SPDIFRX_CR_RXSTEO;
  287. cr_mask = cr;
  288. cr |= SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_SYNC);
  289. cr_mask |= SPDIFRX_CR_SPDIFEN_MASK;
  290. ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  291. cr_mask, cr);
  292. if (ret < 0)
  293. dev_err(&spdifrx->pdev->dev,
  294. "Failed to start synchronization\n");
  295. }
  296. spin_unlock(&spdifrx->lock);
  297. return ret;
  298. }
  299. static void stm32_spdifrx_stop(struct stm32_spdifrx_data *spdifrx)
  300. {
  301. int cr, cr_mask, reg;
  302. spin_lock(&spdifrx->lock);
  303. if (--spdifrx->refcount) {
  304. spin_unlock(&spdifrx->lock);
  305. return;
  306. }
  307. cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_DISABLE);
  308. cr_mask = SPDIFRX_CR_SPDIFEN_MASK | SPDIFRX_CR_RXDMAEN;
  309. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR, cr_mask, cr);
  310. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR,
  311. SPDIFRX_XIMR_MASK, 0);
  312. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IFCR,
  313. SPDIFRX_XIFCR_MASK, SPDIFRX_XIFCR_MASK);
  314. /* dummy read to clear CSRNE and RXNE in status register */
  315. regmap_read(spdifrx->regmap, STM32_SPDIFRX_DR, &reg);
  316. regmap_read(spdifrx->regmap, STM32_SPDIFRX_CSR, &reg);
  317. spin_unlock(&spdifrx->lock);
  318. }
  319. static int stm32_spdifrx_dma_ctrl_register(struct device *dev,
  320. struct stm32_spdifrx_data *spdifrx)
  321. {
  322. int ret;
  323. spdifrx->ctrl_chan = dma_request_chan(dev, "rx-ctrl");
  324. if (IS_ERR(spdifrx->ctrl_chan)) {
  325. dev_err(dev, "dma_request_slave_channel failed\n");
  326. return PTR_ERR(spdifrx->ctrl_chan);
  327. }
  328. spdifrx->dmab = devm_kzalloc(dev, sizeof(struct snd_dma_buffer),
  329. GFP_KERNEL);
  330. if (!spdifrx->dmab)
  331. return -ENOMEM;
  332. spdifrx->dmab->dev.type = SNDRV_DMA_TYPE_DEV_IRAM;
  333. spdifrx->dmab->dev.dev = dev;
  334. ret = snd_dma_alloc_pages(spdifrx->dmab->dev.type, dev,
  335. SPDIFRX_CSR_BUF_LENGTH, spdifrx->dmab);
  336. if (ret < 0) {
  337. dev_err(dev, "snd_dma_alloc_pages returned error %d\n", ret);
  338. return ret;
  339. }
  340. spdifrx->slave_config.direction = DMA_DEV_TO_MEM;
  341. spdifrx->slave_config.src_addr = (dma_addr_t)(spdifrx->phys_addr +
  342. STM32_SPDIFRX_CSR);
  343. spdifrx->slave_config.dst_addr = spdifrx->dmab->addr;
  344. spdifrx->slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  345. spdifrx->slave_config.src_maxburst = 1;
  346. ret = dmaengine_slave_config(spdifrx->ctrl_chan,
  347. &spdifrx->slave_config);
  348. if (ret < 0) {
  349. dev_err(dev, "dmaengine_slave_config returned error %d\n", ret);
  350. spdifrx->ctrl_chan = NULL;
  351. }
  352. return ret;
  353. };
  354. static const char * const spdifrx_enum_input[] = {
  355. "in0", "in1", "in2", "in3"
  356. };
  357. /* By default CS bits are retrieved from channel A */
  358. static const char * const spdifrx_enum_cs_channel[] = {
  359. "A", "B"
  360. };
  361. static SOC_ENUM_SINGLE_DECL(ctrl_enum_input,
  362. STM32_SPDIFRX_CR, SPDIFRX_CR_INSEL_SHIFT,
  363. spdifrx_enum_input);
  364. static SOC_ENUM_SINGLE_DECL(ctrl_enum_cs_channel,
  365. STM32_SPDIFRX_CR, SPDIFRX_CR_CHSEL_SHIFT,
  366. spdifrx_enum_cs_channel);
  367. static int stm32_spdifrx_info(struct snd_kcontrol *kcontrol,
  368. struct snd_ctl_elem_info *uinfo)
  369. {
  370. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  371. uinfo->count = 1;
  372. return 0;
  373. }
  374. static int stm32_spdifrx_ub_info(struct snd_kcontrol *kcontrol,
  375. struct snd_ctl_elem_info *uinfo)
  376. {
  377. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  378. uinfo->count = 1;
  379. return 0;
  380. }
  381. static int stm32_spdifrx_get_ctrl_data(struct stm32_spdifrx_data *spdifrx)
  382. {
  383. int ret = 0;
  384. memset(spdifrx->cs, 0, SPDIFRX_CS_BYTES_NB);
  385. memset(spdifrx->ub, 0, SPDIFRX_UB_BYTES_NB);
  386. ret = stm32_spdifrx_dma_ctrl_start(spdifrx);
  387. if (ret < 0)
  388. return ret;
  389. ret = clk_prepare_enable(spdifrx->kclk);
  390. if (ret) {
  391. dev_err(&spdifrx->pdev->dev, "Enable kclk failed: %d\n", ret);
  392. return ret;
  393. }
  394. ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  395. SPDIFRX_CR_CBDMAEN, SPDIFRX_CR_CBDMAEN);
  396. if (ret < 0)
  397. goto end;
  398. ret = stm32_spdifrx_start_sync(spdifrx);
  399. if (ret < 0)
  400. goto end;
  401. if (wait_for_completion_interruptible_timeout(&spdifrx->cs_completion,
  402. msecs_to_jiffies(100))
  403. <= 0) {
  404. dev_err(&spdifrx->pdev->dev, "Failed to get control data\n");
  405. ret = -EAGAIN;
  406. }
  407. stm32_spdifrx_stop(spdifrx);
  408. stm32_spdifrx_dma_ctrl_stop(spdifrx);
  409. end:
  410. clk_disable_unprepare(spdifrx->kclk);
  411. return ret;
  412. }
  413. static int stm32_spdifrx_capture_get(struct snd_kcontrol *kcontrol,
  414. struct snd_ctl_elem_value *ucontrol)
  415. {
  416. struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
  417. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  418. stm32_spdifrx_get_ctrl_data(spdifrx);
  419. ucontrol->value.iec958.status[0] = spdifrx->cs[0];
  420. ucontrol->value.iec958.status[1] = spdifrx->cs[1];
  421. ucontrol->value.iec958.status[2] = spdifrx->cs[2];
  422. ucontrol->value.iec958.status[3] = spdifrx->cs[3];
  423. ucontrol->value.iec958.status[4] = spdifrx->cs[4];
  424. return 0;
  425. }
  426. static int stm32_spdif_user_bits_get(struct snd_kcontrol *kcontrol,
  427. struct snd_ctl_elem_value *ucontrol)
  428. {
  429. struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
  430. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  431. stm32_spdifrx_get_ctrl_data(spdifrx);
  432. ucontrol->value.iec958.status[0] = spdifrx->ub[0];
  433. ucontrol->value.iec958.status[1] = spdifrx->ub[1];
  434. ucontrol->value.iec958.status[2] = spdifrx->ub[2];
  435. ucontrol->value.iec958.status[3] = spdifrx->ub[3];
  436. ucontrol->value.iec958.status[4] = spdifrx->ub[4];
  437. return 0;
  438. }
  439. static struct snd_kcontrol_new stm32_spdifrx_iec_ctrls[] = {
  440. /* Channel status control */
  441. {
  442. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  443. .name = SNDRV_CTL_NAME_IEC958("", CAPTURE, DEFAULT),
  444. .access = SNDRV_CTL_ELEM_ACCESS_READ |
  445. SNDRV_CTL_ELEM_ACCESS_VOLATILE,
  446. .info = stm32_spdifrx_info,
  447. .get = stm32_spdifrx_capture_get,
  448. },
  449. /* User bits control */
  450. {
  451. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  452. .name = "IEC958 User Bit Capture Default",
  453. .access = SNDRV_CTL_ELEM_ACCESS_READ |
  454. SNDRV_CTL_ELEM_ACCESS_VOLATILE,
  455. .info = stm32_spdifrx_ub_info,
  456. .get = stm32_spdif_user_bits_get,
  457. },
  458. };
  459. static struct snd_kcontrol_new stm32_spdifrx_ctrls[] = {
  460. SOC_ENUM("SPDIFRX input", ctrl_enum_input),
  461. SOC_ENUM("SPDIFRX CS channel", ctrl_enum_cs_channel),
  462. };
  463. static int stm32_spdifrx_dai_register_ctrls(struct snd_soc_dai *cpu_dai)
  464. {
  465. int ret;
  466. ret = snd_soc_add_dai_controls(cpu_dai, stm32_spdifrx_iec_ctrls,
  467. ARRAY_SIZE(stm32_spdifrx_iec_ctrls));
  468. if (ret < 0)
  469. return ret;
  470. return snd_soc_add_component_controls(cpu_dai->component,
  471. stm32_spdifrx_ctrls,
  472. ARRAY_SIZE(stm32_spdifrx_ctrls));
  473. }
  474. static int stm32_spdifrx_dai_probe(struct snd_soc_dai *cpu_dai)
  475. {
  476. struct stm32_spdifrx_data *spdifrx = dev_get_drvdata(cpu_dai->dev);
  477. spdifrx->dma_params.addr = (dma_addr_t)(spdifrx->phys_addr +
  478. STM32_SPDIFRX_DR);
  479. spdifrx->dma_params.maxburst = 1;
  480. snd_soc_dai_init_dma_data(cpu_dai, NULL, &spdifrx->dma_params);
  481. return stm32_spdifrx_dai_register_ctrls(cpu_dai);
  482. }
  483. static bool stm32_spdifrx_readable_reg(struct device *dev, unsigned int reg)
  484. {
  485. switch (reg) {
  486. case STM32_SPDIFRX_CR:
  487. case STM32_SPDIFRX_IMR:
  488. case STM32_SPDIFRX_SR:
  489. case STM32_SPDIFRX_IFCR:
  490. case STM32_SPDIFRX_DR:
  491. case STM32_SPDIFRX_CSR:
  492. case STM32_SPDIFRX_DIR:
  493. return true;
  494. default:
  495. return false;
  496. }
  497. }
  498. static bool stm32_spdifrx_volatile_reg(struct device *dev, unsigned int reg)
  499. {
  500. if (reg == STM32_SPDIFRX_DR)
  501. return true;
  502. return false;
  503. }
  504. static bool stm32_spdifrx_writeable_reg(struct device *dev, unsigned int reg)
  505. {
  506. switch (reg) {
  507. case STM32_SPDIFRX_CR:
  508. case STM32_SPDIFRX_IMR:
  509. case STM32_SPDIFRX_IFCR:
  510. return true;
  511. default:
  512. return false;
  513. }
  514. }
  515. static const struct regmap_config stm32_h7_spdifrx_regmap_conf = {
  516. .reg_bits = 32,
  517. .reg_stride = 4,
  518. .val_bits = 32,
  519. .max_register = STM32_SPDIFRX_DIR,
  520. .readable_reg = stm32_spdifrx_readable_reg,
  521. .volatile_reg = stm32_spdifrx_volatile_reg,
  522. .writeable_reg = stm32_spdifrx_writeable_reg,
  523. .fast_io = true,
  524. };
  525. static irqreturn_t stm32_spdifrx_isr(int irq, void *devid)
  526. {
  527. struct stm32_spdifrx_data *spdifrx = (struct stm32_spdifrx_data *)devid;
  528. struct snd_pcm_substream *substream = spdifrx->substream;
  529. struct platform_device *pdev = spdifrx->pdev;
  530. unsigned int cr, mask, sr, imr;
  531. unsigned int flags;
  532. int err = 0, err_xrun = 0;
  533. regmap_read(spdifrx->regmap, STM32_SPDIFRX_SR, &sr);
  534. regmap_read(spdifrx->regmap, STM32_SPDIFRX_IMR, &imr);
  535. mask = imr & SPDIFRX_XIMR_MASK;
  536. /* SERR, TERR, FERR IRQs are generated if IFEIE is set */
  537. if (mask & SPDIFRX_IMR_IFEIE)
  538. mask |= (SPDIFRX_IMR_IFEIE << 1) | (SPDIFRX_IMR_IFEIE << 2);
  539. flags = sr & mask;
  540. if (!flags) {
  541. dev_err(&pdev->dev, "Unexpected IRQ. rflags=%#x, imr=%#x\n",
  542. sr, imr);
  543. return IRQ_NONE;
  544. }
  545. /* Clear IRQs */
  546. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IFCR,
  547. SPDIFRX_XIFCR_MASK, flags);
  548. if (flags & SPDIFRX_SR_PERR) {
  549. dev_dbg(&pdev->dev, "Parity error\n");
  550. err_xrun = 1;
  551. }
  552. if (flags & SPDIFRX_SR_OVR) {
  553. dev_dbg(&pdev->dev, "Overrun error\n");
  554. err_xrun = 1;
  555. }
  556. if (flags & SPDIFRX_SR_SBD)
  557. dev_dbg(&pdev->dev, "Synchronization block detected\n");
  558. if (flags & SPDIFRX_SR_SYNCD) {
  559. dev_dbg(&pdev->dev, "Synchronization done\n");
  560. /* Enable spdifrx */
  561. cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_ENABLE);
  562. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  563. SPDIFRX_CR_SPDIFEN_MASK, cr);
  564. }
  565. if (flags & SPDIFRX_SR_FERR) {
  566. dev_dbg(&pdev->dev, "Frame error\n");
  567. err = 1;
  568. }
  569. if (flags & SPDIFRX_SR_SERR) {
  570. dev_dbg(&pdev->dev, "Synchronization error\n");
  571. err = 1;
  572. }
  573. if (flags & SPDIFRX_SR_TERR) {
  574. dev_dbg(&pdev->dev, "Timeout error\n");
  575. err = 1;
  576. }
  577. if (err) {
  578. /* SPDIFRX in STATE_STOP. Disable SPDIFRX to clear errors */
  579. cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_DISABLE);
  580. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  581. SPDIFRX_CR_SPDIFEN_MASK, cr);
  582. if (substream)
  583. snd_pcm_stop(substream, SNDRV_PCM_STATE_DISCONNECTED);
  584. return IRQ_HANDLED;
  585. }
  586. if (err_xrun && substream)
  587. snd_pcm_stop_xrun(substream);
  588. return IRQ_HANDLED;
  589. }
  590. static int stm32_spdifrx_startup(struct snd_pcm_substream *substream,
  591. struct snd_soc_dai *cpu_dai)
  592. {
  593. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  594. int ret;
  595. spdifrx->substream = substream;
  596. ret = clk_prepare_enable(spdifrx->kclk);
  597. if (ret)
  598. dev_err(&spdifrx->pdev->dev, "Enable kclk failed: %d\n", ret);
  599. return ret;
  600. }
  601. static int stm32_spdifrx_hw_params(struct snd_pcm_substream *substream,
  602. struct snd_pcm_hw_params *params,
  603. struct snd_soc_dai *cpu_dai)
  604. {
  605. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  606. int data_size = params_width(params);
  607. int fmt;
  608. switch (data_size) {
  609. case 16:
  610. fmt = SPDIFRX_DRFMT_PACKED;
  611. break;
  612. case 32:
  613. fmt = SPDIFRX_DRFMT_LEFT;
  614. break;
  615. default:
  616. dev_err(&spdifrx->pdev->dev, "Unexpected data format\n");
  617. return -EINVAL;
  618. }
  619. /*
  620. * Set buswidth to 4 bytes for all data formats.
  621. * Packed format: transfer 2 x 2 bytes samples
  622. * Left format: transfer 1 x 3 bytes samples + 1 dummy byte
  623. */
  624. spdifrx->dma_params.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  625. snd_soc_dai_init_dma_data(cpu_dai, NULL, &spdifrx->dma_params);
  626. return regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  627. SPDIFRX_CR_DRFMT_MASK,
  628. SPDIFRX_CR_DRFMTSET(fmt));
  629. }
  630. static int stm32_spdifrx_trigger(struct snd_pcm_substream *substream, int cmd,
  631. struct snd_soc_dai *cpu_dai)
  632. {
  633. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  634. int ret = 0;
  635. switch (cmd) {
  636. case SNDRV_PCM_TRIGGER_START:
  637. case SNDRV_PCM_TRIGGER_RESUME:
  638. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  639. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR,
  640. SPDIFRX_IMR_OVRIE, SPDIFRX_IMR_OVRIE);
  641. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  642. SPDIFRX_CR_RXDMAEN, SPDIFRX_CR_RXDMAEN);
  643. ret = stm32_spdifrx_start_sync(spdifrx);
  644. break;
  645. case SNDRV_PCM_TRIGGER_SUSPEND:
  646. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  647. case SNDRV_PCM_TRIGGER_STOP:
  648. stm32_spdifrx_stop(spdifrx);
  649. break;
  650. default:
  651. return -EINVAL;
  652. }
  653. return ret;
  654. }
  655. static void stm32_spdifrx_shutdown(struct snd_pcm_substream *substream,
  656. struct snd_soc_dai *cpu_dai)
  657. {
  658. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  659. spdifrx->substream = NULL;
  660. clk_disable_unprepare(spdifrx->kclk);
  661. }
  662. static const struct snd_soc_dai_ops stm32_spdifrx_pcm_dai_ops = {
  663. .startup = stm32_spdifrx_startup,
  664. .hw_params = stm32_spdifrx_hw_params,
  665. .trigger = stm32_spdifrx_trigger,
  666. .shutdown = stm32_spdifrx_shutdown,
  667. };
  668. static struct snd_soc_dai_driver stm32_spdifrx_dai[] = {
  669. {
  670. .probe = stm32_spdifrx_dai_probe,
  671. .capture = {
  672. .stream_name = "CPU-Capture",
  673. .channels_min = 1,
  674. .channels_max = 2,
  675. .rates = SNDRV_PCM_RATE_8000_192000,
  676. .formats = SNDRV_PCM_FMTBIT_S32_LE |
  677. SNDRV_PCM_FMTBIT_S16_LE,
  678. },
  679. .ops = &stm32_spdifrx_pcm_dai_ops,
  680. }
  681. };
  682. static const struct snd_pcm_hardware stm32_spdifrx_pcm_hw = {
  683. .info = SNDRV_PCM_INFO_INTERLEAVED | SNDRV_PCM_INFO_MMAP,
  684. .buffer_bytes_max = 8 * PAGE_SIZE,
  685. .period_bytes_max = 2048, /* MDMA constraint */
  686. .periods_min = 2,
  687. .periods_max = 8,
  688. };
  689. static const struct snd_soc_component_driver stm32_spdifrx_component = {
  690. .name = "stm32-spdifrx",
  691. };
  692. static const struct snd_dmaengine_pcm_config stm32_spdifrx_pcm_config = {
  693. .pcm_hardware = &stm32_spdifrx_pcm_hw,
  694. .prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
  695. };
  696. static const struct of_device_id stm32_spdifrx_ids[] = {
  697. {
  698. .compatible = "st,stm32h7-spdifrx",
  699. .data = &stm32_h7_spdifrx_regmap_conf
  700. },
  701. {}
  702. };
  703. static int stm32_spdifrx_parse_of(struct platform_device *pdev,
  704. struct stm32_spdifrx_data *spdifrx)
  705. {
  706. struct device_node *np = pdev->dev.of_node;
  707. const struct of_device_id *of_id;
  708. struct resource *res;
  709. if (!np)
  710. return -ENODEV;
  711. of_id = of_match_device(stm32_spdifrx_ids, &pdev->dev);
  712. if (of_id)
  713. spdifrx->regmap_conf =
  714. (const struct regmap_config *)of_id->data;
  715. else
  716. return -EINVAL;
  717. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  718. spdifrx->base = devm_ioremap_resource(&pdev->dev, res);
  719. if (IS_ERR(spdifrx->base))
  720. return PTR_ERR(spdifrx->base);
  721. spdifrx->phys_addr = res->start;
  722. spdifrx->kclk = devm_clk_get(&pdev->dev, "kclk");
  723. if (IS_ERR(spdifrx->kclk)) {
  724. dev_err(&pdev->dev, "Could not get kclk\n");
  725. return PTR_ERR(spdifrx->kclk);
  726. }
  727. spdifrx->irq = platform_get_irq(pdev, 0);
  728. if (spdifrx->irq < 0) {
  729. dev_err(&pdev->dev, "No irq for node %s\n", pdev->name);
  730. return spdifrx->irq;
  731. }
  732. return 0;
  733. }
  734. static int stm32_spdifrx_probe(struct platform_device *pdev)
  735. {
  736. struct stm32_spdifrx_data *spdifrx;
  737. struct reset_control *rst;
  738. const struct snd_dmaengine_pcm_config *pcm_config = NULL;
  739. int ret;
  740. spdifrx = devm_kzalloc(&pdev->dev, sizeof(*spdifrx), GFP_KERNEL);
  741. if (!spdifrx)
  742. return -ENOMEM;
  743. spdifrx->pdev = pdev;
  744. init_completion(&spdifrx->cs_completion);
  745. spin_lock_init(&spdifrx->lock);
  746. platform_set_drvdata(pdev, spdifrx);
  747. ret = stm32_spdifrx_parse_of(pdev, spdifrx);
  748. if (ret)
  749. return ret;
  750. spdifrx->regmap = devm_regmap_init_mmio_clk(&pdev->dev, "kclk",
  751. spdifrx->base,
  752. spdifrx->regmap_conf);
  753. if (IS_ERR(spdifrx->regmap)) {
  754. dev_err(&pdev->dev, "Regmap init failed\n");
  755. return PTR_ERR(spdifrx->regmap);
  756. }
  757. ret = devm_request_irq(&pdev->dev, spdifrx->irq, stm32_spdifrx_isr, 0,
  758. dev_name(&pdev->dev), spdifrx);
  759. if (ret) {
  760. dev_err(&pdev->dev, "IRQ request returned %d\n", ret);
  761. return ret;
  762. }
  763. rst = devm_reset_control_get_exclusive(&pdev->dev, NULL);
  764. if (!IS_ERR(rst)) {
  765. reset_control_assert(rst);
  766. udelay(2);
  767. reset_control_deassert(rst);
  768. }
  769. ret = devm_snd_soc_register_component(&pdev->dev,
  770. &stm32_spdifrx_component,
  771. stm32_spdifrx_dai,
  772. ARRAY_SIZE(stm32_spdifrx_dai));
  773. if (ret)
  774. return ret;
  775. ret = stm32_spdifrx_dma_ctrl_register(&pdev->dev, spdifrx);
  776. if (ret)
  777. goto error;
  778. pcm_config = &stm32_spdifrx_pcm_config;
  779. ret = devm_snd_dmaengine_pcm_register(&pdev->dev, pcm_config, 0);
  780. if (ret) {
  781. dev_err(&pdev->dev, "PCM DMA register returned %d\n", ret);
  782. goto error;
  783. }
  784. return 0;
  785. error:
  786. if (!IS_ERR(spdifrx->ctrl_chan))
  787. dma_release_channel(spdifrx->ctrl_chan);
  788. if (spdifrx->dmab)
  789. snd_dma_free_pages(spdifrx->dmab);
  790. return ret;
  791. }
  792. static int stm32_spdifrx_remove(struct platform_device *pdev)
  793. {
  794. struct stm32_spdifrx_data *spdifrx = platform_get_drvdata(pdev);
  795. if (spdifrx->ctrl_chan)
  796. dma_release_channel(spdifrx->ctrl_chan);
  797. if (spdifrx->dmab)
  798. snd_dma_free_pages(spdifrx->dmab);
  799. return 0;
  800. }
  801. MODULE_DEVICE_TABLE(of, stm32_spdifrx_ids);
  802. static struct platform_driver stm32_spdifrx_driver = {
  803. .driver = {
  804. .name = "st,stm32-spdifrx",
  805. .of_match_table = stm32_spdifrx_ids,
  806. },
  807. .probe = stm32_spdifrx_probe,
  808. .remove = stm32_spdifrx_remove,
  809. };
  810. module_platform_driver(stm32_spdifrx_driver);
  811. MODULE_DESCRIPTION("STM32 Soc spdifrx Interface");
  812. MODULE_AUTHOR("Olivier Moysan, <olivier.moysan@st.com>");
  813. MODULE_ALIAS("platform:stm32-spdifrx");
  814. MODULE_LICENSE("GPL v2");