rockchip_spdif.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. /* sound/soc/rockchip/rk_spdif.c
  2. *
  3. * ALSA SoC Audio Layer - Rockchip I2S Controller driver
  4. *
  5. * Copyright (c) 2014 Rockchip Electronics Co. Ltd.
  6. * Author: Jianqun <jay.xu@rock-chips.com>
  7. * Copyright (c) 2015 Collabora Ltd.
  8. * Author: Sjoerd Simons <sjoerd.simons@collabora.co.uk>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/delay.h>
  16. #include <linux/of_gpio.h>
  17. #include <linux/clk.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/mfd/syscon.h>
  20. #include <linux/regmap.h>
  21. #include <sound/pcm_params.h>
  22. #include <sound/dmaengine_pcm.h>
  23. #include "rockchip_spdif.h"
  24. enum rk_spdif_type {
  25. RK_SPDIF_RK3066,
  26. RK_SPDIF_RK3188,
  27. RK_SPDIF_RK3288,
  28. RK_SPDIF_RK3366,
  29. };
  30. #define RK3288_GRF_SOC_CON2 0x24c
  31. struct rk_spdif_dev {
  32. struct device *dev;
  33. struct clk *mclk;
  34. struct clk *hclk;
  35. struct snd_dmaengine_dai_dma_data playback_dma_data;
  36. struct regmap *regmap;
  37. };
  38. static const struct of_device_id rk_spdif_match[] = {
  39. { .compatible = "rockchip,rk3066-spdif",
  40. .data = (void *)RK_SPDIF_RK3066 },
  41. { .compatible = "rockchip,rk3188-spdif",
  42. .data = (void *)RK_SPDIF_RK3188 },
  43. { .compatible = "rockchip,rk3228-spdif",
  44. .data = (void *)RK_SPDIF_RK3366 },
  45. { .compatible = "rockchip,rk3288-spdif",
  46. .data = (void *)RK_SPDIF_RK3288 },
  47. { .compatible = "rockchip,rk3328-spdif",
  48. .data = (void *)RK_SPDIF_RK3366 },
  49. { .compatible = "rockchip,rk3366-spdif",
  50. .data = (void *)RK_SPDIF_RK3366 },
  51. { .compatible = "rockchip,rk3368-spdif",
  52. .data = (void *)RK_SPDIF_RK3366 },
  53. { .compatible = "rockchip,rk3399-spdif",
  54. .data = (void *)RK_SPDIF_RK3366 },
  55. {},
  56. };
  57. MODULE_DEVICE_TABLE(of, rk_spdif_match);
  58. static int __maybe_unused rk_spdif_runtime_suspend(struct device *dev)
  59. {
  60. struct rk_spdif_dev *spdif = dev_get_drvdata(dev);
  61. regcache_cache_only(spdif->regmap, true);
  62. clk_disable_unprepare(spdif->mclk);
  63. clk_disable_unprepare(spdif->hclk);
  64. return 0;
  65. }
  66. static int __maybe_unused rk_spdif_runtime_resume(struct device *dev)
  67. {
  68. struct rk_spdif_dev *spdif = dev_get_drvdata(dev);
  69. int ret;
  70. ret = clk_prepare_enable(spdif->mclk);
  71. if (ret) {
  72. dev_err(spdif->dev, "mclk clock enable failed %d\n", ret);
  73. return ret;
  74. }
  75. ret = clk_prepare_enable(spdif->hclk);
  76. if (ret) {
  77. dev_err(spdif->dev, "hclk clock enable failed %d\n", ret);
  78. return ret;
  79. }
  80. regcache_cache_only(spdif->regmap, false);
  81. regcache_mark_dirty(spdif->regmap);
  82. ret = regcache_sync(spdif->regmap);
  83. if (ret) {
  84. clk_disable_unprepare(spdif->mclk);
  85. clk_disable_unprepare(spdif->hclk);
  86. }
  87. return ret;
  88. }
  89. static int rk_spdif_hw_params(struct snd_pcm_substream *substream,
  90. struct snd_pcm_hw_params *params,
  91. struct snd_soc_dai *dai)
  92. {
  93. struct rk_spdif_dev *spdif = snd_soc_dai_get_drvdata(dai);
  94. unsigned int val = SPDIF_CFGR_HALFWORD_ENABLE;
  95. int srate, mclk;
  96. int ret;
  97. srate = params_rate(params);
  98. mclk = srate * 128;
  99. switch (params_format(params)) {
  100. case SNDRV_PCM_FORMAT_S16_LE:
  101. val |= SPDIF_CFGR_VDW_16;
  102. break;
  103. case SNDRV_PCM_FORMAT_S20_3LE:
  104. val |= SPDIF_CFGR_VDW_20;
  105. break;
  106. case SNDRV_PCM_FORMAT_S24_LE:
  107. val |= SPDIF_CFGR_VDW_24;
  108. break;
  109. default:
  110. return -EINVAL;
  111. }
  112. /* Set clock and calculate divider */
  113. ret = clk_set_rate(spdif->mclk, mclk);
  114. if (ret != 0) {
  115. dev_err(spdif->dev, "Failed to set module clock rate: %d\n",
  116. ret);
  117. return ret;
  118. }
  119. ret = regmap_update_bits(spdif->regmap, SPDIF_CFGR,
  120. SPDIF_CFGR_CLK_DIV_MASK | SPDIF_CFGR_HALFWORD_ENABLE |
  121. SDPIF_CFGR_VDW_MASK,
  122. val);
  123. return ret;
  124. }
  125. static int rk_spdif_trigger(struct snd_pcm_substream *substream,
  126. int cmd, struct snd_soc_dai *dai)
  127. {
  128. struct rk_spdif_dev *spdif = snd_soc_dai_get_drvdata(dai);
  129. int ret;
  130. switch (cmd) {
  131. case SNDRV_PCM_TRIGGER_START:
  132. case SNDRV_PCM_TRIGGER_RESUME:
  133. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  134. ret = regmap_update_bits(spdif->regmap, SPDIF_DMACR,
  135. SPDIF_DMACR_TDE_ENABLE |
  136. SPDIF_DMACR_TDL_MASK,
  137. SPDIF_DMACR_TDE_ENABLE |
  138. SPDIF_DMACR_TDL(16));
  139. if (ret != 0)
  140. return ret;
  141. ret = regmap_update_bits(spdif->regmap, SPDIF_XFER,
  142. SPDIF_XFER_TXS_START,
  143. SPDIF_XFER_TXS_START);
  144. break;
  145. case SNDRV_PCM_TRIGGER_SUSPEND:
  146. case SNDRV_PCM_TRIGGER_STOP:
  147. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  148. ret = regmap_update_bits(spdif->regmap, SPDIF_DMACR,
  149. SPDIF_DMACR_TDE_ENABLE,
  150. SPDIF_DMACR_TDE_DISABLE);
  151. if (ret != 0)
  152. return ret;
  153. ret = regmap_update_bits(spdif->regmap, SPDIF_XFER,
  154. SPDIF_XFER_TXS_START,
  155. SPDIF_XFER_TXS_STOP);
  156. break;
  157. default:
  158. ret = -EINVAL;
  159. break;
  160. }
  161. return ret;
  162. }
  163. static int rk_spdif_dai_probe(struct snd_soc_dai *dai)
  164. {
  165. struct rk_spdif_dev *spdif = snd_soc_dai_get_drvdata(dai);
  166. dai->playback_dma_data = &spdif->playback_dma_data;
  167. return 0;
  168. }
  169. static const struct snd_soc_dai_ops rk_spdif_dai_ops = {
  170. .hw_params = rk_spdif_hw_params,
  171. .trigger = rk_spdif_trigger,
  172. };
  173. static struct snd_soc_dai_driver rk_spdif_dai = {
  174. .probe = rk_spdif_dai_probe,
  175. .playback = {
  176. .stream_name = "Playback",
  177. .channels_min = 2,
  178. .channels_max = 2,
  179. .rates = (SNDRV_PCM_RATE_32000 |
  180. SNDRV_PCM_RATE_44100 |
  181. SNDRV_PCM_RATE_48000 |
  182. SNDRV_PCM_RATE_96000 |
  183. SNDRV_PCM_RATE_192000),
  184. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  185. SNDRV_PCM_FMTBIT_S20_3LE |
  186. SNDRV_PCM_FMTBIT_S24_LE),
  187. },
  188. .ops = &rk_spdif_dai_ops,
  189. };
  190. static const struct snd_soc_component_driver rk_spdif_component = {
  191. .name = "rockchip-spdif",
  192. };
  193. static bool rk_spdif_wr_reg(struct device *dev, unsigned int reg)
  194. {
  195. switch (reg) {
  196. case SPDIF_CFGR:
  197. case SPDIF_DMACR:
  198. case SPDIF_INTCR:
  199. case SPDIF_XFER:
  200. case SPDIF_SMPDR:
  201. return true;
  202. default:
  203. return false;
  204. }
  205. }
  206. static bool rk_spdif_rd_reg(struct device *dev, unsigned int reg)
  207. {
  208. switch (reg) {
  209. case SPDIF_CFGR:
  210. case SPDIF_SDBLR:
  211. case SPDIF_INTCR:
  212. case SPDIF_INTSR:
  213. case SPDIF_XFER:
  214. return true;
  215. default:
  216. return false;
  217. }
  218. }
  219. static bool rk_spdif_volatile_reg(struct device *dev, unsigned int reg)
  220. {
  221. switch (reg) {
  222. case SPDIF_INTSR:
  223. case SPDIF_SDBLR:
  224. return true;
  225. default:
  226. return false;
  227. }
  228. }
  229. static const struct regmap_config rk_spdif_regmap_config = {
  230. .reg_bits = 32,
  231. .reg_stride = 4,
  232. .val_bits = 32,
  233. .max_register = SPDIF_SMPDR,
  234. .writeable_reg = rk_spdif_wr_reg,
  235. .readable_reg = rk_spdif_rd_reg,
  236. .volatile_reg = rk_spdif_volatile_reg,
  237. .cache_type = REGCACHE_FLAT,
  238. };
  239. static int rk_spdif_probe(struct platform_device *pdev)
  240. {
  241. struct device_node *np = pdev->dev.of_node;
  242. struct rk_spdif_dev *spdif;
  243. const struct of_device_id *match;
  244. struct resource *res;
  245. void __iomem *regs;
  246. int ret;
  247. match = of_match_node(rk_spdif_match, np);
  248. if (match->data == (void *)RK_SPDIF_RK3288) {
  249. struct regmap *grf;
  250. grf = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
  251. if (IS_ERR(grf)) {
  252. dev_err(&pdev->dev,
  253. "rockchip_spdif missing 'rockchip,grf' \n");
  254. return PTR_ERR(grf);
  255. }
  256. /* Select the 8 channel SPDIF solution on RK3288 as
  257. * the 2 channel one does not appear to work
  258. */
  259. regmap_write(grf, RK3288_GRF_SOC_CON2, BIT(1) << 16);
  260. }
  261. spdif = devm_kzalloc(&pdev->dev, sizeof(*spdif), GFP_KERNEL);
  262. if (!spdif)
  263. return -ENOMEM;
  264. spdif->hclk = devm_clk_get(&pdev->dev, "hclk");
  265. if (IS_ERR(spdif->hclk)) {
  266. dev_err(&pdev->dev, "Can't retrieve rk_spdif bus clock\n");
  267. return PTR_ERR(spdif->hclk);
  268. }
  269. ret = clk_prepare_enable(spdif->hclk);
  270. if (ret) {
  271. dev_err(spdif->dev, "hclock enable failed %d\n", ret);
  272. return ret;
  273. }
  274. spdif->mclk = devm_clk_get(&pdev->dev, "mclk");
  275. if (IS_ERR(spdif->mclk)) {
  276. dev_err(&pdev->dev, "Can't retrieve rk_spdif master clock\n");
  277. ret = PTR_ERR(spdif->mclk);
  278. goto err_disable_hclk;
  279. }
  280. ret = clk_prepare_enable(spdif->mclk);
  281. if (ret) {
  282. dev_err(spdif->dev, "clock enable failed %d\n", ret);
  283. goto err_disable_clocks;
  284. }
  285. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  286. regs = devm_ioremap_resource(&pdev->dev, res);
  287. if (IS_ERR(regs)) {
  288. ret = PTR_ERR(regs);
  289. goto err_disable_clocks;
  290. }
  291. spdif->regmap = devm_regmap_init_mmio_clk(&pdev->dev, "hclk", regs,
  292. &rk_spdif_regmap_config);
  293. if (IS_ERR(spdif->regmap)) {
  294. dev_err(&pdev->dev,
  295. "Failed to initialise managed register map\n");
  296. ret = PTR_ERR(spdif->regmap);
  297. goto err_disable_clocks;
  298. }
  299. spdif->playback_dma_data.addr = res->start + SPDIF_SMPDR;
  300. spdif->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  301. spdif->playback_dma_data.maxburst = 4;
  302. spdif->dev = &pdev->dev;
  303. dev_set_drvdata(&pdev->dev, spdif);
  304. pm_runtime_set_active(&pdev->dev);
  305. pm_runtime_enable(&pdev->dev);
  306. pm_request_idle(&pdev->dev);
  307. ret = devm_snd_soc_register_component(&pdev->dev,
  308. &rk_spdif_component,
  309. &rk_spdif_dai, 1);
  310. if (ret) {
  311. dev_err(&pdev->dev, "Could not register DAI\n");
  312. goto err_pm_runtime;
  313. }
  314. ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
  315. if (ret) {
  316. dev_err(&pdev->dev, "Could not register PCM\n");
  317. goto err_pm_runtime;
  318. }
  319. return 0;
  320. err_pm_runtime:
  321. pm_runtime_disable(&pdev->dev);
  322. err_disable_clocks:
  323. clk_disable_unprepare(spdif->mclk);
  324. err_disable_hclk:
  325. clk_disable_unprepare(spdif->hclk);
  326. return ret;
  327. }
  328. static int rk_spdif_remove(struct platform_device *pdev)
  329. {
  330. struct rk_spdif_dev *spdif = dev_get_drvdata(&pdev->dev);
  331. pm_runtime_disable(&pdev->dev);
  332. if (!pm_runtime_status_suspended(&pdev->dev))
  333. rk_spdif_runtime_suspend(&pdev->dev);
  334. clk_disable_unprepare(spdif->mclk);
  335. clk_disable_unprepare(spdif->hclk);
  336. return 0;
  337. }
  338. static const struct dev_pm_ops rk_spdif_pm_ops = {
  339. SET_RUNTIME_PM_OPS(rk_spdif_runtime_suspend, rk_spdif_runtime_resume,
  340. NULL)
  341. };
  342. static struct platform_driver rk_spdif_driver = {
  343. .probe = rk_spdif_probe,
  344. .remove = rk_spdif_remove,
  345. .driver = {
  346. .name = "rockchip-spdif",
  347. .of_match_table = of_match_ptr(rk_spdif_match),
  348. .pm = &rk_spdif_pm_ops,
  349. },
  350. };
  351. module_platform_driver(rk_spdif_driver);
  352. MODULE_ALIAS("platform:rockchip-spdif");
  353. MODULE_DESCRIPTION("ROCKCHIP SPDIF transceiver Interface");
  354. MODULE_AUTHOR("Sjoerd Simons <sjoerd.simons@collabora.co.uk>");
  355. MODULE_LICENSE("GPL v2");