jz4740-i2s.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563
  1. /*
  2. * Copyright (C) 2010, Lars-Peter Clausen <lars@metafoo.de>
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * You should have received a copy of the GNU General Public License along
  10. * with this program; if not, write to the Free Software Foundation, Inc.,
  11. * 675 Mass Ave, Cambridge, MA 02139, USA.
  12. *
  13. */
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <linux/of.h>
  17. #include <linux/of_device.h>
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/slab.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/dma-mapping.h>
  25. #include <sound/core.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/soc.h>
  29. #include <sound/initval.h>
  30. #include <sound/dmaengine_pcm.h>
  31. #include "jz4740-i2s.h"
  32. #define JZ4740_DMA_TYPE_AIC_TRANSMIT 24
  33. #define JZ4740_DMA_TYPE_AIC_RECEIVE 25
  34. #define JZ_REG_AIC_CONF 0x00
  35. #define JZ_REG_AIC_CTRL 0x04
  36. #define JZ_REG_AIC_I2S_FMT 0x10
  37. #define JZ_REG_AIC_FIFO_STATUS 0x14
  38. #define JZ_REG_AIC_I2S_STATUS 0x1c
  39. #define JZ_REG_AIC_CLK_DIV 0x30
  40. #define JZ_REG_AIC_FIFO 0x34
  41. #define JZ_AIC_CONF_FIFO_RX_THRESHOLD_MASK (0xf << 12)
  42. #define JZ_AIC_CONF_FIFO_TX_THRESHOLD_MASK (0xf << 8)
  43. #define JZ_AIC_CONF_OVERFLOW_PLAY_LAST BIT(6)
  44. #define JZ_AIC_CONF_INTERNAL_CODEC BIT(5)
  45. #define JZ_AIC_CONF_I2S BIT(4)
  46. #define JZ_AIC_CONF_RESET BIT(3)
  47. #define JZ_AIC_CONF_BIT_CLK_MASTER BIT(2)
  48. #define JZ_AIC_CONF_SYNC_CLK_MASTER BIT(1)
  49. #define JZ_AIC_CONF_ENABLE BIT(0)
  50. #define JZ_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET 12
  51. #define JZ_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET 8
  52. #define JZ4780_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET 24
  53. #define JZ4780_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET 16
  54. #define JZ4780_AIC_CONF_FIFO_RX_THRESHOLD_MASK \
  55. (0xf << JZ4780_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET)
  56. #define JZ4780_AIC_CONF_FIFO_TX_THRESHOLD_MASK \
  57. (0x1f << JZ4780_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET)
  58. #define JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_MASK (0x7 << 19)
  59. #define JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_MASK (0x7 << 16)
  60. #define JZ_AIC_CTRL_ENABLE_RX_DMA BIT(15)
  61. #define JZ_AIC_CTRL_ENABLE_TX_DMA BIT(14)
  62. #define JZ_AIC_CTRL_MONO_TO_STEREO BIT(11)
  63. #define JZ_AIC_CTRL_SWITCH_ENDIANNESS BIT(10)
  64. #define JZ_AIC_CTRL_SIGNED_TO_UNSIGNED BIT(9)
  65. #define JZ_AIC_CTRL_FLUSH BIT(8)
  66. #define JZ_AIC_CTRL_ENABLE_ROR_INT BIT(6)
  67. #define JZ_AIC_CTRL_ENABLE_TUR_INT BIT(5)
  68. #define JZ_AIC_CTRL_ENABLE_RFS_INT BIT(4)
  69. #define JZ_AIC_CTRL_ENABLE_TFS_INT BIT(3)
  70. #define JZ_AIC_CTRL_ENABLE_LOOPBACK BIT(2)
  71. #define JZ_AIC_CTRL_ENABLE_PLAYBACK BIT(1)
  72. #define JZ_AIC_CTRL_ENABLE_CAPTURE BIT(0)
  73. #define JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_OFFSET 19
  74. #define JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_OFFSET 16
  75. #define JZ_AIC_I2S_FMT_DISABLE_BIT_CLK BIT(12)
  76. #define JZ_AIC_I2S_FMT_DISABLE_BIT_ICLK BIT(13)
  77. #define JZ_AIC_I2S_FMT_ENABLE_SYS_CLK BIT(4)
  78. #define JZ_AIC_I2S_FMT_MSB BIT(0)
  79. #define JZ_AIC_I2S_STATUS_BUSY BIT(2)
  80. #define JZ_AIC_CLK_DIV_MASK 0xf
  81. #define I2SDIV_DV_SHIFT 8
  82. #define I2SDIV_DV_MASK (0xf << I2SDIV_DV_SHIFT)
  83. #define I2SDIV_IDV_SHIFT 8
  84. #define I2SDIV_IDV_MASK (0xf << I2SDIV_IDV_SHIFT)
  85. enum jz47xx_i2s_version {
  86. JZ_I2S_JZ4740,
  87. JZ_I2S_JZ4780,
  88. };
  89. struct jz4740_i2s {
  90. struct resource *mem;
  91. void __iomem *base;
  92. dma_addr_t phys_base;
  93. struct clk *clk_aic;
  94. struct clk *clk_i2s;
  95. struct snd_dmaengine_dai_dma_data playback_dma_data;
  96. struct snd_dmaengine_dai_dma_data capture_dma_data;
  97. enum jz47xx_i2s_version version;
  98. };
  99. static inline uint32_t jz4740_i2s_read(const struct jz4740_i2s *i2s,
  100. unsigned int reg)
  101. {
  102. return readl(i2s->base + reg);
  103. }
  104. static inline void jz4740_i2s_write(const struct jz4740_i2s *i2s,
  105. unsigned int reg, uint32_t value)
  106. {
  107. writel(value, i2s->base + reg);
  108. }
  109. static int jz4740_i2s_startup(struct snd_pcm_substream *substream,
  110. struct snd_soc_dai *dai)
  111. {
  112. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  113. uint32_t conf, ctrl;
  114. int ret;
  115. if (dai->active)
  116. return 0;
  117. ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
  118. ctrl |= JZ_AIC_CTRL_FLUSH;
  119. jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
  120. ret = clk_prepare_enable(i2s->clk_i2s);
  121. if (ret)
  122. return ret;
  123. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  124. conf |= JZ_AIC_CONF_ENABLE;
  125. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  126. return 0;
  127. }
  128. static void jz4740_i2s_shutdown(struct snd_pcm_substream *substream,
  129. struct snd_soc_dai *dai)
  130. {
  131. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  132. uint32_t conf;
  133. if (dai->active)
  134. return;
  135. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  136. conf &= ~JZ_AIC_CONF_ENABLE;
  137. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  138. clk_disable_unprepare(i2s->clk_i2s);
  139. }
  140. static int jz4740_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  141. struct snd_soc_dai *dai)
  142. {
  143. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  144. uint32_t ctrl;
  145. uint32_t mask;
  146. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  147. mask = JZ_AIC_CTRL_ENABLE_PLAYBACK | JZ_AIC_CTRL_ENABLE_TX_DMA;
  148. else
  149. mask = JZ_AIC_CTRL_ENABLE_CAPTURE | JZ_AIC_CTRL_ENABLE_RX_DMA;
  150. ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
  151. switch (cmd) {
  152. case SNDRV_PCM_TRIGGER_START:
  153. case SNDRV_PCM_TRIGGER_RESUME:
  154. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  155. ctrl |= mask;
  156. break;
  157. case SNDRV_PCM_TRIGGER_STOP:
  158. case SNDRV_PCM_TRIGGER_SUSPEND:
  159. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  160. ctrl &= ~mask;
  161. break;
  162. default:
  163. return -EINVAL;
  164. }
  165. jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
  166. return 0;
  167. }
  168. static int jz4740_i2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  169. {
  170. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  171. uint32_t format = 0;
  172. uint32_t conf;
  173. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  174. conf &= ~(JZ_AIC_CONF_BIT_CLK_MASTER | JZ_AIC_CONF_SYNC_CLK_MASTER);
  175. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  176. case SND_SOC_DAIFMT_CBS_CFS:
  177. conf |= JZ_AIC_CONF_BIT_CLK_MASTER | JZ_AIC_CONF_SYNC_CLK_MASTER;
  178. format |= JZ_AIC_I2S_FMT_ENABLE_SYS_CLK;
  179. break;
  180. case SND_SOC_DAIFMT_CBM_CFS:
  181. conf |= JZ_AIC_CONF_SYNC_CLK_MASTER;
  182. break;
  183. case SND_SOC_DAIFMT_CBS_CFM:
  184. conf |= JZ_AIC_CONF_BIT_CLK_MASTER;
  185. break;
  186. case SND_SOC_DAIFMT_CBM_CFM:
  187. break;
  188. default:
  189. return -EINVAL;
  190. }
  191. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  192. case SND_SOC_DAIFMT_MSB:
  193. format |= JZ_AIC_I2S_FMT_MSB;
  194. break;
  195. case SND_SOC_DAIFMT_I2S:
  196. break;
  197. default:
  198. return -EINVAL;
  199. }
  200. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  201. case SND_SOC_DAIFMT_NB_NF:
  202. break;
  203. default:
  204. return -EINVAL;
  205. }
  206. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  207. jz4740_i2s_write(i2s, JZ_REG_AIC_I2S_FMT, format);
  208. return 0;
  209. }
  210. static int jz4740_i2s_hw_params(struct snd_pcm_substream *substream,
  211. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  212. {
  213. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  214. unsigned int sample_size;
  215. uint32_t ctrl, div_reg;
  216. int div;
  217. ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
  218. div_reg = jz4740_i2s_read(i2s, JZ_REG_AIC_CLK_DIV);
  219. div = clk_get_rate(i2s->clk_i2s) / (64 * params_rate(params));
  220. switch (params_format(params)) {
  221. case SNDRV_PCM_FORMAT_S8:
  222. sample_size = 0;
  223. break;
  224. case SNDRV_PCM_FORMAT_S16:
  225. sample_size = 1;
  226. break;
  227. default:
  228. return -EINVAL;
  229. }
  230. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  231. ctrl &= ~JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_MASK;
  232. ctrl |= sample_size << JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_OFFSET;
  233. if (params_channels(params) == 1)
  234. ctrl |= JZ_AIC_CTRL_MONO_TO_STEREO;
  235. else
  236. ctrl &= ~JZ_AIC_CTRL_MONO_TO_STEREO;
  237. div_reg &= ~I2SDIV_DV_MASK;
  238. div_reg |= (div - 1) << I2SDIV_DV_SHIFT;
  239. } else {
  240. ctrl &= ~JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_MASK;
  241. ctrl |= sample_size << JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_OFFSET;
  242. if (i2s->version >= JZ_I2S_JZ4780) {
  243. div_reg &= ~I2SDIV_IDV_MASK;
  244. div_reg |= (div - 1) << I2SDIV_IDV_SHIFT;
  245. } else {
  246. div_reg &= ~I2SDIV_DV_MASK;
  247. div_reg |= (div - 1) << I2SDIV_DV_SHIFT;
  248. }
  249. }
  250. jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
  251. jz4740_i2s_write(i2s, JZ_REG_AIC_CLK_DIV, div_reg);
  252. return 0;
  253. }
  254. static int jz4740_i2s_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  255. unsigned int freq, int dir)
  256. {
  257. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  258. struct clk *parent;
  259. int ret = 0;
  260. switch (clk_id) {
  261. case JZ4740_I2S_CLKSRC_EXT:
  262. parent = clk_get(NULL, "ext");
  263. clk_set_parent(i2s->clk_i2s, parent);
  264. break;
  265. case JZ4740_I2S_CLKSRC_PLL:
  266. parent = clk_get(NULL, "pll half");
  267. clk_set_parent(i2s->clk_i2s, parent);
  268. ret = clk_set_rate(i2s->clk_i2s, freq);
  269. break;
  270. default:
  271. return -EINVAL;
  272. }
  273. clk_put(parent);
  274. return ret;
  275. }
  276. static int jz4740_i2s_suspend(struct snd_soc_dai *dai)
  277. {
  278. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  279. uint32_t conf;
  280. if (dai->active) {
  281. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  282. conf &= ~JZ_AIC_CONF_ENABLE;
  283. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  284. clk_disable_unprepare(i2s->clk_i2s);
  285. }
  286. clk_disable_unprepare(i2s->clk_aic);
  287. return 0;
  288. }
  289. static int jz4740_i2s_resume(struct snd_soc_dai *dai)
  290. {
  291. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  292. uint32_t conf;
  293. int ret;
  294. ret = clk_prepare_enable(i2s->clk_aic);
  295. if (ret)
  296. return ret;
  297. if (dai->active) {
  298. ret = clk_prepare_enable(i2s->clk_i2s);
  299. if (ret) {
  300. clk_disable_unprepare(i2s->clk_aic);
  301. return ret;
  302. }
  303. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  304. conf |= JZ_AIC_CONF_ENABLE;
  305. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  306. }
  307. return 0;
  308. }
  309. static void jz4740_i2c_init_pcm_config(struct jz4740_i2s *i2s)
  310. {
  311. struct snd_dmaengine_dai_dma_data *dma_data;
  312. /* Playback */
  313. dma_data = &i2s->playback_dma_data;
  314. dma_data->maxburst = 16;
  315. dma_data->slave_id = JZ4740_DMA_TYPE_AIC_TRANSMIT;
  316. dma_data->addr = i2s->phys_base + JZ_REG_AIC_FIFO;
  317. /* Capture */
  318. dma_data = &i2s->capture_dma_data;
  319. dma_data->maxburst = 16;
  320. dma_data->slave_id = JZ4740_DMA_TYPE_AIC_RECEIVE;
  321. dma_data->addr = i2s->phys_base + JZ_REG_AIC_FIFO;
  322. }
  323. static int jz4740_i2s_dai_probe(struct snd_soc_dai *dai)
  324. {
  325. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  326. uint32_t conf;
  327. int ret;
  328. ret = clk_prepare_enable(i2s->clk_aic);
  329. if (ret)
  330. return ret;
  331. jz4740_i2c_init_pcm_config(i2s);
  332. snd_soc_dai_init_dma_data(dai, &i2s->playback_dma_data,
  333. &i2s->capture_dma_data);
  334. if (i2s->version >= JZ_I2S_JZ4780) {
  335. conf = (7 << JZ4780_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET) |
  336. (8 << JZ4780_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET) |
  337. JZ_AIC_CONF_OVERFLOW_PLAY_LAST |
  338. JZ_AIC_CONF_I2S |
  339. JZ_AIC_CONF_INTERNAL_CODEC;
  340. } else {
  341. conf = (7 << JZ_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET) |
  342. (8 << JZ_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET) |
  343. JZ_AIC_CONF_OVERFLOW_PLAY_LAST |
  344. JZ_AIC_CONF_I2S |
  345. JZ_AIC_CONF_INTERNAL_CODEC;
  346. }
  347. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, JZ_AIC_CONF_RESET);
  348. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  349. return 0;
  350. }
  351. static int jz4740_i2s_dai_remove(struct snd_soc_dai *dai)
  352. {
  353. struct jz4740_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  354. clk_disable_unprepare(i2s->clk_aic);
  355. return 0;
  356. }
  357. static const struct snd_soc_dai_ops jz4740_i2s_dai_ops = {
  358. .startup = jz4740_i2s_startup,
  359. .shutdown = jz4740_i2s_shutdown,
  360. .trigger = jz4740_i2s_trigger,
  361. .hw_params = jz4740_i2s_hw_params,
  362. .set_fmt = jz4740_i2s_set_fmt,
  363. .set_sysclk = jz4740_i2s_set_sysclk,
  364. };
  365. #define JZ4740_I2S_FMTS (SNDRV_PCM_FMTBIT_S8 | \
  366. SNDRV_PCM_FMTBIT_S16_LE)
  367. static struct snd_soc_dai_driver jz4740_i2s_dai = {
  368. .probe = jz4740_i2s_dai_probe,
  369. .remove = jz4740_i2s_dai_remove,
  370. .playback = {
  371. .channels_min = 1,
  372. .channels_max = 2,
  373. .rates = SNDRV_PCM_RATE_8000_48000,
  374. .formats = JZ4740_I2S_FMTS,
  375. },
  376. .capture = {
  377. .channels_min = 2,
  378. .channels_max = 2,
  379. .rates = SNDRV_PCM_RATE_8000_48000,
  380. .formats = JZ4740_I2S_FMTS,
  381. },
  382. .symmetric_rates = 1,
  383. .ops = &jz4740_i2s_dai_ops,
  384. .suspend = jz4740_i2s_suspend,
  385. .resume = jz4740_i2s_resume,
  386. };
  387. static struct snd_soc_dai_driver jz4780_i2s_dai = {
  388. .probe = jz4740_i2s_dai_probe,
  389. .remove = jz4740_i2s_dai_remove,
  390. .playback = {
  391. .channels_min = 1,
  392. .channels_max = 2,
  393. .rates = SNDRV_PCM_RATE_8000_48000,
  394. .formats = JZ4740_I2S_FMTS,
  395. },
  396. .capture = {
  397. .channels_min = 2,
  398. .channels_max = 2,
  399. .rates = SNDRV_PCM_RATE_8000_48000,
  400. .formats = JZ4740_I2S_FMTS,
  401. },
  402. .ops = &jz4740_i2s_dai_ops,
  403. .suspend = jz4740_i2s_suspend,
  404. .resume = jz4740_i2s_resume,
  405. };
  406. static const struct snd_soc_component_driver jz4740_i2s_component = {
  407. .name = "jz4740-i2s",
  408. };
  409. #ifdef CONFIG_OF
  410. static const struct of_device_id jz4740_of_matches[] = {
  411. { .compatible = "ingenic,jz4740-i2s", .data = (void *)JZ_I2S_JZ4740 },
  412. { .compatible = "ingenic,jz4780-i2s", .data = (void *)JZ_I2S_JZ4780 },
  413. { /* sentinel */ }
  414. };
  415. MODULE_DEVICE_TABLE(of, jz4740_of_matches);
  416. #endif
  417. static int jz4740_i2s_dev_probe(struct platform_device *pdev)
  418. {
  419. struct jz4740_i2s *i2s;
  420. struct resource *mem;
  421. int ret;
  422. const struct of_device_id *match;
  423. i2s = devm_kzalloc(&pdev->dev, sizeof(*i2s), GFP_KERNEL);
  424. if (!i2s)
  425. return -ENOMEM;
  426. match = of_match_device(jz4740_of_matches, &pdev->dev);
  427. if (match)
  428. i2s->version = (enum jz47xx_i2s_version)match->data;
  429. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  430. i2s->base = devm_ioremap_resource(&pdev->dev, mem);
  431. if (IS_ERR(i2s->base))
  432. return PTR_ERR(i2s->base);
  433. i2s->phys_base = mem->start;
  434. i2s->clk_aic = devm_clk_get(&pdev->dev, "aic");
  435. if (IS_ERR(i2s->clk_aic))
  436. return PTR_ERR(i2s->clk_aic);
  437. i2s->clk_i2s = devm_clk_get(&pdev->dev, "i2s");
  438. if (IS_ERR(i2s->clk_i2s))
  439. return PTR_ERR(i2s->clk_i2s);
  440. platform_set_drvdata(pdev, i2s);
  441. if (i2s->version == JZ_I2S_JZ4780)
  442. ret = devm_snd_soc_register_component(&pdev->dev,
  443. &jz4740_i2s_component, &jz4780_i2s_dai, 1);
  444. else
  445. ret = devm_snd_soc_register_component(&pdev->dev,
  446. &jz4740_i2s_component, &jz4740_i2s_dai, 1);
  447. if (ret)
  448. return ret;
  449. return devm_snd_dmaengine_pcm_register(&pdev->dev, NULL,
  450. SND_DMAENGINE_PCM_FLAG_COMPAT);
  451. }
  452. static struct platform_driver jz4740_i2s_driver = {
  453. .probe = jz4740_i2s_dev_probe,
  454. .driver = {
  455. .name = "jz4740-i2s",
  456. .of_match_table = of_match_ptr(jz4740_of_matches)
  457. },
  458. };
  459. module_platform_driver(jz4740_i2s_driver);
  460. MODULE_AUTHOR("Lars-Peter Clausen, <lars@metafoo.de>");
  461. MODULE_DESCRIPTION("Ingenic JZ4740 SoC I2S driver");
  462. MODULE_LICENSE("GPL");
  463. MODULE_ALIAS("platform:jz4740-i2s");