img-i2s-out.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627
  1. /*
  2. * IMG I2S output controller driver
  3. *
  4. * Copyright (C) 2015 Imagination Technologies Ltd.
  5. *
  6. * Author: Damien Horsley <Damien.Horsley@imgtec.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/init.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/of.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/reset.h>
  20. #include <sound/core.h>
  21. #include <sound/dmaengine_pcm.h>
  22. #include <sound/initval.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #define IMG_I2S_OUT_TX_FIFO 0x0
  27. #define IMG_I2S_OUT_CTL 0x4
  28. #define IMG_I2S_OUT_CTL_DATA_EN_MASK BIT(24)
  29. #define IMG_I2S_OUT_CTL_ACTIVE_CHAN_MASK 0xffe000
  30. #define IMG_I2S_OUT_CTL_ACTIVE_CHAN_SHIFT 13
  31. #define IMG_I2S_OUT_CTL_FRM_SIZE_MASK BIT(8)
  32. #define IMG_I2S_OUT_CTL_MASTER_MASK BIT(6)
  33. #define IMG_I2S_OUT_CTL_CLK_MASK BIT(5)
  34. #define IMG_I2S_OUT_CTL_CLK_EN_MASK BIT(4)
  35. #define IMG_I2S_OUT_CTL_FRM_CLK_POL_MASK BIT(3)
  36. #define IMG_I2S_OUT_CTL_BCLK_POL_MASK BIT(2)
  37. #define IMG_I2S_OUT_CTL_ME_MASK BIT(0)
  38. #define IMG_I2S_OUT_CH_CTL 0x4
  39. #define IMG_I2S_OUT_CHAN_CTL_CH_MASK BIT(11)
  40. #define IMG_I2S_OUT_CHAN_CTL_LT_MASK BIT(10)
  41. #define IMG_I2S_OUT_CHAN_CTL_FMT_MASK 0xf0
  42. #define IMG_I2S_OUT_CHAN_CTL_FMT_SHIFT 4
  43. #define IMG_I2S_OUT_CHAN_CTL_JUST_MASK BIT(3)
  44. #define IMG_I2S_OUT_CHAN_CTL_CLKT_MASK BIT(1)
  45. #define IMG_I2S_OUT_CHAN_CTL_ME_MASK BIT(0)
  46. #define IMG_I2S_OUT_CH_STRIDE 0x20
  47. struct img_i2s_out {
  48. void __iomem *base;
  49. struct clk *clk_sys;
  50. struct clk *clk_ref;
  51. struct snd_dmaengine_dai_dma_data dma_data;
  52. struct device *dev;
  53. unsigned int max_i2s_chan;
  54. void __iomem *channel_base;
  55. bool force_clk_active;
  56. unsigned int active_channels;
  57. struct reset_control *rst;
  58. struct snd_soc_dai_driver dai_driver;
  59. u32 suspend_ctl;
  60. u32 *suspend_ch_ctl;
  61. };
  62. static int img_i2s_out_runtime_suspend(struct device *dev)
  63. {
  64. struct img_i2s_out *i2s = dev_get_drvdata(dev);
  65. clk_disable_unprepare(i2s->clk_ref);
  66. clk_disable_unprepare(i2s->clk_sys);
  67. return 0;
  68. }
  69. static int img_i2s_out_runtime_resume(struct device *dev)
  70. {
  71. struct img_i2s_out *i2s = dev_get_drvdata(dev);
  72. int ret;
  73. ret = clk_prepare_enable(i2s->clk_sys);
  74. if (ret) {
  75. dev_err(dev, "clk_enable failed: %d\n", ret);
  76. return ret;
  77. }
  78. ret = clk_prepare_enable(i2s->clk_ref);
  79. if (ret) {
  80. dev_err(dev, "clk_enable failed: %d\n", ret);
  81. clk_disable_unprepare(i2s->clk_sys);
  82. return ret;
  83. }
  84. return 0;
  85. }
  86. static inline void img_i2s_out_writel(struct img_i2s_out *i2s, u32 val,
  87. u32 reg)
  88. {
  89. writel(val, i2s->base + reg);
  90. }
  91. static inline u32 img_i2s_out_readl(struct img_i2s_out *i2s, u32 reg)
  92. {
  93. return readl(i2s->base + reg);
  94. }
  95. static inline void img_i2s_out_ch_writel(struct img_i2s_out *i2s,
  96. u32 chan, u32 val, u32 reg)
  97. {
  98. writel(val, i2s->channel_base + (chan * IMG_I2S_OUT_CH_STRIDE) + reg);
  99. }
  100. static inline u32 img_i2s_out_ch_readl(struct img_i2s_out *i2s, u32 chan,
  101. u32 reg)
  102. {
  103. return readl(i2s->channel_base + (chan * IMG_I2S_OUT_CH_STRIDE) + reg);
  104. }
  105. static inline void img_i2s_out_ch_disable(struct img_i2s_out *i2s, u32 chan)
  106. {
  107. u32 reg;
  108. reg = img_i2s_out_ch_readl(i2s, chan, IMG_I2S_OUT_CH_CTL);
  109. reg &= ~IMG_I2S_OUT_CHAN_CTL_ME_MASK;
  110. img_i2s_out_ch_writel(i2s, chan, reg, IMG_I2S_OUT_CH_CTL);
  111. }
  112. static inline void img_i2s_out_ch_enable(struct img_i2s_out *i2s, u32 chan)
  113. {
  114. u32 reg;
  115. reg = img_i2s_out_ch_readl(i2s, chan, IMG_I2S_OUT_CH_CTL);
  116. reg |= IMG_I2S_OUT_CHAN_CTL_ME_MASK;
  117. img_i2s_out_ch_writel(i2s, chan, reg, IMG_I2S_OUT_CH_CTL);
  118. }
  119. static inline void img_i2s_out_disable(struct img_i2s_out *i2s)
  120. {
  121. u32 reg;
  122. reg = img_i2s_out_readl(i2s, IMG_I2S_OUT_CTL);
  123. reg &= ~IMG_I2S_OUT_CTL_ME_MASK;
  124. img_i2s_out_writel(i2s, reg, IMG_I2S_OUT_CTL);
  125. }
  126. static inline void img_i2s_out_enable(struct img_i2s_out *i2s)
  127. {
  128. u32 reg;
  129. reg = img_i2s_out_readl(i2s, IMG_I2S_OUT_CTL);
  130. reg |= IMG_I2S_OUT_CTL_ME_MASK;
  131. img_i2s_out_writel(i2s, reg, IMG_I2S_OUT_CTL);
  132. }
  133. static void img_i2s_out_reset(struct img_i2s_out *i2s)
  134. {
  135. int i;
  136. u32 core_ctl, chan_ctl;
  137. core_ctl = img_i2s_out_readl(i2s, IMG_I2S_OUT_CTL) &
  138. ~IMG_I2S_OUT_CTL_ME_MASK &
  139. ~IMG_I2S_OUT_CTL_DATA_EN_MASK;
  140. if (!i2s->force_clk_active)
  141. core_ctl &= ~IMG_I2S_OUT_CTL_CLK_EN_MASK;
  142. chan_ctl = img_i2s_out_ch_readl(i2s, 0, IMG_I2S_OUT_CH_CTL) &
  143. ~IMG_I2S_OUT_CHAN_CTL_ME_MASK;
  144. reset_control_assert(i2s->rst);
  145. reset_control_deassert(i2s->rst);
  146. for (i = 0; i < i2s->max_i2s_chan; i++)
  147. img_i2s_out_ch_writel(i2s, i, chan_ctl, IMG_I2S_OUT_CH_CTL);
  148. for (i = 0; i < i2s->active_channels; i++)
  149. img_i2s_out_ch_enable(i2s, i);
  150. img_i2s_out_writel(i2s, core_ctl, IMG_I2S_OUT_CTL);
  151. img_i2s_out_enable(i2s);
  152. }
  153. static int img_i2s_out_trigger(struct snd_pcm_substream *substream, int cmd,
  154. struct snd_soc_dai *dai)
  155. {
  156. struct img_i2s_out *i2s = snd_soc_dai_get_drvdata(dai);
  157. u32 reg;
  158. switch (cmd) {
  159. case SNDRV_PCM_TRIGGER_START:
  160. case SNDRV_PCM_TRIGGER_RESUME:
  161. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  162. reg = img_i2s_out_readl(i2s, IMG_I2S_OUT_CTL);
  163. if (!i2s->force_clk_active)
  164. reg |= IMG_I2S_OUT_CTL_CLK_EN_MASK;
  165. reg |= IMG_I2S_OUT_CTL_DATA_EN_MASK;
  166. img_i2s_out_writel(i2s, reg, IMG_I2S_OUT_CTL);
  167. break;
  168. case SNDRV_PCM_TRIGGER_STOP:
  169. case SNDRV_PCM_TRIGGER_SUSPEND:
  170. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  171. img_i2s_out_reset(i2s);
  172. break;
  173. default:
  174. return -EINVAL;
  175. }
  176. return 0;
  177. }
  178. static int img_i2s_out_hw_params(struct snd_pcm_substream *substream,
  179. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  180. {
  181. struct img_i2s_out *i2s = snd_soc_dai_get_drvdata(dai);
  182. unsigned int channels, i2s_channels;
  183. long pre_div_a, pre_div_b, diff_a, diff_b, rate, clk_rate;
  184. int i;
  185. u32 reg, control_mask, control_set = 0;
  186. snd_pcm_format_t format;
  187. rate = params_rate(params);
  188. format = params_format(params);
  189. channels = params_channels(params);
  190. i2s_channels = channels / 2;
  191. if (format != SNDRV_PCM_FORMAT_S32_LE)
  192. return -EINVAL;
  193. if ((channels < 2) ||
  194. (channels > (i2s->max_i2s_chan * 2)) ||
  195. (channels % 2))
  196. return -EINVAL;
  197. pre_div_a = clk_round_rate(i2s->clk_ref, rate * 256);
  198. if (pre_div_a < 0)
  199. return pre_div_a;
  200. pre_div_b = clk_round_rate(i2s->clk_ref, rate * 384);
  201. if (pre_div_b < 0)
  202. return pre_div_b;
  203. diff_a = abs((pre_div_a / 256) - rate);
  204. diff_b = abs((pre_div_b / 384) - rate);
  205. /* If diffs are equal, use lower clock rate */
  206. if (diff_a > diff_b)
  207. clk_set_rate(i2s->clk_ref, pre_div_b);
  208. else
  209. clk_set_rate(i2s->clk_ref, pre_div_a);
  210. /*
  211. * Another driver (eg alsa machine driver) may have rejected the above
  212. * change. Get the current rate and set the register bit according to
  213. * the new minimum diff
  214. */
  215. clk_rate = clk_get_rate(i2s->clk_ref);
  216. diff_a = abs((clk_rate / 256) - rate);
  217. diff_b = abs((clk_rate / 384) - rate);
  218. if (diff_a > diff_b)
  219. control_set |= IMG_I2S_OUT_CTL_CLK_MASK;
  220. control_set |= ((i2s_channels - 1) <<
  221. IMG_I2S_OUT_CTL_ACTIVE_CHAN_SHIFT) &
  222. IMG_I2S_OUT_CTL_ACTIVE_CHAN_MASK;
  223. control_mask = IMG_I2S_OUT_CTL_CLK_MASK |
  224. IMG_I2S_OUT_CTL_ACTIVE_CHAN_MASK;
  225. img_i2s_out_disable(i2s);
  226. reg = img_i2s_out_readl(i2s, IMG_I2S_OUT_CTL);
  227. reg = (reg & ~control_mask) | control_set;
  228. img_i2s_out_writel(i2s, reg, IMG_I2S_OUT_CTL);
  229. for (i = 0; i < i2s_channels; i++)
  230. img_i2s_out_ch_enable(i2s, i);
  231. for (; i < i2s->max_i2s_chan; i++)
  232. img_i2s_out_ch_disable(i2s, i);
  233. img_i2s_out_enable(i2s);
  234. i2s->active_channels = i2s_channels;
  235. return 0;
  236. }
  237. static int img_i2s_out_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  238. {
  239. struct img_i2s_out *i2s = snd_soc_dai_get_drvdata(dai);
  240. int i, ret;
  241. bool force_clk_active;
  242. u32 chan_control_mask, control_mask, chan_control_set = 0;
  243. u32 reg, control_set = 0;
  244. force_clk_active = ((fmt & SND_SOC_DAIFMT_CLOCK_MASK) ==
  245. SND_SOC_DAIFMT_CONT);
  246. if (force_clk_active)
  247. control_set |= IMG_I2S_OUT_CTL_CLK_EN_MASK;
  248. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  249. case SND_SOC_DAIFMT_CBM_CFM:
  250. break;
  251. case SND_SOC_DAIFMT_CBS_CFS:
  252. control_set |= IMG_I2S_OUT_CTL_MASTER_MASK;
  253. break;
  254. default:
  255. return -EINVAL;
  256. }
  257. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  258. case SND_SOC_DAIFMT_NB_NF:
  259. control_set |= IMG_I2S_OUT_CTL_BCLK_POL_MASK;
  260. break;
  261. case SND_SOC_DAIFMT_NB_IF:
  262. control_set |= IMG_I2S_OUT_CTL_BCLK_POL_MASK;
  263. control_set |= IMG_I2S_OUT_CTL_FRM_CLK_POL_MASK;
  264. break;
  265. case SND_SOC_DAIFMT_IB_NF:
  266. break;
  267. case SND_SOC_DAIFMT_IB_IF:
  268. control_set |= IMG_I2S_OUT_CTL_FRM_CLK_POL_MASK;
  269. break;
  270. default:
  271. return -EINVAL;
  272. }
  273. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  274. case SND_SOC_DAIFMT_I2S:
  275. chan_control_set |= IMG_I2S_OUT_CHAN_CTL_CLKT_MASK;
  276. break;
  277. case SND_SOC_DAIFMT_LEFT_J:
  278. break;
  279. default:
  280. return -EINVAL;
  281. }
  282. control_mask = IMG_I2S_OUT_CTL_CLK_EN_MASK |
  283. IMG_I2S_OUT_CTL_MASTER_MASK |
  284. IMG_I2S_OUT_CTL_BCLK_POL_MASK |
  285. IMG_I2S_OUT_CTL_FRM_CLK_POL_MASK;
  286. chan_control_mask = IMG_I2S_OUT_CHAN_CTL_CLKT_MASK;
  287. ret = pm_runtime_get_sync(i2s->dev);
  288. if (ret < 0)
  289. return ret;
  290. img_i2s_out_disable(i2s);
  291. reg = img_i2s_out_readl(i2s, IMG_I2S_OUT_CTL);
  292. reg = (reg & ~control_mask) | control_set;
  293. img_i2s_out_writel(i2s, reg, IMG_I2S_OUT_CTL);
  294. for (i = 0; i < i2s->active_channels; i++)
  295. img_i2s_out_ch_disable(i2s, i);
  296. for (i = 0; i < i2s->max_i2s_chan; i++) {
  297. reg = img_i2s_out_ch_readl(i2s, i, IMG_I2S_OUT_CH_CTL);
  298. reg = (reg & ~chan_control_mask) | chan_control_set;
  299. img_i2s_out_ch_writel(i2s, i, reg, IMG_I2S_OUT_CH_CTL);
  300. }
  301. for (i = 0; i < i2s->active_channels; i++)
  302. img_i2s_out_ch_enable(i2s, i);
  303. img_i2s_out_enable(i2s);
  304. pm_runtime_put(i2s->dev);
  305. i2s->force_clk_active = force_clk_active;
  306. return 0;
  307. }
  308. static const struct snd_soc_dai_ops img_i2s_out_dai_ops = {
  309. .trigger = img_i2s_out_trigger,
  310. .hw_params = img_i2s_out_hw_params,
  311. .set_fmt = img_i2s_out_set_fmt
  312. };
  313. static int img_i2s_out_dai_probe(struct snd_soc_dai *dai)
  314. {
  315. struct img_i2s_out *i2s = snd_soc_dai_get_drvdata(dai);
  316. snd_soc_dai_init_dma_data(dai, &i2s->dma_data, NULL);
  317. return 0;
  318. }
  319. static const struct snd_soc_component_driver img_i2s_out_component = {
  320. .name = "img-i2s-out"
  321. };
  322. static int img_i2s_out_dma_prepare_slave_config(struct snd_pcm_substream *st,
  323. struct snd_pcm_hw_params *params, struct dma_slave_config *sc)
  324. {
  325. unsigned int i2s_channels = params_channels(params) / 2;
  326. struct snd_soc_pcm_runtime *rtd = st->private_data;
  327. struct snd_dmaengine_dai_dma_data *dma_data;
  328. int ret;
  329. dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, st);
  330. ret = snd_hwparams_to_dma_slave_config(st, params, sc);
  331. if (ret)
  332. return ret;
  333. sc->dst_addr = dma_data->addr;
  334. sc->dst_addr_width = dma_data->addr_width;
  335. sc->dst_maxburst = 4 * i2s_channels;
  336. return 0;
  337. }
  338. static const struct snd_dmaengine_pcm_config img_i2s_out_dma_config = {
  339. .prepare_slave_config = img_i2s_out_dma_prepare_slave_config
  340. };
  341. static int img_i2s_out_probe(struct platform_device *pdev)
  342. {
  343. struct img_i2s_out *i2s;
  344. struct resource *res;
  345. void __iomem *base;
  346. int i, ret;
  347. unsigned int max_i2s_chan_pow_2;
  348. u32 reg;
  349. struct device *dev = &pdev->dev;
  350. i2s = devm_kzalloc(&pdev->dev, sizeof(*i2s), GFP_KERNEL);
  351. if (!i2s)
  352. return -ENOMEM;
  353. platform_set_drvdata(pdev, i2s);
  354. i2s->dev = &pdev->dev;
  355. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  356. base = devm_ioremap_resource(&pdev->dev, res);
  357. if (IS_ERR(base))
  358. return PTR_ERR(base);
  359. i2s->base = base;
  360. if (of_property_read_u32(pdev->dev.of_node, "img,i2s-channels",
  361. &i2s->max_i2s_chan)) {
  362. dev_err(&pdev->dev, "No img,i2s-channels property\n");
  363. return -EINVAL;
  364. }
  365. max_i2s_chan_pow_2 = 1 << get_count_order(i2s->max_i2s_chan);
  366. i2s->channel_base = base + (max_i2s_chan_pow_2 * 0x20);
  367. i2s->rst = devm_reset_control_get_exclusive(&pdev->dev, "rst");
  368. if (IS_ERR(i2s->rst)) {
  369. if (PTR_ERR(i2s->rst) != -EPROBE_DEFER)
  370. dev_err(&pdev->dev, "No top level reset found\n");
  371. return PTR_ERR(i2s->rst);
  372. }
  373. i2s->clk_sys = devm_clk_get(&pdev->dev, "sys");
  374. if (IS_ERR(i2s->clk_sys)) {
  375. if (PTR_ERR(i2s->clk_sys) != -EPROBE_DEFER)
  376. dev_err(dev, "Failed to acquire clock 'sys'\n");
  377. return PTR_ERR(i2s->clk_sys);
  378. }
  379. i2s->clk_ref = devm_clk_get(&pdev->dev, "ref");
  380. if (IS_ERR(i2s->clk_ref)) {
  381. if (PTR_ERR(i2s->clk_ref) != -EPROBE_DEFER)
  382. dev_err(dev, "Failed to acquire clock 'ref'\n");
  383. return PTR_ERR(i2s->clk_ref);
  384. }
  385. i2s->suspend_ch_ctl = devm_kcalloc(dev,
  386. i2s->max_i2s_chan, sizeof(*i2s->suspend_ch_ctl), GFP_KERNEL);
  387. if (!i2s->suspend_ch_ctl)
  388. return -ENOMEM;
  389. pm_runtime_enable(&pdev->dev);
  390. if (!pm_runtime_enabled(&pdev->dev)) {
  391. ret = img_i2s_out_runtime_resume(&pdev->dev);
  392. if (ret)
  393. goto err_pm_disable;
  394. }
  395. ret = pm_runtime_get_sync(&pdev->dev);
  396. if (ret < 0)
  397. goto err_suspend;
  398. reg = IMG_I2S_OUT_CTL_FRM_SIZE_MASK;
  399. img_i2s_out_writel(i2s, reg, IMG_I2S_OUT_CTL);
  400. reg = IMG_I2S_OUT_CHAN_CTL_JUST_MASK |
  401. IMG_I2S_OUT_CHAN_CTL_LT_MASK |
  402. IMG_I2S_OUT_CHAN_CTL_CH_MASK |
  403. (8 << IMG_I2S_OUT_CHAN_CTL_FMT_SHIFT);
  404. for (i = 0; i < i2s->max_i2s_chan; i++)
  405. img_i2s_out_ch_writel(i2s, i, reg, IMG_I2S_OUT_CH_CTL);
  406. img_i2s_out_reset(i2s);
  407. pm_runtime_put(&pdev->dev);
  408. i2s->active_channels = 1;
  409. i2s->dma_data.addr = res->start + IMG_I2S_OUT_TX_FIFO;
  410. i2s->dma_data.addr_width = 4;
  411. i2s->dma_data.maxburst = 4;
  412. i2s->dai_driver.probe = img_i2s_out_dai_probe;
  413. i2s->dai_driver.playback.channels_min = 2;
  414. i2s->dai_driver.playback.channels_max = i2s->max_i2s_chan * 2;
  415. i2s->dai_driver.playback.rates = SNDRV_PCM_RATE_8000_192000;
  416. i2s->dai_driver.playback.formats = SNDRV_PCM_FMTBIT_S32_LE;
  417. i2s->dai_driver.ops = &img_i2s_out_dai_ops;
  418. ret = devm_snd_soc_register_component(&pdev->dev,
  419. &img_i2s_out_component, &i2s->dai_driver, 1);
  420. if (ret)
  421. goto err_suspend;
  422. ret = devm_snd_dmaengine_pcm_register(&pdev->dev,
  423. &img_i2s_out_dma_config, 0);
  424. if (ret)
  425. goto err_suspend;
  426. return 0;
  427. err_suspend:
  428. if (!pm_runtime_status_suspended(&pdev->dev))
  429. img_i2s_out_runtime_suspend(&pdev->dev);
  430. err_pm_disable:
  431. pm_runtime_disable(&pdev->dev);
  432. return ret;
  433. }
  434. static int img_i2s_out_dev_remove(struct platform_device *pdev)
  435. {
  436. pm_runtime_disable(&pdev->dev);
  437. if (!pm_runtime_status_suspended(&pdev->dev))
  438. img_i2s_out_runtime_suspend(&pdev->dev);
  439. return 0;
  440. }
  441. #ifdef CONFIG_PM_SLEEP
  442. static int img_i2s_out_suspend(struct device *dev)
  443. {
  444. struct img_i2s_out *i2s = dev_get_drvdata(dev);
  445. int i, ret;
  446. u32 reg;
  447. if (pm_runtime_status_suspended(dev)) {
  448. ret = img_i2s_out_runtime_resume(dev);
  449. if (ret)
  450. return ret;
  451. }
  452. for (i = 0; i < i2s->max_i2s_chan; i++) {
  453. reg = img_i2s_out_ch_readl(i2s, i, IMG_I2S_OUT_CH_CTL);
  454. i2s->suspend_ch_ctl[i] = reg;
  455. }
  456. i2s->suspend_ctl = img_i2s_out_readl(i2s, IMG_I2S_OUT_CTL);
  457. img_i2s_out_runtime_suspend(dev);
  458. return 0;
  459. }
  460. static int img_i2s_out_resume(struct device *dev)
  461. {
  462. struct img_i2s_out *i2s = dev_get_drvdata(dev);
  463. int i, ret;
  464. u32 reg;
  465. ret = img_i2s_out_runtime_resume(dev);
  466. if (ret)
  467. return ret;
  468. for (i = 0; i < i2s->max_i2s_chan; i++) {
  469. reg = i2s->suspend_ch_ctl[i];
  470. img_i2s_out_ch_writel(i2s, i, reg, IMG_I2S_OUT_CH_CTL);
  471. }
  472. img_i2s_out_writel(i2s, i2s->suspend_ctl, IMG_I2S_OUT_CTL);
  473. if (pm_runtime_status_suspended(dev))
  474. img_i2s_out_runtime_suspend(dev);
  475. return 0;
  476. }
  477. #endif
  478. static const struct of_device_id img_i2s_out_of_match[] = {
  479. { .compatible = "img,i2s-out" },
  480. {}
  481. };
  482. MODULE_DEVICE_TABLE(of, img_i2s_out_of_match);
  483. static const struct dev_pm_ops img_i2s_out_pm_ops = {
  484. SET_RUNTIME_PM_OPS(img_i2s_out_runtime_suspend,
  485. img_i2s_out_runtime_resume, NULL)
  486. SET_SYSTEM_SLEEP_PM_OPS(img_i2s_out_suspend, img_i2s_out_resume)
  487. };
  488. static struct platform_driver img_i2s_out_driver = {
  489. .driver = {
  490. .name = "img-i2s-out",
  491. .of_match_table = img_i2s_out_of_match,
  492. .pm = &img_i2s_out_pm_ops
  493. },
  494. .probe = img_i2s_out_probe,
  495. .remove = img_i2s_out_dev_remove
  496. };
  497. module_platform_driver(img_i2s_out_driver);
  498. MODULE_AUTHOR("Damien Horsley <Damien.Horsley@imgtec.com>");
  499. MODULE_DESCRIPTION("IMG I2S Output Driver");
  500. MODULE_LICENSE("GPL v2");