mlx5-abi.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490
  1. /* SPDX-License-Identifier: ((GPL-2.0 WITH Linux-syscall-note) OR Linux-OpenIB) */
  2. /*
  3. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #ifndef MLX5_ABI_USER_H
  34. #define MLX5_ABI_USER_H
  35. #include <linux/types.h>
  36. #include <linux/if_ether.h> /* For ETH_ALEN. */
  37. #include <rdma/ib_user_ioctl_verbs.h>
  38. enum {
  39. MLX5_QP_FLAG_SIGNATURE = 1 << 0,
  40. MLX5_QP_FLAG_SCATTER_CQE = 1 << 1,
  41. MLX5_QP_FLAG_TUNNEL_OFFLOADS = 1 << 2,
  42. MLX5_QP_FLAG_BFREG_INDEX = 1 << 3,
  43. MLX5_QP_FLAG_TYPE_DCT = 1 << 4,
  44. MLX5_QP_FLAG_TYPE_DCI = 1 << 5,
  45. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC = 1 << 6,
  46. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC = 1 << 7,
  47. MLX5_QP_FLAG_ALLOW_SCATTER_CQE = 1 << 8,
  48. };
  49. enum {
  50. MLX5_SRQ_FLAG_SIGNATURE = 1 << 0,
  51. };
  52. enum {
  53. MLX5_WQ_FLAG_SIGNATURE = 1 << 0,
  54. };
  55. /* Increment this value if any changes that break userspace ABI
  56. * compatibility are made.
  57. */
  58. #define MLX5_IB_UVERBS_ABI_VERSION 1
  59. /* Make sure that all structs defined in this file remain laid out so
  60. * that they pack the same way on 32-bit and 64-bit architectures (to
  61. * avoid incompatibility between 32-bit userspace and 64-bit kernels).
  62. * In particular do not use pointer types -- pass pointers in __u64
  63. * instead.
  64. */
  65. struct mlx5_ib_alloc_ucontext_req {
  66. __u32 total_num_bfregs;
  67. __u32 num_low_latency_bfregs;
  68. };
  69. enum mlx5_lib_caps {
  70. MLX5_LIB_CAP_4K_UAR = (__u64)1 << 0,
  71. };
  72. enum mlx5_ib_alloc_uctx_v2_flags {
  73. MLX5_IB_ALLOC_UCTX_DEVX = 1 << 0,
  74. };
  75. struct mlx5_ib_alloc_ucontext_req_v2 {
  76. __u32 total_num_bfregs;
  77. __u32 num_low_latency_bfregs;
  78. __u32 flags;
  79. __u32 comp_mask;
  80. __u8 max_cqe_version;
  81. __u8 reserved0;
  82. __u16 reserved1;
  83. __u32 reserved2;
  84. __aligned_u64 lib_caps;
  85. };
  86. enum mlx5_ib_alloc_ucontext_resp_mask {
  87. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET = 1UL << 0,
  88. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_DUMP_FILL_MKEY = 1UL << 1,
  89. };
  90. enum mlx5_user_cmds_supp_uhw {
  91. MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE = 1 << 0,
  92. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH = 1 << 1,
  93. };
  94. /* The eth_min_inline response value is set to off-by-one vs the FW
  95. * returned value to allow user-space to deal with older kernels.
  96. */
  97. enum mlx5_user_inline_mode {
  98. MLX5_USER_INLINE_MODE_NA,
  99. MLX5_USER_INLINE_MODE_NONE,
  100. MLX5_USER_INLINE_MODE_L2,
  101. MLX5_USER_INLINE_MODE_IP,
  102. MLX5_USER_INLINE_MODE_TCP_UDP,
  103. };
  104. enum {
  105. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM = 1 << 0,
  106. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_REQ_METADATA = 1 << 1,
  107. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_SPI_STEERING = 1 << 2,
  108. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_FULL_OFFLOAD = 1 << 3,
  109. MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_TX_IV_IS_ESN = 1 << 4,
  110. };
  111. struct mlx5_ib_alloc_ucontext_resp {
  112. __u32 qp_tab_size;
  113. __u32 bf_reg_size;
  114. __u32 tot_bfregs;
  115. __u32 cache_line_size;
  116. __u16 max_sq_desc_sz;
  117. __u16 max_rq_desc_sz;
  118. __u32 max_send_wqebb;
  119. __u32 max_recv_wr;
  120. __u32 max_srq_recv_wr;
  121. __u16 num_ports;
  122. __u16 flow_action_flags;
  123. __u32 comp_mask;
  124. __u32 response_length;
  125. __u8 cqe_version;
  126. __u8 cmds_supp_uhw;
  127. __u8 eth_min_inline;
  128. __u8 clock_info_versions;
  129. __aligned_u64 hca_core_clock_offset;
  130. __u32 log_uar_size;
  131. __u32 num_uars_per_page;
  132. __u32 num_dyn_bfregs;
  133. __u32 dump_fill_mkey;
  134. };
  135. struct mlx5_ib_alloc_pd_resp {
  136. __u32 pdn;
  137. };
  138. struct mlx5_ib_tso_caps {
  139. __u32 max_tso; /* Maximum tso payload size in bytes */
  140. /* Corresponding bit will be set if qp type from
  141. * 'enum ib_qp_type' is supported, e.g.
  142. * supported_qpts |= 1 << IB_QPT_UD
  143. */
  144. __u32 supported_qpts;
  145. };
  146. struct mlx5_ib_rss_caps {
  147. __aligned_u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
  148. __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
  149. __u8 reserved[7];
  150. };
  151. enum mlx5_ib_cqe_comp_res_format {
  152. MLX5_IB_CQE_RES_FORMAT_HASH = 1 << 0,
  153. MLX5_IB_CQE_RES_FORMAT_CSUM = 1 << 1,
  154. MLX5_IB_CQE_RES_FORMAT_CSUM_STRIDX = 1 << 2,
  155. };
  156. struct mlx5_ib_cqe_comp_caps {
  157. __u32 max_num;
  158. __u32 supported_format; /* enum mlx5_ib_cqe_comp_res_format */
  159. };
  160. enum mlx5_ib_packet_pacing_cap_flags {
  161. MLX5_IB_PP_SUPPORT_BURST = 1 << 0,
  162. };
  163. struct mlx5_packet_pacing_caps {
  164. __u32 qp_rate_limit_min;
  165. __u32 qp_rate_limit_max; /* In kpbs */
  166. /* Corresponding bit will be set if qp type from
  167. * 'enum ib_qp_type' is supported, e.g.
  168. * supported_qpts |= 1 << IB_QPT_RAW_PACKET
  169. */
  170. __u32 supported_qpts;
  171. __u8 cap_flags; /* enum mlx5_ib_packet_pacing_cap_flags */
  172. __u8 reserved[3];
  173. };
  174. enum mlx5_ib_mpw_caps {
  175. MPW_RESERVED = 1 << 0,
  176. MLX5_IB_ALLOW_MPW = 1 << 1,
  177. MLX5_IB_SUPPORT_EMPW = 1 << 2,
  178. };
  179. enum mlx5_ib_sw_parsing_offloads {
  180. MLX5_IB_SW_PARSING = 1 << 0,
  181. MLX5_IB_SW_PARSING_CSUM = 1 << 1,
  182. MLX5_IB_SW_PARSING_LSO = 1 << 2,
  183. };
  184. struct mlx5_ib_sw_parsing_caps {
  185. __u32 sw_parsing_offloads; /* enum mlx5_ib_sw_parsing_offloads */
  186. /* Corresponding bit will be set if qp type from
  187. * 'enum ib_qp_type' is supported, e.g.
  188. * supported_qpts |= 1 << IB_QPT_RAW_PACKET
  189. */
  190. __u32 supported_qpts;
  191. };
  192. struct mlx5_ib_striding_rq_caps {
  193. __u32 min_single_stride_log_num_of_bytes;
  194. __u32 max_single_stride_log_num_of_bytes;
  195. __u32 min_single_wqe_log_num_of_strides;
  196. __u32 max_single_wqe_log_num_of_strides;
  197. /* Corresponding bit will be set if qp type from
  198. * 'enum ib_qp_type' is supported, e.g.
  199. * supported_qpts |= 1 << IB_QPT_RAW_PACKET
  200. */
  201. __u32 supported_qpts;
  202. __u32 reserved;
  203. };
  204. enum mlx5_ib_query_dev_resp_flags {
  205. /* Support 128B CQE compression */
  206. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP = 1 << 0,
  207. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD = 1 << 1,
  208. };
  209. enum mlx5_ib_tunnel_offloads {
  210. MLX5_IB_TUNNELED_OFFLOADS_VXLAN = 1 << 0,
  211. MLX5_IB_TUNNELED_OFFLOADS_GRE = 1 << 1,
  212. MLX5_IB_TUNNELED_OFFLOADS_GENEVE = 1 << 2,
  213. MLX5_IB_TUNNELED_OFFLOADS_MPLS_GRE = 1 << 3,
  214. MLX5_IB_TUNNELED_OFFLOADS_MPLS_UDP = 1 << 4,
  215. };
  216. struct mlx5_ib_query_device_resp {
  217. __u32 comp_mask;
  218. __u32 response_length;
  219. struct mlx5_ib_tso_caps tso_caps;
  220. struct mlx5_ib_rss_caps rss_caps;
  221. struct mlx5_ib_cqe_comp_caps cqe_comp_caps;
  222. struct mlx5_packet_pacing_caps packet_pacing_caps;
  223. __u32 mlx5_ib_support_multi_pkt_send_wqes;
  224. __u32 flags; /* Use enum mlx5_ib_query_dev_resp_flags */
  225. struct mlx5_ib_sw_parsing_caps sw_parsing_caps;
  226. struct mlx5_ib_striding_rq_caps striding_rq_caps;
  227. __u32 tunnel_offloads_caps; /* enum mlx5_ib_tunnel_offloads */
  228. __u32 reserved;
  229. };
  230. enum mlx5_ib_create_cq_flags {
  231. MLX5_IB_CREATE_CQ_FLAGS_CQE_128B_PAD = 1 << 0,
  232. };
  233. struct mlx5_ib_create_cq {
  234. __aligned_u64 buf_addr;
  235. __aligned_u64 db_addr;
  236. __u32 cqe_size;
  237. __u8 cqe_comp_en;
  238. __u8 cqe_comp_res_format;
  239. __u16 flags;
  240. };
  241. struct mlx5_ib_create_cq_resp {
  242. __u32 cqn;
  243. __u32 reserved;
  244. };
  245. struct mlx5_ib_resize_cq {
  246. __aligned_u64 buf_addr;
  247. __u16 cqe_size;
  248. __u16 reserved0;
  249. __u32 reserved1;
  250. };
  251. struct mlx5_ib_create_srq {
  252. __aligned_u64 buf_addr;
  253. __aligned_u64 db_addr;
  254. __u32 flags;
  255. __u32 reserved0; /* explicit padding (optional on i386) */
  256. __u32 uidx;
  257. __u32 reserved1;
  258. };
  259. struct mlx5_ib_create_srq_resp {
  260. __u32 srqn;
  261. __u32 reserved;
  262. };
  263. struct mlx5_ib_create_qp {
  264. __aligned_u64 buf_addr;
  265. __aligned_u64 db_addr;
  266. __u32 sq_wqe_count;
  267. __u32 rq_wqe_count;
  268. __u32 rq_wqe_shift;
  269. __u32 flags;
  270. __u32 uidx;
  271. __u32 bfreg_index;
  272. union {
  273. __aligned_u64 sq_buf_addr;
  274. __aligned_u64 access_key;
  275. };
  276. };
  277. /* RX Hash function flags */
  278. enum mlx5_rx_hash_function_flags {
  279. MLX5_RX_HASH_FUNC_TOEPLITZ = 1 << 0,
  280. };
  281. /*
  282. * RX Hash flags, these flags allows to set which incoming packet's field should
  283. * participates in RX Hash. Each flag represent certain packet's field,
  284. * when the flag is set the field that is represented by the flag will
  285. * participate in RX Hash calculation.
  286. * Note: *IPV4 and *IPV6 flags can't be enabled together on the same QP
  287. * and *TCP and *UDP flags can't be enabled together on the same QP.
  288. */
  289. enum mlx5_rx_hash_fields {
  290. MLX5_RX_HASH_SRC_IPV4 = 1 << 0,
  291. MLX5_RX_HASH_DST_IPV4 = 1 << 1,
  292. MLX5_RX_HASH_SRC_IPV6 = 1 << 2,
  293. MLX5_RX_HASH_DST_IPV6 = 1 << 3,
  294. MLX5_RX_HASH_SRC_PORT_TCP = 1 << 4,
  295. MLX5_RX_HASH_DST_PORT_TCP = 1 << 5,
  296. MLX5_RX_HASH_SRC_PORT_UDP = 1 << 6,
  297. MLX5_RX_HASH_DST_PORT_UDP = 1 << 7,
  298. MLX5_RX_HASH_IPSEC_SPI = 1 << 8,
  299. /* Save bits for future fields */
  300. MLX5_RX_HASH_INNER = (1UL << 31),
  301. };
  302. struct mlx5_ib_create_qp_rss {
  303. __aligned_u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
  304. __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
  305. __u8 rx_key_len; /* valid only for Toeplitz */
  306. __u8 reserved[6];
  307. __u8 rx_hash_key[128]; /* valid only for Toeplitz */
  308. __u32 comp_mask;
  309. __u32 flags;
  310. };
  311. enum mlx5_ib_create_qp_resp_mask {
  312. MLX5_IB_CREATE_QP_RESP_MASK_TIRN = 1UL << 0,
  313. MLX5_IB_CREATE_QP_RESP_MASK_TISN = 1UL << 1,
  314. MLX5_IB_CREATE_QP_RESP_MASK_RQN = 1UL << 2,
  315. MLX5_IB_CREATE_QP_RESP_MASK_SQN = 1UL << 3,
  316. };
  317. struct mlx5_ib_create_qp_resp {
  318. __u32 bfreg_index;
  319. __u32 reserved;
  320. __u32 comp_mask;
  321. __u32 tirn;
  322. __u32 tisn;
  323. __u32 rqn;
  324. __u32 sqn;
  325. __u32 reserved1;
  326. };
  327. struct mlx5_ib_alloc_mw {
  328. __u32 comp_mask;
  329. __u8 num_klms;
  330. __u8 reserved1;
  331. __u16 reserved2;
  332. };
  333. enum mlx5_ib_create_wq_mask {
  334. MLX5_IB_CREATE_WQ_STRIDING_RQ = (1 << 0),
  335. };
  336. struct mlx5_ib_create_wq {
  337. __aligned_u64 buf_addr;
  338. __aligned_u64 db_addr;
  339. __u32 rq_wqe_count;
  340. __u32 rq_wqe_shift;
  341. __u32 user_index;
  342. __u32 flags;
  343. __u32 comp_mask;
  344. __u32 single_stride_log_num_of_bytes;
  345. __u32 single_wqe_log_num_of_strides;
  346. __u32 two_byte_shift_en;
  347. };
  348. struct mlx5_ib_create_ah_resp {
  349. __u32 response_length;
  350. __u8 dmac[ETH_ALEN];
  351. __u8 reserved[6];
  352. };
  353. struct mlx5_ib_burst_info {
  354. __u32 max_burst_sz;
  355. __u16 typical_pkt_sz;
  356. __u16 reserved;
  357. };
  358. struct mlx5_ib_modify_qp {
  359. __u32 comp_mask;
  360. struct mlx5_ib_burst_info burst_info;
  361. __u32 reserved;
  362. };
  363. struct mlx5_ib_modify_qp_resp {
  364. __u32 response_length;
  365. __u32 dctn;
  366. };
  367. struct mlx5_ib_create_wq_resp {
  368. __u32 response_length;
  369. __u32 reserved;
  370. };
  371. struct mlx5_ib_create_rwq_ind_tbl_resp {
  372. __u32 response_length;
  373. __u32 reserved;
  374. };
  375. struct mlx5_ib_modify_wq {
  376. __u32 comp_mask;
  377. __u32 reserved;
  378. };
  379. struct mlx5_ib_clock_info {
  380. __u32 sign;
  381. __u32 resv;
  382. __aligned_u64 nsec;
  383. __aligned_u64 cycles;
  384. __aligned_u64 frac;
  385. __u32 mult;
  386. __u32 shift;
  387. __aligned_u64 mask;
  388. __aligned_u64 overflow_period;
  389. };
  390. enum mlx5_ib_mmap_cmd {
  391. MLX5_IB_MMAP_REGULAR_PAGE = 0,
  392. MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
  393. MLX5_IB_MMAP_WC_PAGE = 2,
  394. MLX5_IB_MMAP_NC_PAGE = 3,
  395. /* 5 is chosen in order to be compatible with old versions of libmlx5 */
  396. MLX5_IB_MMAP_CORE_CLOCK = 5,
  397. MLX5_IB_MMAP_ALLOC_WC = 6,
  398. MLX5_IB_MMAP_CLOCK_INFO = 7,
  399. MLX5_IB_MMAP_DEVICE_MEM = 8,
  400. };
  401. enum {
  402. MLX5_IB_CLOCK_INFO_KERNEL_UPDATING = 1,
  403. };
  404. /* Bit indexes for the mlx5_alloc_ucontext_resp.clock_info_versions bitmap */
  405. enum {
  406. MLX5_IB_CLOCK_INFO_V1 = 0,
  407. };
  408. struct mlx5_ib_flow_counters_desc {
  409. __u32 description;
  410. __u32 index;
  411. };
  412. struct mlx5_ib_flow_counters_data {
  413. RDMA_UAPI_PTR(struct mlx5_ib_flow_counters_desc *, counters_data);
  414. __u32 ncounters;
  415. __u32 reserved;
  416. };
  417. struct mlx5_ib_create_flow {
  418. __u32 ncounters_data;
  419. __u32 reserved;
  420. /*
  421. * Following are counters data based on ncounters_data, each
  422. * entry in the data[] should match a corresponding counter object
  423. * that was pointed by a counters spec upon the flow creation
  424. */
  425. struct mlx5_ib_flow_counters_data data[];
  426. };
  427. #endif /* MLX5_ABI_USER_H */