qcom,spmi-vadc.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (c) 2012-2014,2018 The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _DT_BINDINGS_QCOM_SPMI_VADC_H
  6. #define _DT_BINDINGS_QCOM_SPMI_VADC_H
  7. /* Voltage ADC channels */
  8. #define VADC_USBIN 0x00
  9. #define VADC_DCIN 0x01
  10. #define VADC_VCHG_SNS 0x02
  11. #define VADC_SPARE1_03 0x03
  12. #define VADC_USB_ID_MV 0x04
  13. #define VADC_VCOIN 0x05
  14. #define VADC_VBAT_SNS 0x06
  15. #define VADC_VSYS 0x07
  16. #define VADC_DIE_TEMP 0x08
  17. #define VADC_REF_625MV 0x09
  18. #define VADC_REF_1250MV 0x0a
  19. #define VADC_CHG_TEMP 0x0b
  20. #define VADC_SPARE1 0x0c
  21. #define VADC_SPARE2 0x0d
  22. #define VADC_GND_REF 0x0e
  23. #define VADC_VDD_VADC 0x0f
  24. #define VADC_P_MUX1_1_1 0x10
  25. #define VADC_P_MUX2_1_1 0x11
  26. #define VADC_P_MUX3_1_1 0x12
  27. #define VADC_P_MUX4_1_1 0x13
  28. #define VADC_P_MUX5_1_1 0x14
  29. #define VADC_P_MUX6_1_1 0x15
  30. #define VADC_P_MUX7_1_1 0x16
  31. #define VADC_P_MUX8_1_1 0x17
  32. #define VADC_P_MUX9_1_1 0x18
  33. #define VADC_P_MUX10_1_1 0x19
  34. #define VADC_P_MUX11_1_1 0x1a
  35. #define VADC_P_MUX12_1_1 0x1b
  36. #define VADC_P_MUX13_1_1 0x1c
  37. #define VADC_P_MUX14_1_1 0x1d
  38. #define VADC_P_MUX15_1_1 0x1e
  39. #define VADC_P_MUX16_1_1 0x1f
  40. #define VADC_P_MUX1_1_3 0x20
  41. #define VADC_P_MUX2_1_3 0x21
  42. #define VADC_P_MUX3_1_3 0x22
  43. #define VADC_P_MUX4_1_3 0x23
  44. #define VADC_P_MUX5_1_3 0x24
  45. #define VADC_P_MUX6_1_3 0x25
  46. #define VADC_P_MUX7_1_3 0x26
  47. #define VADC_P_MUX8_1_3 0x27
  48. #define VADC_P_MUX9_1_3 0x28
  49. #define VADC_P_MUX10_1_3 0x29
  50. #define VADC_P_MUX11_1_3 0x2a
  51. #define VADC_P_MUX12_1_3 0x2b
  52. #define VADC_P_MUX13_1_3 0x2c
  53. #define VADC_P_MUX14_1_3 0x2d
  54. #define VADC_P_MUX15_1_3 0x2e
  55. #define VADC_P_MUX16_1_3 0x2f
  56. #define VADC_LR_MUX1_BAT_THERM 0x30
  57. #define VADC_LR_MUX2_BAT_ID 0x31
  58. #define VADC_LR_MUX3_XO_THERM 0x32
  59. #define VADC_LR_MUX4_AMUX_THM1 0x33
  60. #define VADC_LR_MUX5_AMUX_THM2 0x34
  61. #define VADC_LR_MUX6_AMUX_THM3 0x35
  62. #define VADC_LR_MUX7_HW_ID 0x36
  63. #define VADC_LR_MUX8_AMUX_THM4 0x37
  64. #define VADC_LR_MUX9_AMUX_THM5 0x38
  65. #define VADC_LR_MUX10_USB_ID 0x39
  66. #define VADC_AMUX_PU1 0x3a
  67. #define VADC_AMUX_PU2 0x3b
  68. #define VADC_LR_MUX3_BUF_XO_THERM 0x3c
  69. #define VADC_LR_MUX1_PU1_BAT_THERM 0x70
  70. #define VADC_LR_MUX2_PU1_BAT_ID 0x71
  71. #define VADC_LR_MUX3_PU1_XO_THERM 0x72
  72. #define VADC_LR_MUX4_PU1_AMUX_THM1 0x73
  73. #define VADC_LR_MUX5_PU1_AMUX_THM2 0x74
  74. #define VADC_LR_MUX6_PU1_AMUX_THM3 0x75
  75. #define VADC_LR_MUX7_PU1_AMUX_HW_ID 0x76
  76. #define VADC_LR_MUX8_PU1_AMUX_THM4 0x77
  77. #define VADC_LR_MUX9_PU1_AMUX_THM5 0x78
  78. #define VADC_LR_MUX10_PU1_AMUX_USB_ID 0x79
  79. #define VADC_LR_MUX3_BUF_PU1_XO_THERM 0x7c
  80. #define VADC_LR_MUX1_PU2_BAT_THERM 0xb0
  81. #define VADC_LR_MUX2_PU2_BAT_ID 0xb1
  82. #define VADC_LR_MUX3_PU2_XO_THERM 0xb2
  83. #define VADC_LR_MUX4_PU2_AMUX_THM1 0xb3
  84. #define VADC_LR_MUX5_PU2_AMUX_THM2 0xb4
  85. #define VADC_LR_MUX6_PU2_AMUX_THM3 0xb5
  86. #define VADC_LR_MUX7_PU2_AMUX_HW_ID 0xb6
  87. #define VADC_LR_MUX8_PU2_AMUX_THM4 0xb7
  88. #define VADC_LR_MUX9_PU2_AMUX_THM5 0xb8
  89. #define VADC_LR_MUX10_PU2_AMUX_USB_ID 0xb9
  90. #define VADC_LR_MUX3_BUF_PU2_XO_THERM 0xbc
  91. #define VADC_LR_MUX1_PU1_PU2_BAT_THERM 0xf0
  92. #define VADC_LR_MUX2_PU1_PU2_BAT_ID 0xf1
  93. #define VADC_LR_MUX3_PU1_PU2_XO_THERM 0xf2
  94. #define VADC_LR_MUX4_PU1_PU2_AMUX_THM1 0xf3
  95. #define VADC_LR_MUX5_PU1_PU2_AMUX_THM2 0xf4
  96. #define VADC_LR_MUX6_PU1_PU2_AMUX_THM3 0xf5
  97. #define VADC_LR_MUX7_PU1_PU2_AMUX_HW_ID 0xf6
  98. #define VADC_LR_MUX8_PU1_PU2_AMUX_THM4 0xf7
  99. #define VADC_LR_MUX9_PU1_PU2_AMUX_THM5 0xf8
  100. #define VADC_LR_MUX10_PU1_PU2_AMUX_USB_ID 0xf9
  101. #define VADC_LR_MUX3_BUF_PU1_PU2_XO_THERM 0xfc
  102. /* ADC channels for SPMI PMIC5 */
  103. #define ADC5_REF_GND 0x00
  104. #define ADC5_1P25VREF 0x01
  105. #define ADC5_VREF_VADC 0x02
  106. #define ADC5_VREF_VADC5_DIV_3 0x82
  107. #define ADC5_VPH_PWR 0x83
  108. #define ADC5_VBAT_SNS 0x84
  109. #define ADC5_VCOIN 0x85
  110. #define ADC5_DIE_TEMP 0x06
  111. #define ADC5_USB_IN_I 0x07
  112. #define ADC5_USB_IN_V_16 0x08
  113. #define ADC5_CHG_TEMP 0x09
  114. #define ADC5_BAT_THERM 0x0a
  115. #define ADC5_BAT_ID 0x0b
  116. #define ADC5_XO_THERM 0x0c
  117. #define ADC5_AMUX_THM1 0x0d
  118. #define ADC5_AMUX_THM2 0x0e
  119. #define ADC5_AMUX_THM3 0x0f
  120. #define ADC5_AMUX_THM4 0x10
  121. #define ADC5_AMUX_THM5 0x11
  122. #define ADC5_GPIO1 0x12
  123. #define ADC5_GPIO2 0x13
  124. #define ADC5_GPIO3 0x14
  125. #define ADC5_GPIO4 0x15
  126. #define ADC5_GPIO5 0x16
  127. #define ADC5_GPIO6 0x17
  128. #define ADC5_GPIO7 0x18
  129. #define ADC5_SBUx 0x99
  130. #define ADC5_MID_CHG_DIV6 0x1e
  131. #define ADC5_OFF 0xff
  132. /* 30k pull-up1 */
  133. #define ADC5_BAT_THERM_30K_PU 0x2a
  134. #define ADC5_BAT_ID_30K_PU 0x2b
  135. #define ADC5_XO_THERM_30K_PU 0x2c
  136. #define ADC5_AMUX_THM1_30K_PU 0x2d
  137. #define ADC5_AMUX_THM2_30K_PU 0x2e
  138. #define ADC5_AMUX_THM3_30K_PU 0x2f
  139. #define ADC5_AMUX_THM4_30K_PU 0x30
  140. #define ADC5_AMUX_THM5_30K_PU 0x31
  141. #define ADC5_GPIO1_30K_PU 0x32
  142. #define ADC5_GPIO2_30K_PU 0x33
  143. #define ADC5_GPIO3_30K_PU 0x34
  144. #define ADC5_GPIO4_30K_PU 0x35
  145. #define ADC5_GPIO5_30K_PU 0x36
  146. #define ADC5_GPIO6_30K_PU 0x37
  147. #define ADC5_GPIO7_30K_PU 0x38
  148. #define ADC5_SBUx_30K_PU 0x39
  149. /* 100k pull-up2 */
  150. #define ADC5_BAT_THERM_100K_PU 0x4a
  151. #define ADC5_BAT_ID_100K_PU 0x4b
  152. #define ADC5_XO_THERM_100K_PU 0x4c
  153. #define ADC5_AMUX_THM1_100K_PU 0x4d
  154. #define ADC5_AMUX_THM2_100K_PU 0x4e
  155. #define ADC5_AMUX_THM3_100K_PU 0x4f
  156. #define ADC5_AMUX_THM4_100K_PU 0x50
  157. #define ADC5_AMUX_THM5_100K_PU 0x51
  158. #define ADC5_GPIO1_100K_PU 0x52
  159. #define ADC5_GPIO2_100K_PU 0x53
  160. #define ADC5_GPIO3_100K_PU 0x54
  161. #define ADC5_GPIO4_100K_PU 0x55
  162. #define ADC5_GPIO5_100K_PU 0x56
  163. #define ADC5_GPIO6_100K_PU 0x57
  164. #define ADC5_GPIO7_100K_PU 0x58
  165. #define ADC5_SBUx_100K_PU 0x59
  166. /* 400k pull-up3 */
  167. #define ADC5_BAT_THERM_400K_PU 0x6a
  168. #define ADC5_BAT_ID_400K_PU 0x6b
  169. #define ADC5_XO_THERM_400K_PU 0x6c
  170. #define ADC5_AMUX_THM1_400K_PU 0x6d
  171. #define ADC5_AMUX_THM2_400K_PU 0x6e
  172. #define ADC5_AMUX_THM3_400K_PU 0x6f
  173. #define ADC5_AMUX_THM4_400K_PU 0x70
  174. #define ADC5_AMUX_THM5_400K_PU 0x71
  175. #define ADC5_GPIO1_400K_PU 0x72
  176. #define ADC5_GPIO2_400K_PU 0x73
  177. #define ADC5_GPIO3_400K_PU 0x74
  178. #define ADC5_GPIO4_400K_PU 0x75
  179. #define ADC5_GPIO5_400K_PU 0x76
  180. #define ADC5_GPIO6_400K_PU 0x77
  181. #define ADC5_GPIO7_400K_PU 0x78
  182. #define ADC5_SBUx_400K_PU 0x79
  183. /* 1/3 Divider */
  184. #define ADC5_GPIO1_DIV3 0x92
  185. #define ADC5_GPIO2_DIV3 0x93
  186. #define ADC5_GPIO3_DIV3 0x94
  187. #define ADC5_GPIO4_DIV3 0x95
  188. #define ADC5_GPIO5_DIV3 0x96
  189. #define ADC5_GPIO6_DIV3 0x97
  190. #define ADC5_GPIO7_DIV3 0x98
  191. #define ADC5_SBUx_DIV3 0x99
  192. /* Current and combined current/voltage channels */
  193. #define ADC5_INT_EXT_ISENSE 0xa1
  194. #define ADC5_PARALLEL_ISENSE 0xa5
  195. #define ADC5_CUR_REPLICA_VDS 0xa7
  196. #define ADC5_CUR_SENS_BATFET_VDS_OFFSET 0xa9
  197. #define ADC5_CUR_SENS_REPLICA_VDS_OFFSET 0xab
  198. #define ADC5_EXT_SENS_OFFSET 0xad
  199. #define ADC5_INT_EXT_ISENSE_VBAT_VDATA 0xb0
  200. #define ADC5_INT_EXT_ISENSE_VBAT_IDATA 0xb1
  201. #define ADC5_EXT_ISENSE_VBAT_VDATA 0xb2
  202. #define ADC5_EXT_ISENSE_VBAT_IDATA 0xb3
  203. #define ADC5_PARALLEL_ISENSE_VBAT_VDATA 0xb4
  204. #define ADC5_PARALLEL_ISENSE_VBAT_IDATA 0xb5
  205. #define ADC5_MAX_CHANNEL 0xc0
  206. #endif /* _DT_BINDINGS_QCOM_SPMI_VADC_H */