musb_gadget.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * MUSB OTG driver peripheral support
  4. *
  5. * Copyright 2005 Mentor Graphics Corporation
  6. * Copyright (C) 2005-2006 by Texas Instruments
  7. * Copyright (C) 2006-2007 Nokia Corporation
  8. * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/list.h>
  12. #include <linux/timer.h>
  13. #include <linux/module.h>
  14. #include <linux/smp.h>
  15. #include <linux/spinlock.h>
  16. #include <linux/delay.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/slab.h>
  19. #include "musb_core.h"
  20. #include "musb_trace.h"
  21. /* ----------------------------------------------------------------------- */
  22. #define is_buffer_mapped(req) (is_dma_capable() && \
  23. (req->map_state != UN_MAPPED))
  24. /* Maps the buffer to dma */
  25. static inline void map_dma_buffer(struct musb_request *request,
  26. struct musb *musb, struct musb_ep *musb_ep)
  27. {
  28. int compatible = true;
  29. struct dma_controller *dma = musb->dma_controller;
  30. request->map_state = UN_MAPPED;
  31. if (!is_dma_capable() || !musb_ep->dma)
  32. return;
  33. /* Check if DMA engine can handle this request.
  34. * DMA code must reject the USB request explicitly.
  35. * Default behaviour is to map the request.
  36. */
  37. if (dma->is_compatible)
  38. compatible = dma->is_compatible(musb_ep->dma,
  39. musb_ep->packet_sz, request->request.buf,
  40. request->request.length);
  41. if (!compatible)
  42. return;
  43. if (request->request.dma == DMA_ADDR_INVALID) {
  44. dma_addr_t dma_addr;
  45. int ret;
  46. dma_addr = dma_map_single(
  47. musb->controller,
  48. request->request.buf,
  49. request->request.length,
  50. request->tx
  51. ? DMA_TO_DEVICE
  52. : DMA_FROM_DEVICE);
  53. ret = dma_mapping_error(musb->controller, dma_addr);
  54. if (ret)
  55. return;
  56. request->request.dma = dma_addr;
  57. request->map_state = MUSB_MAPPED;
  58. } else {
  59. dma_sync_single_for_device(musb->controller,
  60. request->request.dma,
  61. request->request.length,
  62. request->tx
  63. ? DMA_TO_DEVICE
  64. : DMA_FROM_DEVICE);
  65. request->map_state = PRE_MAPPED;
  66. }
  67. }
  68. /* Unmap the buffer from dma and maps it back to cpu */
  69. static inline void unmap_dma_buffer(struct musb_request *request,
  70. struct musb *musb)
  71. {
  72. struct musb_ep *musb_ep = request->ep;
  73. if (!is_buffer_mapped(request) || !musb_ep->dma)
  74. return;
  75. if (request->request.dma == DMA_ADDR_INVALID) {
  76. dev_vdbg(musb->controller,
  77. "not unmapping a never mapped buffer\n");
  78. return;
  79. }
  80. if (request->map_state == MUSB_MAPPED) {
  81. dma_unmap_single(musb->controller,
  82. request->request.dma,
  83. request->request.length,
  84. request->tx
  85. ? DMA_TO_DEVICE
  86. : DMA_FROM_DEVICE);
  87. request->request.dma = DMA_ADDR_INVALID;
  88. } else { /* PRE_MAPPED */
  89. dma_sync_single_for_cpu(musb->controller,
  90. request->request.dma,
  91. request->request.length,
  92. request->tx
  93. ? DMA_TO_DEVICE
  94. : DMA_FROM_DEVICE);
  95. }
  96. request->map_state = UN_MAPPED;
  97. }
  98. /*
  99. * Immediately complete a request.
  100. *
  101. * @param request the request to complete
  102. * @param status the status to complete the request with
  103. * Context: controller locked, IRQs blocked.
  104. */
  105. void musb_g_giveback(
  106. struct musb_ep *ep,
  107. struct usb_request *request,
  108. int status)
  109. __releases(ep->musb->lock)
  110. __acquires(ep->musb->lock)
  111. {
  112. struct musb_request *req;
  113. struct musb *musb;
  114. int busy = ep->busy;
  115. req = to_musb_request(request);
  116. list_del(&req->list);
  117. if (req->request.status == -EINPROGRESS)
  118. req->request.status = status;
  119. musb = req->musb;
  120. ep->busy = 1;
  121. spin_unlock(&musb->lock);
  122. if (!dma_mapping_error(&musb->g.dev, request->dma))
  123. unmap_dma_buffer(req, musb);
  124. trace_musb_req_gb(req);
  125. usb_gadget_giveback_request(&req->ep->end_point, &req->request);
  126. spin_lock(&musb->lock);
  127. ep->busy = busy;
  128. }
  129. /* ----------------------------------------------------------------------- */
  130. /*
  131. * Abort requests queued to an endpoint using the status. Synchronous.
  132. * caller locked controller and blocked irqs, and selected this ep.
  133. */
  134. static void nuke(struct musb_ep *ep, const int status)
  135. {
  136. struct musb *musb = ep->musb;
  137. struct musb_request *req = NULL;
  138. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  139. ep->busy = 1;
  140. if (is_dma_capable() && ep->dma) {
  141. struct dma_controller *c = ep->musb->dma_controller;
  142. int value;
  143. if (ep->is_in) {
  144. /*
  145. * The programming guide says that we must not clear
  146. * the DMAMODE bit before DMAENAB, so we only
  147. * clear it in the second write...
  148. */
  149. musb_writew(epio, MUSB_TXCSR,
  150. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  151. musb_writew(epio, MUSB_TXCSR,
  152. 0 | MUSB_TXCSR_FLUSHFIFO);
  153. } else {
  154. musb_writew(epio, MUSB_RXCSR,
  155. 0 | MUSB_RXCSR_FLUSHFIFO);
  156. musb_writew(epio, MUSB_RXCSR,
  157. 0 | MUSB_RXCSR_FLUSHFIFO);
  158. }
  159. value = c->channel_abort(ep->dma);
  160. musb_dbg(musb, "%s: abort DMA --> %d", ep->name, value);
  161. c->channel_release(ep->dma);
  162. ep->dma = NULL;
  163. }
  164. while (!list_empty(&ep->req_list)) {
  165. req = list_first_entry(&ep->req_list, struct musb_request, list);
  166. musb_g_giveback(ep, &req->request, status);
  167. }
  168. }
  169. /* ----------------------------------------------------------------------- */
  170. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  171. /*
  172. * This assumes the separate CPPI engine is responding to DMA requests
  173. * from the usb core ... sequenced a bit differently from mentor dma.
  174. */
  175. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  176. {
  177. if (can_bulk_split(musb, ep->type))
  178. return ep->hw_ep->max_packet_sz_tx;
  179. else
  180. return ep->packet_sz;
  181. }
  182. /*
  183. * An endpoint is transmitting data. This can be called either from
  184. * the IRQ routine or from ep.queue() to kickstart a request on an
  185. * endpoint.
  186. *
  187. * Context: controller locked, IRQs blocked, endpoint selected
  188. */
  189. static void txstate(struct musb *musb, struct musb_request *req)
  190. {
  191. u8 epnum = req->epnum;
  192. struct musb_ep *musb_ep;
  193. void __iomem *epio = musb->endpoints[epnum].regs;
  194. struct usb_request *request;
  195. u16 fifo_count = 0, csr;
  196. int use_dma = 0;
  197. musb_ep = req->ep;
  198. /* Check if EP is disabled */
  199. if (!musb_ep->desc) {
  200. musb_dbg(musb, "ep:%s disabled - ignore request",
  201. musb_ep->end_point.name);
  202. return;
  203. }
  204. /* we shouldn't get here while DMA is active ... but we do ... */
  205. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  206. musb_dbg(musb, "dma pending...");
  207. return;
  208. }
  209. /* read TXCSR before */
  210. csr = musb_readw(epio, MUSB_TXCSR);
  211. request = &req->request;
  212. fifo_count = min(max_ep_writesize(musb, musb_ep),
  213. (int)(request->length - request->actual));
  214. if (csr & MUSB_TXCSR_TXPKTRDY) {
  215. musb_dbg(musb, "%s old packet still ready , txcsr %03x",
  216. musb_ep->end_point.name, csr);
  217. return;
  218. }
  219. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  220. musb_dbg(musb, "%s stalling, txcsr %03x",
  221. musb_ep->end_point.name, csr);
  222. return;
  223. }
  224. musb_dbg(musb, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x",
  225. epnum, musb_ep->packet_sz, fifo_count,
  226. csr);
  227. #ifndef CONFIG_MUSB_PIO_ONLY
  228. if (is_buffer_mapped(req)) {
  229. struct dma_controller *c = musb->dma_controller;
  230. size_t request_size;
  231. /* setup DMA, then program endpoint CSR */
  232. request_size = min_t(size_t, request->length - request->actual,
  233. musb_ep->dma->max_len);
  234. use_dma = (request->dma != DMA_ADDR_INVALID && request_size);
  235. /* MUSB_TXCSR_P_ISO is still set correctly */
  236. if (musb_dma_inventra(musb) || musb_dma_ux500(musb)) {
  237. if (request_size < musb_ep->packet_sz)
  238. musb_ep->dma->desired_mode = 0;
  239. else
  240. musb_ep->dma->desired_mode = 1;
  241. use_dma = use_dma && c->channel_program(
  242. musb_ep->dma, musb_ep->packet_sz,
  243. musb_ep->dma->desired_mode,
  244. request->dma + request->actual, request_size);
  245. if (use_dma) {
  246. if (musb_ep->dma->desired_mode == 0) {
  247. /*
  248. * We must not clear the DMAMODE bit
  249. * before the DMAENAB bit -- and the
  250. * latter doesn't always get cleared
  251. * before we get here...
  252. */
  253. csr &= ~(MUSB_TXCSR_AUTOSET
  254. | MUSB_TXCSR_DMAENAB);
  255. musb_writew(epio, MUSB_TXCSR, csr
  256. | MUSB_TXCSR_P_WZC_BITS);
  257. csr &= ~MUSB_TXCSR_DMAMODE;
  258. csr |= (MUSB_TXCSR_DMAENAB |
  259. MUSB_TXCSR_MODE);
  260. /* against programming guide */
  261. } else {
  262. csr |= (MUSB_TXCSR_DMAENAB
  263. | MUSB_TXCSR_DMAMODE
  264. | MUSB_TXCSR_MODE);
  265. /*
  266. * Enable Autoset according to table
  267. * below
  268. * bulk_split hb_mult Autoset_Enable
  269. * 0 0 Yes(Normal)
  270. * 0 >0 No(High BW ISO)
  271. * 1 0 Yes(HS bulk)
  272. * 1 >0 Yes(FS bulk)
  273. */
  274. if (!musb_ep->hb_mult ||
  275. can_bulk_split(musb,
  276. musb_ep->type))
  277. csr |= MUSB_TXCSR_AUTOSET;
  278. }
  279. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  280. musb_writew(epio, MUSB_TXCSR, csr);
  281. }
  282. }
  283. if (is_cppi_enabled(musb)) {
  284. /* program endpoint CSR first, then setup DMA */
  285. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  286. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  287. MUSB_TXCSR_MODE;
  288. musb_writew(epio, MUSB_TXCSR, (MUSB_TXCSR_P_WZC_BITS &
  289. ~MUSB_TXCSR_P_UNDERRUN) | csr);
  290. /* ensure writebuffer is empty */
  291. csr = musb_readw(epio, MUSB_TXCSR);
  292. /*
  293. * NOTE host side sets DMAENAB later than this; both are
  294. * OK since the transfer dma glue (between CPPI and
  295. * Mentor fifos) just tells CPPI it could start. Data
  296. * only moves to the USB TX fifo when both fifos are
  297. * ready.
  298. */
  299. /*
  300. * "mode" is irrelevant here; handle terminating ZLPs
  301. * like PIO does, since the hardware RNDIS mode seems
  302. * unreliable except for the
  303. * last-packet-is-already-short case.
  304. */
  305. use_dma = use_dma && c->channel_program(
  306. musb_ep->dma, musb_ep->packet_sz,
  307. 0,
  308. request->dma + request->actual,
  309. request_size);
  310. if (!use_dma) {
  311. c->channel_release(musb_ep->dma);
  312. musb_ep->dma = NULL;
  313. csr &= ~MUSB_TXCSR_DMAENAB;
  314. musb_writew(epio, MUSB_TXCSR, csr);
  315. /* invariant: prequest->buf is non-null */
  316. }
  317. } else if (tusb_dma_omap(musb))
  318. use_dma = use_dma && c->channel_program(
  319. musb_ep->dma, musb_ep->packet_sz,
  320. request->zero,
  321. request->dma + request->actual,
  322. request_size);
  323. }
  324. #endif
  325. if (!use_dma) {
  326. /*
  327. * Unmap the dma buffer back to cpu if dma channel
  328. * programming fails
  329. */
  330. unmap_dma_buffer(req, musb);
  331. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  332. (u8 *) (request->buf + request->actual));
  333. request->actual += fifo_count;
  334. csr |= MUSB_TXCSR_TXPKTRDY;
  335. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  336. musb_writew(epio, MUSB_TXCSR, csr);
  337. }
  338. /* host may already have the data when this message shows... */
  339. musb_dbg(musb, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d",
  340. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  341. request->actual, request->length,
  342. musb_readw(epio, MUSB_TXCSR),
  343. fifo_count,
  344. musb_readw(epio, MUSB_TXMAXP));
  345. }
  346. /*
  347. * FIFO state update (e.g. data ready).
  348. * Called from IRQ, with controller locked.
  349. */
  350. void musb_g_tx(struct musb *musb, u8 epnum)
  351. {
  352. u16 csr;
  353. struct musb_request *req;
  354. struct usb_request *request;
  355. u8 __iomem *mbase = musb->mregs;
  356. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  357. void __iomem *epio = musb->endpoints[epnum].regs;
  358. struct dma_channel *dma;
  359. musb_ep_select(mbase, epnum);
  360. req = next_request(musb_ep);
  361. request = &req->request;
  362. csr = musb_readw(epio, MUSB_TXCSR);
  363. musb_dbg(musb, "<== %s, txcsr %04x", musb_ep->end_point.name, csr);
  364. dma = is_dma_capable() ? musb_ep->dma : NULL;
  365. /*
  366. * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  367. * probably rates reporting as a host error.
  368. */
  369. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  370. csr |= MUSB_TXCSR_P_WZC_BITS;
  371. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  372. musb_writew(epio, MUSB_TXCSR, csr);
  373. return;
  374. }
  375. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  376. /* We NAKed, no big deal... little reason to care. */
  377. csr |= MUSB_TXCSR_P_WZC_BITS;
  378. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  379. musb_writew(epio, MUSB_TXCSR, csr);
  380. dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
  381. epnum, request);
  382. }
  383. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  384. /*
  385. * SHOULD NOT HAPPEN... has with CPPI though, after
  386. * changing SENDSTALL (and other cases); harmless?
  387. */
  388. musb_dbg(musb, "%s dma still busy?", musb_ep->end_point.name);
  389. return;
  390. }
  391. if (request) {
  392. u8 is_dma = 0;
  393. bool short_packet = false;
  394. trace_musb_req_tx(req);
  395. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  396. is_dma = 1;
  397. csr |= MUSB_TXCSR_P_WZC_BITS;
  398. csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
  399. MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
  400. musb_writew(epio, MUSB_TXCSR, csr);
  401. /* Ensure writebuffer is empty. */
  402. csr = musb_readw(epio, MUSB_TXCSR);
  403. request->actual += musb_ep->dma->actual_len;
  404. musb_dbg(musb, "TXCSR%d %04x, DMA off, len %zu, req %p",
  405. epnum, csr, musb_ep->dma->actual_len, request);
  406. }
  407. /*
  408. * First, maybe a terminating short packet. Some DMA
  409. * engines might handle this by themselves.
  410. */
  411. if ((request->zero && request->length)
  412. && (request->length % musb_ep->packet_sz == 0)
  413. && (request->actual == request->length))
  414. short_packet = true;
  415. if ((musb_dma_inventra(musb) || musb_dma_ux500(musb)) &&
  416. (is_dma && (!dma->desired_mode ||
  417. (request->actual &
  418. (musb_ep->packet_sz - 1)))))
  419. short_packet = true;
  420. if (short_packet) {
  421. /*
  422. * On DMA completion, FIFO may not be
  423. * available yet...
  424. */
  425. if (csr & MUSB_TXCSR_TXPKTRDY)
  426. return;
  427. musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
  428. | MUSB_TXCSR_TXPKTRDY);
  429. request->zero = 0;
  430. }
  431. if (request->actual == request->length) {
  432. musb_g_giveback(musb_ep, request, 0);
  433. /*
  434. * In the giveback function the MUSB lock is
  435. * released and acquired after sometime. During
  436. * this time period the INDEX register could get
  437. * changed by the gadget_queue function especially
  438. * on SMP systems. Reselect the INDEX to be sure
  439. * we are reading/modifying the right registers
  440. */
  441. musb_ep_select(mbase, epnum);
  442. req = musb_ep->desc ? next_request(musb_ep) : NULL;
  443. if (!req) {
  444. musb_dbg(musb, "%s idle now",
  445. musb_ep->end_point.name);
  446. return;
  447. }
  448. }
  449. txstate(musb, req);
  450. }
  451. }
  452. /* ------------------------------------------------------------ */
  453. /*
  454. * Context: controller locked, IRQs blocked, endpoint selected
  455. */
  456. static void rxstate(struct musb *musb, struct musb_request *req)
  457. {
  458. const u8 epnum = req->epnum;
  459. struct usb_request *request = &req->request;
  460. struct musb_ep *musb_ep;
  461. void __iomem *epio = musb->endpoints[epnum].regs;
  462. unsigned len = 0;
  463. u16 fifo_count;
  464. u16 csr = musb_readw(epio, MUSB_RXCSR);
  465. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  466. u8 use_mode_1;
  467. if (hw_ep->is_shared_fifo)
  468. musb_ep = &hw_ep->ep_in;
  469. else
  470. musb_ep = &hw_ep->ep_out;
  471. fifo_count = musb_ep->packet_sz;
  472. /* Check if EP is disabled */
  473. if (!musb_ep->desc) {
  474. musb_dbg(musb, "ep:%s disabled - ignore request",
  475. musb_ep->end_point.name);
  476. return;
  477. }
  478. /* We shouldn't get here while DMA is active, but we do... */
  479. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  480. musb_dbg(musb, "DMA pending...");
  481. return;
  482. }
  483. if (csr & MUSB_RXCSR_P_SENDSTALL) {
  484. musb_dbg(musb, "%s stalling, RXCSR %04x",
  485. musb_ep->end_point.name, csr);
  486. return;
  487. }
  488. if (is_cppi_enabled(musb) && is_buffer_mapped(req)) {
  489. struct dma_controller *c = musb->dma_controller;
  490. struct dma_channel *channel = musb_ep->dma;
  491. /* NOTE: CPPI won't actually stop advancing the DMA
  492. * queue after short packet transfers, so this is almost
  493. * always going to run as IRQ-per-packet DMA so that
  494. * faults will be handled correctly.
  495. */
  496. if (c->channel_program(channel,
  497. musb_ep->packet_sz,
  498. !request->short_not_ok,
  499. request->dma + request->actual,
  500. request->length - request->actual)) {
  501. /* make sure that if an rxpkt arrived after the irq,
  502. * the cppi engine will be ready to take it as soon
  503. * as DMA is enabled
  504. */
  505. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  506. | MUSB_RXCSR_DMAMODE);
  507. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  508. musb_writew(epio, MUSB_RXCSR, csr);
  509. return;
  510. }
  511. }
  512. if (csr & MUSB_RXCSR_RXPKTRDY) {
  513. fifo_count = musb_readw(epio, MUSB_RXCOUNT);
  514. /*
  515. * Enable Mode 1 on RX transfers only when short_not_ok flag
  516. * is set. Currently short_not_ok flag is set only from
  517. * file_storage and f_mass_storage drivers
  518. */
  519. if (request->short_not_ok && fifo_count == musb_ep->packet_sz)
  520. use_mode_1 = 1;
  521. else
  522. use_mode_1 = 0;
  523. if (request->actual < request->length) {
  524. if (!is_buffer_mapped(req))
  525. goto buffer_aint_mapped;
  526. if (musb_dma_inventra(musb)) {
  527. struct dma_controller *c;
  528. struct dma_channel *channel;
  529. int use_dma = 0;
  530. unsigned int transfer_size;
  531. c = musb->dma_controller;
  532. channel = musb_ep->dma;
  533. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  534. * mode 0 only. So we do not get endpoint interrupts due to DMA
  535. * completion. We only get interrupts from DMA controller.
  536. *
  537. * We could operate in DMA mode 1 if we knew the size of the tranfer
  538. * in advance. For mass storage class, request->length = what the host
  539. * sends, so that'd work. But for pretty much everything else,
  540. * request->length is routinely more than what the host sends. For
  541. * most these gadgets, end of is signified either by a short packet,
  542. * or filling the last byte of the buffer. (Sending extra data in
  543. * that last pckate should trigger an overflow fault.) But in mode 1,
  544. * we don't get DMA completion interrupt for short packets.
  545. *
  546. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  547. * to get endpoint interrupt on every DMA req, but that didn't seem
  548. * to work reliably.
  549. *
  550. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  551. * then becomes usable as a runtime "use mode 1" hint...
  552. */
  553. /* Experimental: Mode1 works with mass storage use cases */
  554. if (use_mode_1) {
  555. csr |= MUSB_RXCSR_AUTOCLEAR;
  556. musb_writew(epio, MUSB_RXCSR, csr);
  557. csr |= MUSB_RXCSR_DMAENAB;
  558. musb_writew(epio, MUSB_RXCSR, csr);
  559. /*
  560. * this special sequence (enabling and then
  561. * disabling MUSB_RXCSR_DMAMODE) is required
  562. * to get DMAReq to activate
  563. */
  564. musb_writew(epio, MUSB_RXCSR,
  565. csr | MUSB_RXCSR_DMAMODE);
  566. musb_writew(epio, MUSB_RXCSR, csr);
  567. transfer_size = min_t(unsigned int,
  568. request->length -
  569. request->actual,
  570. channel->max_len);
  571. musb_ep->dma->desired_mode = 1;
  572. } else {
  573. if (!musb_ep->hb_mult &&
  574. musb_ep->hw_ep->rx_double_buffered)
  575. csr |= MUSB_RXCSR_AUTOCLEAR;
  576. csr |= MUSB_RXCSR_DMAENAB;
  577. musb_writew(epio, MUSB_RXCSR, csr);
  578. transfer_size = min(request->length - request->actual,
  579. (unsigned)fifo_count);
  580. musb_ep->dma->desired_mode = 0;
  581. }
  582. use_dma = c->channel_program(
  583. channel,
  584. musb_ep->packet_sz,
  585. channel->desired_mode,
  586. request->dma
  587. + request->actual,
  588. transfer_size);
  589. if (use_dma)
  590. return;
  591. }
  592. if ((musb_dma_ux500(musb)) &&
  593. (request->actual < request->length)) {
  594. struct dma_controller *c;
  595. struct dma_channel *channel;
  596. unsigned int transfer_size = 0;
  597. c = musb->dma_controller;
  598. channel = musb_ep->dma;
  599. /* In case first packet is short */
  600. if (fifo_count < musb_ep->packet_sz)
  601. transfer_size = fifo_count;
  602. else if (request->short_not_ok)
  603. transfer_size = min_t(unsigned int,
  604. request->length -
  605. request->actual,
  606. channel->max_len);
  607. else
  608. transfer_size = min_t(unsigned int,
  609. request->length -
  610. request->actual,
  611. (unsigned)fifo_count);
  612. csr &= ~MUSB_RXCSR_DMAMODE;
  613. csr |= (MUSB_RXCSR_DMAENAB |
  614. MUSB_RXCSR_AUTOCLEAR);
  615. musb_writew(epio, MUSB_RXCSR, csr);
  616. if (transfer_size <= musb_ep->packet_sz) {
  617. musb_ep->dma->desired_mode = 0;
  618. } else {
  619. musb_ep->dma->desired_mode = 1;
  620. /* Mode must be set after DMAENAB */
  621. csr |= MUSB_RXCSR_DMAMODE;
  622. musb_writew(epio, MUSB_RXCSR, csr);
  623. }
  624. if (c->channel_program(channel,
  625. musb_ep->packet_sz,
  626. channel->desired_mode,
  627. request->dma
  628. + request->actual,
  629. transfer_size))
  630. return;
  631. }
  632. len = request->length - request->actual;
  633. musb_dbg(musb, "%s OUT/RX pio fifo %d/%d, maxpacket %d",
  634. musb_ep->end_point.name,
  635. fifo_count, len,
  636. musb_ep->packet_sz);
  637. fifo_count = min_t(unsigned, len, fifo_count);
  638. if (tusb_dma_omap(musb)) {
  639. struct dma_controller *c = musb->dma_controller;
  640. struct dma_channel *channel = musb_ep->dma;
  641. u32 dma_addr = request->dma + request->actual;
  642. int ret;
  643. ret = c->channel_program(channel,
  644. musb_ep->packet_sz,
  645. channel->desired_mode,
  646. dma_addr,
  647. fifo_count);
  648. if (ret)
  649. return;
  650. }
  651. /*
  652. * Unmap the dma buffer back to cpu if dma channel
  653. * programming fails. This buffer is mapped if the
  654. * channel allocation is successful
  655. */
  656. unmap_dma_buffer(req, musb);
  657. /*
  658. * Clear DMAENAB and AUTOCLEAR for the
  659. * PIO mode transfer
  660. */
  661. csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
  662. musb_writew(epio, MUSB_RXCSR, csr);
  663. buffer_aint_mapped:
  664. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  665. (request->buf + request->actual));
  666. request->actual += fifo_count;
  667. /* REVISIT if we left anything in the fifo, flush
  668. * it and report -EOVERFLOW
  669. */
  670. /* ack the read! */
  671. csr |= MUSB_RXCSR_P_WZC_BITS;
  672. csr &= ~MUSB_RXCSR_RXPKTRDY;
  673. musb_writew(epio, MUSB_RXCSR, csr);
  674. }
  675. }
  676. /* reach the end or short packet detected */
  677. if (request->actual == request->length ||
  678. fifo_count < musb_ep->packet_sz)
  679. musb_g_giveback(musb_ep, request, 0);
  680. }
  681. /*
  682. * Data ready for a request; called from IRQ
  683. */
  684. void musb_g_rx(struct musb *musb, u8 epnum)
  685. {
  686. u16 csr;
  687. struct musb_request *req;
  688. struct usb_request *request;
  689. void __iomem *mbase = musb->mregs;
  690. struct musb_ep *musb_ep;
  691. void __iomem *epio = musb->endpoints[epnum].regs;
  692. struct dma_channel *dma;
  693. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  694. if (hw_ep->is_shared_fifo)
  695. musb_ep = &hw_ep->ep_in;
  696. else
  697. musb_ep = &hw_ep->ep_out;
  698. musb_ep_select(mbase, epnum);
  699. req = next_request(musb_ep);
  700. if (!req)
  701. return;
  702. trace_musb_req_rx(req);
  703. request = &req->request;
  704. csr = musb_readw(epio, MUSB_RXCSR);
  705. dma = is_dma_capable() ? musb_ep->dma : NULL;
  706. musb_dbg(musb, "<== %s, rxcsr %04x%s %p", musb_ep->end_point.name,
  707. csr, dma ? " (dma)" : "", request);
  708. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  709. csr |= MUSB_RXCSR_P_WZC_BITS;
  710. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  711. musb_writew(epio, MUSB_RXCSR, csr);
  712. return;
  713. }
  714. if (csr & MUSB_RXCSR_P_OVERRUN) {
  715. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  716. csr &= ~MUSB_RXCSR_P_OVERRUN;
  717. musb_writew(epio, MUSB_RXCSR, csr);
  718. musb_dbg(musb, "%s iso overrun on %p", musb_ep->name, request);
  719. if (request->status == -EINPROGRESS)
  720. request->status = -EOVERFLOW;
  721. }
  722. if (csr & MUSB_RXCSR_INCOMPRX) {
  723. /* REVISIT not necessarily an error */
  724. musb_dbg(musb, "%s, incomprx", musb_ep->end_point.name);
  725. }
  726. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  727. /* "should not happen"; likely RXPKTRDY pending for DMA */
  728. musb_dbg(musb, "%s busy, csr %04x",
  729. musb_ep->end_point.name, csr);
  730. return;
  731. }
  732. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  733. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  734. | MUSB_RXCSR_DMAENAB
  735. | MUSB_RXCSR_DMAMODE);
  736. musb_writew(epio, MUSB_RXCSR,
  737. MUSB_RXCSR_P_WZC_BITS | csr);
  738. request->actual += musb_ep->dma->actual_len;
  739. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  740. defined(CONFIG_USB_UX500_DMA)
  741. /* Autoclear doesn't clear RxPktRdy for short packets */
  742. if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
  743. || (dma->actual_len
  744. & (musb_ep->packet_sz - 1))) {
  745. /* ack the read! */
  746. csr &= ~MUSB_RXCSR_RXPKTRDY;
  747. musb_writew(epio, MUSB_RXCSR, csr);
  748. }
  749. /* incomplete, and not short? wait for next IN packet */
  750. if ((request->actual < request->length)
  751. && (musb_ep->dma->actual_len
  752. == musb_ep->packet_sz)) {
  753. /* In double buffer case, continue to unload fifo if
  754. * there is Rx packet in FIFO.
  755. **/
  756. csr = musb_readw(epio, MUSB_RXCSR);
  757. if ((csr & MUSB_RXCSR_RXPKTRDY) &&
  758. hw_ep->rx_double_buffered)
  759. goto exit;
  760. return;
  761. }
  762. #endif
  763. musb_g_giveback(musb_ep, request, 0);
  764. /*
  765. * In the giveback function the MUSB lock is
  766. * released and acquired after sometime. During
  767. * this time period the INDEX register could get
  768. * changed by the gadget_queue function especially
  769. * on SMP systems. Reselect the INDEX to be sure
  770. * we are reading/modifying the right registers
  771. */
  772. musb_ep_select(mbase, epnum);
  773. req = next_request(musb_ep);
  774. if (!req)
  775. return;
  776. }
  777. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  778. defined(CONFIG_USB_UX500_DMA)
  779. exit:
  780. #endif
  781. /* Analyze request */
  782. rxstate(musb, req);
  783. }
  784. /* ------------------------------------------------------------ */
  785. static int musb_gadget_enable(struct usb_ep *ep,
  786. const struct usb_endpoint_descriptor *desc)
  787. {
  788. unsigned long flags;
  789. struct musb_ep *musb_ep;
  790. struct musb_hw_ep *hw_ep;
  791. void __iomem *regs;
  792. struct musb *musb;
  793. void __iomem *mbase;
  794. u8 epnum;
  795. u16 csr;
  796. unsigned tmp;
  797. int status = -EINVAL;
  798. if (!ep || !desc)
  799. return -EINVAL;
  800. musb_ep = to_musb_ep(ep);
  801. hw_ep = musb_ep->hw_ep;
  802. regs = hw_ep->regs;
  803. musb = musb_ep->musb;
  804. mbase = musb->mregs;
  805. epnum = musb_ep->current_epnum;
  806. spin_lock_irqsave(&musb->lock, flags);
  807. if (musb_ep->desc) {
  808. status = -EBUSY;
  809. goto fail;
  810. }
  811. musb_ep->type = usb_endpoint_type(desc);
  812. /* check direction and (later) maxpacket size against endpoint */
  813. if (usb_endpoint_num(desc) != epnum)
  814. goto fail;
  815. /* REVISIT this rules out high bandwidth periodic transfers */
  816. tmp = usb_endpoint_maxp_mult(desc) - 1;
  817. if (tmp) {
  818. int ok;
  819. if (usb_endpoint_dir_in(desc))
  820. ok = musb->hb_iso_tx;
  821. else
  822. ok = musb->hb_iso_rx;
  823. if (!ok) {
  824. musb_dbg(musb, "no support for high bandwidth ISO");
  825. goto fail;
  826. }
  827. musb_ep->hb_mult = tmp;
  828. } else {
  829. musb_ep->hb_mult = 0;
  830. }
  831. musb_ep->packet_sz = usb_endpoint_maxp(desc);
  832. tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
  833. /* enable the interrupts for the endpoint, set the endpoint
  834. * packet size (or fail), set the mode, clear the fifo
  835. */
  836. musb_ep_select(mbase, epnum);
  837. if (usb_endpoint_dir_in(desc)) {
  838. if (hw_ep->is_shared_fifo)
  839. musb_ep->is_in = 1;
  840. if (!musb_ep->is_in)
  841. goto fail;
  842. if (tmp > hw_ep->max_packet_sz_tx) {
  843. musb_dbg(musb, "packet size beyond hardware FIFO size");
  844. goto fail;
  845. }
  846. musb->intrtxe |= (1 << epnum);
  847. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  848. /* REVISIT if can_bulk_split(), use by updating "tmp";
  849. * likewise high bandwidth periodic tx
  850. */
  851. /* Set TXMAXP with the FIFO size of the endpoint
  852. * to disable double buffering mode.
  853. */
  854. if (can_bulk_split(musb, musb_ep->type))
  855. musb_ep->hb_mult = (hw_ep->max_packet_sz_tx /
  856. musb_ep->packet_sz) - 1;
  857. musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
  858. | (musb_ep->hb_mult << 11));
  859. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  860. if (musb_readw(regs, MUSB_TXCSR)
  861. & MUSB_TXCSR_FIFONOTEMPTY)
  862. csr |= MUSB_TXCSR_FLUSHFIFO;
  863. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  864. csr |= MUSB_TXCSR_P_ISO;
  865. /* set twice in case of double buffering */
  866. musb_writew(regs, MUSB_TXCSR, csr);
  867. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  868. musb_writew(regs, MUSB_TXCSR, csr);
  869. } else {
  870. if (hw_ep->is_shared_fifo)
  871. musb_ep->is_in = 0;
  872. if (musb_ep->is_in)
  873. goto fail;
  874. if (tmp > hw_ep->max_packet_sz_rx) {
  875. musb_dbg(musb, "packet size beyond hardware FIFO size");
  876. goto fail;
  877. }
  878. musb->intrrxe |= (1 << epnum);
  879. musb_writew(mbase, MUSB_INTRRXE, musb->intrrxe);
  880. /* REVISIT if can_bulk_combine() use by updating "tmp"
  881. * likewise high bandwidth periodic rx
  882. */
  883. /* Set RXMAXP with the FIFO size of the endpoint
  884. * to disable double buffering mode.
  885. */
  886. musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
  887. | (musb_ep->hb_mult << 11));
  888. /* force shared fifo to OUT-only mode */
  889. if (hw_ep->is_shared_fifo) {
  890. csr = musb_readw(regs, MUSB_TXCSR);
  891. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  892. musb_writew(regs, MUSB_TXCSR, csr);
  893. }
  894. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  895. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  896. csr |= MUSB_RXCSR_P_ISO;
  897. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  898. csr |= MUSB_RXCSR_DISNYET;
  899. /* set twice in case of double buffering */
  900. musb_writew(regs, MUSB_RXCSR, csr);
  901. musb_writew(regs, MUSB_RXCSR, csr);
  902. }
  903. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  904. * for some reason you run out of channels here.
  905. */
  906. if (is_dma_capable() && musb->dma_controller) {
  907. struct dma_controller *c = musb->dma_controller;
  908. musb_ep->dma = c->channel_alloc(c, hw_ep,
  909. (desc->bEndpointAddress & USB_DIR_IN));
  910. } else
  911. musb_ep->dma = NULL;
  912. musb_ep->desc = desc;
  913. musb_ep->busy = 0;
  914. musb_ep->wedged = 0;
  915. status = 0;
  916. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  917. musb_driver_name, musb_ep->end_point.name,
  918. musb_ep_xfertype_string(musb_ep->type),
  919. musb_ep->is_in ? "IN" : "OUT",
  920. musb_ep->dma ? "dma, " : "",
  921. musb_ep->packet_sz);
  922. schedule_delayed_work(&musb->irq_work, 0);
  923. fail:
  924. spin_unlock_irqrestore(&musb->lock, flags);
  925. return status;
  926. }
  927. /*
  928. * Disable an endpoint flushing all requests queued.
  929. */
  930. static int musb_gadget_disable(struct usb_ep *ep)
  931. {
  932. unsigned long flags;
  933. struct musb *musb;
  934. u8 epnum;
  935. struct musb_ep *musb_ep;
  936. void __iomem *epio;
  937. int status = 0;
  938. musb_ep = to_musb_ep(ep);
  939. musb = musb_ep->musb;
  940. epnum = musb_ep->current_epnum;
  941. epio = musb->endpoints[epnum].regs;
  942. spin_lock_irqsave(&musb->lock, flags);
  943. musb_ep_select(musb->mregs, epnum);
  944. /* zero the endpoint sizes */
  945. if (musb_ep->is_in) {
  946. musb->intrtxe &= ~(1 << epnum);
  947. musb_writew(musb->mregs, MUSB_INTRTXE, musb->intrtxe);
  948. musb_writew(epio, MUSB_TXMAXP, 0);
  949. } else {
  950. musb->intrrxe &= ~(1 << epnum);
  951. musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
  952. musb_writew(epio, MUSB_RXMAXP, 0);
  953. }
  954. /* abort all pending DMA and requests */
  955. nuke(musb_ep, -ESHUTDOWN);
  956. musb_ep->desc = NULL;
  957. musb_ep->end_point.desc = NULL;
  958. schedule_delayed_work(&musb->irq_work, 0);
  959. spin_unlock_irqrestore(&(musb->lock), flags);
  960. musb_dbg(musb, "%s", musb_ep->end_point.name);
  961. return status;
  962. }
  963. /*
  964. * Allocate a request for an endpoint.
  965. * Reused by ep0 code.
  966. */
  967. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  968. {
  969. struct musb_ep *musb_ep = to_musb_ep(ep);
  970. struct musb_request *request = NULL;
  971. request = kzalloc(sizeof *request, gfp_flags);
  972. if (!request)
  973. return NULL;
  974. request->request.dma = DMA_ADDR_INVALID;
  975. request->epnum = musb_ep->current_epnum;
  976. request->ep = musb_ep;
  977. trace_musb_req_alloc(request);
  978. return &request->request;
  979. }
  980. /*
  981. * Free a request
  982. * Reused by ep0 code.
  983. */
  984. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  985. {
  986. struct musb_request *request = to_musb_request(req);
  987. trace_musb_req_free(request);
  988. kfree(request);
  989. }
  990. static LIST_HEAD(buffers);
  991. struct free_record {
  992. struct list_head list;
  993. struct device *dev;
  994. unsigned bytes;
  995. dma_addr_t dma;
  996. };
  997. /*
  998. * Context: controller locked, IRQs blocked.
  999. */
  1000. void musb_ep_restart(struct musb *musb, struct musb_request *req)
  1001. {
  1002. trace_musb_req_start(req);
  1003. musb_ep_select(musb->mregs, req->epnum);
  1004. if (req->tx)
  1005. txstate(musb, req);
  1006. else
  1007. rxstate(musb, req);
  1008. }
  1009. static int musb_ep_restart_resume_work(struct musb *musb, void *data)
  1010. {
  1011. struct musb_request *req = data;
  1012. musb_ep_restart(musb, req);
  1013. return 0;
  1014. }
  1015. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  1016. gfp_t gfp_flags)
  1017. {
  1018. struct musb_ep *musb_ep;
  1019. struct musb_request *request;
  1020. struct musb *musb;
  1021. int status;
  1022. unsigned long lockflags;
  1023. if (!ep || !req)
  1024. return -EINVAL;
  1025. if (!req->buf)
  1026. return -ENODATA;
  1027. musb_ep = to_musb_ep(ep);
  1028. musb = musb_ep->musb;
  1029. request = to_musb_request(req);
  1030. request->musb = musb;
  1031. if (request->ep != musb_ep)
  1032. return -EINVAL;
  1033. status = pm_runtime_get(musb->controller);
  1034. if ((status != -EINPROGRESS) && status < 0) {
  1035. dev_err(musb->controller,
  1036. "pm runtime get failed in %s\n",
  1037. __func__);
  1038. pm_runtime_put_noidle(musb->controller);
  1039. return status;
  1040. }
  1041. status = 0;
  1042. trace_musb_req_enq(request);
  1043. /* request is mine now... */
  1044. request->request.actual = 0;
  1045. request->request.status = -EINPROGRESS;
  1046. request->epnum = musb_ep->current_epnum;
  1047. request->tx = musb_ep->is_in;
  1048. map_dma_buffer(request, musb, musb_ep);
  1049. spin_lock_irqsave(&musb->lock, lockflags);
  1050. /* don't queue if the ep is down */
  1051. if (!musb_ep->desc) {
  1052. musb_dbg(musb, "req %p queued to %s while ep %s",
  1053. req, ep->name, "disabled");
  1054. status = -ESHUTDOWN;
  1055. unmap_dma_buffer(request, musb);
  1056. goto unlock;
  1057. }
  1058. /* add request to the list */
  1059. list_add_tail(&request->list, &musb_ep->req_list);
  1060. /* it this is the head of the queue, start i/o ... */
  1061. if (!musb_ep->busy && &request->list == musb_ep->req_list.next) {
  1062. status = musb_queue_resume_work(musb,
  1063. musb_ep_restart_resume_work,
  1064. request);
  1065. if (status < 0)
  1066. dev_err(musb->controller, "%s resume work: %i\n",
  1067. __func__, status);
  1068. }
  1069. unlock:
  1070. spin_unlock_irqrestore(&musb->lock, lockflags);
  1071. pm_runtime_mark_last_busy(musb->controller);
  1072. pm_runtime_put_autosuspend(musb->controller);
  1073. return status;
  1074. }
  1075. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  1076. {
  1077. struct musb_ep *musb_ep = to_musb_ep(ep);
  1078. struct musb_request *req = to_musb_request(request);
  1079. struct musb_request *r;
  1080. unsigned long flags;
  1081. int status = 0;
  1082. struct musb *musb = musb_ep->musb;
  1083. if (!ep || !request || req->ep != musb_ep)
  1084. return -EINVAL;
  1085. trace_musb_req_deq(req);
  1086. spin_lock_irqsave(&musb->lock, flags);
  1087. list_for_each_entry(r, &musb_ep->req_list, list) {
  1088. if (r == req)
  1089. break;
  1090. }
  1091. if (r != req) {
  1092. dev_err(musb->controller, "request %p not queued to %s\n",
  1093. request, ep->name);
  1094. status = -EINVAL;
  1095. goto done;
  1096. }
  1097. /* if the hardware doesn't have the request, easy ... */
  1098. if (musb_ep->req_list.next != &req->list || musb_ep->busy)
  1099. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1100. /* ... else abort the dma transfer ... */
  1101. else if (is_dma_capable() && musb_ep->dma) {
  1102. struct dma_controller *c = musb->dma_controller;
  1103. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1104. if (c->channel_abort)
  1105. status = c->channel_abort(musb_ep->dma);
  1106. else
  1107. status = -EBUSY;
  1108. if (status == 0)
  1109. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1110. } else {
  1111. /* NOTE: by sticking to easily tested hardware/driver states,
  1112. * we leave counting of in-flight packets imprecise.
  1113. */
  1114. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1115. }
  1116. done:
  1117. spin_unlock_irqrestore(&musb->lock, flags);
  1118. return status;
  1119. }
  1120. /*
  1121. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1122. * data but will queue requests.
  1123. *
  1124. * exported to ep0 code
  1125. */
  1126. static int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1127. {
  1128. struct musb_ep *musb_ep = to_musb_ep(ep);
  1129. u8 epnum = musb_ep->current_epnum;
  1130. struct musb *musb = musb_ep->musb;
  1131. void __iomem *epio = musb->endpoints[epnum].regs;
  1132. void __iomem *mbase;
  1133. unsigned long flags;
  1134. u16 csr;
  1135. struct musb_request *request;
  1136. int status = 0;
  1137. if (!ep)
  1138. return -EINVAL;
  1139. mbase = musb->mregs;
  1140. spin_lock_irqsave(&musb->lock, flags);
  1141. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1142. status = -EINVAL;
  1143. goto done;
  1144. }
  1145. musb_ep_select(mbase, epnum);
  1146. request = next_request(musb_ep);
  1147. if (value) {
  1148. if (request) {
  1149. musb_dbg(musb, "request in progress, cannot halt %s",
  1150. ep->name);
  1151. status = -EAGAIN;
  1152. goto done;
  1153. }
  1154. /* Cannot portably stall with non-empty FIFO */
  1155. if (musb_ep->is_in) {
  1156. csr = musb_readw(epio, MUSB_TXCSR);
  1157. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1158. musb_dbg(musb, "FIFO busy, cannot halt %s",
  1159. ep->name);
  1160. status = -EAGAIN;
  1161. goto done;
  1162. }
  1163. }
  1164. } else
  1165. musb_ep->wedged = 0;
  1166. /* set/clear the stall and toggle bits */
  1167. musb_dbg(musb, "%s: %s stall", ep->name, value ? "set" : "clear");
  1168. if (musb_ep->is_in) {
  1169. csr = musb_readw(epio, MUSB_TXCSR);
  1170. csr |= MUSB_TXCSR_P_WZC_BITS
  1171. | MUSB_TXCSR_CLRDATATOG;
  1172. if (value)
  1173. csr |= MUSB_TXCSR_P_SENDSTALL;
  1174. else
  1175. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1176. | MUSB_TXCSR_P_SENTSTALL);
  1177. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1178. musb_writew(epio, MUSB_TXCSR, csr);
  1179. } else {
  1180. csr = musb_readw(epio, MUSB_RXCSR);
  1181. csr |= MUSB_RXCSR_P_WZC_BITS
  1182. | MUSB_RXCSR_FLUSHFIFO
  1183. | MUSB_RXCSR_CLRDATATOG;
  1184. if (value)
  1185. csr |= MUSB_RXCSR_P_SENDSTALL;
  1186. else
  1187. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1188. | MUSB_RXCSR_P_SENTSTALL);
  1189. musb_writew(epio, MUSB_RXCSR, csr);
  1190. }
  1191. /* maybe start the first request in the queue */
  1192. if (!musb_ep->busy && !value && request) {
  1193. musb_dbg(musb, "restarting the request");
  1194. musb_ep_restart(musb, request);
  1195. }
  1196. done:
  1197. spin_unlock_irqrestore(&musb->lock, flags);
  1198. return status;
  1199. }
  1200. /*
  1201. * Sets the halt feature with the clear requests ignored
  1202. */
  1203. static int musb_gadget_set_wedge(struct usb_ep *ep)
  1204. {
  1205. struct musb_ep *musb_ep = to_musb_ep(ep);
  1206. if (!ep)
  1207. return -EINVAL;
  1208. musb_ep->wedged = 1;
  1209. return usb_ep_set_halt(ep);
  1210. }
  1211. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1212. {
  1213. struct musb_ep *musb_ep = to_musb_ep(ep);
  1214. void __iomem *epio = musb_ep->hw_ep->regs;
  1215. int retval = -EINVAL;
  1216. if (musb_ep->desc && !musb_ep->is_in) {
  1217. struct musb *musb = musb_ep->musb;
  1218. int epnum = musb_ep->current_epnum;
  1219. void __iomem *mbase = musb->mregs;
  1220. unsigned long flags;
  1221. spin_lock_irqsave(&musb->lock, flags);
  1222. musb_ep_select(mbase, epnum);
  1223. /* FIXME return zero unless RXPKTRDY is set */
  1224. retval = musb_readw(epio, MUSB_RXCOUNT);
  1225. spin_unlock_irqrestore(&musb->lock, flags);
  1226. }
  1227. return retval;
  1228. }
  1229. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1230. {
  1231. struct musb_ep *musb_ep = to_musb_ep(ep);
  1232. struct musb *musb = musb_ep->musb;
  1233. u8 epnum = musb_ep->current_epnum;
  1234. void __iomem *epio = musb->endpoints[epnum].regs;
  1235. void __iomem *mbase;
  1236. unsigned long flags;
  1237. u16 csr;
  1238. mbase = musb->mregs;
  1239. spin_lock_irqsave(&musb->lock, flags);
  1240. musb_ep_select(mbase, (u8) epnum);
  1241. /* disable interrupts */
  1242. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe & ~(1 << epnum));
  1243. if (musb_ep->is_in) {
  1244. csr = musb_readw(epio, MUSB_TXCSR);
  1245. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1246. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1247. /*
  1248. * Setting both TXPKTRDY and FLUSHFIFO makes controller
  1249. * to interrupt current FIFO loading, but not flushing
  1250. * the already loaded ones.
  1251. */
  1252. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1253. musb_writew(epio, MUSB_TXCSR, csr);
  1254. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1255. musb_writew(epio, MUSB_TXCSR, csr);
  1256. }
  1257. } else {
  1258. csr = musb_readw(epio, MUSB_RXCSR);
  1259. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1260. musb_writew(epio, MUSB_RXCSR, csr);
  1261. musb_writew(epio, MUSB_RXCSR, csr);
  1262. }
  1263. /* re-enable interrupt */
  1264. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  1265. spin_unlock_irqrestore(&musb->lock, flags);
  1266. }
  1267. static const struct usb_ep_ops musb_ep_ops = {
  1268. .enable = musb_gadget_enable,
  1269. .disable = musb_gadget_disable,
  1270. .alloc_request = musb_alloc_request,
  1271. .free_request = musb_free_request,
  1272. .queue = musb_gadget_queue,
  1273. .dequeue = musb_gadget_dequeue,
  1274. .set_halt = musb_gadget_set_halt,
  1275. .set_wedge = musb_gadget_set_wedge,
  1276. .fifo_status = musb_gadget_fifo_status,
  1277. .fifo_flush = musb_gadget_fifo_flush
  1278. };
  1279. /* ----------------------------------------------------------------------- */
  1280. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1281. {
  1282. struct musb *musb = gadget_to_musb(gadget);
  1283. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1284. }
  1285. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1286. {
  1287. struct musb *musb = gadget_to_musb(gadget);
  1288. void __iomem *mregs = musb->mregs;
  1289. unsigned long flags;
  1290. int status = -EINVAL;
  1291. u8 power, devctl;
  1292. int retries;
  1293. spin_lock_irqsave(&musb->lock, flags);
  1294. switch (musb->xceiv->otg->state) {
  1295. case OTG_STATE_B_PERIPHERAL:
  1296. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1297. * that's part of the standard usb 1.1 state machine, and
  1298. * doesn't affect OTG transitions.
  1299. */
  1300. if (musb->may_wakeup && musb->is_suspended)
  1301. break;
  1302. goto done;
  1303. case OTG_STATE_B_IDLE:
  1304. /* Start SRP ... OTG not required. */
  1305. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1306. musb_dbg(musb, "Sending SRP: devctl: %02x", devctl);
  1307. devctl |= MUSB_DEVCTL_SESSION;
  1308. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1309. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1310. retries = 100;
  1311. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1312. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1313. if (retries-- < 1)
  1314. break;
  1315. }
  1316. retries = 10000;
  1317. while (devctl & MUSB_DEVCTL_SESSION) {
  1318. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1319. if (retries-- < 1)
  1320. break;
  1321. }
  1322. spin_unlock_irqrestore(&musb->lock, flags);
  1323. otg_start_srp(musb->xceiv->otg);
  1324. spin_lock_irqsave(&musb->lock, flags);
  1325. /* Block idling for at least 1s */
  1326. musb_platform_try_idle(musb,
  1327. jiffies + msecs_to_jiffies(1 * HZ));
  1328. status = 0;
  1329. goto done;
  1330. default:
  1331. musb_dbg(musb, "Unhandled wake: %s",
  1332. usb_otg_state_string(musb->xceiv->otg->state));
  1333. goto done;
  1334. }
  1335. status = 0;
  1336. power = musb_readb(mregs, MUSB_POWER);
  1337. power |= MUSB_POWER_RESUME;
  1338. musb_writeb(mregs, MUSB_POWER, power);
  1339. musb_dbg(musb, "issue wakeup");
  1340. /* FIXME do this next chunk in a timer callback, no udelay */
  1341. mdelay(2);
  1342. power = musb_readb(mregs, MUSB_POWER);
  1343. power &= ~MUSB_POWER_RESUME;
  1344. musb_writeb(mregs, MUSB_POWER, power);
  1345. done:
  1346. spin_unlock_irqrestore(&musb->lock, flags);
  1347. return status;
  1348. }
  1349. static int
  1350. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1351. {
  1352. gadget->is_selfpowered = !!is_selfpowered;
  1353. return 0;
  1354. }
  1355. static void musb_pullup(struct musb *musb, int is_on)
  1356. {
  1357. u8 power;
  1358. power = musb_readb(musb->mregs, MUSB_POWER);
  1359. if (is_on)
  1360. power |= MUSB_POWER_SOFTCONN;
  1361. else
  1362. power &= ~MUSB_POWER_SOFTCONN;
  1363. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1364. musb_dbg(musb, "gadget D+ pullup %s",
  1365. is_on ? "on" : "off");
  1366. musb_writeb(musb->mregs, MUSB_POWER, power);
  1367. }
  1368. #if 0
  1369. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1370. {
  1371. musb_dbg(musb, "<= %s =>\n", __func__);
  1372. /*
  1373. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1374. * though that can clear it), just musb_pullup().
  1375. */
  1376. return -EINVAL;
  1377. }
  1378. #endif
  1379. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1380. {
  1381. struct musb *musb = gadget_to_musb(gadget);
  1382. if (!musb->xceiv->set_power)
  1383. return -EOPNOTSUPP;
  1384. return usb_phy_set_power(musb->xceiv, mA);
  1385. }
  1386. static void musb_gadget_work(struct work_struct *work)
  1387. {
  1388. struct musb *musb;
  1389. unsigned long flags;
  1390. musb = container_of(work, struct musb, gadget_work.work);
  1391. pm_runtime_get_sync(musb->controller);
  1392. spin_lock_irqsave(&musb->lock, flags);
  1393. musb_pullup(musb, musb->softconnect);
  1394. spin_unlock_irqrestore(&musb->lock, flags);
  1395. pm_runtime_mark_last_busy(musb->controller);
  1396. pm_runtime_put_autosuspend(musb->controller);
  1397. }
  1398. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1399. {
  1400. struct musb *musb = gadget_to_musb(gadget);
  1401. unsigned long flags;
  1402. is_on = !!is_on;
  1403. /* NOTE: this assumes we are sensing vbus; we'd rather
  1404. * not pullup unless the B-session is active.
  1405. */
  1406. spin_lock_irqsave(&musb->lock, flags);
  1407. if (is_on != musb->softconnect) {
  1408. musb->softconnect = is_on;
  1409. schedule_delayed_work(&musb->gadget_work, 0);
  1410. }
  1411. spin_unlock_irqrestore(&musb->lock, flags);
  1412. return 0;
  1413. }
  1414. static int musb_gadget_start(struct usb_gadget *g,
  1415. struct usb_gadget_driver *driver);
  1416. static int musb_gadget_stop(struct usb_gadget *g);
  1417. static const struct usb_gadget_ops musb_gadget_operations = {
  1418. .get_frame = musb_gadget_get_frame,
  1419. .wakeup = musb_gadget_wakeup,
  1420. .set_selfpowered = musb_gadget_set_self_powered,
  1421. /* .vbus_session = musb_gadget_vbus_session, */
  1422. .vbus_draw = musb_gadget_vbus_draw,
  1423. .pullup = musb_gadget_pullup,
  1424. .udc_start = musb_gadget_start,
  1425. .udc_stop = musb_gadget_stop,
  1426. };
  1427. /* ----------------------------------------------------------------------- */
  1428. /* Registration */
  1429. /* Only this registration code "knows" the rule (from USB standards)
  1430. * about there being only one external upstream port. It assumes
  1431. * all peripheral ports are external...
  1432. */
  1433. static void
  1434. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1435. {
  1436. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1437. memset(ep, 0, sizeof *ep);
  1438. ep->current_epnum = epnum;
  1439. ep->musb = musb;
  1440. ep->hw_ep = hw_ep;
  1441. ep->is_in = is_in;
  1442. INIT_LIST_HEAD(&ep->req_list);
  1443. sprintf(ep->name, "ep%d%s", epnum,
  1444. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1445. is_in ? "in" : "out"));
  1446. ep->end_point.name = ep->name;
  1447. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1448. if (!epnum) {
  1449. usb_ep_set_maxpacket_limit(&ep->end_point, 64);
  1450. ep->end_point.caps.type_control = true;
  1451. ep->end_point.ops = &musb_g_ep0_ops;
  1452. musb->g.ep0 = &ep->end_point;
  1453. } else {
  1454. if (is_in)
  1455. usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_tx);
  1456. else
  1457. usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_rx);
  1458. ep->end_point.caps.type_iso = true;
  1459. ep->end_point.caps.type_bulk = true;
  1460. ep->end_point.caps.type_int = true;
  1461. ep->end_point.ops = &musb_ep_ops;
  1462. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1463. }
  1464. if (!epnum || hw_ep->is_shared_fifo) {
  1465. ep->end_point.caps.dir_in = true;
  1466. ep->end_point.caps.dir_out = true;
  1467. } else if (is_in)
  1468. ep->end_point.caps.dir_in = true;
  1469. else
  1470. ep->end_point.caps.dir_out = true;
  1471. }
  1472. /*
  1473. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1474. * to the rest of the driver state.
  1475. */
  1476. static inline void musb_g_init_endpoints(struct musb *musb)
  1477. {
  1478. u8 epnum;
  1479. struct musb_hw_ep *hw_ep;
  1480. unsigned count = 0;
  1481. /* initialize endpoint list just once */
  1482. INIT_LIST_HEAD(&(musb->g.ep_list));
  1483. for (epnum = 0, hw_ep = musb->endpoints;
  1484. epnum < musb->nr_endpoints;
  1485. epnum++, hw_ep++) {
  1486. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1487. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1488. count++;
  1489. } else {
  1490. if (hw_ep->max_packet_sz_tx) {
  1491. init_peripheral_ep(musb, &hw_ep->ep_in,
  1492. epnum, 1);
  1493. count++;
  1494. }
  1495. if (hw_ep->max_packet_sz_rx) {
  1496. init_peripheral_ep(musb, &hw_ep->ep_out,
  1497. epnum, 0);
  1498. count++;
  1499. }
  1500. }
  1501. }
  1502. }
  1503. /* called once during driver setup to initialize and link into
  1504. * the driver model; memory is zeroed.
  1505. */
  1506. int musb_gadget_setup(struct musb *musb)
  1507. {
  1508. int status;
  1509. /* REVISIT minor race: if (erroneously) setting up two
  1510. * musb peripherals at the same time, only the bus lock
  1511. * is probably held.
  1512. */
  1513. musb->g.ops = &musb_gadget_operations;
  1514. musb->g.max_speed = USB_SPEED_HIGH;
  1515. musb->g.speed = USB_SPEED_UNKNOWN;
  1516. MUSB_DEV_MODE(musb);
  1517. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1518. /* this "gadget" abstracts/virtualizes the controller */
  1519. musb->g.name = musb_driver_name;
  1520. /* don't support otg protocols */
  1521. musb->g.is_otg = 0;
  1522. INIT_DELAYED_WORK(&musb->gadget_work, musb_gadget_work);
  1523. musb_g_init_endpoints(musb);
  1524. musb->is_active = 0;
  1525. musb_platform_try_idle(musb, 0);
  1526. status = usb_add_gadget_udc(musb->controller, &musb->g);
  1527. if (status)
  1528. goto err;
  1529. return 0;
  1530. err:
  1531. musb->g.dev.parent = NULL;
  1532. device_unregister(&musb->g.dev);
  1533. return status;
  1534. }
  1535. void musb_gadget_cleanup(struct musb *musb)
  1536. {
  1537. if (musb->port_mode == MUSB_HOST)
  1538. return;
  1539. cancel_delayed_work_sync(&musb->gadget_work);
  1540. usb_del_gadget_udc(&musb->g);
  1541. }
  1542. /*
  1543. * Register the gadget driver. Used by gadget drivers when
  1544. * registering themselves with the controller.
  1545. *
  1546. * -EINVAL something went wrong (not driver)
  1547. * -EBUSY another gadget is already using the controller
  1548. * -ENOMEM no memory to perform the operation
  1549. *
  1550. * @param driver the gadget driver
  1551. * @return <0 if error, 0 if everything is fine
  1552. */
  1553. static int musb_gadget_start(struct usb_gadget *g,
  1554. struct usb_gadget_driver *driver)
  1555. {
  1556. struct musb *musb = gadget_to_musb(g);
  1557. struct usb_otg *otg = musb->xceiv->otg;
  1558. unsigned long flags;
  1559. int retval = 0;
  1560. if (driver->max_speed < USB_SPEED_HIGH) {
  1561. retval = -EINVAL;
  1562. goto err;
  1563. }
  1564. pm_runtime_get_sync(musb->controller);
  1565. musb->softconnect = 0;
  1566. musb->gadget_driver = driver;
  1567. spin_lock_irqsave(&musb->lock, flags);
  1568. musb->is_active = 1;
  1569. otg_set_peripheral(otg, &musb->g);
  1570. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1571. spin_unlock_irqrestore(&musb->lock, flags);
  1572. musb_start(musb);
  1573. /* REVISIT: funcall to other code, which also
  1574. * handles power budgeting ... this way also
  1575. * ensures HdrcStart is indirectly called.
  1576. */
  1577. if (musb->xceiv->last_event == USB_EVENT_ID)
  1578. musb_platform_set_vbus(musb, 1);
  1579. pm_runtime_mark_last_busy(musb->controller);
  1580. pm_runtime_put_autosuspend(musb->controller);
  1581. return 0;
  1582. err:
  1583. return retval;
  1584. }
  1585. /*
  1586. * Unregister the gadget driver. Used by gadget drivers when
  1587. * unregistering themselves from the controller.
  1588. *
  1589. * @param driver the gadget driver to unregister
  1590. */
  1591. static int musb_gadget_stop(struct usb_gadget *g)
  1592. {
  1593. struct musb *musb = gadget_to_musb(g);
  1594. unsigned long flags;
  1595. pm_runtime_get_sync(musb->controller);
  1596. /*
  1597. * REVISIT always use otg_set_peripheral() here too;
  1598. * this needs to shut down the OTG engine.
  1599. */
  1600. spin_lock_irqsave(&musb->lock, flags);
  1601. musb_hnp_stop(musb);
  1602. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1603. musb->xceiv->otg->state = OTG_STATE_UNDEFINED;
  1604. musb_stop(musb);
  1605. otg_set_peripheral(musb->xceiv->otg, NULL);
  1606. musb->is_active = 0;
  1607. musb->gadget_driver = NULL;
  1608. musb_platform_try_idle(musb, 0);
  1609. spin_unlock_irqrestore(&musb->lock, flags);
  1610. /*
  1611. * FIXME we need to be able to register another
  1612. * gadget driver here and have everything work;
  1613. * that currently misbehaves.
  1614. */
  1615. /* Force check of devctl register for PM runtime */
  1616. schedule_delayed_work(&musb->irq_work, 0);
  1617. pm_runtime_mark_last_busy(musb->controller);
  1618. pm_runtime_put_autosuspend(musb->controller);
  1619. return 0;
  1620. }
  1621. /* ----------------------------------------------------------------------- */
  1622. /* lifecycle operations called through plat_uds.c */
  1623. void musb_g_resume(struct musb *musb)
  1624. {
  1625. musb->is_suspended = 0;
  1626. switch (musb->xceiv->otg->state) {
  1627. case OTG_STATE_B_IDLE:
  1628. break;
  1629. case OTG_STATE_B_WAIT_ACON:
  1630. case OTG_STATE_B_PERIPHERAL:
  1631. musb->is_active = 1;
  1632. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1633. spin_unlock(&musb->lock);
  1634. musb->gadget_driver->resume(&musb->g);
  1635. spin_lock(&musb->lock);
  1636. }
  1637. break;
  1638. default:
  1639. WARNING("unhandled RESUME transition (%s)\n",
  1640. usb_otg_state_string(musb->xceiv->otg->state));
  1641. }
  1642. }
  1643. /* called when SOF packets stop for 3+ msec */
  1644. void musb_g_suspend(struct musb *musb)
  1645. {
  1646. u8 devctl;
  1647. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1648. musb_dbg(musb, "musb_g_suspend: devctl %02x", devctl);
  1649. switch (musb->xceiv->otg->state) {
  1650. case OTG_STATE_B_IDLE:
  1651. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1652. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1653. break;
  1654. case OTG_STATE_B_PERIPHERAL:
  1655. musb->is_suspended = 1;
  1656. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1657. spin_unlock(&musb->lock);
  1658. musb->gadget_driver->suspend(&musb->g);
  1659. spin_lock(&musb->lock);
  1660. }
  1661. break;
  1662. default:
  1663. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1664. * A_PERIPHERAL may need care too
  1665. */
  1666. WARNING("unhandled SUSPEND transition (%s)",
  1667. usb_otg_state_string(musb->xceiv->otg->state));
  1668. }
  1669. }
  1670. /* Called during SRP */
  1671. void musb_g_wakeup(struct musb *musb)
  1672. {
  1673. musb_gadget_wakeup(&musb->g);
  1674. }
  1675. /* called when VBUS drops below session threshold, and in other cases */
  1676. void musb_g_disconnect(struct musb *musb)
  1677. {
  1678. void __iomem *mregs = musb->mregs;
  1679. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1680. musb_dbg(musb, "musb_g_disconnect: devctl %02x", devctl);
  1681. /* clear HR */
  1682. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1683. /* don't draw vbus until new b-default session */
  1684. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1685. musb->g.speed = USB_SPEED_UNKNOWN;
  1686. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1687. spin_unlock(&musb->lock);
  1688. musb->gadget_driver->disconnect(&musb->g);
  1689. spin_lock(&musb->lock);
  1690. }
  1691. switch (musb->xceiv->otg->state) {
  1692. default:
  1693. musb_dbg(musb, "Unhandled disconnect %s, setting a_idle",
  1694. usb_otg_state_string(musb->xceiv->otg->state));
  1695. musb->xceiv->otg->state = OTG_STATE_A_IDLE;
  1696. MUSB_HST_MODE(musb);
  1697. break;
  1698. case OTG_STATE_A_PERIPHERAL:
  1699. musb->xceiv->otg->state = OTG_STATE_A_WAIT_BCON;
  1700. MUSB_HST_MODE(musb);
  1701. break;
  1702. case OTG_STATE_B_WAIT_ACON:
  1703. case OTG_STATE_B_HOST:
  1704. case OTG_STATE_B_PERIPHERAL:
  1705. case OTG_STATE_B_IDLE:
  1706. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1707. break;
  1708. case OTG_STATE_B_SRP_INIT:
  1709. break;
  1710. }
  1711. musb->is_active = 0;
  1712. }
  1713. void musb_g_reset(struct musb *musb)
  1714. __releases(musb->lock)
  1715. __acquires(musb->lock)
  1716. {
  1717. void __iomem *mbase = musb->mregs;
  1718. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1719. u8 power;
  1720. musb_dbg(musb, "<== %s driver '%s'",
  1721. (devctl & MUSB_DEVCTL_BDEVICE)
  1722. ? "B-Device" : "A-Device",
  1723. musb->gadget_driver
  1724. ? musb->gadget_driver->driver.name
  1725. : NULL
  1726. );
  1727. /* report reset, if we didn't already (flushing EP state) */
  1728. if (musb->gadget_driver && musb->g.speed != USB_SPEED_UNKNOWN) {
  1729. spin_unlock(&musb->lock);
  1730. usb_gadget_udc_reset(&musb->g, musb->gadget_driver);
  1731. spin_lock(&musb->lock);
  1732. }
  1733. /* clear HR */
  1734. else if (devctl & MUSB_DEVCTL_HR)
  1735. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1736. /* what speed did we negotiate? */
  1737. power = musb_readb(mbase, MUSB_POWER);
  1738. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1739. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1740. /* start in USB_STATE_DEFAULT */
  1741. musb->is_active = 1;
  1742. musb->is_suspended = 0;
  1743. MUSB_DEV_MODE(musb);
  1744. musb->address = 0;
  1745. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1746. musb->may_wakeup = 0;
  1747. musb->g.b_hnp_enable = 0;
  1748. musb->g.a_alt_hnp_support = 0;
  1749. musb->g.a_hnp_support = 0;
  1750. musb->g.quirk_zlp_not_supp = 1;
  1751. /* Normal reset, as B-Device;
  1752. * or else after HNP, as A-Device
  1753. */
  1754. if (!musb->g.is_otg) {
  1755. /* USB device controllers that are not OTG compatible
  1756. * may not have DEVCTL register in silicon.
  1757. * In that case, do not rely on devctl for setting
  1758. * peripheral mode.
  1759. */
  1760. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1761. musb->g.is_a_peripheral = 0;
  1762. } else if (devctl & MUSB_DEVCTL_BDEVICE) {
  1763. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1764. musb->g.is_a_peripheral = 0;
  1765. } else {
  1766. musb->xceiv->otg->state = OTG_STATE_A_PERIPHERAL;
  1767. musb->g.is_a_peripheral = 1;
  1768. }
  1769. /* start with default limits on VBUS power draw */
  1770. (void) musb_gadget_vbus_draw(&musb->g, 8);
  1771. }