rtc-vr41xx.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. /*
  2. * Driver for NEC VR4100 series Real Time Clock unit.
  3. *
  4. * Copyright (C) 2003-2008 Yoichi Yuasa <yuasa@linux-mips.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/err.h>
  21. #include <linux/fs.h>
  22. #include <linux/init.h>
  23. #include <linux/io.h>
  24. #include <linux/ioport.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/module.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/rtc.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/types.h>
  31. #include <linux/uaccess.h>
  32. #include <linux/log2.h>
  33. #include <asm/div64.h>
  34. MODULE_AUTHOR("Yoichi Yuasa <yuasa@linux-mips.org>");
  35. MODULE_DESCRIPTION("NEC VR4100 series RTC driver");
  36. MODULE_LICENSE("GPL v2");
  37. /* RTC 1 registers */
  38. #define ETIMELREG 0x00
  39. #define ETIMEMREG 0x02
  40. #define ETIMEHREG 0x04
  41. /* RFU */
  42. #define ECMPLREG 0x08
  43. #define ECMPMREG 0x0a
  44. #define ECMPHREG 0x0c
  45. /* RFU */
  46. #define RTCL1LREG 0x10
  47. #define RTCL1HREG 0x12
  48. #define RTCL1CNTLREG 0x14
  49. #define RTCL1CNTHREG 0x16
  50. #define RTCL2LREG 0x18
  51. #define RTCL2HREG 0x1a
  52. #define RTCL2CNTLREG 0x1c
  53. #define RTCL2CNTHREG 0x1e
  54. /* RTC 2 registers */
  55. #define TCLKLREG 0x00
  56. #define TCLKHREG 0x02
  57. #define TCLKCNTLREG 0x04
  58. #define TCLKCNTHREG 0x06
  59. /* RFU */
  60. #define RTCINTREG 0x1e
  61. #define TCLOCK_INT 0x08
  62. #define RTCLONG2_INT 0x04
  63. #define RTCLONG1_INT 0x02
  64. #define ELAPSEDTIME_INT 0x01
  65. #define RTC_FREQUENCY 32768
  66. #define MAX_PERIODIC_RATE 6553
  67. static void __iomem *rtc1_base;
  68. static void __iomem *rtc2_base;
  69. #define rtc1_read(offset) readw(rtc1_base + (offset))
  70. #define rtc1_write(offset, value) writew((value), rtc1_base + (offset))
  71. #define rtc2_read(offset) readw(rtc2_base + (offset))
  72. #define rtc2_write(offset, value) writew((value), rtc2_base + (offset))
  73. static unsigned long epoch = 1970; /* Jan 1 1970 00:00:00 */
  74. static DEFINE_SPINLOCK(rtc_lock);
  75. static char rtc_name[] = "RTC";
  76. static unsigned long periodic_count;
  77. static unsigned int alarm_enabled;
  78. static int aie_irq;
  79. static int pie_irq;
  80. static inline time64_t read_elapsed_second(void)
  81. {
  82. unsigned long first_low, first_mid, first_high;
  83. unsigned long second_low, second_mid, second_high;
  84. do {
  85. first_low = rtc1_read(ETIMELREG);
  86. first_mid = rtc1_read(ETIMEMREG);
  87. first_high = rtc1_read(ETIMEHREG);
  88. second_low = rtc1_read(ETIMELREG);
  89. second_mid = rtc1_read(ETIMEMREG);
  90. second_high = rtc1_read(ETIMEHREG);
  91. } while (first_low != second_low || first_mid != second_mid ||
  92. first_high != second_high);
  93. return ((u64)first_high << 17) | (first_mid << 1) | (first_low >> 15);
  94. }
  95. static inline void write_elapsed_second(time64_t sec)
  96. {
  97. spin_lock_irq(&rtc_lock);
  98. rtc1_write(ETIMELREG, (uint16_t)(sec << 15));
  99. rtc1_write(ETIMEMREG, (uint16_t)(sec >> 1));
  100. rtc1_write(ETIMEHREG, (uint16_t)(sec >> 17));
  101. spin_unlock_irq(&rtc_lock);
  102. }
  103. static int vr41xx_rtc_read_time(struct device *dev, struct rtc_time *time)
  104. {
  105. time64_t epoch_sec, elapsed_sec;
  106. epoch_sec = mktime64(epoch, 1, 1, 0, 0, 0);
  107. elapsed_sec = read_elapsed_second();
  108. rtc_time64_to_tm(epoch_sec + elapsed_sec, time);
  109. return 0;
  110. }
  111. static int vr41xx_rtc_set_time(struct device *dev, struct rtc_time *time)
  112. {
  113. time64_t epoch_sec, current_sec;
  114. epoch_sec = mktime64(epoch, 1, 1, 0, 0, 0);
  115. current_sec = rtc_tm_to_time64(time);
  116. write_elapsed_second(current_sec - epoch_sec);
  117. return 0;
  118. }
  119. static int vr41xx_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *wkalrm)
  120. {
  121. unsigned long low, mid, high;
  122. struct rtc_time *time = &wkalrm->time;
  123. spin_lock_irq(&rtc_lock);
  124. low = rtc1_read(ECMPLREG);
  125. mid = rtc1_read(ECMPMREG);
  126. high = rtc1_read(ECMPHREG);
  127. wkalrm->enabled = alarm_enabled;
  128. spin_unlock_irq(&rtc_lock);
  129. rtc_time64_to_tm((high << 17) | (mid << 1) | (low >> 15), time);
  130. return 0;
  131. }
  132. static int vr41xx_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *wkalrm)
  133. {
  134. time64_t alarm_sec;
  135. alarm_sec = rtc_tm_to_time64(&wkalrm->time);
  136. spin_lock_irq(&rtc_lock);
  137. if (alarm_enabled)
  138. disable_irq(aie_irq);
  139. rtc1_write(ECMPLREG, (uint16_t)(alarm_sec << 15));
  140. rtc1_write(ECMPMREG, (uint16_t)(alarm_sec >> 1));
  141. rtc1_write(ECMPHREG, (uint16_t)(alarm_sec >> 17));
  142. if (wkalrm->enabled)
  143. enable_irq(aie_irq);
  144. alarm_enabled = wkalrm->enabled;
  145. spin_unlock_irq(&rtc_lock);
  146. return 0;
  147. }
  148. static int vr41xx_rtc_ioctl(struct device *dev, unsigned int cmd, unsigned long arg)
  149. {
  150. switch (cmd) {
  151. case RTC_EPOCH_READ:
  152. return put_user(epoch, (unsigned long __user *)arg);
  153. case RTC_EPOCH_SET:
  154. /* Doesn't support before 1900 */
  155. if (arg < 1900)
  156. return -EINVAL;
  157. epoch = arg;
  158. break;
  159. default:
  160. return -ENOIOCTLCMD;
  161. }
  162. return 0;
  163. }
  164. static int vr41xx_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
  165. {
  166. spin_lock_irq(&rtc_lock);
  167. if (enabled) {
  168. if (!alarm_enabled) {
  169. enable_irq(aie_irq);
  170. alarm_enabled = 1;
  171. }
  172. } else {
  173. if (alarm_enabled) {
  174. disable_irq(aie_irq);
  175. alarm_enabled = 0;
  176. }
  177. }
  178. spin_unlock_irq(&rtc_lock);
  179. return 0;
  180. }
  181. static irqreturn_t elapsedtime_interrupt(int irq, void *dev_id)
  182. {
  183. struct platform_device *pdev = (struct platform_device *)dev_id;
  184. struct rtc_device *rtc = platform_get_drvdata(pdev);
  185. rtc2_write(RTCINTREG, ELAPSEDTIME_INT);
  186. rtc_update_irq(rtc, 1, RTC_AF);
  187. return IRQ_HANDLED;
  188. }
  189. static irqreturn_t rtclong1_interrupt(int irq, void *dev_id)
  190. {
  191. struct platform_device *pdev = (struct platform_device *)dev_id;
  192. struct rtc_device *rtc = platform_get_drvdata(pdev);
  193. unsigned long count = periodic_count;
  194. rtc2_write(RTCINTREG, RTCLONG1_INT);
  195. rtc1_write(RTCL1LREG, count);
  196. rtc1_write(RTCL1HREG, count >> 16);
  197. rtc_update_irq(rtc, 1, RTC_PF);
  198. return IRQ_HANDLED;
  199. }
  200. static const struct rtc_class_ops vr41xx_rtc_ops = {
  201. .ioctl = vr41xx_rtc_ioctl,
  202. .read_time = vr41xx_rtc_read_time,
  203. .set_time = vr41xx_rtc_set_time,
  204. .read_alarm = vr41xx_rtc_read_alarm,
  205. .set_alarm = vr41xx_rtc_set_alarm,
  206. .alarm_irq_enable = vr41xx_rtc_alarm_irq_enable,
  207. };
  208. static int rtc_probe(struct platform_device *pdev)
  209. {
  210. struct resource *res;
  211. struct rtc_device *rtc;
  212. int retval;
  213. if (pdev->num_resources != 4)
  214. return -EBUSY;
  215. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  216. if (!res)
  217. return -EBUSY;
  218. rtc1_base = devm_ioremap(&pdev->dev, res->start, resource_size(res));
  219. if (!rtc1_base)
  220. return -EBUSY;
  221. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  222. if (!res) {
  223. retval = -EBUSY;
  224. goto err_rtc1_iounmap;
  225. }
  226. rtc2_base = devm_ioremap(&pdev->dev, res->start, resource_size(res));
  227. if (!rtc2_base) {
  228. retval = -EBUSY;
  229. goto err_rtc1_iounmap;
  230. }
  231. rtc = devm_rtc_allocate_device(&pdev->dev);
  232. if (IS_ERR(rtc)) {
  233. retval = PTR_ERR(rtc);
  234. goto err_iounmap_all;
  235. }
  236. rtc->ops = &vr41xx_rtc_ops;
  237. /* 48-bit counter at 32.768 kHz */
  238. rtc->range_max = (1ULL << 33) - 1;
  239. rtc->max_user_freq = MAX_PERIODIC_RATE;
  240. spin_lock_irq(&rtc_lock);
  241. rtc1_write(ECMPLREG, 0);
  242. rtc1_write(ECMPMREG, 0);
  243. rtc1_write(ECMPHREG, 0);
  244. rtc1_write(RTCL1LREG, 0);
  245. rtc1_write(RTCL1HREG, 0);
  246. spin_unlock_irq(&rtc_lock);
  247. aie_irq = platform_get_irq(pdev, 0);
  248. if (aie_irq <= 0) {
  249. retval = -EBUSY;
  250. goto err_iounmap_all;
  251. }
  252. retval = devm_request_irq(&pdev->dev, aie_irq, elapsedtime_interrupt, 0,
  253. "elapsed_time", pdev);
  254. if (retval < 0)
  255. goto err_iounmap_all;
  256. pie_irq = platform_get_irq(pdev, 1);
  257. if (pie_irq <= 0) {
  258. retval = -EBUSY;
  259. goto err_iounmap_all;
  260. }
  261. retval = devm_request_irq(&pdev->dev, pie_irq, rtclong1_interrupt, 0,
  262. "rtclong1", pdev);
  263. if (retval < 0)
  264. goto err_iounmap_all;
  265. platform_set_drvdata(pdev, rtc);
  266. disable_irq(aie_irq);
  267. disable_irq(pie_irq);
  268. dev_info(&pdev->dev, "Real Time Clock of NEC VR4100 series\n");
  269. retval = rtc_register_device(rtc);
  270. if (retval)
  271. goto err_iounmap_all;
  272. return 0;
  273. err_iounmap_all:
  274. rtc2_base = NULL;
  275. err_rtc1_iounmap:
  276. rtc1_base = NULL;
  277. return retval;
  278. }
  279. /* work with hotplug and coldplug */
  280. MODULE_ALIAS("platform:RTC");
  281. static struct platform_driver rtc_platform_driver = {
  282. .probe = rtc_probe,
  283. .driver = {
  284. .name = rtc_name,
  285. },
  286. };
  287. module_platform_driver(rtc_platform_driver);