rtc-ds1307.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898
  1. /*
  2. * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
  3. *
  4. * Copyright (C) 2005 James Chapman (ds1337 core)
  5. * Copyright (C) 2006 David Brownell
  6. * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
  7. * Copyright (C) 2012 Bertrand Achard (nvram access fixes)
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/acpi.h>
  14. #include <linux/bcd.h>
  15. #include <linux/i2c.h>
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/of_device.h>
  19. #include <linux/rtc/ds1307.h>
  20. #include <linux/rtc.h>
  21. #include <linux/slab.h>
  22. #include <linux/string.h>
  23. #include <linux/hwmon.h>
  24. #include <linux/hwmon-sysfs.h>
  25. #include <linux/clk-provider.h>
  26. #include <linux/regmap.h>
  27. /*
  28. * We can't determine type by probing, but if we expect pre-Linux code
  29. * to have set the chip up as a clock (turning on the oscillator and
  30. * setting the date and time), Linux can ignore the non-clock features.
  31. * That's a natural job for a factory or repair bench.
  32. */
  33. enum ds_type {
  34. ds_1307,
  35. ds_1308,
  36. ds_1337,
  37. ds_1338,
  38. ds_1339,
  39. ds_1340,
  40. ds_1341,
  41. ds_1388,
  42. ds_3231,
  43. m41t0,
  44. m41t00,
  45. m41t11,
  46. mcp794xx,
  47. rx_8025,
  48. rx_8130,
  49. last_ds_type /* always last */
  50. /* rs5c372 too? different address... */
  51. };
  52. /* RTC registers don't differ much, except for the century flag */
  53. #define DS1307_REG_SECS 0x00 /* 00-59 */
  54. # define DS1307_BIT_CH 0x80
  55. # define DS1340_BIT_nEOSC 0x80
  56. # define MCP794XX_BIT_ST 0x80
  57. #define DS1307_REG_MIN 0x01 /* 00-59 */
  58. # define M41T0_BIT_OF 0x80
  59. #define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
  60. # define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
  61. # define DS1307_BIT_PM 0x20 /* in REG_HOUR */
  62. # define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
  63. # define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
  64. #define DS1307_REG_WDAY 0x03 /* 01-07 */
  65. # define MCP794XX_BIT_VBATEN 0x08
  66. #define DS1307_REG_MDAY 0x04 /* 01-31 */
  67. #define DS1307_REG_MONTH 0x05 /* 01-12 */
  68. # define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
  69. #define DS1307_REG_YEAR 0x06 /* 00-99 */
  70. /*
  71. * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
  72. * start at 7, and they differ a LOT. Only control and status matter for
  73. * basic RTC date and time functionality; be careful using them.
  74. */
  75. #define DS1307_REG_CONTROL 0x07 /* or ds1338 */
  76. # define DS1307_BIT_OUT 0x80
  77. # define DS1338_BIT_OSF 0x20
  78. # define DS1307_BIT_SQWE 0x10
  79. # define DS1307_BIT_RS1 0x02
  80. # define DS1307_BIT_RS0 0x01
  81. #define DS1337_REG_CONTROL 0x0e
  82. # define DS1337_BIT_nEOSC 0x80
  83. # define DS1339_BIT_BBSQI 0x20
  84. # define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
  85. # define DS1337_BIT_RS2 0x10
  86. # define DS1337_BIT_RS1 0x08
  87. # define DS1337_BIT_INTCN 0x04
  88. # define DS1337_BIT_A2IE 0x02
  89. # define DS1337_BIT_A1IE 0x01
  90. #define DS1340_REG_CONTROL 0x07
  91. # define DS1340_BIT_OUT 0x80
  92. # define DS1340_BIT_FT 0x40
  93. # define DS1340_BIT_CALIB_SIGN 0x20
  94. # define DS1340_M_CALIBRATION 0x1f
  95. #define DS1340_REG_FLAG 0x09
  96. # define DS1340_BIT_OSF 0x80
  97. #define DS1337_REG_STATUS 0x0f
  98. # define DS1337_BIT_OSF 0x80
  99. # define DS3231_BIT_EN32KHZ 0x08
  100. # define DS1337_BIT_A2I 0x02
  101. # define DS1337_BIT_A1I 0x01
  102. #define DS1339_REG_ALARM1_SECS 0x07
  103. #define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
  104. #define RX8025_REG_CTRL1 0x0e
  105. # define RX8025_BIT_2412 0x20
  106. #define RX8025_REG_CTRL2 0x0f
  107. # define RX8025_BIT_PON 0x10
  108. # define RX8025_BIT_VDET 0x40
  109. # define RX8025_BIT_XST 0x20
  110. #define M41TXX_REG_CONTROL 0x07
  111. # define M41TXX_BIT_OUT BIT(7)
  112. # define M41TXX_BIT_FT BIT(6)
  113. # define M41TXX_BIT_CALIB_SIGN BIT(5)
  114. # define M41TXX_M_CALIBRATION GENMASK(4, 0)
  115. /* negative offset step is -2.034ppm */
  116. #define M41TXX_NEG_OFFSET_STEP_PPB 2034
  117. /* positive offset step is +4.068ppm */
  118. #define M41TXX_POS_OFFSET_STEP_PPB 4068
  119. /* Min and max values supported with 'offset' interface by M41TXX */
  120. #define M41TXX_MIN_OFFSET ((-31) * M41TXX_NEG_OFFSET_STEP_PPB)
  121. #define M41TXX_MAX_OFFSET ((31) * M41TXX_POS_OFFSET_STEP_PPB)
  122. struct ds1307 {
  123. enum ds_type type;
  124. unsigned long flags;
  125. #define HAS_NVRAM 0 /* bit 0 == sysfs file active */
  126. #define HAS_ALARM 1 /* bit 1 == irq claimed */
  127. struct device *dev;
  128. struct regmap *regmap;
  129. const char *name;
  130. struct rtc_device *rtc;
  131. #ifdef CONFIG_COMMON_CLK
  132. struct clk_hw clks[2];
  133. #endif
  134. };
  135. struct chip_desc {
  136. unsigned alarm:1;
  137. u16 nvram_offset;
  138. u16 nvram_size;
  139. u8 offset; /* register's offset */
  140. u8 century_reg;
  141. u8 century_enable_bit;
  142. u8 century_bit;
  143. u8 bbsqi_bit;
  144. irq_handler_t irq_handler;
  145. const struct rtc_class_ops *rtc_ops;
  146. u16 trickle_charger_reg;
  147. u8 (*do_trickle_setup)(struct ds1307 *, u32,
  148. bool);
  149. };
  150. static int ds1307_get_time(struct device *dev, struct rtc_time *t);
  151. static int ds1307_set_time(struct device *dev, struct rtc_time *t);
  152. static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t);
  153. static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t);
  154. static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled);
  155. static u8 do_trickle_setup_ds1339(struct ds1307 *, u32 ohms, bool diode);
  156. static irqreturn_t rx8130_irq(int irq, void *dev_id);
  157. static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t);
  158. static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t);
  159. static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled);
  160. static irqreturn_t mcp794xx_irq(int irq, void *dev_id);
  161. static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t);
  162. static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t);
  163. static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled);
  164. static int m41txx_rtc_read_offset(struct device *dev, long *offset);
  165. static int m41txx_rtc_set_offset(struct device *dev, long offset);
  166. static const struct rtc_class_ops rx8130_rtc_ops = {
  167. .read_time = ds1307_get_time,
  168. .set_time = ds1307_set_time,
  169. .read_alarm = rx8130_read_alarm,
  170. .set_alarm = rx8130_set_alarm,
  171. .alarm_irq_enable = rx8130_alarm_irq_enable,
  172. };
  173. static const struct rtc_class_ops mcp794xx_rtc_ops = {
  174. .read_time = ds1307_get_time,
  175. .set_time = ds1307_set_time,
  176. .read_alarm = mcp794xx_read_alarm,
  177. .set_alarm = mcp794xx_set_alarm,
  178. .alarm_irq_enable = mcp794xx_alarm_irq_enable,
  179. };
  180. static const struct rtc_class_ops m41txx_rtc_ops = {
  181. .read_time = ds1307_get_time,
  182. .set_time = ds1307_set_time,
  183. .read_alarm = ds1337_read_alarm,
  184. .set_alarm = ds1337_set_alarm,
  185. .alarm_irq_enable = ds1307_alarm_irq_enable,
  186. .read_offset = m41txx_rtc_read_offset,
  187. .set_offset = m41txx_rtc_set_offset,
  188. };
  189. static const struct chip_desc chips[last_ds_type] = {
  190. [ds_1307] = {
  191. .nvram_offset = 8,
  192. .nvram_size = 56,
  193. },
  194. [ds_1308] = {
  195. .nvram_offset = 8,
  196. .nvram_size = 56,
  197. },
  198. [ds_1337] = {
  199. .alarm = 1,
  200. .century_reg = DS1307_REG_MONTH,
  201. .century_bit = DS1337_BIT_CENTURY,
  202. },
  203. [ds_1338] = {
  204. .nvram_offset = 8,
  205. .nvram_size = 56,
  206. },
  207. [ds_1339] = {
  208. .alarm = 1,
  209. .century_reg = DS1307_REG_MONTH,
  210. .century_bit = DS1337_BIT_CENTURY,
  211. .bbsqi_bit = DS1339_BIT_BBSQI,
  212. .trickle_charger_reg = 0x10,
  213. .do_trickle_setup = &do_trickle_setup_ds1339,
  214. },
  215. [ds_1340] = {
  216. .century_reg = DS1307_REG_HOUR,
  217. .century_enable_bit = DS1340_BIT_CENTURY_EN,
  218. .century_bit = DS1340_BIT_CENTURY,
  219. .do_trickle_setup = &do_trickle_setup_ds1339,
  220. .trickle_charger_reg = 0x08,
  221. },
  222. [ds_1341] = {
  223. .century_reg = DS1307_REG_MONTH,
  224. .century_bit = DS1337_BIT_CENTURY,
  225. },
  226. [ds_1388] = {
  227. .offset = 1,
  228. .trickle_charger_reg = 0x0a,
  229. },
  230. [ds_3231] = {
  231. .alarm = 1,
  232. .century_reg = DS1307_REG_MONTH,
  233. .century_bit = DS1337_BIT_CENTURY,
  234. .bbsqi_bit = DS3231_BIT_BBSQW,
  235. },
  236. [rx_8130] = {
  237. .alarm = 1,
  238. /* this is battery backed SRAM */
  239. .nvram_offset = 0x20,
  240. .nvram_size = 4, /* 32bit (4 word x 8 bit) */
  241. .offset = 0x10,
  242. .irq_handler = rx8130_irq,
  243. .rtc_ops = &rx8130_rtc_ops,
  244. },
  245. [m41t0] = {
  246. .rtc_ops = &m41txx_rtc_ops,
  247. },
  248. [m41t00] = {
  249. .rtc_ops = &m41txx_rtc_ops,
  250. },
  251. [m41t11] = {
  252. /* this is battery backed SRAM */
  253. .nvram_offset = 8,
  254. .nvram_size = 56,
  255. .rtc_ops = &m41txx_rtc_ops,
  256. },
  257. [mcp794xx] = {
  258. .alarm = 1,
  259. /* this is battery backed SRAM */
  260. .nvram_offset = 0x20,
  261. .nvram_size = 0x40,
  262. .irq_handler = mcp794xx_irq,
  263. .rtc_ops = &mcp794xx_rtc_ops,
  264. },
  265. };
  266. static const struct i2c_device_id ds1307_id[] = {
  267. { "ds1307", ds_1307 },
  268. { "ds1308", ds_1308 },
  269. { "ds1337", ds_1337 },
  270. { "ds1338", ds_1338 },
  271. { "ds1339", ds_1339 },
  272. { "ds1388", ds_1388 },
  273. { "ds1340", ds_1340 },
  274. { "ds1341", ds_1341 },
  275. { "ds3231", ds_3231 },
  276. { "m41t0", m41t0 },
  277. { "m41t00", m41t00 },
  278. { "m41t11", m41t11 },
  279. { "mcp7940x", mcp794xx },
  280. { "mcp7941x", mcp794xx },
  281. { "pt7c4338", ds_1307 },
  282. { "rx8025", rx_8025 },
  283. { "isl12057", ds_1337 },
  284. { "rx8130", rx_8130 },
  285. { }
  286. };
  287. MODULE_DEVICE_TABLE(i2c, ds1307_id);
  288. #ifdef CONFIG_OF
  289. static const struct of_device_id ds1307_of_match[] = {
  290. {
  291. .compatible = "dallas,ds1307",
  292. .data = (void *)ds_1307
  293. },
  294. {
  295. .compatible = "dallas,ds1308",
  296. .data = (void *)ds_1308
  297. },
  298. {
  299. .compatible = "dallas,ds1337",
  300. .data = (void *)ds_1337
  301. },
  302. {
  303. .compatible = "dallas,ds1338",
  304. .data = (void *)ds_1338
  305. },
  306. {
  307. .compatible = "dallas,ds1339",
  308. .data = (void *)ds_1339
  309. },
  310. {
  311. .compatible = "dallas,ds1388",
  312. .data = (void *)ds_1388
  313. },
  314. {
  315. .compatible = "dallas,ds1340",
  316. .data = (void *)ds_1340
  317. },
  318. {
  319. .compatible = "dallas,ds1341",
  320. .data = (void *)ds_1341
  321. },
  322. {
  323. .compatible = "maxim,ds3231",
  324. .data = (void *)ds_3231
  325. },
  326. {
  327. .compatible = "st,m41t0",
  328. .data = (void *)m41t0
  329. },
  330. {
  331. .compatible = "st,m41t00",
  332. .data = (void *)m41t00
  333. },
  334. {
  335. .compatible = "st,m41t11",
  336. .data = (void *)m41t11
  337. },
  338. {
  339. .compatible = "microchip,mcp7940x",
  340. .data = (void *)mcp794xx
  341. },
  342. {
  343. .compatible = "microchip,mcp7941x",
  344. .data = (void *)mcp794xx
  345. },
  346. {
  347. .compatible = "pericom,pt7c4338",
  348. .data = (void *)ds_1307
  349. },
  350. {
  351. .compatible = "epson,rx8025",
  352. .data = (void *)rx_8025
  353. },
  354. {
  355. .compatible = "isil,isl12057",
  356. .data = (void *)ds_1337
  357. },
  358. {
  359. .compatible = "epson,rx8130",
  360. .data = (void *)rx_8130
  361. },
  362. { }
  363. };
  364. MODULE_DEVICE_TABLE(of, ds1307_of_match);
  365. #endif
  366. #ifdef CONFIG_ACPI
  367. static const struct acpi_device_id ds1307_acpi_ids[] = {
  368. { .id = "DS1307", .driver_data = ds_1307 },
  369. { .id = "DS1308", .driver_data = ds_1308 },
  370. { .id = "DS1337", .driver_data = ds_1337 },
  371. { .id = "DS1338", .driver_data = ds_1338 },
  372. { .id = "DS1339", .driver_data = ds_1339 },
  373. { .id = "DS1388", .driver_data = ds_1388 },
  374. { .id = "DS1340", .driver_data = ds_1340 },
  375. { .id = "DS1341", .driver_data = ds_1341 },
  376. { .id = "DS3231", .driver_data = ds_3231 },
  377. { .id = "M41T0", .driver_data = m41t0 },
  378. { .id = "M41T00", .driver_data = m41t00 },
  379. { .id = "M41T11", .driver_data = m41t11 },
  380. { .id = "MCP7940X", .driver_data = mcp794xx },
  381. { .id = "MCP7941X", .driver_data = mcp794xx },
  382. { .id = "PT7C4338", .driver_data = ds_1307 },
  383. { .id = "RX8025", .driver_data = rx_8025 },
  384. { .id = "ISL12057", .driver_data = ds_1337 },
  385. { .id = "RX8130", .driver_data = rx_8130 },
  386. { }
  387. };
  388. MODULE_DEVICE_TABLE(acpi, ds1307_acpi_ids);
  389. #endif
  390. /*
  391. * The ds1337 and ds1339 both have two alarms, but we only use the first
  392. * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
  393. * signal; ds1339 chips have only one alarm signal.
  394. */
  395. static irqreturn_t ds1307_irq(int irq, void *dev_id)
  396. {
  397. struct ds1307 *ds1307 = dev_id;
  398. struct mutex *lock = &ds1307->rtc->ops_lock;
  399. int stat, ret;
  400. mutex_lock(lock);
  401. ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat);
  402. if (ret)
  403. goto out;
  404. if (stat & DS1337_BIT_A1I) {
  405. stat &= ~DS1337_BIT_A1I;
  406. regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat);
  407. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  408. DS1337_BIT_A1IE, 0);
  409. if (ret)
  410. goto out;
  411. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  412. }
  413. out:
  414. mutex_unlock(lock);
  415. return IRQ_HANDLED;
  416. }
  417. /*----------------------------------------------------------------------*/
  418. static int ds1307_get_time(struct device *dev, struct rtc_time *t)
  419. {
  420. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  421. int tmp, ret;
  422. const struct chip_desc *chip = &chips[ds1307->type];
  423. u8 regs[7];
  424. /* read the RTC date and time registers all at once */
  425. ret = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
  426. sizeof(regs));
  427. if (ret) {
  428. dev_err(dev, "%s error %d\n", "read", ret);
  429. return ret;
  430. }
  431. dev_dbg(dev, "%s: %7ph\n", "read", regs);
  432. /* if oscillator fail bit is set, no data can be trusted */
  433. if (ds1307->type == m41t0 &&
  434. regs[DS1307_REG_MIN] & M41T0_BIT_OF) {
  435. dev_warn_once(dev, "oscillator failed, set time!\n");
  436. return -EINVAL;
  437. }
  438. t->tm_sec = bcd2bin(regs[DS1307_REG_SECS] & 0x7f);
  439. t->tm_min = bcd2bin(regs[DS1307_REG_MIN] & 0x7f);
  440. tmp = regs[DS1307_REG_HOUR] & 0x3f;
  441. t->tm_hour = bcd2bin(tmp);
  442. t->tm_wday = bcd2bin(regs[DS1307_REG_WDAY] & 0x07) - 1;
  443. t->tm_mday = bcd2bin(regs[DS1307_REG_MDAY] & 0x3f);
  444. tmp = regs[DS1307_REG_MONTH] & 0x1f;
  445. t->tm_mon = bcd2bin(tmp) - 1;
  446. t->tm_year = bcd2bin(regs[DS1307_REG_YEAR]) + 100;
  447. if (regs[chip->century_reg] & chip->century_bit &&
  448. IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY))
  449. t->tm_year += 100;
  450. dev_dbg(dev, "%s secs=%d, mins=%d, "
  451. "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
  452. "read", t->tm_sec, t->tm_min,
  453. t->tm_hour, t->tm_mday,
  454. t->tm_mon, t->tm_year, t->tm_wday);
  455. return 0;
  456. }
  457. static int ds1307_set_time(struct device *dev, struct rtc_time *t)
  458. {
  459. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  460. const struct chip_desc *chip = &chips[ds1307->type];
  461. int result;
  462. int tmp;
  463. u8 regs[7];
  464. dev_dbg(dev, "%s secs=%d, mins=%d, "
  465. "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
  466. "write", t->tm_sec, t->tm_min,
  467. t->tm_hour, t->tm_mday,
  468. t->tm_mon, t->tm_year, t->tm_wday);
  469. if (t->tm_year < 100)
  470. return -EINVAL;
  471. #ifdef CONFIG_RTC_DRV_DS1307_CENTURY
  472. if (t->tm_year > (chip->century_bit ? 299 : 199))
  473. return -EINVAL;
  474. #else
  475. if (t->tm_year > 199)
  476. return -EINVAL;
  477. #endif
  478. regs[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
  479. regs[DS1307_REG_MIN] = bin2bcd(t->tm_min);
  480. regs[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
  481. regs[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
  482. regs[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
  483. regs[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
  484. /* assume 20YY not 19YY */
  485. tmp = t->tm_year - 100;
  486. regs[DS1307_REG_YEAR] = bin2bcd(tmp);
  487. if (chip->century_enable_bit)
  488. regs[chip->century_reg] |= chip->century_enable_bit;
  489. if (t->tm_year > 199 && chip->century_bit)
  490. regs[chip->century_reg] |= chip->century_bit;
  491. if (ds1307->type == mcp794xx) {
  492. /*
  493. * these bits were cleared when preparing the date/time
  494. * values and need to be set again before writing the
  495. * regsfer out to the device.
  496. */
  497. regs[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
  498. regs[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
  499. }
  500. dev_dbg(dev, "%s: %7ph\n", "write", regs);
  501. result = regmap_bulk_write(ds1307->regmap, chip->offset, regs,
  502. sizeof(regs));
  503. if (result) {
  504. dev_err(dev, "%s error %d\n", "write", result);
  505. return result;
  506. }
  507. return 0;
  508. }
  509. static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  510. {
  511. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  512. int ret;
  513. u8 regs[9];
  514. if (!test_bit(HAS_ALARM, &ds1307->flags))
  515. return -EINVAL;
  516. /* read all ALARM1, ALARM2, and status registers at once */
  517. ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS,
  518. regs, sizeof(regs));
  519. if (ret) {
  520. dev_err(dev, "%s error %d\n", "alarm read", ret);
  521. return ret;
  522. }
  523. dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
  524. &regs[0], &regs[4], &regs[7]);
  525. /*
  526. * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
  527. * and that all four fields are checked matches
  528. */
  529. t->time.tm_sec = bcd2bin(regs[0] & 0x7f);
  530. t->time.tm_min = bcd2bin(regs[1] & 0x7f);
  531. t->time.tm_hour = bcd2bin(regs[2] & 0x3f);
  532. t->time.tm_mday = bcd2bin(regs[3] & 0x3f);
  533. /* ... and status */
  534. t->enabled = !!(regs[7] & DS1337_BIT_A1IE);
  535. t->pending = !!(regs[8] & DS1337_BIT_A1I);
  536. dev_dbg(dev, "%s secs=%d, mins=%d, "
  537. "hours=%d, mday=%d, enabled=%d, pending=%d\n",
  538. "alarm read", t->time.tm_sec, t->time.tm_min,
  539. t->time.tm_hour, t->time.tm_mday,
  540. t->enabled, t->pending);
  541. return 0;
  542. }
  543. static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  544. {
  545. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  546. unsigned char regs[9];
  547. u8 control, status;
  548. int ret;
  549. if (!test_bit(HAS_ALARM, &ds1307->flags))
  550. return -EINVAL;
  551. dev_dbg(dev, "%s secs=%d, mins=%d, "
  552. "hours=%d, mday=%d, enabled=%d, pending=%d\n",
  553. "alarm set", t->time.tm_sec, t->time.tm_min,
  554. t->time.tm_hour, t->time.tm_mday,
  555. t->enabled, t->pending);
  556. /* read current status of both alarms and the chip */
  557. ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
  558. sizeof(regs));
  559. if (ret) {
  560. dev_err(dev, "%s error %d\n", "alarm write", ret);
  561. return ret;
  562. }
  563. control = regs[7];
  564. status = regs[8];
  565. dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
  566. &regs[0], &regs[4], control, status);
  567. /* set ALARM1, using 24 hour and day-of-month modes */
  568. regs[0] = bin2bcd(t->time.tm_sec);
  569. regs[1] = bin2bcd(t->time.tm_min);
  570. regs[2] = bin2bcd(t->time.tm_hour);
  571. regs[3] = bin2bcd(t->time.tm_mday);
  572. /* set ALARM2 to non-garbage */
  573. regs[4] = 0;
  574. regs[5] = 0;
  575. regs[6] = 0;
  576. /* disable alarms */
  577. regs[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
  578. regs[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
  579. ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
  580. sizeof(regs));
  581. if (ret) {
  582. dev_err(dev, "can't set alarm time\n");
  583. return ret;
  584. }
  585. /* optionally enable ALARM1 */
  586. if (t->enabled) {
  587. dev_dbg(dev, "alarm IRQ armed\n");
  588. regs[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */
  589. regmap_write(ds1307->regmap, DS1337_REG_CONTROL, regs[7]);
  590. }
  591. return 0;
  592. }
  593. static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
  594. {
  595. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  596. if (!test_bit(HAS_ALARM, &ds1307->flags))
  597. return -ENOTTY;
  598. return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  599. DS1337_BIT_A1IE,
  600. enabled ? DS1337_BIT_A1IE : 0);
  601. }
  602. static const struct rtc_class_ops ds13xx_rtc_ops = {
  603. .read_time = ds1307_get_time,
  604. .set_time = ds1307_set_time,
  605. .read_alarm = ds1337_read_alarm,
  606. .set_alarm = ds1337_set_alarm,
  607. .alarm_irq_enable = ds1307_alarm_irq_enable,
  608. };
  609. /*----------------------------------------------------------------------*/
  610. /*
  611. * Alarm support for rx8130 devices.
  612. */
  613. #define RX8130_REG_ALARM_MIN 0x07
  614. #define RX8130_REG_ALARM_HOUR 0x08
  615. #define RX8130_REG_ALARM_WEEK_OR_DAY 0x09
  616. #define RX8130_REG_EXTENSION 0x0c
  617. #define RX8130_REG_EXTENSION_WADA BIT(3)
  618. #define RX8130_REG_FLAG 0x0d
  619. #define RX8130_REG_FLAG_AF BIT(3)
  620. #define RX8130_REG_CONTROL0 0x0e
  621. #define RX8130_REG_CONTROL0_AIE BIT(3)
  622. static irqreturn_t rx8130_irq(int irq, void *dev_id)
  623. {
  624. struct ds1307 *ds1307 = dev_id;
  625. struct mutex *lock = &ds1307->rtc->ops_lock;
  626. u8 ctl[3];
  627. int ret;
  628. mutex_lock(lock);
  629. /* Read control registers. */
  630. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  631. sizeof(ctl));
  632. if (ret < 0)
  633. goto out;
  634. if (!(ctl[1] & RX8130_REG_FLAG_AF))
  635. goto out;
  636. ctl[1] &= ~RX8130_REG_FLAG_AF;
  637. ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
  638. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  639. sizeof(ctl));
  640. if (ret < 0)
  641. goto out;
  642. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  643. out:
  644. mutex_unlock(lock);
  645. return IRQ_HANDLED;
  646. }
  647. static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  648. {
  649. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  650. u8 ald[3], ctl[3];
  651. int ret;
  652. if (!test_bit(HAS_ALARM, &ds1307->flags))
  653. return -EINVAL;
  654. /* Read alarm registers. */
  655. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
  656. sizeof(ald));
  657. if (ret < 0)
  658. return ret;
  659. /* Read control registers. */
  660. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  661. sizeof(ctl));
  662. if (ret < 0)
  663. return ret;
  664. t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE);
  665. t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF);
  666. /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
  667. t->time.tm_sec = -1;
  668. t->time.tm_min = bcd2bin(ald[0] & 0x7f);
  669. t->time.tm_hour = bcd2bin(ald[1] & 0x7f);
  670. t->time.tm_wday = -1;
  671. t->time.tm_mday = bcd2bin(ald[2] & 0x7f);
  672. t->time.tm_mon = -1;
  673. t->time.tm_year = -1;
  674. t->time.tm_yday = -1;
  675. t->time.tm_isdst = -1;
  676. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n",
  677. __func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  678. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled);
  679. return 0;
  680. }
  681. static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  682. {
  683. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  684. u8 ald[3], ctl[3];
  685. int ret;
  686. if (!test_bit(HAS_ALARM, &ds1307->flags))
  687. return -EINVAL;
  688. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  689. "enabled=%d pending=%d\n", __func__,
  690. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  691. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
  692. t->enabled, t->pending);
  693. /* Read control registers. */
  694. ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  695. sizeof(ctl));
  696. if (ret < 0)
  697. return ret;
  698. ctl[0] &= ~RX8130_REG_EXTENSION_WADA;
  699. ctl[1] |= RX8130_REG_FLAG_AF;
  700. ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
  701. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  702. sizeof(ctl));
  703. if (ret < 0)
  704. return ret;
  705. /* Hardware alarm precision is 1 minute! */
  706. ald[0] = bin2bcd(t->time.tm_min);
  707. ald[1] = bin2bcd(t->time.tm_hour);
  708. ald[2] = bin2bcd(t->time.tm_mday);
  709. ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
  710. sizeof(ald));
  711. if (ret < 0)
  712. return ret;
  713. if (!t->enabled)
  714. return 0;
  715. ctl[2] |= RX8130_REG_CONTROL0_AIE;
  716. return regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
  717. sizeof(ctl));
  718. }
  719. static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled)
  720. {
  721. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  722. int ret, reg;
  723. if (!test_bit(HAS_ALARM, &ds1307->flags))
  724. return -EINVAL;
  725. ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, &reg);
  726. if (ret < 0)
  727. return ret;
  728. if (enabled)
  729. reg |= RX8130_REG_CONTROL0_AIE;
  730. else
  731. reg &= ~RX8130_REG_CONTROL0_AIE;
  732. return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg);
  733. }
  734. /*----------------------------------------------------------------------*/
  735. /*
  736. * Alarm support for mcp794xx devices.
  737. */
  738. #define MCP794XX_REG_CONTROL 0x07
  739. # define MCP794XX_BIT_ALM0_EN 0x10
  740. # define MCP794XX_BIT_ALM1_EN 0x20
  741. #define MCP794XX_REG_ALARM0_BASE 0x0a
  742. #define MCP794XX_REG_ALARM0_CTRL 0x0d
  743. #define MCP794XX_REG_ALARM1_BASE 0x11
  744. #define MCP794XX_REG_ALARM1_CTRL 0x14
  745. # define MCP794XX_BIT_ALMX_IF BIT(3)
  746. # define MCP794XX_BIT_ALMX_C0 BIT(4)
  747. # define MCP794XX_BIT_ALMX_C1 BIT(5)
  748. # define MCP794XX_BIT_ALMX_C2 BIT(6)
  749. # define MCP794XX_BIT_ALMX_POL BIT(7)
  750. # define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \
  751. MCP794XX_BIT_ALMX_C1 | \
  752. MCP794XX_BIT_ALMX_C2)
  753. static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
  754. {
  755. struct ds1307 *ds1307 = dev_id;
  756. struct mutex *lock = &ds1307->rtc->ops_lock;
  757. int reg, ret;
  758. mutex_lock(lock);
  759. /* Check and clear alarm 0 interrupt flag. */
  760. ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, &reg);
  761. if (ret)
  762. goto out;
  763. if (!(reg & MCP794XX_BIT_ALMX_IF))
  764. goto out;
  765. reg &= ~MCP794XX_BIT_ALMX_IF;
  766. ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg);
  767. if (ret)
  768. goto out;
  769. /* Disable alarm 0. */
  770. ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
  771. MCP794XX_BIT_ALM0_EN, 0);
  772. if (ret)
  773. goto out;
  774. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  775. out:
  776. mutex_unlock(lock);
  777. return IRQ_HANDLED;
  778. }
  779. static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  780. {
  781. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  782. u8 regs[10];
  783. int ret;
  784. if (!test_bit(HAS_ALARM, &ds1307->flags))
  785. return -EINVAL;
  786. /* Read control and alarm 0 registers. */
  787. ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  788. sizeof(regs));
  789. if (ret)
  790. return ret;
  791. t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
  792. /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
  793. t->time.tm_sec = bcd2bin(regs[3] & 0x7f);
  794. t->time.tm_min = bcd2bin(regs[4] & 0x7f);
  795. t->time.tm_hour = bcd2bin(regs[5] & 0x3f);
  796. t->time.tm_wday = bcd2bin(regs[6] & 0x7) - 1;
  797. t->time.tm_mday = bcd2bin(regs[7] & 0x3f);
  798. t->time.tm_mon = bcd2bin(regs[8] & 0x1f) - 1;
  799. t->time.tm_year = -1;
  800. t->time.tm_yday = -1;
  801. t->time.tm_isdst = -1;
  802. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  803. "enabled=%d polarity=%d irq=%d match=%lu\n", __func__,
  804. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  805. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
  806. !!(regs[6] & MCP794XX_BIT_ALMX_POL),
  807. !!(regs[6] & MCP794XX_BIT_ALMX_IF),
  808. (regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
  809. return 0;
  810. }
  811. /*
  812. * We may have a random RTC weekday, therefore calculate alarm weekday based
  813. * on current weekday we read from the RTC timekeeping regs
  814. */
  815. static int mcp794xx_alm_weekday(struct device *dev, struct rtc_time *tm_alarm)
  816. {
  817. struct rtc_time tm_now;
  818. int days_now, days_alarm, ret;
  819. ret = ds1307_get_time(dev, &tm_now);
  820. if (ret)
  821. return ret;
  822. days_now = div_s64(rtc_tm_to_time64(&tm_now), 24 * 60 * 60);
  823. days_alarm = div_s64(rtc_tm_to_time64(tm_alarm), 24 * 60 * 60);
  824. return (tm_now.tm_wday + days_alarm - days_now) % 7 + 1;
  825. }
  826. static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  827. {
  828. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  829. unsigned char regs[10];
  830. int wday, ret;
  831. if (!test_bit(HAS_ALARM, &ds1307->flags))
  832. return -EINVAL;
  833. wday = mcp794xx_alm_weekday(dev, &t->time);
  834. if (wday < 0)
  835. return wday;
  836. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  837. "enabled=%d pending=%d\n", __func__,
  838. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  839. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
  840. t->enabled, t->pending);
  841. /* Read control and alarm 0 registers. */
  842. ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  843. sizeof(regs));
  844. if (ret)
  845. return ret;
  846. /* Set alarm 0, using 24-hour and day-of-month modes. */
  847. regs[3] = bin2bcd(t->time.tm_sec);
  848. regs[4] = bin2bcd(t->time.tm_min);
  849. regs[5] = bin2bcd(t->time.tm_hour);
  850. regs[6] = wday;
  851. regs[7] = bin2bcd(t->time.tm_mday);
  852. regs[8] = bin2bcd(t->time.tm_mon + 1);
  853. /* Clear the alarm 0 interrupt flag. */
  854. regs[6] &= ~MCP794XX_BIT_ALMX_IF;
  855. /* Set alarm match: second, minute, hour, day, date, month. */
  856. regs[6] |= MCP794XX_MSK_ALMX_MATCH;
  857. /* Disable interrupt. We will not enable until completely programmed */
  858. regs[0] &= ~MCP794XX_BIT_ALM0_EN;
  859. ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
  860. sizeof(regs));
  861. if (ret)
  862. return ret;
  863. if (!t->enabled)
  864. return 0;
  865. regs[0] |= MCP794XX_BIT_ALM0_EN;
  866. return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]);
  867. }
  868. static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
  869. {
  870. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  871. if (!test_bit(HAS_ALARM, &ds1307->flags))
  872. return -EINVAL;
  873. return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
  874. MCP794XX_BIT_ALM0_EN,
  875. enabled ? MCP794XX_BIT_ALM0_EN : 0);
  876. }
  877. static int m41txx_rtc_read_offset(struct device *dev, long *offset)
  878. {
  879. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  880. unsigned int ctrl_reg;
  881. u8 val;
  882. regmap_read(ds1307->regmap, M41TXX_REG_CONTROL, &ctrl_reg);
  883. val = ctrl_reg & M41TXX_M_CALIBRATION;
  884. /* check if positive */
  885. if (ctrl_reg & M41TXX_BIT_CALIB_SIGN)
  886. *offset = (val * M41TXX_POS_OFFSET_STEP_PPB);
  887. else
  888. *offset = -(val * M41TXX_NEG_OFFSET_STEP_PPB);
  889. return 0;
  890. }
  891. static int m41txx_rtc_set_offset(struct device *dev, long offset)
  892. {
  893. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  894. unsigned int ctrl_reg;
  895. if ((offset < M41TXX_MIN_OFFSET) || (offset > M41TXX_MAX_OFFSET))
  896. return -ERANGE;
  897. if (offset >= 0) {
  898. ctrl_reg = DIV_ROUND_CLOSEST(offset,
  899. M41TXX_POS_OFFSET_STEP_PPB);
  900. ctrl_reg |= M41TXX_BIT_CALIB_SIGN;
  901. } else {
  902. ctrl_reg = DIV_ROUND_CLOSEST(abs(offset),
  903. M41TXX_NEG_OFFSET_STEP_PPB);
  904. }
  905. return regmap_update_bits(ds1307->regmap, M41TXX_REG_CONTROL,
  906. M41TXX_M_CALIBRATION | M41TXX_BIT_CALIB_SIGN,
  907. ctrl_reg);
  908. }
  909. static ssize_t frequency_test_store(struct device *dev,
  910. struct device_attribute *attr,
  911. const char *buf, size_t count)
  912. {
  913. struct ds1307 *ds1307 = dev_get_drvdata(dev->parent);
  914. bool freq_test_en;
  915. int ret;
  916. ret = kstrtobool(buf, &freq_test_en);
  917. if (ret) {
  918. dev_err(dev, "Failed to store RTC Frequency Test attribute\n");
  919. return ret;
  920. }
  921. regmap_update_bits(ds1307->regmap, M41TXX_REG_CONTROL, M41TXX_BIT_FT,
  922. freq_test_en ? M41TXX_BIT_FT : 0);
  923. return count;
  924. }
  925. static ssize_t frequency_test_show(struct device *dev,
  926. struct device_attribute *attr,
  927. char *buf)
  928. {
  929. struct ds1307 *ds1307 = dev_get_drvdata(dev->parent);
  930. unsigned int ctrl_reg;
  931. regmap_read(ds1307->regmap, M41TXX_REG_CONTROL, &ctrl_reg);
  932. return scnprintf(buf, PAGE_SIZE, (ctrl_reg & M41TXX_BIT_FT) ? "on\n" :
  933. "off\n");
  934. }
  935. static DEVICE_ATTR_RW(frequency_test);
  936. static struct attribute *rtc_freq_test_attrs[] = {
  937. &dev_attr_frequency_test.attr,
  938. NULL,
  939. };
  940. static const struct attribute_group rtc_freq_test_attr_group = {
  941. .attrs = rtc_freq_test_attrs,
  942. };
  943. static int ds1307_add_frequency_test(struct ds1307 *ds1307)
  944. {
  945. int err;
  946. switch (ds1307->type) {
  947. case m41t0:
  948. case m41t00:
  949. case m41t11:
  950. err = rtc_add_group(ds1307->rtc, &rtc_freq_test_attr_group);
  951. if (err)
  952. return err;
  953. break;
  954. default:
  955. break;
  956. }
  957. return 0;
  958. }
  959. /*----------------------------------------------------------------------*/
  960. static int ds1307_nvram_read(void *priv, unsigned int offset, void *val,
  961. size_t bytes)
  962. {
  963. struct ds1307 *ds1307 = priv;
  964. const struct chip_desc *chip = &chips[ds1307->type];
  965. return regmap_bulk_read(ds1307->regmap, chip->nvram_offset + offset,
  966. val, bytes);
  967. }
  968. static int ds1307_nvram_write(void *priv, unsigned int offset, void *val,
  969. size_t bytes)
  970. {
  971. struct ds1307 *ds1307 = priv;
  972. const struct chip_desc *chip = &chips[ds1307->type];
  973. return regmap_bulk_write(ds1307->regmap, chip->nvram_offset + offset,
  974. val, bytes);
  975. }
  976. /*----------------------------------------------------------------------*/
  977. static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307,
  978. u32 ohms, bool diode)
  979. {
  980. u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
  981. DS1307_TRICKLE_CHARGER_NO_DIODE;
  982. switch (ohms) {
  983. case 250:
  984. setup |= DS1307_TRICKLE_CHARGER_250_OHM;
  985. break;
  986. case 2000:
  987. setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
  988. break;
  989. case 4000:
  990. setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
  991. break;
  992. default:
  993. dev_warn(ds1307->dev,
  994. "Unsupported ohm value %u in dt\n", ohms);
  995. return 0;
  996. }
  997. return setup;
  998. }
  999. static u8 ds1307_trickle_init(struct ds1307 *ds1307,
  1000. const struct chip_desc *chip)
  1001. {
  1002. u32 ohms;
  1003. bool diode = true;
  1004. if (!chip->do_trickle_setup)
  1005. return 0;
  1006. if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms",
  1007. &ohms))
  1008. return 0;
  1009. if (device_property_read_bool(ds1307->dev, "trickle-diode-disable"))
  1010. diode = false;
  1011. return chip->do_trickle_setup(ds1307, ohms, diode);
  1012. }
  1013. /*----------------------------------------------------------------------*/
  1014. #if IS_REACHABLE(CONFIG_HWMON)
  1015. /*
  1016. * Temperature sensor support for ds3231 devices.
  1017. */
  1018. #define DS3231_REG_TEMPERATURE 0x11
  1019. /*
  1020. * A user-initiated temperature conversion is not started by this function,
  1021. * so the temperature is updated once every 64 seconds.
  1022. */
  1023. static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
  1024. {
  1025. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  1026. u8 temp_buf[2];
  1027. s16 temp;
  1028. int ret;
  1029. ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE,
  1030. temp_buf, sizeof(temp_buf));
  1031. if (ret)
  1032. return ret;
  1033. /*
  1034. * Temperature is represented as a 10-bit code with a resolution of
  1035. * 0.25 degree celsius and encoded in two's complement format.
  1036. */
  1037. temp = (temp_buf[0] << 8) | temp_buf[1];
  1038. temp >>= 6;
  1039. *mC = temp * 250;
  1040. return 0;
  1041. }
  1042. static ssize_t ds3231_hwmon_show_temp(struct device *dev,
  1043. struct device_attribute *attr, char *buf)
  1044. {
  1045. int ret;
  1046. s32 temp;
  1047. ret = ds3231_hwmon_read_temp(dev, &temp);
  1048. if (ret)
  1049. return ret;
  1050. return sprintf(buf, "%d\n", temp);
  1051. }
  1052. static SENSOR_DEVICE_ATTR(temp1_input, 0444, ds3231_hwmon_show_temp,
  1053. NULL, 0);
  1054. static struct attribute *ds3231_hwmon_attrs[] = {
  1055. &sensor_dev_attr_temp1_input.dev_attr.attr,
  1056. NULL,
  1057. };
  1058. ATTRIBUTE_GROUPS(ds3231_hwmon);
  1059. static void ds1307_hwmon_register(struct ds1307 *ds1307)
  1060. {
  1061. struct device *dev;
  1062. if (ds1307->type != ds_3231)
  1063. return;
  1064. dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name,
  1065. ds1307,
  1066. ds3231_hwmon_groups);
  1067. if (IS_ERR(dev)) {
  1068. dev_warn(ds1307->dev, "unable to register hwmon device %ld\n",
  1069. PTR_ERR(dev));
  1070. }
  1071. }
  1072. #else
  1073. static void ds1307_hwmon_register(struct ds1307 *ds1307)
  1074. {
  1075. }
  1076. #endif /* CONFIG_RTC_DRV_DS1307_HWMON */
  1077. /*----------------------------------------------------------------------*/
  1078. /*
  1079. * Square-wave output support for DS3231
  1080. * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
  1081. */
  1082. #ifdef CONFIG_COMMON_CLK
  1083. enum {
  1084. DS3231_CLK_SQW = 0,
  1085. DS3231_CLK_32KHZ,
  1086. };
  1087. #define clk_sqw_to_ds1307(clk) \
  1088. container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
  1089. #define clk_32khz_to_ds1307(clk) \
  1090. container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
  1091. static int ds3231_clk_sqw_rates[] = {
  1092. 1,
  1093. 1024,
  1094. 4096,
  1095. 8192,
  1096. };
  1097. static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
  1098. {
  1099. struct mutex *lock = &ds1307->rtc->ops_lock;
  1100. int ret;
  1101. mutex_lock(lock);
  1102. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
  1103. mask, value);
  1104. mutex_unlock(lock);
  1105. return ret;
  1106. }
  1107. static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
  1108. unsigned long parent_rate)
  1109. {
  1110. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1111. int control, ret;
  1112. int rate_sel = 0;
  1113. ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
  1114. if (ret)
  1115. return ret;
  1116. if (control & DS1337_BIT_RS1)
  1117. rate_sel += 1;
  1118. if (control & DS1337_BIT_RS2)
  1119. rate_sel += 2;
  1120. return ds3231_clk_sqw_rates[rate_sel];
  1121. }
  1122. static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
  1123. unsigned long *prate)
  1124. {
  1125. int i;
  1126. for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
  1127. if (ds3231_clk_sqw_rates[i] <= rate)
  1128. return ds3231_clk_sqw_rates[i];
  1129. }
  1130. return 0;
  1131. }
  1132. static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
  1133. unsigned long parent_rate)
  1134. {
  1135. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1136. int control = 0;
  1137. int rate_sel;
  1138. for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
  1139. rate_sel++) {
  1140. if (ds3231_clk_sqw_rates[rate_sel] == rate)
  1141. break;
  1142. }
  1143. if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
  1144. return -EINVAL;
  1145. if (rate_sel & 1)
  1146. control |= DS1337_BIT_RS1;
  1147. if (rate_sel & 2)
  1148. control |= DS1337_BIT_RS2;
  1149. return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
  1150. control);
  1151. }
  1152. static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
  1153. {
  1154. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1155. return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
  1156. }
  1157. static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
  1158. {
  1159. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1160. ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
  1161. }
  1162. static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
  1163. {
  1164. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  1165. int control, ret;
  1166. ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
  1167. if (ret)
  1168. return ret;
  1169. return !(control & DS1337_BIT_INTCN);
  1170. }
  1171. static const struct clk_ops ds3231_clk_sqw_ops = {
  1172. .prepare = ds3231_clk_sqw_prepare,
  1173. .unprepare = ds3231_clk_sqw_unprepare,
  1174. .is_prepared = ds3231_clk_sqw_is_prepared,
  1175. .recalc_rate = ds3231_clk_sqw_recalc_rate,
  1176. .round_rate = ds3231_clk_sqw_round_rate,
  1177. .set_rate = ds3231_clk_sqw_set_rate,
  1178. };
  1179. static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
  1180. unsigned long parent_rate)
  1181. {
  1182. return 32768;
  1183. }
  1184. static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
  1185. {
  1186. struct mutex *lock = &ds1307->rtc->ops_lock;
  1187. int ret;
  1188. mutex_lock(lock);
  1189. ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS,
  1190. DS3231_BIT_EN32KHZ,
  1191. enable ? DS3231_BIT_EN32KHZ : 0);
  1192. mutex_unlock(lock);
  1193. return ret;
  1194. }
  1195. static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
  1196. {
  1197. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1198. return ds3231_clk_32khz_control(ds1307, true);
  1199. }
  1200. static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
  1201. {
  1202. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1203. ds3231_clk_32khz_control(ds1307, false);
  1204. }
  1205. static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
  1206. {
  1207. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1208. int status, ret;
  1209. ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status);
  1210. if (ret)
  1211. return ret;
  1212. return !!(status & DS3231_BIT_EN32KHZ);
  1213. }
  1214. static const struct clk_ops ds3231_clk_32khz_ops = {
  1215. .prepare = ds3231_clk_32khz_prepare,
  1216. .unprepare = ds3231_clk_32khz_unprepare,
  1217. .is_prepared = ds3231_clk_32khz_is_prepared,
  1218. .recalc_rate = ds3231_clk_32khz_recalc_rate,
  1219. };
  1220. static struct clk_init_data ds3231_clks_init[] = {
  1221. [DS3231_CLK_SQW] = {
  1222. .name = "ds3231_clk_sqw",
  1223. .ops = &ds3231_clk_sqw_ops,
  1224. },
  1225. [DS3231_CLK_32KHZ] = {
  1226. .name = "ds3231_clk_32khz",
  1227. .ops = &ds3231_clk_32khz_ops,
  1228. },
  1229. };
  1230. static int ds3231_clks_register(struct ds1307 *ds1307)
  1231. {
  1232. struct device_node *node = ds1307->dev->of_node;
  1233. struct clk_onecell_data *onecell;
  1234. int i;
  1235. onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL);
  1236. if (!onecell)
  1237. return -ENOMEM;
  1238. onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
  1239. onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num,
  1240. sizeof(onecell->clks[0]), GFP_KERNEL);
  1241. if (!onecell->clks)
  1242. return -ENOMEM;
  1243. for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
  1244. struct clk_init_data init = ds3231_clks_init[i];
  1245. /*
  1246. * Interrupt signal due to alarm conditions and square-wave
  1247. * output share same pin, so don't initialize both.
  1248. */
  1249. if (i == DS3231_CLK_SQW && test_bit(HAS_ALARM, &ds1307->flags))
  1250. continue;
  1251. /* optional override of the clockname */
  1252. of_property_read_string_index(node, "clock-output-names", i,
  1253. &init.name);
  1254. ds1307->clks[i].init = &init;
  1255. onecell->clks[i] = devm_clk_register(ds1307->dev,
  1256. &ds1307->clks[i]);
  1257. if (IS_ERR(onecell->clks[i]))
  1258. return PTR_ERR(onecell->clks[i]);
  1259. }
  1260. if (!node)
  1261. return 0;
  1262. of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
  1263. return 0;
  1264. }
  1265. static void ds1307_clks_register(struct ds1307 *ds1307)
  1266. {
  1267. int ret;
  1268. if (ds1307->type != ds_3231)
  1269. return;
  1270. ret = ds3231_clks_register(ds1307);
  1271. if (ret) {
  1272. dev_warn(ds1307->dev, "unable to register clock device %d\n",
  1273. ret);
  1274. }
  1275. }
  1276. #else
  1277. static void ds1307_clks_register(struct ds1307 *ds1307)
  1278. {
  1279. }
  1280. #endif /* CONFIG_COMMON_CLK */
  1281. static const struct regmap_config regmap_config = {
  1282. .reg_bits = 8,
  1283. .val_bits = 8,
  1284. };
  1285. static int ds1307_probe(struct i2c_client *client,
  1286. const struct i2c_device_id *id)
  1287. {
  1288. struct ds1307 *ds1307;
  1289. int err = -ENODEV;
  1290. int tmp;
  1291. const struct chip_desc *chip;
  1292. bool want_irq;
  1293. bool ds1307_can_wakeup_device = false;
  1294. unsigned char regs[8];
  1295. struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
  1296. u8 trickle_charger_setup = 0;
  1297. ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
  1298. if (!ds1307)
  1299. return -ENOMEM;
  1300. dev_set_drvdata(&client->dev, ds1307);
  1301. ds1307->dev = &client->dev;
  1302. ds1307->name = client->name;
  1303. ds1307->regmap = devm_regmap_init_i2c(client, &regmap_config);
  1304. if (IS_ERR(ds1307->regmap)) {
  1305. dev_err(ds1307->dev, "regmap allocation failed\n");
  1306. return PTR_ERR(ds1307->regmap);
  1307. }
  1308. i2c_set_clientdata(client, ds1307);
  1309. if (client->dev.of_node) {
  1310. ds1307->type = (enum ds_type)
  1311. of_device_get_match_data(&client->dev);
  1312. chip = &chips[ds1307->type];
  1313. } else if (id) {
  1314. chip = &chips[id->driver_data];
  1315. ds1307->type = id->driver_data;
  1316. } else {
  1317. const struct acpi_device_id *acpi_id;
  1318. acpi_id = acpi_match_device(ACPI_PTR(ds1307_acpi_ids),
  1319. ds1307->dev);
  1320. if (!acpi_id)
  1321. return -ENODEV;
  1322. chip = &chips[acpi_id->driver_data];
  1323. ds1307->type = acpi_id->driver_data;
  1324. }
  1325. want_irq = client->irq > 0 && chip->alarm;
  1326. if (!pdata)
  1327. trickle_charger_setup = ds1307_trickle_init(ds1307, chip);
  1328. else if (pdata->trickle_charger_setup)
  1329. trickle_charger_setup = pdata->trickle_charger_setup;
  1330. if (trickle_charger_setup && chip->trickle_charger_reg) {
  1331. trickle_charger_setup |= DS13XX_TRICKLE_CHARGER_MAGIC;
  1332. dev_dbg(ds1307->dev,
  1333. "writing trickle charger info 0x%x to 0x%x\n",
  1334. trickle_charger_setup, chip->trickle_charger_reg);
  1335. regmap_write(ds1307->regmap, chip->trickle_charger_reg,
  1336. trickle_charger_setup);
  1337. }
  1338. #ifdef CONFIG_OF
  1339. /*
  1340. * For devices with no IRQ directly connected to the SoC, the RTC chip
  1341. * can be forced as a wakeup source by stating that explicitly in
  1342. * the device's .dts file using the "wakeup-source" boolean property.
  1343. * If the "wakeup-source" property is set, don't request an IRQ.
  1344. * This will guarantee the 'wakealarm' sysfs entry is available on the device,
  1345. * if supported by the RTC.
  1346. */
  1347. if (chip->alarm && of_property_read_bool(client->dev.of_node,
  1348. "wakeup-source"))
  1349. ds1307_can_wakeup_device = true;
  1350. #endif
  1351. switch (ds1307->type) {
  1352. case ds_1337:
  1353. case ds_1339:
  1354. case ds_1341:
  1355. case ds_3231:
  1356. /* get registers that the "rtc" read below won't read... */
  1357. err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL,
  1358. regs, 2);
  1359. if (err) {
  1360. dev_dbg(ds1307->dev, "read error %d\n", err);
  1361. goto exit;
  1362. }
  1363. /* oscillator off? turn it on, so clock can tick. */
  1364. if (regs[0] & DS1337_BIT_nEOSC)
  1365. regs[0] &= ~DS1337_BIT_nEOSC;
  1366. /*
  1367. * Using IRQ or defined as wakeup-source?
  1368. * Disable the square wave and both alarms.
  1369. * For some variants, be sure alarms can trigger when we're
  1370. * running on Vbackup (BBSQI/BBSQW)
  1371. */
  1372. if (want_irq || ds1307_can_wakeup_device) {
  1373. regs[0] |= DS1337_BIT_INTCN | chip->bbsqi_bit;
  1374. regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
  1375. }
  1376. regmap_write(ds1307->regmap, DS1337_REG_CONTROL,
  1377. regs[0]);
  1378. /* oscillator fault? clear flag, and warn */
  1379. if (regs[1] & DS1337_BIT_OSF) {
  1380. regmap_write(ds1307->regmap, DS1337_REG_STATUS,
  1381. regs[1] & ~DS1337_BIT_OSF);
  1382. dev_warn(ds1307->dev, "SET TIME!\n");
  1383. }
  1384. break;
  1385. case rx_8025:
  1386. err = regmap_bulk_read(ds1307->regmap,
  1387. RX8025_REG_CTRL1 << 4 | 0x08, regs, 2);
  1388. if (err) {
  1389. dev_dbg(ds1307->dev, "read error %d\n", err);
  1390. goto exit;
  1391. }
  1392. /* oscillator off? turn it on, so clock can tick. */
  1393. if (!(regs[1] & RX8025_BIT_XST)) {
  1394. regs[1] |= RX8025_BIT_XST;
  1395. regmap_write(ds1307->regmap,
  1396. RX8025_REG_CTRL2 << 4 | 0x08,
  1397. regs[1]);
  1398. dev_warn(ds1307->dev,
  1399. "oscillator stop detected - SET TIME!\n");
  1400. }
  1401. if (regs[1] & RX8025_BIT_PON) {
  1402. regs[1] &= ~RX8025_BIT_PON;
  1403. regmap_write(ds1307->regmap,
  1404. RX8025_REG_CTRL2 << 4 | 0x08,
  1405. regs[1]);
  1406. dev_warn(ds1307->dev, "power-on detected\n");
  1407. }
  1408. if (regs[1] & RX8025_BIT_VDET) {
  1409. regs[1] &= ~RX8025_BIT_VDET;
  1410. regmap_write(ds1307->regmap,
  1411. RX8025_REG_CTRL2 << 4 | 0x08,
  1412. regs[1]);
  1413. dev_warn(ds1307->dev, "voltage drop detected\n");
  1414. }
  1415. /* make sure we are running in 24hour mode */
  1416. if (!(regs[0] & RX8025_BIT_2412)) {
  1417. u8 hour;
  1418. /* switch to 24 hour mode */
  1419. regmap_write(ds1307->regmap,
  1420. RX8025_REG_CTRL1 << 4 | 0x08,
  1421. regs[0] | RX8025_BIT_2412);
  1422. err = regmap_bulk_read(ds1307->regmap,
  1423. RX8025_REG_CTRL1 << 4 | 0x08,
  1424. regs, 2);
  1425. if (err) {
  1426. dev_dbg(ds1307->dev, "read error %d\n", err);
  1427. goto exit;
  1428. }
  1429. /* correct hour */
  1430. hour = bcd2bin(regs[DS1307_REG_HOUR]);
  1431. if (hour == 12)
  1432. hour = 0;
  1433. if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
  1434. hour += 12;
  1435. regmap_write(ds1307->regmap,
  1436. DS1307_REG_HOUR << 4 | 0x08, hour);
  1437. }
  1438. break;
  1439. default:
  1440. break;
  1441. }
  1442. read_rtc:
  1443. /* read RTC registers */
  1444. err = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
  1445. sizeof(regs));
  1446. if (err) {
  1447. dev_dbg(ds1307->dev, "read error %d\n", err);
  1448. goto exit;
  1449. }
  1450. /*
  1451. * minimal sanity checking; some chips (like DS1340) don't
  1452. * specify the extra bits as must-be-zero, but there are
  1453. * still a few values that are clearly out-of-range.
  1454. */
  1455. tmp = regs[DS1307_REG_SECS];
  1456. switch (ds1307->type) {
  1457. case ds_1307:
  1458. case m41t0:
  1459. case m41t00:
  1460. case m41t11:
  1461. /* clock halted? turn it on, so clock can tick. */
  1462. if (tmp & DS1307_BIT_CH) {
  1463. regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
  1464. dev_warn(ds1307->dev, "SET TIME!\n");
  1465. goto read_rtc;
  1466. }
  1467. break;
  1468. case ds_1308:
  1469. case ds_1338:
  1470. /* clock halted? turn it on, so clock can tick. */
  1471. if (tmp & DS1307_BIT_CH)
  1472. regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
  1473. /* oscillator fault? clear flag, and warn */
  1474. if (regs[DS1307_REG_CONTROL] & DS1338_BIT_OSF) {
  1475. regmap_write(ds1307->regmap, DS1307_REG_CONTROL,
  1476. regs[DS1307_REG_CONTROL] &
  1477. ~DS1338_BIT_OSF);
  1478. dev_warn(ds1307->dev, "SET TIME!\n");
  1479. goto read_rtc;
  1480. }
  1481. break;
  1482. case ds_1340:
  1483. /* clock halted? turn it on, so clock can tick. */
  1484. if (tmp & DS1340_BIT_nEOSC)
  1485. regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
  1486. err = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp);
  1487. if (err) {
  1488. dev_dbg(ds1307->dev, "read error %d\n", err);
  1489. goto exit;
  1490. }
  1491. /* oscillator fault? clear flag, and warn */
  1492. if (tmp & DS1340_BIT_OSF) {
  1493. regmap_write(ds1307->regmap, DS1340_REG_FLAG, 0);
  1494. dev_warn(ds1307->dev, "SET TIME!\n");
  1495. }
  1496. break;
  1497. case mcp794xx:
  1498. /* make sure that the backup battery is enabled */
  1499. if (!(regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
  1500. regmap_write(ds1307->regmap, DS1307_REG_WDAY,
  1501. regs[DS1307_REG_WDAY] |
  1502. MCP794XX_BIT_VBATEN);
  1503. }
  1504. /* clock halted? turn it on, so clock can tick. */
  1505. if (!(tmp & MCP794XX_BIT_ST)) {
  1506. regmap_write(ds1307->regmap, DS1307_REG_SECS,
  1507. MCP794XX_BIT_ST);
  1508. dev_warn(ds1307->dev, "SET TIME!\n");
  1509. goto read_rtc;
  1510. }
  1511. break;
  1512. default:
  1513. break;
  1514. }
  1515. tmp = regs[DS1307_REG_HOUR];
  1516. switch (ds1307->type) {
  1517. case ds_1340:
  1518. case m41t0:
  1519. case m41t00:
  1520. case m41t11:
  1521. /*
  1522. * NOTE: ignores century bits; fix before deploying
  1523. * systems that will run through year 2100.
  1524. */
  1525. break;
  1526. case rx_8025:
  1527. break;
  1528. default:
  1529. if (!(tmp & DS1307_BIT_12HR))
  1530. break;
  1531. /*
  1532. * Be sure we're in 24 hour mode. Multi-master systems
  1533. * take note...
  1534. */
  1535. tmp = bcd2bin(tmp & 0x1f);
  1536. if (tmp == 12)
  1537. tmp = 0;
  1538. if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
  1539. tmp += 12;
  1540. regmap_write(ds1307->regmap, chip->offset + DS1307_REG_HOUR,
  1541. bin2bcd(tmp));
  1542. }
  1543. if (want_irq || ds1307_can_wakeup_device) {
  1544. device_set_wakeup_capable(ds1307->dev, true);
  1545. set_bit(HAS_ALARM, &ds1307->flags);
  1546. }
  1547. ds1307->rtc = devm_rtc_allocate_device(ds1307->dev);
  1548. if (IS_ERR(ds1307->rtc))
  1549. return PTR_ERR(ds1307->rtc);
  1550. if (ds1307_can_wakeup_device && !want_irq) {
  1551. dev_info(ds1307->dev,
  1552. "'wakeup-source' is set, request for an IRQ is disabled!\n");
  1553. /* We cannot support UIE mode if we do not have an IRQ line */
  1554. ds1307->rtc->uie_unsupported = 1;
  1555. }
  1556. if (want_irq) {
  1557. err = devm_request_threaded_irq(ds1307->dev, client->irq, NULL,
  1558. chip->irq_handler ?: ds1307_irq,
  1559. IRQF_SHARED | IRQF_ONESHOT,
  1560. ds1307->name, ds1307);
  1561. if (err) {
  1562. client->irq = 0;
  1563. device_set_wakeup_capable(ds1307->dev, false);
  1564. clear_bit(HAS_ALARM, &ds1307->flags);
  1565. dev_err(ds1307->dev, "unable to request IRQ!\n");
  1566. } else {
  1567. dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq);
  1568. }
  1569. }
  1570. ds1307->rtc->ops = chip->rtc_ops ?: &ds13xx_rtc_ops;
  1571. err = ds1307_add_frequency_test(ds1307);
  1572. if (err)
  1573. return err;
  1574. err = rtc_register_device(ds1307->rtc);
  1575. if (err)
  1576. return err;
  1577. if (chip->nvram_size) {
  1578. struct nvmem_config nvmem_cfg = {
  1579. .name = "ds1307_nvram",
  1580. .word_size = 1,
  1581. .stride = 1,
  1582. .size = chip->nvram_size,
  1583. .reg_read = ds1307_nvram_read,
  1584. .reg_write = ds1307_nvram_write,
  1585. .priv = ds1307,
  1586. };
  1587. ds1307->rtc->nvram_old_abi = true;
  1588. rtc_nvmem_register(ds1307->rtc, &nvmem_cfg);
  1589. }
  1590. ds1307_hwmon_register(ds1307);
  1591. ds1307_clks_register(ds1307);
  1592. return 0;
  1593. exit:
  1594. return err;
  1595. }
  1596. static struct i2c_driver ds1307_driver = {
  1597. .driver = {
  1598. .name = "rtc-ds1307",
  1599. .of_match_table = of_match_ptr(ds1307_of_match),
  1600. .acpi_match_table = ACPI_PTR(ds1307_acpi_ids),
  1601. },
  1602. .probe = ds1307_probe,
  1603. .id_table = ds1307_id,
  1604. };
  1605. module_i2c_driver(ds1307_driver);
  1606. MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
  1607. MODULE_LICENSE("GPL");