qcom_q6v5_adsp.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Qualcomm Technology Inc. ADSP Peripheral Image Loader for SDM845.
  4. * Copyright (c) 2018, The Linux Foundation. All rights reserved.
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/delay.h>
  8. #include <linux/firmware.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/io.h>
  11. #include <linux/iopoll.h>
  12. #include <linux/kernel.h>
  13. #include <linux/mfd/syscon.h>
  14. #include <linux/module.h>
  15. #include <linux/of_address.h>
  16. #include <linux/of_device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/pm_domain.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/remoteproc.h>
  22. #include <linux/reset.h>
  23. #include <linux/soc/qcom/mdt_loader.h>
  24. #include <linux/soc/qcom/smem.h>
  25. #include <linux/soc/qcom/smem_state.h>
  26. #include "qcom_common.h"
  27. #include "qcom_q6v5.h"
  28. #include "remoteproc_internal.h"
  29. /* time out value */
  30. #define ACK_TIMEOUT 1000
  31. #define BOOT_FSM_TIMEOUT 10000
  32. /* mask values */
  33. #define EVB_MASK GENMASK(27, 4)
  34. /*QDSP6SS register offsets*/
  35. #define RST_EVB_REG 0x10
  36. #define CORE_START_REG 0x400
  37. #define BOOT_CMD_REG 0x404
  38. #define BOOT_STATUS_REG 0x408
  39. #define RET_CFG_REG 0x1C
  40. /*TCSR register offsets*/
  41. #define LPASS_MASTER_IDLE_REG 0x8
  42. #define LPASS_HALTACK_REG 0x4
  43. #define LPASS_PWR_ON_REG 0x10
  44. #define LPASS_HALTREQ_REG 0x0
  45. /* list of clocks required by ADSP PIL */
  46. static const char * const adsp_clk_id[] = {
  47. "sway_cbcr", "lpass_aon", "lpass_ahbs_aon_cbcr", "lpass_ahbm_aon_cbcr",
  48. "qdsp6ss_xo", "qdsp6ss_sleep", "qdsp6ss_core",
  49. };
  50. struct adsp_pil_data {
  51. int crash_reason_smem;
  52. const char *firmware_name;
  53. const char *ssr_name;
  54. const char *sysmon_name;
  55. int ssctl_id;
  56. };
  57. struct qcom_adsp {
  58. struct device *dev;
  59. struct rproc *rproc;
  60. struct qcom_q6v5 q6v5;
  61. struct clk *xo;
  62. int num_clks;
  63. struct clk_bulk_data *clks;
  64. void __iomem *qdsp6ss_base;
  65. struct reset_control *pdc_sync_reset;
  66. struct reset_control *cc_lpass_restart;
  67. struct regmap *halt_map;
  68. unsigned int halt_lpass;
  69. int crash_reason_smem;
  70. struct completion start_done;
  71. struct completion stop_done;
  72. phys_addr_t mem_phys;
  73. phys_addr_t mem_reloc;
  74. void *mem_region;
  75. size_t mem_size;
  76. struct qcom_rproc_glink glink_subdev;
  77. struct qcom_rproc_ssr ssr_subdev;
  78. struct qcom_sysmon *sysmon;
  79. };
  80. static int qcom_adsp_shutdown(struct qcom_adsp *adsp)
  81. {
  82. unsigned long timeout;
  83. unsigned int val;
  84. int ret;
  85. /* Reset the retention logic */
  86. val = readl(adsp->qdsp6ss_base + RET_CFG_REG);
  87. val |= 0x1;
  88. writel(val, adsp->qdsp6ss_base + RET_CFG_REG);
  89. clk_bulk_disable_unprepare(adsp->num_clks, adsp->clks);
  90. /* QDSP6 master port needs to be explicitly halted */
  91. ret = regmap_read(adsp->halt_map,
  92. adsp->halt_lpass + LPASS_PWR_ON_REG, &val);
  93. if (ret || !val)
  94. goto reset;
  95. ret = regmap_read(adsp->halt_map,
  96. adsp->halt_lpass + LPASS_MASTER_IDLE_REG,
  97. &val);
  98. if (ret || val)
  99. goto reset;
  100. regmap_write(adsp->halt_map,
  101. adsp->halt_lpass + LPASS_HALTREQ_REG, 1);
  102. /* Wait for halt ACK from QDSP6 */
  103. timeout = jiffies + msecs_to_jiffies(ACK_TIMEOUT);
  104. for (;;) {
  105. ret = regmap_read(adsp->halt_map,
  106. adsp->halt_lpass + LPASS_HALTACK_REG, &val);
  107. if (ret || val || time_after(jiffies, timeout))
  108. break;
  109. usleep_range(1000, 1100);
  110. }
  111. ret = regmap_read(adsp->halt_map,
  112. adsp->halt_lpass + LPASS_MASTER_IDLE_REG, &val);
  113. if (ret || !val)
  114. dev_err(adsp->dev, "port failed halt\n");
  115. reset:
  116. /* Assert the LPASS PDC Reset */
  117. reset_control_assert(adsp->pdc_sync_reset);
  118. /* Place the LPASS processor into reset */
  119. reset_control_assert(adsp->cc_lpass_restart);
  120. /* wait after asserting subsystem restart from AOSS */
  121. usleep_range(200, 300);
  122. /* Clear the halt request for the AXIM and AHBM for Q6 */
  123. regmap_write(adsp->halt_map, adsp->halt_lpass + LPASS_HALTREQ_REG, 0);
  124. /* De-assert the LPASS PDC Reset */
  125. reset_control_deassert(adsp->pdc_sync_reset);
  126. /* Remove the LPASS reset */
  127. reset_control_deassert(adsp->cc_lpass_restart);
  128. /* wait after de-asserting subsystem restart from AOSS */
  129. usleep_range(200, 300);
  130. return 0;
  131. }
  132. static int adsp_load(struct rproc *rproc, const struct firmware *fw)
  133. {
  134. struct qcom_adsp *adsp = (struct qcom_adsp *)rproc->priv;
  135. return qcom_mdt_load_no_init(adsp->dev, fw, rproc->firmware, 0,
  136. adsp->mem_region, adsp->mem_phys, adsp->mem_size,
  137. &adsp->mem_reloc);
  138. }
  139. static int adsp_start(struct rproc *rproc)
  140. {
  141. struct qcom_adsp *adsp = (struct qcom_adsp *)rproc->priv;
  142. int ret;
  143. unsigned int val;
  144. qcom_q6v5_prepare(&adsp->q6v5);
  145. ret = clk_prepare_enable(adsp->xo);
  146. if (ret)
  147. goto disable_irqs;
  148. dev_pm_genpd_set_performance_state(adsp->dev, INT_MAX);
  149. ret = pm_runtime_get_sync(adsp->dev);
  150. if (ret)
  151. goto disable_xo_clk;
  152. ret = clk_bulk_prepare_enable(adsp->num_clks, adsp->clks);
  153. if (ret) {
  154. dev_err(adsp->dev, "adsp clk_enable failed\n");
  155. goto disable_power_domain;
  156. }
  157. /* Program boot address */
  158. writel(adsp->mem_phys >> 4, adsp->qdsp6ss_base + RST_EVB_REG);
  159. /* De-assert QDSP6 stop core. QDSP6 will execute after out of reset */
  160. writel(0x1, adsp->qdsp6ss_base + CORE_START_REG);
  161. /* Trigger boot FSM to start QDSP6 */
  162. writel(0x1, adsp->qdsp6ss_base + BOOT_CMD_REG);
  163. /* Wait for core to come out of reset */
  164. ret = readl_poll_timeout(adsp->qdsp6ss_base + BOOT_STATUS_REG,
  165. val, (val & BIT(0)) != 0, 10, BOOT_FSM_TIMEOUT);
  166. if (ret) {
  167. dev_err(adsp->dev, "failed to bootup adsp\n");
  168. goto disable_adsp_clks;
  169. }
  170. ret = qcom_q6v5_wait_for_start(&adsp->q6v5, msecs_to_jiffies(5 * HZ));
  171. if (ret == -ETIMEDOUT) {
  172. dev_err(adsp->dev, "start timed out\n");
  173. goto disable_adsp_clks;
  174. }
  175. return 0;
  176. disable_adsp_clks:
  177. clk_bulk_disable_unprepare(adsp->num_clks, adsp->clks);
  178. disable_power_domain:
  179. dev_pm_genpd_set_performance_state(adsp->dev, 0);
  180. pm_runtime_put(adsp->dev);
  181. disable_xo_clk:
  182. clk_disable_unprepare(adsp->xo);
  183. disable_irqs:
  184. qcom_q6v5_unprepare(&adsp->q6v5);
  185. return ret;
  186. }
  187. static void qcom_adsp_pil_handover(struct qcom_q6v5 *q6v5)
  188. {
  189. struct qcom_adsp *adsp = container_of(q6v5, struct qcom_adsp, q6v5);
  190. clk_disable_unprepare(adsp->xo);
  191. dev_pm_genpd_set_performance_state(adsp->dev, 0);
  192. pm_runtime_put(adsp->dev);
  193. }
  194. static int adsp_stop(struct rproc *rproc)
  195. {
  196. struct qcom_adsp *adsp = (struct qcom_adsp *)rproc->priv;
  197. int handover;
  198. int ret;
  199. ret = qcom_q6v5_request_stop(&adsp->q6v5);
  200. if (ret == -ETIMEDOUT)
  201. dev_err(adsp->dev, "timed out on wait\n");
  202. ret = qcom_adsp_shutdown(adsp);
  203. if (ret)
  204. dev_err(adsp->dev, "failed to shutdown: %d\n", ret);
  205. handover = qcom_q6v5_unprepare(&adsp->q6v5);
  206. if (handover)
  207. qcom_adsp_pil_handover(&adsp->q6v5);
  208. return ret;
  209. }
  210. static void *adsp_da_to_va(struct rproc *rproc, u64 da, int len)
  211. {
  212. struct qcom_adsp *adsp = (struct qcom_adsp *)rproc->priv;
  213. int offset;
  214. offset = da - adsp->mem_reloc;
  215. if (offset < 0 || offset + len > adsp->mem_size)
  216. return NULL;
  217. return adsp->mem_region + offset;
  218. }
  219. static const struct rproc_ops adsp_ops = {
  220. .start = adsp_start,
  221. .stop = adsp_stop,
  222. .da_to_va = adsp_da_to_va,
  223. .parse_fw = qcom_register_dump_segments,
  224. .load = adsp_load,
  225. };
  226. static int adsp_init_clock(struct qcom_adsp *adsp)
  227. {
  228. int i, ret;
  229. adsp->xo = devm_clk_get(adsp->dev, "xo");
  230. if (IS_ERR(adsp->xo)) {
  231. ret = PTR_ERR(adsp->xo);
  232. if (ret != -EPROBE_DEFER)
  233. dev_err(adsp->dev, "failed to get xo clock");
  234. return ret;
  235. }
  236. adsp->num_clks = ARRAY_SIZE(adsp_clk_id);
  237. adsp->clks = devm_kcalloc(adsp->dev, adsp->num_clks,
  238. sizeof(*adsp->clks), GFP_KERNEL);
  239. if (!adsp->clks)
  240. return -ENOMEM;
  241. for (i = 0; i < adsp->num_clks; i++)
  242. adsp->clks[i].id = adsp_clk_id[i];
  243. return devm_clk_bulk_get(adsp->dev, adsp->num_clks, adsp->clks);
  244. }
  245. static int adsp_init_reset(struct qcom_adsp *adsp)
  246. {
  247. adsp->pdc_sync_reset = devm_reset_control_get_exclusive(adsp->dev,
  248. "pdc_sync");
  249. if (IS_ERR(adsp->pdc_sync_reset)) {
  250. dev_err(adsp->dev, "failed to acquire pdc_sync reset\n");
  251. return PTR_ERR(adsp->pdc_sync_reset);
  252. }
  253. adsp->cc_lpass_restart = devm_reset_control_get_exclusive(adsp->dev,
  254. "cc_lpass");
  255. if (IS_ERR(adsp->cc_lpass_restart)) {
  256. dev_err(adsp->dev, "failed to acquire cc_lpass restart\n");
  257. return PTR_ERR(adsp->cc_lpass_restart);
  258. }
  259. return 0;
  260. }
  261. static int adsp_init_mmio(struct qcom_adsp *adsp,
  262. struct platform_device *pdev)
  263. {
  264. struct device_node *syscon;
  265. struct resource *res;
  266. int ret;
  267. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  268. adsp->qdsp6ss_base = devm_ioremap(&pdev->dev, res->start,
  269. resource_size(res));
  270. if (!adsp->qdsp6ss_base) {
  271. dev_err(adsp->dev, "failed to map QDSP6SS registers\n");
  272. return -ENOMEM;
  273. }
  274. syscon = of_parse_phandle(pdev->dev.of_node, "qcom,halt-regs", 0);
  275. if (!syscon) {
  276. dev_err(&pdev->dev, "failed to parse qcom,halt-regs\n");
  277. return -EINVAL;
  278. }
  279. adsp->halt_map = syscon_node_to_regmap(syscon);
  280. of_node_put(syscon);
  281. if (IS_ERR(adsp->halt_map))
  282. return PTR_ERR(adsp->halt_map);
  283. ret = of_property_read_u32_index(pdev->dev.of_node, "qcom,halt-regs",
  284. 1, &adsp->halt_lpass);
  285. if (ret < 0) {
  286. dev_err(&pdev->dev, "no offset in syscon\n");
  287. return ret;
  288. }
  289. return 0;
  290. }
  291. static int adsp_alloc_memory_region(struct qcom_adsp *adsp)
  292. {
  293. struct device_node *node;
  294. struct resource r;
  295. int ret;
  296. node = of_parse_phandle(adsp->dev->of_node, "memory-region", 0);
  297. if (!node) {
  298. dev_err(adsp->dev, "no memory-region specified\n");
  299. return -EINVAL;
  300. }
  301. ret = of_address_to_resource(node, 0, &r);
  302. if (ret)
  303. return ret;
  304. adsp->mem_phys = adsp->mem_reloc = r.start;
  305. adsp->mem_size = resource_size(&r);
  306. adsp->mem_region = devm_ioremap_wc(adsp->dev,
  307. adsp->mem_phys, adsp->mem_size);
  308. if (!adsp->mem_region) {
  309. dev_err(adsp->dev, "unable to map memory region: %pa+%zx\n",
  310. &r.start, adsp->mem_size);
  311. return -EBUSY;
  312. }
  313. return 0;
  314. }
  315. static int adsp_probe(struct platform_device *pdev)
  316. {
  317. const struct adsp_pil_data *desc;
  318. struct qcom_adsp *adsp;
  319. struct rproc *rproc;
  320. int ret;
  321. desc = of_device_get_match_data(&pdev->dev);
  322. if (!desc)
  323. return -EINVAL;
  324. rproc = rproc_alloc(&pdev->dev, pdev->name, &adsp_ops,
  325. desc->firmware_name, sizeof(*adsp));
  326. if (!rproc) {
  327. dev_err(&pdev->dev, "unable to allocate remoteproc\n");
  328. return -ENOMEM;
  329. }
  330. adsp = (struct qcom_adsp *)rproc->priv;
  331. adsp->dev = &pdev->dev;
  332. adsp->rproc = rproc;
  333. platform_set_drvdata(pdev, adsp);
  334. ret = adsp_alloc_memory_region(adsp);
  335. if (ret)
  336. goto free_rproc;
  337. ret = adsp_init_clock(adsp);
  338. if (ret)
  339. goto free_rproc;
  340. pm_runtime_enable(adsp->dev);
  341. ret = adsp_init_reset(adsp);
  342. if (ret)
  343. goto disable_pm;
  344. ret = adsp_init_mmio(adsp, pdev);
  345. if (ret)
  346. goto disable_pm;
  347. ret = qcom_q6v5_init(&adsp->q6v5, pdev, rproc, desc->crash_reason_smem,
  348. qcom_adsp_pil_handover);
  349. if (ret)
  350. goto disable_pm;
  351. qcom_add_glink_subdev(rproc, &adsp->glink_subdev);
  352. qcom_add_ssr_subdev(rproc, &adsp->ssr_subdev, desc->ssr_name);
  353. adsp->sysmon = qcom_add_sysmon_subdev(rproc,
  354. desc->sysmon_name,
  355. desc->ssctl_id);
  356. ret = rproc_add(rproc);
  357. if (ret)
  358. goto disable_pm;
  359. return 0;
  360. disable_pm:
  361. pm_runtime_disable(adsp->dev);
  362. free_rproc:
  363. rproc_free(rproc);
  364. return ret;
  365. }
  366. static int adsp_remove(struct platform_device *pdev)
  367. {
  368. struct qcom_adsp *adsp = platform_get_drvdata(pdev);
  369. rproc_del(adsp->rproc);
  370. qcom_remove_glink_subdev(adsp->rproc, &adsp->glink_subdev);
  371. qcom_remove_sysmon_subdev(adsp->sysmon);
  372. qcom_remove_ssr_subdev(adsp->rproc, &adsp->ssr_subdev);
  373. pm_runtime_disable(adsp->dev);
  374. rproc_free(adsp->rproc);
  375. return 0;
  376. }
  377. static const struct adsp_pil_data adsp_resource_init = {
  378. .crash_reason_smem = 423,
  379. .firmware_name = "adsp.mdt",
  380. .ssr_name = "lpass",
  381. .sysmon_name = "adsp",
  382. .ssctl_id = 0x14,
  383. };
  384. static const struct of_device_id adsp_of_match[] = {
  385. { .compatible = "qcom,sdm845-adsp-pil", .data = &adsp_resource_init },
  386. { },
  387. };
  388. MODULE_DEVICE_TABLE(of, adsp_of_match);
  389. static struct platform_driver adsp_pil_driver = {
  390. .probe = adsp_probe,
  391. .remove = adsp_remove,
  392. .driver = {
  393. .name = "qcom_q6v5_adsp",
  394. .of_match_table = adsp_of_match,
  395. },
  396. };
  397. module_platform_driver(adsp_pil_driver);
  398. MODULE_DESCRIPTION("QTI SDM845 ADSP Peripheral Image Loader");
  399. MODULE_LICENSE("GPL v2");