pwm-rcar.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R-Car PWM Timer driver
  4. *
  5. * Copyright (C) 2015 Renesas Electronics Corporation
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/err.h>
  9. #include <linux/io.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/pm_runtime.h>
  14. #include <linux/pwm.h>
  15. #include <linux/slab.h>
  16. #define RCAR_PWM_MAX_DIVISION 24
  17. #define RCAR_PWM_MAX_CYCLE 1023
  18. #define RCAR_PWMCR 0x00
  19. #define RCAR_PWMCR_CC0_MASK 0x000f0000
  20. #define RCAR_PWMCR_CC0_SHIFT 16
  21. #define RCAR_PWMCR_CCMD BIT(15)
  22. #define RCAR_PWMCR_SYNC BIT(11)
  23. #define RCAR_PWMCR_SS0 BIT(4)
  24. #define RCAR_PWMCR_EN0 BIT(0)
  25. #define RCAR_PWMCNT 0x04
  26. #define RCAR_PWMCNT_CYC0_MASK 0x03ff0000
  27. #define RCAR_PWMCNT_CYC0_SHIFT 16
  28. #define RCAR_PWMCNT_PH0_MASK 0x000003ff
  29. #define RCAR_PWMCNT_PH0_SHIFT 0
  30. struct rcar_pwm_chip {
  31. struct pwm_chip chip;
  32. void __iomem *base;
  33. struct clk *clk;
  34. };
  35. static inline struct rcar_pwm_chip *to_rcar_pwm_chip(struct pwm_chip *chip)
  36. {
  37. return container_of(chip, struct rcar_pwm_chip, chip);
  38. }
  39. static void rcar_pwm_write(struct rcar_pwm_chip *rp, u32 data,
  40. unsigned int offset)
  41. {
  42. writel(data, rp->base + offset);
  43. }
  44. static u32 rcar_pwm_read(struct rcar_pwm_chip *rp, unsigned int offset)
  45. {
  46. return readl(rp->base + offset);
  47. }
  48. static void rcar_pwm_update(struct rcar_pwm_chip *rp, u32 mask, u32 data,
  49. unsigned int offset)
  50. {
  51. u32 value;
  52. value = rcar_pwm_read(rp, offset);
  53. value &= ~mask;
  54. value |= data & mask;
  55. rcar_pwm_write(rp, value, offset);
  56. }
  57. static int rcar_pwm_get_clock_division(struct rcar_pwm_chip *rp, int period_ns)
  58. {
  59. unsigned long clk_rate = clk_get_rate(rp->clk);
  60. unsigned long long max; /* max cycle / nanoseconds */
  61. unsigned int div;
  62. if (clk_rate == 0)
  63. return -EINVAL;
  64. for (div = 0; div <= RCAR_PWM_MAX_DIVISION; div++) {
  65. max = (unsigned long long)NSEC_PER_SEC * RCAR_PWM_MAX_CYCLE *
  66. (1 << div);
  67. do_div(max, clk_rate);
  68. if (period_ns <= max)
  69. break;
  70. }
  71. return (div <= RCAR_PWM_MAX_DIVISION) ? div : -ERANGE;
  72. }
  73. static void rcar_pwm_set_clock_control(struct rcar_pwm_chip *rp,
  74. unsigned int div)
  75. {
  76. u32 value;
  77. value = rcar_pwm_read(rp, RCAR_PWMCR);
  78. value &= ~(RCAR_PWMCR_CCMD | RCAR_PWMCR_CC0_MASK);
  79. if (div & 1)
  80. value |= RCAR_PWMCR_CCMD;
  81. div >>= 1;
  82. value |= div << RCAR_PWMCR_CC0_SHIFT;
  83. rcar_pwm_write(rp, value, RCAR_PWMCR);
  84. }
  85. static int rcar_pwm_set_counter(struct rcar_pwm_chip *rp, int div, int duty_ns,
  86. int period_ns)
  87. {
  88. unsigned long long one_cycle, tmp; /* 0.01 nanoseconds */
  89. unsigned long clk_rate = clk_get_rate(rp->clk);
  90. u32 cyc, ph;
  91. one_cycle = (unsigned long long)NSEC_PER_SEC * 100ULL * (1 << div);
  92. do_div(one_cycle, clk_rate);
  93. tmp = period_ns * 100ULL;
  94. do_div(tmp, one_cycle);
  95. cyc = (tmp << RCAR_PWMCNT_CYC0_SHIFT) & RCAR_PWMCNT_CYC0_MASK;
  96. tmp = duty_ns * 100ULL;
  97. do_div(tmp, one_cycle);
  98. ph = tmp & RCAR_PWMCNT_PH0_MASK;
  99. /* Avoid prohibited setting */
  100. if (cyc == 0 || ph == 0)
  101. return -EINVAL;
  102. rcar_pwm_write(rp, cyc | ph, RCAR_PWMCNT);
  103. return 0;
  104. }
  105. static int rcar_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
  106. {
  107. return pm_runtime_get_sync(chip->dev);
  108. }
  109. static void rcar_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
  110. {
  111. pm_runtime_put(chip->dev);
  112. }
  113. static int rcar_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  114. int duty_ns, int period_ns)
  115. {
  116. struct rcar_pwm_chip *rp = to_rcar_pwm_chip(chip);
  117. int div, ret;
  118. div = rcar_pwm_get_clock_division(rp, period_ns);
  119. if (div < 0)
  120. return div;
  121. /*
  122. * Let the core driver set pwm->period if disabled and duty_ns == 0.
  123. * But, this driver should prevent to set the new duty_ns if current
  124. * duty_cycle is not set
  125. */
  126. if (!pwm_is_enabled(pwm) && !duty_ns && !pwm->state.duty_cycle)
  127. return 0;
  128. rcar_pwm_update(rp, RCAR_PWMCR_SYNC, RCAR_PWMCR_SYNC, RCAR_PWMCR);
  129. ret = rcar_pwm_set_counter(rp, div, duty_ns, period_ns);
  130. if (!ret)
  131. rcar_pwm_set_clock_control(rp, div);
  132. /* The SYNC should be set to 0 even if rcar_pwm_set_counter failed */
  133. rcar_pwm_update(rp, RCAR_PWMCR_SYNC, 0, RCAR_PWMCR);
  134. return ret;
  135. }
  136. static int rcar_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  137. {
  138. struct rcar_pwm_chip *rp = to_rcar_pwm_chip(chip);
  139. u32 value;
  140. /* Don't enable the PWM device if CYC0 or PH0 is 0 */
  141. value = rcar_pwm_read(rp, RCAR_PWMCNT);
  142. if ((value & RCAR_PWMCNT_CYC0_MASK) == 0 ||
  143. (value & RCAR_PWMCNT_PH0_MASK) == 0)
  144. return -EINVAL;
  145. rcar_pwm_update(rp, RCAR_PWMCR_EN0, RCAR_PWMCR_EN0, RCAR_PWMCR);
  146. return 0;
  147. }
  148. static void rcar_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  149. {
  150. struct rcar_pwm_chip *rp = to_rcar_pwm_chip(chip);
  151. rcar_pwm_update(rp, RCAR_PWMCR_EN0, 0, RCAR_PWMCR);
  152. }
  153. static const struct pwm_ops rcar_pwm_ops = {
  154. .request = rcar_pwm_request,
  155. .free = rcar_pwm_free,
  156. .config = rcar_pwm_config,
  157. .enable = rcar_pwm_enable,
  158. .disable = rcar_pwm_disable,
  159. .owner = THIS_MODULE,
  160. };
  161. static int rcar_pwm_probe(struct platform_device *pdev)
  162. {
  163. struct rcar_pwm_chip *rcar_pwm;
  164. struct resource *res;
  165. int ret;
  166. rcar_pwm = devm_kzalloc(&pdev->dev, sizeof(*rcar_pwm), GFP_KERNEL);
  167. if (rcar_pwm == NULL)
  168. return -ENOMEM;
  169. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  170. rcar_pwm->base = devm_ioremap_resource(&pdev->dev, res);
  171. if (IS_ERR(rcar_pwm->base))
  172. return PTR_ERR(rcar_pwm->base);
  173. rcar_pwm->clk = devm_clk_get(&pdev->dev, NULL);
  174. if (IS_ERR(rcar_pwm->clk)) {
  175. dev_err(&pdev->dev, "cannot get clock\n");
  176. return PTR_ERR(rcar_pwm->clk);
  177. }
  178. platform_set_drvdata(pdev, rcar_pwm);
  179. rcar_pwm->chip.dev = &pdev->dev;
  180. rcar_pwm->chip.ops = &rcar_pwm_ops;
  181. rcar_pwm->chip.base = -1;
  182. rcar_pwm->chip.npwm = 1;
  183. ret = pwmchip_add(&rcar_pwm->chip);
  184. if (ret < 0) {
  185. dev_err(&pdev->dev, "failed to register PWM chip: %d\n", ret);
  186. return ret;
  187. }
  188. pm_runtime_enable(&pdev->dev);
  189. return 0;
  190. }
  191. static int rcar_pwm_remove(struct platform_device *pdev)
  192. {
  193. struct rcar_pwm_chip *rcar_pwm = platform_get_drvdata(pdev);
  194. pm_runtime_disable(&pdev->dev);
  195. return pwmchip_remove(&rcar_pwm->chip);
  196. }
  197. static const struct of_device_id rcar_pwm_of_table[] = {
  198. { .compatible = "renesas,pwm-rcar", },
  199. { },
  200. };
  201. MODULE_DEVICE_TABLE(of, rcar_pwm_of_table);
  202. #ifdef CONFIG_PM_SLEEP
  203. static struct pwm_device *rcar_pwm_dev_to_pwm_dev(struct device *dev)
  204. {
  205. struct rcar_pwm_chip *rcar_pwm = dev_get_drvdata(dev);
  206. struct pwm_chip *chip = &rcar_pwm->chip;
  207. return &chip->pwms[0];
  208. }
  209. static int rcar_pwm_suspend(struct device *dev)
  210. {
  211. struct pwm_device *pwm = rcar_pwm_dev_to_pwm_dev(dev);
  212. if (!test_bit(PWMF_REQUESTED, &pwm->flags))
  213. return 0;
  214. pm_runtime_put(dev);
  215. return 0;
  216. }
  217. static int rcar_pwm_resume(struct device *dev)
  218. {
  219. struct pwm_device *pwm = rcar_pwm_dev_to_pwm_dev(dev);
  220. if (!test_bit(PWMF_REQUESTED, &pwm->flags))
  221. return 0;
  222. pm_runtime_get_sync(dev);
  223. rcar_pwm_config(pwm->chip, pwm, pwm->state.duty_cycle,
  224. pwm->state.period);
  225. if (pwm_is_enabled(pwm))
  226. rcar_pwm_enable(pwm->chip, pwm);
  227. return 0;
  228. }
  229. #endif /* CONFIG_PM_SLEEP */
  230. static SIMPLE_DEV_PM_OPS(rcar_pwm_pm_ops, rcar_pwm_suspend, rcar_pwm_resume);
  231. static struct platform_driver rcar_pwm_driver = {
  232. .probe = rcar_pwm_probe,
  233. .remove = rcar_pwm_remove,
  234. .driver = {
  235. .name = "pwm-rcar",
  236. .pm = &rcar_pwm_pm_ops,
  237. .of_match_table = of_match_ptr(rcar_pwm_of_table),
  238. }
  239. };
  240. module_platform_driver(rcar_pwm_driver);
  241. MODULE_AUTHOR("Yoshihiro Shimoda <yoshihiro.shimoda.uh@renesas.com>");
  242. MODULE_DESCRIPTION("Renesas PWM Timer Driver");
  243. MODULE_LICENSE("GPL v2");
  244. MODULE_ALIAS("platform:pwm-rcar");