pmc_atom.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502
  1. /*
  2. * Intel Atom SOC Power Management Controller Driver
  3. * Copyright (c) 2014, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. */
  15. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  16. #include <linux/debugfs.h>
  17. #include <linux/device.h>
  18. #include <linux/init.h>
  19. #include <linux/io.h>
  20. #include <linux/platform_data/x86/clk-pmc-atom.h>
  21. #include <linux/platform_data/x86/pmc_atom.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pci.h>
  24. #include <linux/seq_file.h>
  25. struct pmc_bit_map {
  26. const char *name;
  27. u32 bit_mask;
  28. };
  29. struct pmc_reg_map {
  30. const struct pmc_bit_map *d3_sts_0;
  31. const struct pmc_bit_map *d3_sts_1;
  32. const struct pmc_bit_map *func_dis;
  33. const struct pmc_bit_map *func_dis_2;
  34. const struct pmc_bit_map *pss;
  35. };
  36. struct pmc_data {
  37. const struct pmc_reg_map *map;
  38. const struct pmc_clk *clks;
  39. };
  40. struct pmc_dev {
  41. u32 base_addr;
  42. void __iomem *regmap;
  43. const struct pmc_reg_map *map;
  44. #ifdef CONFIG_DEBUG_FS
  45. struct dentry *dbgfs_dir;
  46. #endif /* CONFIG_DEBUG_FS */
  47. bool init;
  48. };
  49. static struct pmc_dev pmc_device;
  50. static u32 acpi_base_addr;
  51. static const struct pmc_clk byt_clks[] = {
  52. {
  53. .name = "xtal",
  54. .freq = 25000000,
  55. .parent_name = NULL,
  56. },
  57. {
  58. .name = "pll",
  59. .freq = 19200000,
  60. .parent_name = "xtal",
  61. },
  62. {},
  63. };
  64. static const struct pmc_clk cht_clks[] = {
  65. {
  66. .name = "xtal",
  67. .freq = 19200000,
  68. .parent_name = NULL,
  69. },
  70. {},
  71. };
  72. static const struct pmc_bit_map d3_sts_0_map[] = {
  73. {"LPSS1_F0_DMA", BIT_LPSS1_F0_DMA},
  74. {"LPSS1_F1_PWM1", BIT_LPSS1_F1_PWM1},
  75. {"LPSS1_F2_PWM2", BIT_LPSS1_F2_PWM2},
  76. {"LPSS1_F3_HSUART1", BIT_LPSS1_F3_HSUART1},
  77. {"LPSS1_F4_HSUART2", BIT_LPSS1_F4_HSUART2},
  78. {"LPSS1_F5_SPI", BIT_LPSS1_F5_SPI},
  79. {"LPSS1_F6_Reserved", BIT_LPSS1_F6_XXX},
  80. {"LPSS1_F7_Reserved", BIT_LPSS1_F7_XXX},
  81. {"SCC_EMMC", BIT_SCC_EMMC},
  82. {"SCC_SDIO", BIT_SCC_SDIO},
  83. {"SCC_SDCARD", BIT_SCC_SDCARD},
  84. {"SCC_MIPI", BIT_SCC_MIPI},
  85. {"HDA", BIT_HDA},
  86. {"LPE", BIT_LPE},
  87. {"OTG", BIT_OTG},
  88. {"USH", BIT_USH},
  89. {"GBE", BIT_GBE},
  90. {"SATA", BIT_SATA},
  91. {"USB_EHCI", BIT_USB_EHCI},
  92. {"SEC", BIT_SEC},
  93. {"PCIE_PORT0", BIT_PCIE_PORT0},
  94. {"PCIE_PORT1", BIT_PCIE_PORT1},
  95. {"PCIE_PORT2", BIT_PCIE_PORT2},
  96. {"PCIE_PORT3", BIT_PCIE_PORT3},
  97. {"LPSS2_F0_DMA", BIT_LPSS2_F0_DMA},
  98. {"LPSS2_F1_I2C1", BIT_LPSS2_F1_I2C1},
  99. {"LPSS2_F2_I2C2", BIT_LPSS2_F2_I2C2},
  100. {"LPSS2_F3_I2C3", BIT_LPSS2_F3_I2C3},
  101. {"LPSS2_F3_I2C4", BIT_LPSS2_F4_I2C4},
  102. {"LPSS2_F5_I2C5", BIT_LPSS2_F5_I2C5},
  103. {"LPSS2_F6_I2C6", BIT_LPSS2_F6_I2C6},
  104. {"LPSS2_F7_I2C7", BIT_LPSS2_F7_I2C7},
  105. {},
  106. };
  107. static struct pmc_bit_map byt_d3_sts_1_map[] = {
  108. {"SMB", BIT_SMB},
  109. {"OTG_SS_PHY", BIT_OTG_SS_PHY},
  110. {"USH_SS_PHY", BIT_USH_SS_PHY},
  111. {"DFX", BIT_DFX},
  112. {},
  113. };
  114. static struct pmc_bit_map cht_d3_sts_1_map[] = {
  115. {"SMB", BIT_SMB},
  116. {"GMM", BIT_STS_GMM},
  117. {"ISH", BIT_STS_ISH},
  118. {},
  119. };
  120. static struct pmc_bit_map cht_func_dis_2_map[] = {
  121. {"SMB", BIT_SMB},
  122. {"GMM", BIT_FD_GMM},
  123. {"ISH", BIT_FD_ISH},
  124. {},
  125. };
  126. static const struct pmc_bit_map byt_pss_map[] = {
  127. {"GBE", PMC_PSS_BIT_GBE},
  128. {"SATA", PMC_PSS_BIT_SATA},
  129. {"HDA", PMC_PSS_BIT_HDA},
  130. {"SEC", PMC_PSS_BIT_SEC},
  131. {"PCIE", PMC_PSS_BIT_PCIE},
  132. {"LPSS", PMC_PSS_BIT_LPSS},
  133. {"LPE", PMC_PSS_BIT_LPE},
  134. {"DFX", PMC_PSS_BIT_DFX},
  135. {"USH_CTRL", PMC_PSS_BIT_USH_CTRL},
  136. {"USH_SUS", PMC_PSS_BIT_USH_SUS},
  137. {"USH_VCCS", PMC_PSS_BIT_USH_VCCS},
  138. {"USH_VCCA", PMC_PSS_BIT_USH_VCCA},
  139. {"OTG_CTRL", PMC_PSS_BIT_OTG_CTRL},
  140. {"OTG_VCCS", PMC_PSS_BIT_OTG_VCCS},
  141. {"OTG_VCCA_CLK", PMC_PSS_BIT_OTG_VCCA_CLK},
  142. {"OTG_VCCA", PMC_PSS_BIT_OTG_VCCA},
  143. {"USB", PMC_PSS_BIT_USB},
  144. {"USB_SUS", PMC_PSS_BIT_USB_SUS},
  145. {},
  146. };
  147. static const struct pmc_bit_map cht_pss_map[] = {
  148. {"SATA", PMC_PSS_BIT_SATA},
  149. {"HDA", PMC_PSS_BIT_HDA},
  150. {"SEC", PMC_PSS_BIT_SEC},
  151. {"PCIE", PMC_PSS_BIT_PCIE},
  152. {"LPSS", PMC_PSS_BIT_LPSS},
  153. {"LPE", PMC_PSS_BIT_LPE},
  154. {"UFS", PMC_PSS_BIT_CHT_UFS},
  155. {"UXD", PMC_PSS_BIT_CHT_UXD},
  156. {"UXD_FD", PMC_PSS_BIT_CHT_UXD_FD},
  157. {"UX_ENG", PMC_PSS_BIT_CHT_UX_ENG},
  158. {"USB_SUS", PMC_PSS_BIT_CHT_USB_SUS},
  159. {"GMM", PMC_PSS_BIT_CHT_GMM},
  160. {"ISH", PMC_PSS_BIT_CHT_ISH},
  161. {"DFX_MASTER", PMC_PSS_BIT_CHT_DFX_MASTER},
  162. {"DFX_CLUSTER1", PMC_PSS_BIT_CHT_DFX_CLUSTER1},
  163. {"DFX_CLUSTER2", PMC_PSS_BIT_CHT_DFX_CLUSTER2},
  164. {"DFX_CLUSTER3", PMC_PSS_BIT_CHT_DFX_CLUSTER3},
  165. {"DFX_CLUSTER4", PMC_PSS_BIT_CHT_DFX_CLUSTER4},
  166. {"DFX_CLUSTER5", PMC_PSS_BIT_CHT_DFX_CLUSTER5},
  167. {},
  168. };
  169. static const struct pmc_reg_map byt_reg_map = {
  170. .d3_sts_0 = d3_sts_0_map,
  171. .d3_sts_1 = byt_d3_sts_1_map,
  172. .func_dis = d3_sts_0_map,
  173. .func_dis_2 = byt_d3_sts_1_map,
  174. .pss = byt_pss_map,
  175. };
  176. static const struct pmc_reg_map cht_reg_map = {
  177. .d3_sts_0 = d3_sts_0_map,
  178. .d3_sts_1 = cht_d3_sts_1_map,
  179. .func_dis = d3_sts_0_map,
  180. .func_dis_2 = cht_func_dis_2_map,
  181. .pss = cht_pss_map,
  182. };
  183. static const struct pmc_data byt_data = {
  184. .map = &byt_reg_map,
  185. .clks = byt_clks,
  186. };
  187. static const struct pmc_data cht_data = {
  188. .map = &cht_reg_map,
  189. .clks = cht_clks,
  190. };
  191. static inline u32 pmc_reg_read(struct pmc_dev *pmc, int reg_offset)
  192. {
  193. return readl(pmc->regmap + reg_offset);
  194. }
  195. static inline void pmc_reg_write(struct pmc_dev *pmc, int reg_offset, u32 val)
  196. {
  197. writel(val, pmc->regmap + reg_offset);
  198. }
  199. int pmc_atom_read(int offset, u32 *value)
  200. {
  201. struct pmc_dev *pmc = &pmc_device;
  202. if (!pmc->init)
  203. return -ENODEV;
  204. *value = pmc_reg_read(pmc, offset);
  205. return 0;
  206. }
  207. EXPORT_SYMBOL_GPL(pmc_atom_read);
  208. int pmc_atom_write(int offset, u32 value)
  209. {
  210. struct pmc_dev *pmc = &pmc_device;
  211. if (!pmc->init)
  212. return -ENODEV;
  213. pmc_reg_write(pmc, offset, value);
  214. return 0;
  215. }
  216. EXPORT_SYMBOL_GPL(pmc_atom_write);
  217. static void pmc_power_off(void)
  218. {
  219. u16 pm1_cnt_port;
  220. u32 pm1_cnt_value;
  221. pr_info("Preparing to enter system sleep state S5\n");
  222. pm1_cnt_port = acpi_base_addr + PM1_CNT;
  223. pm1_cnt_value = inl(pm1_cnt_port);
  224. pm1_cnt_value &= SLEEP_TYPE_MASK;
  225. pm1_cnt_value |= SLEEP_TYPE_S5;
  226. pm1_cnt_value |= SLEEP_ENABLE;
  227. outl(pm1_cnt_value, pm1_cnt_port);
  228. }
  229. static void pmc_hw_reg_setup(struct pmc_dev *pmc)
  230. {
  231. /*
  232. * Disable PMC S0IX_WAKE_EN events coming from:
  233. * - LPC clock run
  234. * - GPIO_SUS ored dedicated IRQs
  235. * - GPIO_SCORE ored dedicated IRQs
  236. * - GPIO_SUS shared IRQ
  237. * - GPIO_SCORE shared IRQ
  238. */
  239. pmc_reg_write(pmc, PMC_S0IX_WAKE_EN, (u32)PMC_WAKE_EN_SETTING);
  240. }
  241. #ifdef CONFIG_DEBUG_FS
  242. static void pmc_dev_state_print(struct seq_file *s, int reg_index,
  243. u32 sts, const struct pmc_bit_map *sts_map,
  244. u32 fd, const struct pmc_bit_map *fd_map)
  245. {
  246. int offset = PMC_REG_BIT_WIDTH * reg_index;
  247. int index;
  248. for (index = 0; sts_map[index].name; index++) {
  249. seq_printf(s, "Dev: %-2d - %-32s\tState: %s [%s]\n",
  250. offset + index, sts_map[index].name,
  251. fd_map[index].bit_mask & fd ? "Disabled" : "Enabled ",
  252. sts_map[index].bit_mask & sts ? "D3" : "D0");
  253. }
  254. }
  255. static int pmc_dev_state_show(struct seq_file *s, void *unused)
  256. {
  257. struct pmc_dev *pmc = s->private;
  258. const struct pmc_reg_map *m = pmc->map;
  259. u32 func_dis, func_dis_2;
  260. u32 d3_sts_0, d3_sts_1;
  261. func_dis = pmc_reg_read(pmc, PMC_FUNC_DIS);
  262. func_dis_2 = pmc_reg_read(pmc, PMC_FUNC_DIS_2);
  263. d3_sts_0 = pmc_reg_read(pmc, PMC_D3_STS_0);
  264. d3_sts_1 = pmc_reg_read(pmc, PMC_D3_STS_1);
  265. /* Low part */
  266. pmc_dev_state_print(s, 0, d3_sts_0, m->d3_sts_0, func_dis, m->func_dis);
  267. /* High part */
  268. pmc_dev_state_print(s, 1, d3_sts_1, m->d3_sts_1, func_dis_2, m->func_dis_2);
  269. return 0;
  270. }
  271. DEFINE_SHOW_ATTRIBUTE(pmc_dev_state);
  272. static int pmc_pss_state_show(struct seq_file *s, void *unused)
  273. {
  274. struct pmc_dev *pmc = s->private;
  275. const struct pmc_bit_map *map = pmc->map->pss;
  276. u32 pss = pmc_reg_read(pmc, PMC_PSS);
  277. int index;
  278. for (index = 0; map[index].name; index++) {
  279. seq_printf(s, "Island: %-2d - %-32s\tState: %s\n",
  280. index, map[index].name,
  281. map[index].bit_mask & pss ? "Off" : "On");
  282. }
  283. return 0;
  284. }
  285. DEFINE_SHOW_ATTRIBUTE(pmc_pss_state);
  286. static int pmc_sleep_tmr_show(struct seq_file *s, void *unused)
  287. {
  288. struct pmc_dev *pmc = s->private;
  289. u64 s0ir_tmr, s0i1_tmr, s0i2_tmr, s0i3_tmr, s0_tmr;
  290. s0ir_tmr = (u64)pmc_reg_read(pmc, PMC_S0IR_TMR) << PMC_TMR_SHIFT;
  291. s0i1_tmr = (u64)pmc_reg_read(pmc, PMC_S0I1_TMR) << PMC_TMR_SHIFT;
  292. s0i2_tmr = (u64)pmc_reg_read(pmc, PMC_S0I2_TMR) << PMC_TMR_SHIFT;
  293. s0i3_tmr = (u64)pmc_reg_read(pmc, PMC_S0I3_TMR) << PMC_TMR_SHIFT;
  294. s0_tmr = (u64)pmc_reg_read(pmc, PMC_S0_TMR) << PMC_TMR_SHIFT;
  295. seq_printf(s, "S0IR Residency:\t%lldus\n", s0ir_tmr);
  296. seq_printf(s, "S0I1 Residency:\t%lldus\n", s0i1_tmr);
  297. seq_printf(s, "S0I2 Residency:\t%lldus\n", s0i2_tmr);
  298. seq_printf(s, "S0I3 Residency:\t%lldus\n", s0i3_tmr);
  299. seq_printf(s, "S0 Residency:\t%lldus\n", s0_tmr);
  300. return 0;
  301. }
  302. DEFINE_SHOW_ATTRIBUTE(pmc_sleep_tmr);
  303. static void pmc_dbgfs_unregister(struct pmc_dev *pmc)
  304. {
  305. debugfs_remove_recursive(pmc->dbgfs_dir);
  306. }
  307. static int pmc_dbgfs_register(struct pmc_dev *pmc)
  308. {
  309. struct dentry *dir, *f;
  310. dir = debugfs_create_dir("pmc_atom", NULL);
  311. if (!dir)
  312. return -ENOMEM;
  313. pmc->dbgfs_dir = dir;
  314. f = debugfs_create_file("dev_state", S_IFREG | S_IRUGO,
  315. dir, pmc, &pmc_dev_state_fops);
  316. if (!f)
  317. goto err;
  318. f = debugfs_create_file("pss_state", S_IFREG | S_IRUGO,
  319. dir, pmc, &pmc_pss_state_fops);
  320. if (!f)
  321. goto err;
  322. f = debugfs_create_file("sleep_state", S_IFREG | S_IRUGO,
  323. dir, pmc, &pmc_sleep_tmr_fops);
  324. if (!f)
  325. goto err;
  326. return 0;
  327. err:
  328. pmc_dbgfs_unregister(pmc);
  329. return -ENODEV;
  330. }
  331. #else
  332. static int pmc_dbgfs_register(struct pmc_dev *pmc)
  333. {
  334. return 0;
  335. }
  336. #endif /* CONFIG_DEBUG_FS */
  337. static int pmc_setup_clks(struct pci_dev *pdev, void __iomem *pmc_regmap,
  338. const struct pmc_data *pmc_data)
  339. {
  340. struct platform_device *clkdev;
  341. struct pmc_clk_data *clk_data;
  342. clk_data = kzalloc(sizeof(*clk_data), GFP_KERNEL);
  343. if (!clk_data)
  344. return -ENOMEM;
  345. clk_data->base = pmc_regmap; /* offset is added by client */
  346. clk_data->clks = pmc_data->clks;
  347. clkdev = platform_device_register_data(&pdev->dev, "clk-pmc-atom",
  348. PLATFORM_DEVID_NONE,
  349. clk_data, sizeof(*clk_data));
  350. if (IS_ERR(clkdev)) {
  351. kfree(clk_data);
  352. return PTR_ERR(clkdev);
  353. }
  354. kfree(clk_data);
  355. return 0;
  356. }
  357. static int pmc_setup_dev(struct pci_dev *pdev, const struct pci_device_id *ent)
  358. {
  359. struct pmc_dev *pmc = &pmc_device;
  360. const struct pmc_data *data = (struct pmc_data *)ent->driver_data;
  361. const struct pmc_reg_map *map = data->map;
  362. int ret;
  363. /* Obtain ACPI base address */
  364. pci_read_config_dword(pdev, ACPI_BASE_ADDR_OFFSET, &acpi_base_addr);
  365. acpi_base_addr &= ACPI_BASE_ADDR_MASK;
  366. /* Install power off function */
  367. if (acpi_base_addr != 0 && pm_power_off == NULL)
  368. pm_power_off = pmc_power_off;
  369. pci_read_config_dword(pdev, PMC_BASE_ADDR_OFFSET, &pmc->base_addr);
  370. pmc->base_addr &= PMC_BASE_ADDR_MASK;
  371. pmc->regmap = ioremap_nocache(pmc->base_addr, PMC_MMIO_REG_LEN);
  372. if (!pmc->regmap) {
  373. dev_err(&pdev->dev, "error: ioremap failed\n");
  374. return -ENOMEM;
  375. }
  376. pmc->map = map;
  377. /* PMC hardware registers setup */
  378. pmc_hw_reg_setup(pmc);
  379. ret = pmc_dbgfs_register(pmc);
  380. if (ret)
  381. dev_warn(&pdev->dev, "debugfs register failed\n");
  382. /* Register platform clocks - PMC_PLT_CLK [0..5] */
  383. ret = pmc_setup_clks(pdev, pmc->regmap, data);
  384. if (ret)
  385. dev_warn(&pdev->dev, "platform clocks register failed: %d\n",
  386. ret);
  387. pmc->init = true;
  388. return ret;
  389. }
  390. /*
  391. * Data for PCI driver interface
  392. *
  393. * used by pci_match_id() call below.
  394. */
  395. static const struct pci_device_id pmc_pci_ids[] = {
  396. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_VLV_PMC), (kernel_ulong_t)&byt_data },
  397. { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_CHT_PMC), (kernel_ulong_t)&cht_data },
  398. { 0, },
  399. };
  400. static int __init pmc_atom_init(void)
  401. {
  402. struct pci_dev *pdev = NULL;
  403. const struct pci_device_id *ent;
  404. /* We look for our device - PCU PMC
  405. * we assume that there is max. one device.
  406. *
  407. * We can't use plain pci_driver mechanism,
  408. * as the device is really a multiple function device,
  409. * main driver that binds to the pci_device is lpc_ich
  410. * and have to find & bind to the device this way.
  411. */
  412. for_each_pci_dev(pdev) {
  413. ent = pci_match_id(pmc_pci_ids, pdev);
  414. if (ent)
  415. return pmc_setup_dev(pdev, ent);
  416. }
  417. /* Device not found. */
  418. return -ENODEV;
  419. }
  420. device_initcall(pmc_atom_init);
  421. /*
  422. MODULE_AUTHOR("Aubrey Li <aubrey.li@linux.intel.com>");
  423. MODULE_DESCRIPTION("Intel Atom SOC Power Management Controller Interface");
  424. MODULE_LICENSE("GPL v2");
  425. */