pinctrl-stm32.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) Maxime Coquelin 2015
  4. * Copyright (C) STMicroelectronics 2017
  5. * Author: Maxime Coquelin <mcoquelin.stm32@gmail.com>
  6. *
  7. * Heavily based on Mediatek's pinctrl driver
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/gpio/driver.h>
  11. #include <linux/io.h>
  12. #include <linux/irq.h>
  13. #include <linux/mfd/syscon.h>
  14. #include <linux/module.h>
  15. #include <linux/of.h>
  16. #include <linux/of_address.h>
  17. #include <linux/of_device.h>
  18. #include <linux/of_irq.h>
  19. #include <linux/pinctrl/consumer.h>
  20. #include <linux/pinctrl/machine.h>
  21. #include <linux/pinctrl/pinconf.h>
  22. #include <linux/pinctrl/pinconf-generic.h>
  23. #include <linux/pinctrl/pinctrl.h>
  24. #include <linux/pinctrl/pinmux.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/regmap.h>
  27. #include <linux/reset.h>
  28. #include <linux/slab.h>
  29. #include "../core.h"
  30. #include "../pinconf.h"
  31. #include "../pinctrl-utils.h"
  32. #include "pinctrl-stm32.h"
  33. #define STM32_GPIO_MODER 0x00
  34. #define STM32_GPIO_TYPER 0x04
  35. #define STM32_GPIO_SPEEDR 0x08
  36. #define STM32_GPIO_PUPDR 0x0c
  37. #define STM32_GPIO_IDR 0x10
  38. #define STM32_GPIO_ODR 0x14
  39. #define STM32_GPIO_BSRR 0x18
  40. #define STM32_GPIO_LCKR 0x1c
  41. #define STM32_GPIO_AFRL 0x20
  42. #define STM32_GPIO_AFRH 0x24
  43. #define STM32_GPIO_PINS_PER_BANK 16
  44. #define STM32_GPIO_IRQ_LINE 16
  45. #define SYSCFG_IRQMUX_MASK GENMASK(3, 0)
  46. #define gpio_range_to_bank(chip) \
  47. container_of(chip, struct stm32_gpio_bank, range)
  48. static const char * const stm32_gpio_functions[] = {
  49. "gpio", "af0", "af1",
  50. "af2", "af3", "af4",
  51. "af5", "af6", "af7",
  52. "af8", "af9", "af10",
  53. "af11", "af12", "af13",
  54. "af14", "af15", "analog",
  55. };
  56. struct stm32_pinctrl_group {
  57. const char *name;
  58. unsigned long config;
  59. unsigned pin;
  60. };
  61. struct stm32_gpio_bank {
  62. void __iomem *base;
  63. struct clk *clk;
  64. spinlock_t lock;
  65. struct gpio_chip gpio_chip;
  66. struct pinctrl_gpio_range range;
  67. struct fwnode_handle *fwnode;
  68. struct irq_domain *domain;
  69. u32 bank_nr;
  70. u32 bank_ioport_nr;
  71. };
  72. struct stm32_pinctrl {
  73. struct device *dev;
  74. struct pinctrl_dev *pctl_dev;
  75. struct pinctrl_desc pctl_desc;
  76. struct stm32_pinctrl_group *groups;
  77. unsigned ngroups;
  78. const char **grp_names;
  79. struct stm32_gpio_bank *banks;
  80. unsigned nbanks;
  81. const struct stm32_pinctrl_match_data *match_data;
  82. struct irq_domain *domain;
  83. struct regmap *regmap;
  84. struct regmap_field *irqmux[STM32_GPIO_PINS_PER_BANK];
  85. };
  86. static inline int stm32_gpio_pin(int gpio)
  87. {
  88. return gpio % STM32_GPIO_PINS_PER_BANK;
  89. }
  90. static inline u32 stm32_gpio_get_mode(u32 function)
  91. {
  92. switch (function) {
  93. case STM32_PIN_GPIO:
  94. return 0;
  95. case STM32_PIN_AF(0) ... STM32_PIN_AF(15):
  96. return 2;
  97. case STM32_PIN_ANALOG:
  98. return 3;
  99. }
  100. return 0;
  101. }
  102. static inline u32 stm32_gpio_get_alt(u32 function)
  103. {
  104. switch (function) {
  105. case STM32_PIN_GPIO:
  106. return 0;
  107. case STM32_PIN_AF(0) ... STM32_PIN_AF(15):
  108. return function - 1;
  109. case STM32_PIN_ANALOG:
  110. return 0;
  111. }
  112. return 0;
  113. }
  114. /* GPIO functions */
  115. static inline void __stm32_gpio_set(struct stm32_gpio_bank *bank,
  116. unsigned offset, int value)
  117. {
  118. if (!value)
  119. offset += STM32_GPIO_PINS_PER_BANK;
  120. clk_enable(bank->clk);
  121. writel_relaxed(BIT(offset), bank->base + STM32_GPIO_BSRR);
  122. clk_disable(bank->clk);
  123. }
  124. static int stm32_gpio_request(struct gpio_chip *chip, unsigned offset)
  125. {
  126. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  127. struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent);
  128. struct pinctrl_gpio_range *range;
  129. int pin = offset + (bank->bank_nr * STM32_GPIO_PINS_PER_BANK);
  130. range = pinctrl_find_gpio_range_from_pin_nolock(pctl->pctl_dev, pin);
  131. if (!range) {
  132. dev_err(pctl->dev, "pin %d not in range.\n", pin);
  133. return -EINVAL;
  134. }
  135. return pinctrl_gpio_request(chip->base + offset);
  136. }
  137. static void stm32_gpio_free(struct gpio_chip *chip, unsigned offset)
  138. {
  139. pinctrl_gpio_free(chip->base + offset);
  140. }
  141. static int stm32_gpio_get(struct gpio_chip *chip, unsigned offset)
  142. {
  143. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  144. int ret;
  145. clk_enable(bank->clk);
  146. ret = !!(readl_relaxed(bank->base + STM32_GPIO_IDR) & BIT(offset));
  147. clk_disable(bank->clk);
  148. return ret;
  149. }
  150. static void stm32_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  151. {
  152. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  153. __stm32_gpio_set(bank, offset, value);
  154. }
  155. static int stm32_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  156. {
  157. return pinctrl_gpio_direction_input(chip->base + offset);
  158. }
  159. static int stm32_gpio_direction_output(struct gpio_chip *chip,
  160. unsigned offset, int value)
  161. {
  162. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  163. __stm32_gpio_set(bank, offset, value);
  164. pinctrl_gpio_direction_output(chip->base + offset);
  165. return 0;
  166. }
  167. static int stm32_gpio_to_irq(struct gpio_chip *chip, unsigned int offset)
  168. {
  169. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  170. struct irq_fwspec fwspec;
  171. fwspec.fwnode = bank->fwnode;
  172. fwspec.param_count = 2;
  173. fwspec.param[0] = offset;
  174. fwspec.param[1] = IRQ_TYPE_NONE;
  175. return irq_create_fwspec_mapping(&fwspec);
  176. }
  177. static int stm32_gpio_get_direction(struct gpio_chip *chip, unsigned int offset)
  178. {
  179. struct stm32_gpio_bank *bank = gpiochip_get_data(chip);
  180. int pin = stm32_gpio_pin(offset);
  181. int ret;
  182. u32 mode, alt;
  183. stm32_pmx_get_mode(bank, pin, &mode, &alt);
  184. if ((alt == 0) && (mode == 0))
  185. ret = 1;
  186. else if ((alt == 0) && (mode == 1))
  187. ret = 0;
  188. else
  189. ret = -EINVAL;
  190. return ret;
  191. }
  192. static const struct gpio_chip stm32_gpio_template = {
  193. .request = stm32_gpio_request,
  194. .free = stm32_gpio_free,
  195. .get = stm32_gpio_get,
  196. .set = stm32_gpio_set,
  197. .direction_input = stm32_gpio_direction_input,
  198. .direction_output = stm32_gpio_direction_output,
  199. .to_irq = stm32_gpio_to_irq,
  200. .get_direction = stm32_gpio_get_direction,
  201. };
  202. static int stm32_gpio_irq_request_resources(struct irq_data *irq_data)
  203. {
  204. struct stm32_gpio_bank *bank = irq_data->domain->host_data;
  205. struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent);
  206. int ret;
  207. ret = stm32_gpio_direction_input(&bank->gpio_chip, irq_data->hwirq);
  208. if (ret)
  209. return ret;
  210. ret = gpiochip_lock_as_irq(&bank->gpio_chip, irq_data->hwirq);
  211. if (ret) {
  212. dev_err(pctl->dev, "unable to lock HW IRQ %lu for IRQ\n",
  213. irq_data->hwirq);
  214. return ret;
  215. }
  216. return 0;
  217. }
  218. static void stm32_gpio_irq_release_resources(struct irq_data *irq_data)
  219. {
  220. struct stm32_gpio_bank *bank = irq_data->domain->host_data;
  221. gpiochip_unlock_as_irq(&bank->gpio_chip, irq_data->hwirq);
  222. }
  223. static struct irq_chip stm32_gpio_irq_chip = {
  224. .name = "stm32gpio",
  225. .irq_eoi = irq_chip_eoi_parent,
  226. .irq_ack = irq_chip_ack_parent,
  227. .irq_mask = irq_chip_mask_parent,
  228. .irq_unmask = irq_chip_unmask_parent,
  229. .irq_set_type = irq_chip_set_type_parent,
  230. .irq_set_wake = irq_chip_set_wake_parent,
  231. .irq_request_resources = stm32_gpio_irq_request_resources,
  232. .irq_release_resources = stm32_gpio_irq_release_resources,
  233. };
  234. static int stm32_gpio_domain_translate(struct irq_domain *d,
  235. struct irq_fwspec *fwspec,
  236. unsigned long *hwirq,
  237. unsigned int *type)
  238. {
  239. if ((fwspec->param_count != 2) ||
  240. (fwspec->param[0] >= STM32_GPIO_IRQ_LINE))
  241. return -EINVAL;
  242. *hwirq = fwspec->param[0];
  243. *type = fwspec->param[1];
  244. return 0;
  245. }
  246. static int stm32_gpio_domain_activate(struct irq_domain *d,
  247. struct irq_data *irq_data, bool reserve)
  248. {
  249. struct stm32_gpio_bank *bank = d->host_data;
  250. struct stm32_pinctrl *pctl = dev_get_drvdata(bank->gpio_chip.parent);
  251. regmap_field_write(pctl->irqmux[irq_data->hwirq], bank->bank_ioport_nr);
  252. return 0;
  253. }
  254. static int stm32_gpio_domain_alloc(struct irq_domain *d,
  255. unsigned int virq,
  256. unsigned int nr_irqs, void *data)
  257. {
  258. struct stm32_gpio_bank *bank = d->host_data;
  259. struct irq_fwspec *fwspec = data;
  260. struct irq_fwspec parent_fwspec;
  261. irq_hw_number_t hwirq;
  262. hwirq = fwspec->param[0];
  263. parent_fwspec.fwnode = d->parent->fwnode;
  264. parent_fwspec.param_count = 2;
  265. parent_fwspec.param[0] = fwspec->param[0];
  266. parent_fwspec.param[1] = fwspec->param[1];
  267. irq_domain_set_hwirq_and_chip(d, virq, hwirq, &stm32_gpio_irq_chip,
  268. bank);
  269. return irq_domain_alloc_irqs_parent(d, virq, nr_irqs, &parent_fwspec);
  270. }
  271. static const struct irq_domain_ops stm32_gpio_domain_ops = {
  272. .translate = stm32_gpio_domain_translate,
  273. .alloc = stm32_gpio_domain_alloc,
  274. .free = irq_domain_free_irqs_common,
  275. .activate = stm32_gpio_domain_activate,
  276. };
  277. /* Pinctrl functions */
  278. static struct stm32_pinctrl_group *
  279. stm32_pctrl_find_group_by_pin(struct stm32_pinctrl *pctl, u32 pin)
  280. {
  281. int i;
  282. for (i = 0; i < pctl->ngroups; i++) {
  283. struct stm32_pinctrl_group *grp = pctl->groups + i;
  284. if (grp->pin == pin)
  285. return grp;
  286. }
  287. return NULL;
  288. }
  289. static bool stm32_pctrl_is_function_valid(struct stm32_pinctrl *pctl,
  290. u32 pin_num, u32 fnum)
  291. {
  292. int i;
  293. for (i = 0; i < pctl->match_data->npins; i++) {
  294. const struct stm32_desc_pin *pin = pctl->match_data->pins + i;
  295. const struct stm32_desc_function *func = pin->functions;
  296. if (pin->pin.number != pin_num)
  297. continue;
  298. while (func && func->name) {
  299. if (func->num == fnum)
  300. return true;
  301. func++;
  302. }
  303. break;
  304. }
  305. return false;
  306. }
  307. static int stm32_pctrl_dt_node_to_map_func(struct stm32_pinctrl *pctl,
  308. u32 pin, u32 fnum, struct stm32_pinctrl_group *grp,
  309. struct pinctrl_map **map, unsigned *reserved_maps,
  310. unsigned *num_maps)
  311. {
  312. if (*num_maps == *reserved_maps)
  313. return -ENOSPC;
  314. (*map)[*num_maps].type = PIN_MAP_TYPE_MUX_GROUP;
  315. (*map)[*num_maps].data.mux.group = grp->name;
  316. if (!stm32_pctrl_is_function_valid(pctl, pin, fnum)) {
  317. dev_err(pctl->dev, "invalid function %d on pin %d .\n",
  318. fnum, pin);
  319. return -EINVAL;
  320. }
  321. (*map)[*num_maps].data.mux.function = stm32_gpio_functions[fnum];
  322. (*num_maps)++;
  323. return 0;
  324. }
  325. static int stm32_pctrl_dt_subnode_to_map(struct pinctrl_dev *pctldev,
  326. struct device_node *node,
  327. struct pinctrl_map **map,
  328. unsigned *reserved_maps,
  329. unsigned *num_maps)
  330. {
  331. struct stm32_pinctrl *pctl;
  332. struct stm32_pinctrl_group *grp;
  333. struct property *pins;
  334. u32 pinfunc, pin, func;
  335. unsigned long *configs;
  336. unsigned int num_configs;
  337. bool has_config = 0;
  338. unsigned reserve = 0;
  339. int num_pins, num_funcs, maps_per_pin, i, err;
  340. pctl = pinctrl_dev_get_drvdata(pctldev);
  341. pins = of_find_property(node, "pinmux", NULL);
  342. if (!pins) {
  343. dev_err(pctl->dev, "missing pins property in node %pOFn .\n",
  344. node);
  345. return -EINVAL;
  346. }
  347. err = pinconf_generic_parse_dt_config(node, pctldev, &configs,
  348. &num_configs);
  349. if (err)
  350. return err;
  351. if (num_configs)
  352. has_config = 1;
  353. num_pins = pins->length / sizeof(u32);
  354. num_funcs = num_pins;
  355. maps_per_pin = 0;
  356. if (num_funcs)
  357. maps_per_pin++;
  358. if (has_config && num_pins >= 1)
  359. maps_per_pin++;
  360. if (!num_pins || !maps_per_pin)
  361. return -EINVAL;
  362. reserve = num_pins * maps_per_pin;
  363. err = pinctrl_utils_reserve_map(pctldev, map,
  364. reserved_maps, num_maps, reserve);
  365. if (err)
  366. return err;
  367. for (i = 0; i < num_pins; i++) {
  368. err = of_property_read_u32_index(node, "pinmux",
  369. i, &pinfunc);
  370. if (err)
  371. return err;
  372. pin = STM32_GET_PIN_NO(pinfunc);
  373. func = STM32_GET_PIN_FUNC(pinfunc);
  374. if (!stm32_pctrl_is_function_valid(pctl, pin, func)) {
  375. dev_err(pctl->dev, "invalid function.\n");
  376. return -EINVAL;
  377. }
  378. grp = stm32_pctrl_find_group_by_pin(pctl, pin);
  379. if (!grp) {
  380. dev_err(pctl->dev, "unable to match pin %d to group\n",
  381. pin);
  382. return -EINVAL;
  383. }
  384. err = stm32_pctrl_dt_node_to_map_func(pctl, pin, func, grp, map,
  385. reserved_maps, num_maps);
  386. if (err)
  387. return err;
  388. if (has_config) {
  389. err = pinctrl_utils_add_map_configs(pctldev, map,
  390. reserved_maps, num_maps, grp->name,
  391. configs, num_configs,
  392. PIN_MAP_TYPE_CONFIGS_GROUP);
  393. if (err)
  394. return err;
  395. }
  396. }
  397. return 0;
  398. }
  399. static int stm32_pctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
  400. struct device_node *np_config,
  401. struct pinctrl_map **map, unsigned *num_maps)
  402. {
  403. struct device_node *np;
  404. unsigned reserved_maps;
  405. int ret;
  406. *map = NULL;
  407. *num_maps = 0;
  408. reserved_maps = 0;
  409. for_each_child_of_node(np_config, np) {
  410. ret = stm32_pctrl_dt_subnode_to_map(pctldev, np, map,
  411. &reserved_maps, num_maps);
  412. if (ret < 0) {
  413. pinctrl_utils_free_map(pctldev, *map, *num_maps);
  414. return ret;
  415. }
  416. }
  417. return 0;
  418. }
  419. static int stm32_pctrl_get_groups_count(struct pinctrl_dev *pctldev)
  420. {
  421. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  422. return pctl->ngroups;
  423. }
  424. static const char *stm32_pctrl_get_group_name(struct pinctrl_dev *pctldev,
  425. unsigned group)
  426. {
  427. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  428. return pctl->groups[group].name;
  429. }
  430. static int stm32_pctrl_get_group_pins(struct pinctrl_dev *pctldev,
  431. unsigned group,
  432. const unsigned **pins,
  433. unsigned *num_pins)
  434. {
  435. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  436. *pins = (unsigned *)&pctl->groups[group].pin;
  437. *num_pins = 1;
  438. return 0;
  439. }
  440. static const struct pinctrl_ops stm32_pctrl_ops = {
  441. .dt_node_to_map = stm32_pctrl_dt_node_to_map,
  442. .dt_free_map = pinctrl_utils_free_map,
  443. .get_groups_count = stm32_pctrl_get_groups_count,
  444. .get_group_name = stm32_pctrl_get_group_name,
  445. .get_group_pins = stm32_pctrl_get_group_pins,
  446. };
  447. /* Pinmux functions */
  448. static int stm32_pmx_get_funcs_cnt(struct pinctrl_dev *pctldev)
  449. {
  450. return ARRAY_SIZE(stm32_gpio_functions);
  451. }
  452. static const char *stm32_pmx_get_func_name(struct pinctrl_dev *pctldev,
  453. unsigned selector)
  454. {
  455. return stm32_gpio_functions[selector];
  456. }
  457. static int stm32_pmx_get_func_groups(struct pinctrl_dev *pctldev,
  458. unsigned function,
  459. const char * const **groups,
  460. unsigned * const num_groups)
  461. {
  462. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  463. *groups = pctl->grp_names;
  464. *num_groups = pctl->ngroups;
  465. return 0;
  466. }
  467. static void stm32_pmx_set_mode(struct stm32_gpio_bank *bank,
  468. int pin, u32 mode, u32 alt)
  469. {
  470. u32 val;
  471. int alt_shift = (pin % 8) * 4;
  472. int alt_offset = STM32_GPIO_AFRL + (pin / 8) * 4;
  473. unsigned long flags;
  474. clk_enable(bank->clk);
  475. spin_lock_irqsave(&bank->lock, flags);
  476. val = readl_relaxed(bank->base + alt_offset);
  477. val &= ~GENMASK(alt_shift + 3, alt_shift);
  478. val |= (alt << alt_shift);
  479. writel_relaxed(val, bank->base + alt_offset);
  480. val = readl_relaxed(bank->base + STM32_GPIO_MODER);
  481. val &= ~GENMASK(pin * 2 + 1, pin * 2);
  482. val |= mode << (pin * 2);
  483. writel_relaxed(val, bank->base + STM32_GPIO_MODER);
  484. spin_unlock_irqrestore(&bank->lock, flags);
  485. clk_disable(bank->clk);
  486. }
  487. void stm32_pmx_get_mode(struct stm32_gpio_bank *bank, int pin, u32 *mode,
  488. u32 *alt)
  489. {
  490. u32 val;
  491. int alt_shift = (pin % 8) * 4;
  492. int alt_offset = STM32_GPIO_AFRL + (pin / 8) * 4;
  493. unsigned long flags;
  494. clk_enable(bank->clk);
  495. spin_lock_irqsave(&bank->lock, flags);
  496. val = readl_relaxed(bank->base + alt_offset);
  497. val &= GENMASK(alt_shift + 3, alt_shift);
  498. *alt = val >> alt_shift;
  499. val = readl_relaxed(bank->base + STM32_GPIO_MODER);
  500. val &= GENMASK(pin * 2 + 1, pin * 2);
  501. *mode = val >> (pin * 2);
  502. spin_unlock_irqrestore(&bank->lock, flags);
  503. clk_disable(bank->clk);
  504. }
  505. static int stm32_pmx_set_mux(struct pinctrl_dev *pctldev,
  506. unsigned function,
  507. unsigned group)
  508. {
  509. bool ret;
  510. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  511. struct stm32_pinctrl_group *g = pctl->groups + group;
  512. struct pinctrl_gpio_range *range;
  513. struct stm32_gpio_bank *bank;
  514. u32 mode, alt;
  515. int pin;
  516. ret = stm32_pctrl_is_function_valid(pctl, g->pin, function);
  517. if (!ret) {
  518. dev_err(pctl->dev, "invalid function %d on group %d .\n",
  519. function, group);
  520. return -EINVAL;
  521. }
  522. range = pinctrl_find_gpio_range_from_pin(pctldev, g->pin);
  523. if (!range) {
  524. dev_err(pctl->dev, "No gpio range defined.\n");
  525. return -EINVAL;
  526. }
  527. bank = gpiochip_get_data(range->gc);
  528. pin = stm32_gpio_pin(g->pin);
  529. mode = stm32_gpio_get_mode(function);
  530. alt = stm32_gpio_get_alt(function);
  531. stm32_pmx_set_mode(bank, pin, mode, alt);
  532. return 0;
  533. }
  534. static int stm32_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  535. struct pinctrl_gpio_range *range, unsigned gpio,
  536. bool input)
  537. {
  538. struct stm32_gpio_bank *bank = gpiochip_get_data(range->gc);
  539. int pin = stm32_gpio_pin(gpio);
  540. stm32_pmx_set_mode(bank, pin, !input, 0);
  541. return 0;
  542. }
  543. static const struct pinmux_ops stm32_pmx_ops = {
  544. .get_functions_count = stm32_pmx_get_funcs_cnt,
  545. .get_function_name = stm32_pmx_get_func_name,
  546. .get_function_groups = stm32_pmx_get_func_groups,
  547. .set_mux = stm32_pmx_set_mux,
  548. .gpio_set_direction = stm32_pmx_gpio_set_direction,
  549. .strict = true,
  550. };
  551. /* Pinconf functions */
  552. static void stm32_pconf_set_driving(struct stm32_gpio_bank *bank,
  553. unsigned offset, u32 drive)
  554. {
  555. unsigned long flags;
  556. u32 val;
  557. clk_enable(bank->clk);
  558. spin_lock_irqsave(&bank->lock, flags);
  559. val = readl_relaxed(bank->base + STM32_GPIO_TYPER);
  560. val &= ~BIT(offset);
  561. val |= drive << offset;
  562. writel_relaxed(val, bank->base + STM32_GPIO_TYPER);
  563. spin_unlock_irqrestore(&bank->lock, flags);
  564. clk_disable(bank->clk);
  565. }
  566. static u32 stm32_pconf_get_driving(struct stm32_gpio_bank *bank,
  567. unsigned int offset)
  568. {
  569. unsigned long flags;
  570. u32 val;
  571. clk_enable(bank->clk);
  572. spin_lock_irqsave(&bank->lock, flags);
  573. val = readl_relaxed(bank->base + STM32_GPIO_TYPER);
  574. val &= BIT(offset);
  575. spin_unlock_irqrestore(&bank->lock, flags);
  576. clk_disable(bank->clk);
  577. return (val >> offset);
  578. }
  579. static void stm32_pconf_set_speed(struct stm32_gpio_bank *bank,
  580. unsigned offset, u32 speed)
  581. {
  582. unsigned long flags;
  583. u32 val;
  584. clk_enable(bank->clk);
  585. spin_lock_irqsave(&bank->lock, flags);
  586. val = readl_relaxed(bank->base + STM32_GPIO_SPEEDR);
  587. val &= ~GENMASK(offset * 2 + 1, offset * 2);
  588. val |= speed << (offset * 2);
  589. writel_relaxed(val, bank->base + STM32_GPIO_SPEEDR);
  590. spin_unlock_irqrestore(&bank->lock, flags);
  591. clk_disable(bank->clk);
  592. }
  593. static u32 stm32_pconf_get_speed(struct stm32_gpio_bank *bank,
  594. unsigned int offset)
  595. {
  596. unsigned long flags;
  597. u32 val;
  598. clk_enable(bank->clk);
  599. spin_lock_irqsave(&bank->lock, flags);
  600. val = readl_relaxed(bank->base + STM32_GPIO_SPEEDR);
  601. val &= GENMASK(offset * 2 + 1, offset * 2);
  602. spin_unlock_irqrestore(&bank->lock, flags);
  603. clk_disable(bank->clk);
  604. return (val >> (offset * 2));
  605. }
  606. static void stm32_pconf_set_bias(struct stm32_gpio_bank *bank,
  607. unsigned offset, u32 bias)
  608. {
  609. unsigned long flags;
  610. u32 val;
  611. clk_enable(bank->clk);
  612. spin_lock_irqsave(&bank->lock, flags);
  613. val = readl_relaxed(bank->base + STM32_GPIO_PUPDR);
  614. val &= ~GENMASK(offset * 2 + 1, offset * 2);
  615. val |= bias << (offset * 2);
  616. writel_relaxed(val, bank->base + STM32_GPIO_PUPDR);
  617. spin_unlock_irqrestore(&bank->lock, flags);
  618. clk_disable(bank->clk);
  619. }
  620. static u32 stm32_pconf_get_bias(struct stm32_gpio_bank *bank,
  621. unsigned int offset)
  622. {
  623. unsigned long flags;
  624. u32 val;
  625. clk_enable(bank->clk);
  626. spin_lock_irqsave(&bank->lock, flags);
  627. val = readl_relaxed(bank->base + STM32_GPIO_PUPDR);
  628. val &= GENMASK(offset * 2 + 1, offset * 2);
  629. spin_unlock_irqrestore(&bank->lock, flags);
  630. clk_disable(bank->clk);
  631. return (val >> (offset * 2));
  632. }
  633. static bool stm32_pconf_get(struct stm32_gpio_bank *bank,
  634. unsigned int offset, bool dir)
  635. {
  636. unsigned long flags;
  637. u32 val;
  638. clk_enable(bank->clk);
  639. spin_lock_irqsave(&bank->lock, flags);
  640. if (dir)
  641. val = !!(readl_relaxed(bank->base + STM32_GPIO_IDR) &
  642. BIT(offset));
  643. else
  644. val = !!(readl_relaxed(bank->base + STM32_GPIO_ODR) &
  645. BIT(offset));
  646. spin_unlock_irqrestore(&bank->lock, flags);
  647. clk_disable(bank->clk);
  648. return val;
  649. }
  650. static int stm32_pconf_parse_conf(struct pinctrl_dev *pctldev,
  651. unsigned int pin, enum pin_config_param param,
  652. enum pin_config_param arg)
  653. {
  654. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  655. struct pinctrl_gpio_range *range;
  656. struct stm32_gpio_bank *bank;
  657. int offset, ret = 0;
  658. range = pinctrl_find_gpio_range_from_pin(pctldev, pin);
  659. if (!range) {
  660. dev_err(pctl->dev, "No gpio range defined.\n");
  661. return -EINVAL;
  662. }
  663. bank = gpiochip_get_data(range->gc);
  664. offset = stm32_gpio_pin(pin);
  665. switch (param) {
  666. case PIN_CONFIG_DRIVE_PUSH_PULL:
  667. stm32_pconf_set_driving(bank, offset, 0);
  668. break;
  669. case PIN_CONFIG_DRIVE_OPEN_DRAIN:
  670. stm32_pconf_set_driving(bank, offset, 1);
  671. break;
  672. case PIN_CONFIG_SLEW_RATE:
  673. stm32_pconf_set_speed(bank, offset, arg);
  674. break;
  675. case PIN_CONFIG_BIAS_DISABLE:
  676. stm32_pconf_set_bias(bank, offset, 0);
  677. break;
  678. case PIN_CONFIG_BIAS_PULL_UP:
  679. stm32_pconf_set_bias(bank, offset, 1);
  680. break;
  681. case PIN_CONFIG_BIAS_PULL_DOWN:
  682. stm32_pconf_set_bias(bank, offset, 2);
  683. break;
  684. case PIN_CONFIG_OUTPUT:
  685. __stm32_gpio_set(bank, offset, arg);
  686. ret = stm32_pmx_gpio_set_direction(pctldev, range, pin, false);
  687. break;
  688. default:
  689. ret = -EINVAL;
  690. }
  691. return ret;
  692. }
  693. static int stm32_pconf_group_get(struct pinctrl_dev *pctldev,
  694. unsigned group,
  695. unsigned long *config)
  696. {
  697. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  698. *config = pctl->groups[group].config;
  699. return 0;
  700. }
  701. static int stm32_pconf_group_set(struct pinctrl_dev *pctldev, unsigned group,
  702. unsigned long *configs, unsigned num_configs)
  703. {
  704. struct stm32_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
  705. struct stm32_pinctrl_group *g = &pctl->groups[group];
  706. int i, ret;
  707. for (i = 0; i < num_configs; i++) {
  708. ret = stm32_pconf_parse_conf(pctldev, g->pin,
  709. pinconf_to_config_param(configs[i]),
  710. pinconf_to_config_argument(configs[i]));
  711. if (ret < 0)
  712. return ret;
  713. g->config = configs[i];
  714. }
  715. return 0;
  716. }
  717. static void stm32_pconf_dbg_show(struct pinctrl_dev *pctldev,
  718. struct seq_file *s,
  719. unsigned int pin)
  720. {
  721. struct pinctrl_gpio_range *range;
  722. struct stm32_gpio_bank *bank;
  723. int offset;
  724. u32 mode, alt, drive, speed, bias;
  725. static const char * const modes[] = {
  726. "input", "output", "alternate", "analog" };
  727. static const char * const speeds[] = {
  728. "low", "medium", "high", "very high" };
  729. static const char * const biasing[] = {
  730. "floating", "pull up", "pull down", "" };
  731. bool val;
  732. range = pinctrl_find_gpio_range_from_pin_nolock(pctldev, pin);
  733. if (!range)
  734. return;
  735. bank = gpiochip_get_data(range->gc);
  736. offset = stm32_gpio_pin(pin);
  737. stm32_pmx_get_mode(bank, offset, &mode, &alt);
  738. bias = stm32_pconf_get_bias(bank, offset);
  739. seq_printf(s, "%s ", modes[mode]);
  740. switch (mode) {
  741. /* input */
  742. case 0:
  743. val = stm32_pconf_get(bank, offset, true);
  744. seq_printf(s, "- %s - %s",
  745. val ? "high" : "low",
  746. biasing[bias]);
  747. break;
  748. /* output */
  749. case 1:
  750. drive = stm32_pconf_get_driving(bank, offset);
  751. speed = stm32_pconf_get_speed(bank, offset);
  752. val = stm32_pconf_get(bank, offset, false);
  753. seq_printf(s, "- %s - %s - %s - %s %s",
  754. val ? "high" : "low",
  755. drive ? "open drain" : "push pull",
  756. biasing[bias],
  757. speeds[speed], "speed");
  758. break;
  759. /* alternate */
  760. case 2:
  761. drive = stm32_pconf_get_driving(bank, offset);
  762. speed = stm32_pconf_get_speed(bank, offset);
  763. seq_printf(s, "%d - %s - %s - %s %s", alt,
  764. drive ? "open drain" : "push pull",
  765. biasing[bias],
  766. speeds[speed], "speed");
  767. break;
  768. /* analog */
  769. case 3:
  770. break;
  771. }
  772. }
  773. static const struct pinconf_ops stm32_pconf_ops = {
  774. .pin_config_group_get = stm32_pconf_group_get,
  775. .pin_config_group_set = stm32_pconf_group_set,
  776. .pin_config_dbg_show = stm32_pconf_dbg_show,
  777. };
  778. static int stm32_gpiolib_register_bank(struct stm32_pinctrl *pctl,
  779. struct device_node *np)
  780. {
  781. struct stm32_gpio_bank *bank = &pctl->banks[pctl->nbanks];
  782. int bank_ioport_nr;
  783. struct pinctrl_gpio_range *range = &bank->range;
  784. struct of_phandle_args args;
  785. struct device *dev = pctl->dev;
  786. struct resource res;
  787. struct reset_control *rstc;
  788. int npins = STM32_GPIO_PINS_PER_BANK;
  789. int bank_nr, err;
  790. rstc = of_reset_control_get_exclusive(np, NULL);
  791. if (!IS_ERR(rstc))
  792. reset_control_deassert(rstc);
  793. if (of_address_to_resource(np, 0, &res))
  794. return -ENODEV;
  795. bank->base = devm_ioremap_resource(dev, &res);
  796. if (IS_ERR(bank->base))
  797. return PTR_ERR(bank->base);
  798. bank->clk = of_clk_get_by_name(np, NULL);
  799. if (IS_ERR(bank->clk)) {
  800. dev_err(dev, "failed to get clk (%ld)\n", PTR_ERR(bank->clk));
  801. return PTR_ERR(bank->clk);
  802. }
  803. err = clk_prepare(bank->clk);
  804. if (err) {
  805. dev_err(dev, "failed to prepare clk (%d)\n", err);
  806. return err;
  807. }
  808. bank->gpio_chip = stm32_gpio_template;
  809. of_property_read_string(np, "st,bank-name", &bank->gpio_chip.label);
  810. if (!of_parse_phandle_with_fixed_args(np, "gpio-ranges", 3, 0, &args)) {
  811. bank_nr = args.args[1] / STM32_GPIO_PINS_PER_BANK;
  812. bank->gpio_chip.base = args.args[1];
  813. } else {
  814. bank_nr = pctl->nbanks;
  815. bank->gpio_chip.base = bank_nr * STM32_GPIO_PINS_PER_BANK;
  816. range->name = bank->gpio_chip.label;
  817. range->id = bank_nr;
  818. range->pin_base = range->id * STM32_GPIO_PINS_PER_BANK;
  819. range->base = range->id * STM32_GPIO_PINS_PER_BANK;
  820. range->npins = npins;
  821. range->gc = &bank->gpio_chip;
  822. pinctrl_add_gpio_range(pctl->pctl_dev,
  823. &pctl->banks[bank_nr].range);
  824. }
  825. if (of_property_read_u32(np, "st,bank-ioport", &bank_ioport_nr))
  826. bank_ioport_nr = bank_nr;
  827. bank->gpio_chip.base = bank_nr * STM32_GPIO_PINS_PER_BANK;
  828. bank->gpio_chip.ngpio = npins;
  829. bank->gpio_chip.of_node = np;
  830. bank->gpio_chip.parent = dev;
  831. bank->bank_nr = bank_nr;
  832. bank->bank_ioport_nr = bank_ioport_nr;
  833. spin_lock_init(&bank->lock);
  834. /* create irq hierarchical domain */
  835. bank->fwnode = of_node_to_fwnode(np);
  836. bank->domain = irq_domain_create_hierarchy(pctl->domain, 0,
  837. STM32_GPIO_IRQ_LINE, bank->fwnode,
  838. &stm32_gpio_domain_ops, bank);
  839. if (!bank->domain)
  840. return -ENODEV;
  841. err = gpiochip_add_data(&bank->gpio_chip, bank);
  842. if (err) {
  843. dev_err(dev, "Failed to add gpiochip(%d)!\n", bank_nr);
  844. return err;
  845. }
  846. dev_info(dev, "%s bank added\n", bank->gpio_chip.label);
  847. return 0;
  848. }
  849. static int stm32_pctrl_dt_setup_irq(struct platform_device *pdev,
  850. struct stm32_pinctrl *pctl)
  851. {
  852. struct device_node *np = pdev->dev.of_node, *parent;
  853. struct device *dev = &pdev->dev;
  854. struct regmap *rm;
  855. int offset, ret, i;
  856. int mask, mask_width;
  857. parent = of_irq_find_parent(np);
  858. if (!parent)
  859. return -ENXIO;
  860. pctl->domain = irq_find_host(parent);
  861. if (!pctl->domain)
  862. return -ENXIO;
  863. pctl->regmap = syscon_regmap_lookup_by_phandle(np, "st,syscfg");
  864. if (IS_ERR(pctl->regmap))
  865. return PTR_ERR(pctl->regmap);
  866. rm = pctl->regmap;
  867. ret = of_property_read_u32_index(np, "st,syscfg", 1, &offset);
  868. if (ret)
  869. return ret;
  870. ret = of_property_read_u32_index(np, "st,syscfg", 2, &mask);
  871. if (ret)
  872. mask = SYSCFG_IRQMUX_MASK;
  873. mask_width = fls(mask);
  874. for (i = 0; i < STM32_GPIO_PINS_PER_BANK; i++) {
  875. struct reg_field mux;
  876. mux.reg = offset + (i / 4) * 4;
  877. mux.lsb = (i % 4) * mask_width;
  878. mux.msb = mux.lsb + mask_width - 1;
  879. dev_dbg(dev, "irqmux%d: reg:%#x, lsb:%d, msb:%d\n",
  880. i, mux.reg, mux.lsb, mux.msb);
  881. pctl->irqmux[i] = devm_regmap_field_alloc(dev, rm, mux);
  882. if (IS_ERR(pctl->irqmux[i]))
  883. return PTR_ERR(pctl->irqmux[i]);
  884. }
  885. return 0;
  886. }
  887. static int stm32_pctrl_build_state(struct platform_device *pdev)
  888. {
  889. struct stm32_pinctrl *pctl = platform_get_drvdata(pdev);
  890. int i;
  891. pctl->ngroups = pctl->match_data->npins;
  892. /* Allocate groups */
  893. pctl->groups = devm_kcalloc(&pdev->dev, pctl->ngroups,
  894. sizeof(*pctl->groups), GFP_KERNEL);
  895. if (!pctl->groups)
  896. return -ENOMEM;
  897. /* We assume that one pin is one group, use pin name as group name. */
  898. pctl->grp_names = devm_kcalloc(&pdev->dev, pctl->ngroups,
  899. sizeof(*pctl->grp_names), GFP_KERNEL);
  900. if (!pctl->grp_names)
  901. return -ENOMEM;
  902. for (i = 0; i < pctl->match_data->npins; i++) {
  903. const struct stm32_desc_pin *pin = pctl->match_data->pins + i;
  904. struct stm32_pinctrl_group *group = pctl->groups + i;
  905. group->name = pin->pin.name;
  906. group->pin = pin->pin.number;
  907. pctl->grp_names[i] = pin->pin.name;
  908. }
  909. return 0;
  910. }
  911. int stm32_pctl_probe(struct platform_device *pdev)
  912. {
  913. struct device_node *np = pdev->dev.of_node;
  914. struct device_node *child;
  915. const struct of_device_id *match;
  916. struct device *dev = &pdev->dev;
  917. struct stm32_pinctrl *pctl;
  918. struct pinctrl_pin_desc *pins;
  919. int i, ret, banks = 0;
  920. if (!np)
  921. return -EINVAL;
  922. match = of_match_device(dev->driver->of_match_table, dev);
  923. if (!match || !match->data)
  924. return -EINVAL;
  925. if (!of_find_property(np, "pins-are-numbered", NULL)) {
  926. dev_err(dev, "only support pins-are-numbered format\n");
  927. return -EINVAL;
  928. }
  929. pctl = devm_kzalloc(dev, sizeof(*pctl), GFP_KERNEL);
  930. if (!pctl)
  931. return -ENOMEM;
  932. platform_set_drvdata(pdev, pctl);
  933. pctl->dev = dev;
  934. pctl->match_data = match->data;
  935. ret = stm32_pctrl_build_state(pdev);
  936. if (ret) {
  937. dev_err(dev, "build state failed: %d\n", ret);
  938. return -EINVAL;
  939. }
  940. if (of_find_property(np, "interrupt-parent", NULL)) {
  941. ret = stm32_pctrl_dt_setup_irq(pdev, pctl);
  942. if (ret)
  943. return ret;
  944. }
  945. pins = devm_kcalloc(&pdev->dev, pctl->match_data->npins, sizeof(*pins),
  946. GFP_KERNEL);
  947. if (!pins)
  948. return -ENOMEM;
  949. for (i = 0; i < pctl->match_data->npins; i++)
  950. pins[i] = pctl->match_data->pins[i].pin;
  951. pctl->pctl_desc.name = dev_name(&pdev->dev);
  952. pctl->pctl_desc.owner = THIS_MODULE;
  953. pctl->pctl_desc.pins = pins;
  954. pctl->pctl_desc.npins = pctl->match_data->npins;
  955. pctl->pctl_desc.confops = &stm32_pconf_ops;
  956. pctl->pctl_desc.pctlops = &stm32_pctrl_ops;
  957. pctl->pctl_desc.pmxops = &stm32_pmx_ops;
  958. pctl->dev = &pdev->dev;
  959. pctl->pctl_dev = devm_pinctrl_register(&pdev->dev, &pctl->pctl_desc,
  960. pctl);
  961. if (IS_ERR(pctl->pctl_dev)) {
  962. dev_err(&pdev->dev, "Failed pinctrl registration\n");
  963. return PTR_ERR(pctl->pctl_dev);
  964. }
  965. for_each_available_child_of_node(np, child)
  966. if (of_property_read_bool(child, "gpio-controller"))
  967. banks++;
  968. if (!banks) {
  969. dev_err(dev, "at least one GPIO bank is required\n");
  970. return -EINVAL;
  971. }
  972. pctl->banks = devm_kcalloc(dev, banks, sizeof(*pctl->banks),
  973. GFP_KERNEL);
  974. if (!pctl->banks)
  975. return -ENOMEM;
  976. for_each_available_child_of_node(np, child) {
  977. if (of_property_read_bool(child, "gpio-controller")) {
  978. ret = stm32_gpiolib_register_bank(pctl, child);
  979. if (ret)
  980. return ret;
  981. pctl->nbanks++;
  982. }
  983. }
  984. dev_info(dev, "Pinctrl STM32 initialized\n");
  985. return 0;
  986. }