pfc-r8a77995.c 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R8A77995 processor support - PFC hardware block.
  4. *
  5. * Copyright (C) 2017 Renesas Electronics Corp.
  6. *
  7. * This file is based on the drivers/pinctrl/sh-pfc/pfc-r8a7796.c
  8. *
  9. * R-Car Gen3 processor support - PFC hardware block.
  10. *
  11. * Copyright (C) 2015 Renesas Electronics Corporation
  12. */
  13. #include <linux/kernel.h>
  14. #include "core.h"
  15. #include "sh_pfc.h"
  16. #define CPU_ALL_PORT(fn, sfx) \
  17. PORT_GP_9(0, fn, sfx), \
  18. PORT_GP_32(1, fn, sfx), \
  19. PORT_GP_32(2, fn, sfx), \
  20. PORT_GP_CFG_10(3, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
  21. PORT_GP_32(4, fn, sfx), \
  22. PORT_GP_21(5, fn, sfx), \
  23. PORT_GP_14(6, fn, sfx)
  24. /*
  25. * F_() : just information
  26. * FM() : macro for FN_xxx / xxx_MARK
  27. */
  28. /* GPSR0 */
  29. #define GPSR0_8 F_(MLB_SIG, IP0_27_24)
  30. #define GPSR0_7 F_(MLB_DAT, IP0_23_20)
  31. #define GPSR0_6 F_(MLB_CLK, IP0_19_16)
  32. #define GPSR0_5 F_(MSIOF2_RXD, IP0_15_12)
  33. #define GPSR0_4 F_(MSIOF2_TXD, IP0_11_8)
  34. #define GPSR0_3 F_(MSIOF2_SCK, IP0_7_4)
  35. #define GPSR0_2 F_(IRQ0_A, IP0_3_0)
  36. #define GPSR0_1 FM(USB0_OVC)
  37. #define GPSR0_0 FM(USB0_PWEN)
  38. /* GPSR1 */
  39. #define GPSR1_31 F_(QPOLB, IP4_27_24)
  40. #define GPSR1_30 F_(QPOLA, IP4_23_20)
  41. #define GPSR1_29 F_(DU_CDE, IP4_19_16)
  42. #define GPSR1_28 F_(DU_DISP_CDE, IP4_15_12)
  43. #define GPSR1_27 F_(DU_DISP, IP4_11_8)
  44. #define GPSR1_26 F_(DU_VSYNC, IP4_7_4)
  45. #define GPSR1_25 F_(DU_HSYNC, IP4_3_0)
  46. #define GPSR1_24 F_(DU_DOTCLKOUT0, IP3_31_28)
  47. #define GPSR1_23 F_(DU_DR7, IP3_27_24)
  48. #define GPSR1_22 F_(DU_DR6, IP3_23_20)
  49. #define GPSR1_21 F_(DU_DR5, IP3_19_16)
  50. #define GPSR1_20 F_(DU_DR4, IP3_15_12)
  51. #define GPSR1_19 F_(DU_DR3, IP3_11_8)
  52. #define GPSR1_18 F_(DU_DR2, IP3_7_4)
  53. #define GPSR1_17 F_(DU_DR1, IP3_3_0)
  54. #define GPSR1_16 F_(DU_DR0, IP2_31_28)
  55. #define GPSR1_15 F_(DU_DG7, IP2_27_24)
  56. #define GPSR1_14 F_(DU_DG6, IP2_23_20)
  57. #define GPSR1_13 F_(DU_DG5, IP2_19_16)
  58. #define GPSR1_12 F_(DU_DG4, IP2_15_12)
  59. #define GPSR1_11 F_(DU_DG3, IP2_11_8)
  60. #define GPSR1_10 F_(DU_DG2, IP2_7_4)
  61. #define GPSR1_9 F_(DU_DG1, IP2_3_0)
  62. #define GPSR1_8 F_(DU_DG0, IP1_31_28)
  63. #define GPSR1_7 F_(DU_DB7, IP1_27_24)
  64. #define GPSR1_6 F_(DU_DB6, IP1_23_20)
  65. #define GPSR1_5 F_(DU_DB5, IP1_19_16)
  66. #define GPSR1_4 F_(DU_DB4, IP1_15_12)
  67. #define GPSR1_3 F_(DU_DB3, IP1_11_8)
  68. #define GPSR1_2 F_(DU_DB2, IP1_7_4)
  69. #define GPSR1_1 F_(DU_DB1, IP1_3_0)
  70. #define GPSR1_0 F_(DU_DB0, IP0_31_28)
  71. /* GPSR2 */
  72. #define GPSR2_31 F_(NFCE_N, IP8_19_16)
  73. #define GPSR2_30 F_(NFCLE, IP8_15_12)
  74. #define GPSR2_29 F_(NFALE, IP8_11_8)
  75. #define GPSR2_28 F_(VI4_CLKENB, IP8_7_4)
  76. #define GPSR2_27 F_(VI4_FIELD, IP8_3_0)
  77. #define GPSR2_26 F_(VI4_HSYNC_N, IP7_31_28)
  78. #define GPSR2_25 F_(VI4_VSYNC_N, IP7_27_24)
  79. #define GPSR2_24 F_(VI4_DATA23, IP7_23_20)
  80. #define GPSR2_23 F_(VI4_DATA22, IP7_19_16)
  81. #define GPSR2_22 F_(VI4_DATA21, IP7_15_12)
  82. #define GPSR2_21 F_(VI4_DATA20, IP7_11_8)
  83. #define GPSR2_20 F_(VI4_DATA19, IP7_7_4)
  84. #define GPSR2_19 F_(VI4_DATA18, IP7_3_0)
  85. #define GPSR2_18 F_(VI4_DATA17, IP6_31_28)
  86. #define GPSR2_17 F_(VI4_DATA16, IP6_27_24)
  87. #define GPSR2_16 F_(VI4_DATA15, IP6_23_20)
  88. #define GPSR2_15 F_(VI4_DATA14, IP6_19_16)
  89. #define GPSR2_14 F_(VI4_DATA13, IP6_15_12)
  90. #define GPSR2_13 F_(VI4_DATA12, IP6_11_8)
  91. #define GPSR2_12 F_(VI4_DATA11, IP6_7_4)
  92. #define GPSR2_11 F_(VI4_DATA10, IP6_3_0)
  93. #define GPSR2_10 F_(VI4_DATA9, IP5_31_28)
  94. #define GPSR2_9 F_(VI4_DATA8, IP5_27_24)
  95. #define GPSR2_8 F_(VI4_DATA7, IP5_23_20)
  96. #define GPSR2_7 F_(VI4_DATA6, IP5_19_16)
  97. #define GPSR2_6 F_(VI4_DATA5, IP5_15_12)
  98. #define GPSR2_5 FM(VI4_DATA4)
  99. #define GPSR2_4 F_(VI4_DATA3, IP5_11_8)
  100. #define GPSR2_3 F_(VI4_DATA2, IP5_7_4)
  101. #define GPSR2_2 F_(VI4_DATA1, IP5_3_0)
  102. #define GPSR2_1 F_(VI4_DATA0, IP4_31_28)
  103. #define GPSR2_0 FM(VI4_CLK)
  104. /* GPSR3 */
  105. #define GPSR3_9 F_(NFDATA7, IP9_31_28)
  106. #define GPSR3_8 F_(NFDATA6, IP9_27_24)
  107. #define GPSR3_7 F_(NFDATA5, IP9_23_20)
  108. #define GPSR3_6 F_(NFDATA4, IP9_19_16)
  109. #define GPSR3_5 F_(NFDATA3, IP9_15_12)
  110. #define GPSR3_4 F_(NFDATA2, IP9_11_8)
  111. #define GPSR3_3 F_(NFDATA1, IP9_7_4)
  112. #define GPSR3_2 F_(NFDATA0, IP9_3_0)
  113. #define GPSR3_1 F_(NFWE_N, IP8_31_28)
  114. #define GPSR3_0 F_(NFRE_N, IP8_27_24)
  115. /* GPSR4 */
  116. #define GPSR4_31 F_(CAN0_RX_A, IP12_27_24)
  117. #define GPSR4_30 F_(CAN1_TX_A, IP13_7_4)
  118. #define GPSR4_29 F_(CAN1_RX_A, IP13_3_0)
  119. #define GPSR4_28 F_(CAN0_TX_A, IP12_31_28)
  120. #define GPSR4_27 FM(TX2)
  121. #define GPSR4_26 FM(RX2)
  122. #define GPSR4_25 F_(SCK2, IP12_11_8)
  123. #define GPSR4_24 F_(TX1_A, IP12_7_4)
  124. #define GPSR4_23 F_(RX1_A, IP12_3_0)
  125. #define GPSR4_22 F_(SCK1_A, IP11_31_28)
  126. #define GPSR4_21 F_(TX0_A, IP11_27_24)
  127. #define GPSR4_20 F_(RX0_A, IP11_23_20)
  128. #define GPSR4_19 F_(SCK0_A, IP11_19_16)
  129. #define GPSR4_18 F_(MSIOF1_RXD, IP11_15_12)
  130. #define GPSR4_17 F_(MSIOF1_TXD, IP11_11_8)
  131. #define GPSR4_16 F_(MSIOF1_SCK, IP11_7_4)
  132. #define GPSR4_15 FM(MSIOF0_RXD)
  133. #define GPSR4_14 FM(MSIOF0_TXD)
  134. #define GPSR4_13 FM(MSIOF0_SYNC)
  135. #define GPSR4_12 FM(MSIOF0_SCK)
  136. #define GPSR4_11 F_(SDA1, IP11_3_0)
  137. #define GPSR4_10 F_(SCL1, IP10_31_28)
  138. #define GPSR4_9 FM(SDA0)
  139. #define GPSR4_8 FM(SCL0)
  140. #define GPSR4_7 F_(SSI_WS4_A, IP10_27_24)
  141. #define GPSR4_6 F_(SSI_SDATA4_A, IP10_23_20)
  142. #define GPSR4_5 F_(SSI_SCK4_A, IP10_19_16)
  143. #define GPSR4_4 F_(SSI_WS34, IP10_15_12)
  144. #define GPSR4_3 F_(SSI_SDATA3, IP10_11_8)
  145. #define GPSR4_2 F_(SSI_SCK34, IP10_7_4)
  146. #define GPSR4_1 F_(AUDIO_CLKA, IP10_3_0)
  147. #define GPSR4_0 F_(NFRB_N, IP8_23_20)
  148. /* GPSR5 */
  149. #define GPSR5_20 FM(AVB0_LINK)
  150. #define GPSR5_19 FM(AVB0_PHY_INT)
  151. #define GPSR5_18 FM(AVB0_MAGIC)
  152. #define GPSR5_17 FM(AVB0_MDC)
  153. #define GPSR5_16 FM(AVB0_MDIO)
  154. #define GPSR5_15 FM(AVB0_TXCREFCLK)
  155. #define GPSR5_14 FM(AVB0_TD3)
  156. #define GPSR5_13 FM(AVB0_TD2)
  157. #define GPSR5_12 FM(AVB0_TD1)
  158. #define GPSR5_11 FM(AVB0_TD0)
  159. #define GPSR5_10 FM(AVB0_TXC)
  160. #define GPSR5_9 FM(AVB0_TX_CTL)
  161. #define GPSR5_8 FM(AVB0_RD3)
  162. #define GPSR5_7 FM(AVB0_RD2)
  163. #define GPSR5_6 FM(AVB0_RD1)
  164. #define GPSR5_5 FM(AVB0_RD0)
  165. #define GPSR5_4 FM(AVB0_RXC)
  166. #define GPSR5_3 FM(AVB0_RX_CTL)
  167. #define GPSR5_2 F_(CAN_CLK, IP12_23_20)
  168. #define GPSR5_1 F_(TPU0TO1_A, IP12_19_16)
  169. #define GPSR5_0 F_(TPU0TO0_A, IP12_15_12)
  170. /* GPSR6 */
  171. #define GPSR6_13 FM(RPC_INT_N)
  172. #define GPSR6_12 FM(RPC_RESET_N)
  173. #define GPSR6_11 FM(QSPI1_SSL)
  174. #define GPSR6_10 FM(QSPI1_IO3)
  175. #define GPSR6_9 FM(QSPI1_IO2)
  176. #define GPSR6_8 FM(QSPI1_MISO_IO1)
  177. #define GPSR6_7 FM(QSPI1_MOSI_IO0)
  178. #define GPSR6_6 FM(QSPI1_SPCLK)
  179. #define GPSR6_5 FM(QSPI0_SSL)
  180. #define GPSR6_4 FM(QSPI0_IO3)
  181. #define GPSR6_3 FM(QSPI0_IO2)
  182. #define GPSR6_2 FM(QSPI0_MISO_IO1)
  183. #define GPSR6_1 FM(QSPI0_MOSI_IO0)
  184. #define GPSR6_0 FM(QSPI0_SPCLK)
  185. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  186. #define IP0_3_0 FM(IRQ0_A) FM(MSIOF2_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  187. #define IP0_7_4 FM(MSIOF2_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  188. #define IP0_11_8 FM(MSIOF2_TXD) FM(SCL3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  189. #define IP0_15_12 FM(MSIOF2_RXD) FM(SDA3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  190. #define IP0_19_16 FM(MLB_CLK) FM(MSIOF2_SYNC_A) FM(SCK5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  191. #define IP0_23_20 FM(MLB_DAT) FM(MSIOF2_SS1) FM(RX5_A) FM(SCL3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  192. #define IP0_27_24 FM(MLB_SIG) FM(MSIOF2_SS2) FM(TX5_A) FM(SDA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  193. #define IP0_31_28 FM(DU_DB0) FM(LCDOUT0) FM(MSIOF3_TXD_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  194. #define IP1_3_0 FM(DU_DB1) FM(LCDOUT1) FM(MSIOF3_RXD_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  195. #define IP1_7_4 FM(DU_DB2) FM(LCDOUT2) FM(IRQ0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  196. #define IP1_11_8 FM(DU_DB3) FM(LCDOUT3) FM(SCK5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  197. #define IP1_15_12 FM(DU_DB4) FM(LCDOUT4) FM(RX5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  198. #define IP1_19_16 FM(DU_DB5) FM(LCDOUT5) FM(TX5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  199. #define IP1_23_20 FM(DU_DB6) FM(LCDOUT6) FM(MSIOF3_SS1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  200. #define IP1_27_24 FM(DU_DB7) FM(LCDOUT7) FM(MSIOF3_SS2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  201. #define IP1_31_28 FM(DU_DG0) FM(LCDOUT8) FM(MSIOF3_SCK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  202. #define IP2_3_0 FM(DU_DG1) FM(LCDOUT9) FM(MSIOF3_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  203. #define IP2_7_4 FM(DU_DG2) FM(LCDOUT10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  204. #define IP2_11_8 FM(DU_DG3) FM(LCDOUT11) FM(IRQ1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  205. #define IP2_15_12 FM(DU_DG4) FM(LCDOUT12) FM(HSCK3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  206. #define IP2_19_16 FM(DU_DG5) FM(LCDOUT13) FM(HTX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  207. #define IP2_23_20 FM(DU_DG6) FM(LCDOUT14) FM(HRX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  208. #define IP2_27_24 FM(DU_DG7) FM(LCDOUT15) FM(SCK4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  209. #define IP2_31_28 FM(DU_DR0) FM(LCDOUT16) FM(RX4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  210. #define IP3_3_0 FM(DU_DR1) FM(LCDOUT17) FM(TX4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  211. #define IP3_7_4 FM(DU_DR2) FM(LCDOUT18) FM(PWM0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  212. #define IP3_11_8 FM(DU_DR3) FM(LCDOUT19) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  213. #define IP3_15_12 FM(DU_DR4) FM(LCDOUT20) FM(TCLK2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  214. #define IP3_19_16 FM(DU_DR5) FM(LCDOUT21) FM(NMI) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  215. #define IP3_23_20 FM(DU_DR6) FM(LCDOUT22) FM(PWM2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  216. #define IP3_27_24 FM(DU_DR7) FM(LCDOUT23) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  217. #define IP3_31_28 FM(DU_DOTCLKOUT0) FM(QCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  218. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  219. #define IP4_3_0 FM(DU_HSYNC) FM(QSTH_QHS) FM(IRQ3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  220. #define IP4_7_4 FM(DU_VSYNC) FM(QSTVA_QVS) FM(IRQ4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  221. #define IP4_11_8 FM(DU_DISP) FM(QSTVB_QVE) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  222. #define IP4_15_12 FM(DU_DISP_CDE) FM(QCPV_QDE) FM(IRQ2_B) FM(DU_DOTCLKIN1)F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  223. #define IP4_19_16 FM(DU_CDE) FM(QSTB_QHE) FM(SCK3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  224. #define IP4_23_20 FM(QPOLA) F_(0, 0) FM(RX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  225. #define IP4_27_24 FM(QPOLB) F_(0, 0) FM(TX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  226. #define IP4_31_28 FM(VI4_DATA0) FM(PWM0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  227. #define IP5_3_0 FM(VI4_DATA1) FM(PWM1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  228. #define IP5_7_4 FM(VI4_DATA2) FM(PWM2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  229. #define IP5_11_8 FM(VI4_DATA3) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  230. #define IP5_15_12 FM(VI4_DATA5) FM(SCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  231. #define IP5_19_16 FM(VI4_DATA6) FM(IRQ2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  232. #define IP5_23_20 FM(VI4_DATA7) FM(TCLK2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  233. #define IP5_27_24 FM(VI4_DATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  234. #define IP5_31_28 FM(VI4_DATA9) FM(MSIOF3_SS2_A) FM(IRQ1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  235. #define IP6_3_0 FM(VI4_DATA10) FM(RX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  236. #define IP6_7_4 FM(VI4_DATA11) FM(TX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  237. #define IP6_11_8 FM(VI4_DATA12) FM(TCLK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  238. #define IP6_15_12 FM(VI4_DATA13) FM(MSIOF3_SS1_A) FM(HCTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  239. #define IP6_19_16 FM(VI4_DATA14) FM(SSI_SCK4_B) FM(HRTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  240. #define IP6_23_20 FM(VI4_DATA15) FM(SSI_SDATA4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  241. #define IP6_27_24 FM(VI4_DATA16) FM(HRX3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  242. #define IP6_31_28 FM(VI4_DATA17) FM(HTX3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  243. #define IP7_3_0 FM(VI4_DATA18) FM(HSCK3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  244. #define IP7_7_4 FM(VI4_DATA19) FM(SSI_WS4_B) F_(0, 0) F_(0, 0) FM(NFDATA15) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  245. #define IP7_11_8 FM(VI4_DATA20) FM(MSIOF3_SYNC_A) F_(0, 0) F_(0, 0) FM(NFDATA14) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  246. #define IP7_15_12 FM(VI4_DATA21) FM(MSIOF3_TXD_A) F_(0, 0) F_(0, 0) FM(NFDATA13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  247. #define IP7_19_16 FM(VI4_DATA22) FM(MSIOF3_RXD_A) F_(0, 0) F_(0, 0) FM(NFDATA12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  248. #define IP7_23_20 FM(VI4_DATA23) FM(MSIOF3_SCK_A) F_(0, 0) F_(0, 0) FM(NFDATA11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  249. #define IP7_27_24 FM(VI4_VSYNC_N) FM(SCK1_B) F_(0, 0) F_(0, 0) FM(NFDATA10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  250. #define IP7_31_28 FM(VI4_HSYNC_N) FM(RX1_B) F_(0, 0) F_(0, 0) FM(NFDATA9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  251. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  252. #define IP8_3_0 FM(VI4_FIELD) FM(AUDIO_CLKB) FM(IRQ5_A) FM(SCIF_CLK) FM(NFDATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  253. #define IP8_7_4 FM(VI4_CLKENB) FM(TX1_B) F_(0, 0) F_(0, 0) FM(NFWP_N) FM(DVC_MUTE_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  254. #define IP8_11_8 FM(NFALE) FM(SCL2_B) FM(IRQ3_B) FM(PWM0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  255. #define IP8_15_12 FM(NFCLE) FM(SDA2_B) FM(SCK3_A) FM(PWM1_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  256. #define IP8_19_16 FM(NFCE_N) F_(0, 0) FM(RX3_A) FM(PWM2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  257. #define IP8_23_20 FM(NFRB_N) F_(0, 0) FM(TX3_A) FM(PWM3_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  258. #define IP8_27_24 FM(NFRE_N) FM(MMC_CMD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  259. #define IP8_31_28 FM(NFWE_N) FM(MMC_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  260. #define IP9_3_0 FM(NFDATA0) FM(MMC_D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  261. #define IP9_7_4 FM(NFDATA1) FM(MMC_D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  262. #define IP9_11_8 FM(NFDATA2) FM(MMC_D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  263. #define IP9_15_12 FM(NFDATA3) FM(MMC_D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  264. #define IP9_19_16 FM(NFDATA4) FM(MMC_D4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  265. #define IP9_23_20 FM(NFDATA5) FM(MMC_D5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  266. #define IP9_27_24 FM(NFDATA6) FM(MMC_D6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  267. #define IP9_31_28 FM(NFDATA7) FM(MMC_D7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  268. #define IP10_3_0 FM(AUDIO_CLKA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(DVC_MUTE_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  269. #define IP10_7_4 FM(SSI_SCK34) FM(FSO_CFE_0_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  270. #define IP10_11_8 FM(SSI_SDATA3) FM(FSO_CFE_1_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  271. #define IP10_15_12 FM(SSI_WS34) FM(FSO_TOE_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  272. #define IP10_19_16 FM(SSI_SCK4_A) FM(HSCK0) FM(AUDIO_CLKOUT) FM(CAN0_RX_B) FM(IRQ4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  273. #define IP10_23_20 FM(SSI_SDATA4_A) FM(HTX0) FM(SCL2_A) FM(CAN1_RX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  274. #define IP10_27_24 FM(SSI_WS4_A) FM(HRX0) FM(SDA2_A) FM(CAN1_TX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  275. #define IP10_31_28 FM(SCL1) FM(CTS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  276. #define IP11_3_0 FM(SDA1) FM(RTS1_N_TANS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  277. #define IP11_7_4 FM(MSIOF1_SCK) FM(AVB0_AVTP_PPS_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  278. #define IP11_11_8 FM(MSIOF1_TXD) FM(AVB0_AVTP_CAPTURE_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  279. #define IP11_15_12 FM(MSIOF1_RXD) FM(AVB0_AVTP_MATCH_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  280. #define IP11_19_16 FM(SCK0_A) FM(MSIOF1_SYNC) FM(FSO_CFE_0_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  281. #define IP11_23_20 FM(RX0_A) FM(MSIOF0_SS1) FM(FSO_CFE_1_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  282. #define IP11_27_24 FM(TX0_A) FM(MSIOF0_SS2) FM(FSO_TOE_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  283. #define IP11_31_28 FM(SCK1_A) FM(MSIOF1_SS2) FM(TPU0TO2_B) FM(CAN0_TX_B) FM(AUDIO_CLKOUT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  284. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  285. #define IP12_3_0 FM(RX1_A) FM(CTS0_N) FM(TPU0TO0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  286. #define IP12_7_4 FM(TX1_A) FM(RTS0_N_TANS) FM(TPU0TO1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  287. #define IP12_11_8 FM(SCK2) FM(MSIOF1_SS1) FM(TPU0TO3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  288. #define IP12_15_12 FM(TPU0TO0_A) FM(AVB0_AVTP_CAPTURE_A) FM(HCTS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  289. #define IP12_19_16 FM(TPU0TO1_A) FM(AVB0_AVTP_MATCH_A) FM(HRTS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  290. #define IP12_23_20 FM(CAN_CLK) FM(AVB0_AVTP_PPS_A) FM(SCK0_B) FM(IRQ5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  291. #define IP12_27_24 FM(CAN0_RX_A) FM(CANFD0_RX) FM(RX0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  292. #define IP12_31_28 FM(CAN0_TX_A) FM(CANFD0_TX) FM(TX0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  293. #define IP13_3_0 FM(CAN1_RX_A) FM(CANFD1_RX) FM(TPU0TO2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  294. #define IP13_7_4 FM(CAN1_TX_A) FM(CANFD1_TX) FM(TPU0TO3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  295. #define PINMUX_GPSR \
  296. \
  297. GPSR1_31 GPSR2_31 GPSR4_31 \
  298. GPSR1_30 GPSR2_30 GPSR4_30 \
  299. GPSR1_29 GPSR2_29 GPSR4_29 \
  300. GPSR1_28 GPSR2_28 GPSR4_28 \
  301. GPSR1_27 GPSR2_27 GPSR4_27 \
  302. GPSR1_26 GPSR2_26 GPSR4_26 \
  303. GPSR1_25 GPSR2_25 GPSR4_25 \
  304. GPSR1_24 GPSR2_24 GPSR4_24 \
  305. GPSR1_23 GPSR2_23 GPSR4_23 \
  306. GPSR1_22 GPSR2_22 GPSR4_22 \
  307. GPSR1_21 GPSR2_21 GPSR4_21 \
  308. GPSR1_20 GPSR2_20 GPSR4_20 GPSR5_20 \
  309. GPSR1_19 GPSR2_19 GPSR4_19 GPSR5_19 \
  310. GPSR1_18 GPSR2_18 GPSR4_18 GPSR5_18 \
  311. GPSR1_17 GPSR2_17 GPSR4_17 GPSR5_17 \
  312. GPSR1_16 GPSR2_16 GPSR4_16 GPSR5_16 \
  313. GPSR1_15 GPSR2_15 GPSR4_15 GPSR5_15 \
  314. GPSR1_14 GPSR2_14 GPSR4_14 GPSR5_14 \
  315. GPSR1_13 GPSR2_13 GPSR4_13 GPSR5_13 GPSR6_13 \
  316. GPSR1_12 GPSR2_12 GPSR4_12 GPSR5_12 GPSR6_12 \
  317. GPSR1_11 GPSR2_11 GPSR4_11 GPSR5_11 GPSR6_11 \
  318. GPSR1_10 GPSR2_10 GPSR4_10 GPSR5_10 GPSR6_10 \
  319. GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
  320. GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
  321. GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
  322. GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
  323. GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
  324. GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
  325. GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 \
  326. GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 \
  327. GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 \
  328. GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0
  329. #define PINMUX_IPSR \
  330. \
  331. FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
  332. FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
  333. FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
  334. FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
  335. FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
  336. FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
  337. FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
  338. FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
  339. \
  340. FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
  341. FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
  342. FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
  343. FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
  344. FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
  345. FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
  346. FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
  347. FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
  348. \
  349. FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
  350. FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
  351. FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
  352. FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
  353. FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
  354. FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
  355. FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
  356. FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
  357. \
  358. FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 \
  359. FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 \
  360. FM(IP12_11_8) IP12_11_8 \
  361. FM(IP12_15_12) IP12_15_12 \
  362. FM(IP12_19_16) IP12_19_16 \
  363. FM(IP12_23_20) IP12_23_20 \
  364. FM(IP12_27_24) IP12_27_24 \
  365. FM(IP12_31_28) IP12_31_28 \
  366. /* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */
  367. #define MOD_SEL0_30 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1)
  368. #define MOD_SEL0_29 FM(SEL_I2C3_0) FM(SEL_I2C3_1)
  369. #define MOD_SEL0_28 FM(SEL_SCIF5_0) FM(SEL_SCIF5_1)
  370. #define MOD_SEL0_27 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1)
  371. #define MOD_SEL0_26 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1)
  372. #define MOD_SEL0_25 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1)
  373. #define MOD_SEL0_24_23 FM(SEL_PWM0_0) FM(SEL_PWM0_1) FM(SEL_PWM0_2) FM(SEL_PWM0_3)
  374. #define MOD_SEL0_22_21 FM(SEL_PWM1_0) FM(SEL_PWM1_1) FM(SEL_PWM1_2) FM(SEL_PWM1_3)
  375. #define MOD_SEL0_20_19 FM(SEL_PWM2_0) FM(SEL_PWM2_1) FM(SEL_PWM2_2) FM(SEL_PWM2_3)
  376. #define MOD_SEL0_18_17 FM(SEL_PWM3_0) FM(SEL_PWM3_1) FM(SEL_PWM3_2) FM(SEL_PWM3_3)
  377. #define MOD_SEL0_15 FM(SEL_IRQ_0_0) FM(SEL_IRQ_0_1)
  378. #define MOD_SEL0_14 FM(SEL_IRQ_1_0) FM(SEL_IRQ_1_1)
  379. #define MOD_SEL0_13 FM(SEL_IRQ_2_0) FM(SEL_IRQ_2_1)
  380. #define MOD_SEL0_12 FM(SEL_IRQ_3_0) FM(SEL_IRQ_3_1)
  381. #define MOD_SEL0_11 FM(SEL_IRQ_4_0) FM(SEL_IRQ_4_1)
  382. #define MOD_SEL0_10 FM(SEL_IRQ_5_0) FM(SEL_IRQ_5_1)
  383. #define MOD_SEL0_5 FM(SEL_TMU_0_0) FM(SEL_TMU_0_1)
  384. #define MOD_SEL0_4 FM(SEL_TMU_1_0) FM(SEL_TMU_1_1)
  385. #define MOD_SEL0_3 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1)
  386. #define MOD_SEL0_2 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
  387. #define MOD_SEL0_1 FM(SEL_SCU_0) FM(SEL_SCU_1)
  388. #define MOD_SEL0_0 FM(SEL_RFSO_0) FM(SEL_RFSO_1)
  389. #define MOD_SEL1_31 FM(SEL_CAN0_0) FM(SEL_CAN0_1)
  390. #define MOD_SEL1_30 FM(SEL_CAN1_0) FM(SEL_CAN1_1)
  391. #define MOD_SEL1_29 FM(SEL_I2C2_0) FM(SEL_I2C2_1)
  392. #define MOD_SEL1_28 FM(SEL_ETHERAVB_0) FM(SEL_ETHERAVB_1)
  393. #define MOD_SEL1_27 FM(SEL_SCIF0_0) FM(SEL_SCIF0_1)
  394. #define MOD_SEL1_26 FM(SEL_SSIF4_0) FM(SEL_SSIF4_1)
  395. #define PINMUX_MOD_SELS \
  396. \
  397. MOD_SEL1_31 \
  398. MOD_SEL0_30 MOD_SEL1_30 \
  399. MOD_SEL0_29 MOD_SEL1_29 \
  400. MOD_SEL0_28 MOD_SEL1_28 \
  401. MOD_SEL0_27 MOD_SEL1_27 \
  402. MOD_SEL0_26 MOD_SEL1_26 \
  403. MOD_SEL0_25 \
  404. MOD_SEL0_24_23 \
  405. MOD_SEL0_22_21 \
  406. MOD_SEL0_20_19 \
  407. MOD_SEL0_18_17 \
  408. MOD_SEL0_15 \
  409. MOD_SEL0_14 \
  410. MOD_SEL0_13 \
  411. MOD_SEL0_12 \
  412. MOD_SEL0_11 \
  413. MOD_SEL0_10 \
  414. MOD_SEL0_5 \
  415. MOD_SEL0_4 \
  416. MOD_SEL0_3 \
  417. MOD_SEL0_2 \
  418. MOD_SEL0_1 \
  419. MOD_SEL0_0
  420. enum {
  421. PINMUX_RESERVED = 0,
  422. PINMUX_DATA_BEGIN,
  423. GP_ALL(DATA),
  424. PINMUX_DATA_END,
  425. #define F_(x, y)
  426. #define FM(x) FN_##x,
  427. PINMUX_FUNCTION_BEGIN,
  428. GP_ALL(FN),
  429. PINMUX_GPSR
  430. PINMUX_IPSR
  431. PINMUX_MOD_SELS
  432. PINMUX_FUNCTION_END,
  433. #undef F_
  434. #undef FM
  435. #define F_(x, y)
  436. #define FM(x) x##_MARK,
  437. PINMUX_MARK_BEGIN,
  438. PINMUX_GPSR
  439. PINMUX_IPSR
  440. PINMUX_MOD_SELS
  441. PINMUX_MARK_END,
  442. #undef F_
  443. #undef FM
  444. };
  445. #define PINMUX_IPSR_MSEL2(ipsr, fn, msel1, msel2) \
  446. PINMUX_DATA(fn##_MARK, FN_##msel1, FN_##msel2, FN_##fn, FN_##ipsr)
  447. #define PINMUX_IPSR_PHYS(ipsr, fn, msel) \
  448. PINMUX_DATA(fn##_MARK, FN_##msel)
  449. static const u16 pinmux_data[] = {
  450. PINMUX_DATA_GP_ALL(),
  451. PINMUX_SINGLE(USB0_OVC),
  452. PINMUX_SINGLE(USB0_PWEN),
  453. PINMUX_SINGLE(VI4_DATA4),
  454. PINMUX_SINGLE(VI4_CLK),
  455. PINMUX_SINGLE(TX2),
  456. PINMUX_SINGLE(RX2),
  457. PINMUX_SINGLE(AVB0_LINK),
  458. PINMUX_SINGLE(AVB0_PHY_INT),
  459. PINMUX_SINGLE(AVB0_MAGIC),
  460. PINMUX_SINGLE(AVB0_MDC),
  461. PINMUX_SINGLE(AVB0_MDIO),
  462. PINMUX_SINGLE(AVB0_TXCREFCLK),
  463. PINMUX_SINGLE(AVB0_TD3),
  464. PINMUX_SINGLE(AVB0_TD2),
  465. PINMUX_SINGLE(AVB0_TD1),
  466. PINMUX_SINGLE(AVB0_TD0),
  467. PINMUX_SINGLE(AVB0_TXC),
  468. PINMUX_SINGLE(AVB0_TX_CTL),
  469. PINMUX_SINGLE(AVB0_RD3),
  470. PINMUX_SINGLE(AVB0_RD2),
  471. PINMUX_SINGLE(AVB0_RD1),
  472. PINMUX_SINGLE(AVB0_RD0),
  473. PINMUX_SINGLE(AVB0_RXC),
  474. PINMUX_SINGLE(AVB0_RX_CTL),
  475. PINMUX_SINGLE(RPC_INT_N),
  476. PINMUX_SINGLE(RPC_RESET_N),
  477. PINMUX_SINGLE(QSPI1_SSL),
  478. PINMUX_SINGLE(QSPI1_IO3),
  479. PINMUX_SINGLE(QSPI1_IO2),
  480. PINMUX_SINGLE(QSPI1_MISO_IO1),
  481. PINMUX_SINGLE(QSPI1_MOSI_IO0),
  482. PINMUX_SINGLE(QSPI1_SPCLK),
  483. PINMUX_SINGLE(QSPI0_SSL),
  484. PINMUX_SINGLE(QSPI0_IO3),
  485. PINMUX_SINGLE(QSPI0_IO2),
  486. PINMUX_SINGLE(QSPI0_MISO_IO1),
  487. PINMUX_SINGLE(QSPI0_MOSI_IO0),
  488. PINMUX_SINGLE(QSPI0_SPCLK),
  489. PINMUX_SINGLE(SCL0),
  490. PINMUX_SINGLE(SDA0),
  491. PINMUX_SINGLE(MSIOF0_RXD),
  492. PINMUX_SINGLE(MSIOF0_TXD),
  493. PINMUX_SINGLE(MSIOF0_SYNC),
  494. PINMUX_SINGLE(MSIOF0_SCK),
  495. /* IPSR0 */
  496. PINMUX_IPSR_MSEL(IP0_3_0, IRQ0_A, SEL_IRQ_0_0),
  497. PINMUX_IPSR_MSEL(IP0_3_0, MSIOF2_SYNC_B, SEL_MSIOF2_1),
  498. PINMUX_IPSR_GPSR(IP0_7_4, MSIOF2_SCK),
  499. PINMUX_IPSR_GPSR(IP0_11_8, MSIOF2_TXD),
  500. PINMUX_IPSR_MSEL(IP0_11_8, SCL3_A, SEL_I2C3_0),
  501. PINMUX_IPSR_GPSR(IP0_15_12, MSIOF2_RXD),
  502. PINMUX_IPSR_MSEL(IP0_15_12, SDA3_A, SEL_I2C3_0),
  503. PINMUX_IPSR_GPSR(IP0_19_16, MLB_CLK),
  504. PINMUX_IPSR_MSEL(IP0_19_16, MSIOF2_SYNC_A, SEL_MSIOF2_0),
  505. PINMUX_IPSR_MSEL(IP0_19_16, SCK5_A, SEL_SCIF5_0),
  506. PINMUX_IPSR_GPSR(IP0_23_20, MLB_DAT),
  507. PINMUX_IPSR_GPSR(IP0_23_20, MSIOF2_SS1),
  508. PINMUX_IPSR_MSEL(IP0_23_20, RX5_A, SEL_SCIF5_0),
  509. PINMUX_IPSR_MSEL(IP0_23_20, SCL3_B, SEL_I2C3_1),
  510. PINMUX_IPSR_GPSR(IP0_27_24, MLB_SIG),
  511. PINMUX_IPSR_GPSR(IP0_27_24, MSIOF2_SS2),
  512. PINMUX_IPSR_MSEL(IP0_27_24, TX5_A, SEL_SCIF5_0),
  513. PINMUX_IPSR_MSEL(IP0_27_24, SDA3_B, SEL_I2C3_1),
  514. PINMUX_IPSR_GPSR(IP0_31_28, DU_DB0),
  515. PINMUX_IPSR_GPSR(IP0_31_28, LCDOUT0),
  516. PINMUX_IPSR_MSEL(IP0_31_28, MSIOF3_TXD_B, SEL_MSIOF3_1),
  517. /* IPSR1 */
  518. PINMUX_IPSR_GPSR(IP1_3_0, DU_DB1),
  519. PINMUX_IPSR_GPSR(IP1_3_0, LCDOUT1),
  520. PINMUX_IPSR_MSEL(IP1_3_0, MSIOF3_RXD_B, SEL_MSIOF3_1),
  521. PINMUX_IPSR_GPSR(IP1_7_4, DU_DB2),
  522. PINMUX_IPSR_GPSR(IP1_7_4, LCDOUT2),
  523. PINMUX_IPSR_MSEL(IP1_7_4, IRQ0_B, SEL_IRQ_0_1),
  524. PINMUX_IPSR_GPSR(IP1_11_8, DU_DB3),
  525. PINMUX_IPSR_GPSR(IP1_11_8, LCDOUT3),
  526. PINMUX_IPSR_MSEL(IP1_11_8, SCK5_B, SEL_SCIF5_1),
  527. PINMUX_IPSR_GPSR(IP1_15_12, DU_DB4),
  528. PINMUX_IPSR_GPSR(IP1_15_12, LCDOUT4),
  529. PINMUX_IPSR_MSEL(IP1_15_12, RX5_B, SEL_SCIF5_1),
  530. PINMUX_IPSR_GPSR(IP1_19_16, DU_DB5),
  531. PINMUX_IPSR_GPSR(IP1_19_16, LCDOUT5),
  532. PINMUX_IPSR_MSEL(IP1_19_16, TX5_B, SEL_SCIF5_1),
  533. PINMUX_IPSR_GPSR(IP1_23_20, DU_DB6),
  534. PINMUX_IPSR_GPSR(IP1_23_20, LCDOUT6),
  535. PINMUX_IPSR_MSEL(IP1_23_20, MSIOF3_SS1_B, SEL_MSIOF3_1),
  536. PINMUX_IPSR_GPSR(IP1_27_24, DU_DB7),
  537. PINMUX_IPSR_GPSR(IP1_27_24, LCDOUT7),
  538. PINMUX_IPSR_MSEL(IP1_27_24, MSIOF3_SS2_B, SEL_MSIOF3_1),
  539. PINMUX_IPSR_GPSR(IP1_31_28, DU_DG0),
  540. PINMUX_IPSR_GPSR(IP1_31_28, LCDOUT8),
  541. PINMUX_IPSR_MSEL(IP1_31_28, MSIOF3_SCK_B, SEL_MSIOF3_1),
  542. /* IPSR2 */
  543. PINMUX_IPSR_GPSR(IP2_3_0, DU_DG1),
  544. PINMUX_IPSR_GPSR(IP2_3_0, LCDOUT9),
  545. PINMUX_IPSR_MSEL(IP2_3_0, MSIOF3_SYNC_B, SEL_MSIOF3_1),
  546. PINMUX_IPSR_GPSR(IP2_7_4, DU_DG2),
  547. PINMUX_IPSR_GPSR(IP2_7_4, LCDOUT10),
  548. PINMUX_IPSR_GPSR(IP2_11_8, DU_DG3),
  549. PINMUX_IPSR_GPSR(IP2_11_8, LCDOUT11),
  550. PINMUX_IPSR_MSEL(IP2_11_8, IRQ1_A, SEL_IRQ_1_0),
  551. PINMUX_IPSR_GPSR(IP2_15_12, DU_DG4),
  552. PINMUX_IPSR_GPSR(IP2_15_12, LCDOUT12),
  553. PINMUX_IPSR_MSEL(IP2_15_12, HSCK3_B, SEL_HSCIF3_1),
  554. PINMUX_IPSR_GPSR(IP2_19_16, DU_DG5),
  555. PINMUX_IPSR_GPSR(IP2_19_16, LCDOUT13),
  556. PINMUX_IPSR_MSEL(IP2_19_16, HTX3_B, SEL_HSCIF3_1),
  557. PINMUX_IPSR_GPSR(IP2_23_20, DU_DG6),
  558. PINMUX_IPSR_GPSR(IP2_23_20, LCDOUT14),
  559. PINMUX_IPSR_MSEL(IP2_23_20, HRX3_B, SEL_HSCIF3_1),
  560. PINMUX_IPSR_GPSR(IP2_27_24, DU_DG7),
  561. PINMUX_IPSR_GPSR(IP2_27_24, LCDOUT15),
  562. PINMUX_IPSR_MSEL(IP2_27_24, SCK4_B, SEL_SCIF4_1),
  563. PINMUX_IPSR_GPSR(IP2_31_28, DU_DR0),
  564. PINMUX_IPSR_GPSR(IP2_31_28, LCDOUT16),
  565. PINMUX_IPSR_MSEL(IP2_31_28, RX4_B, SEL_SCIF4_1),
  566. /* IPSR3 */
  567. PINMUX_IPSR_GPSR(IP3_3_0, DU_DR1),
  568. PINMUX_IPSR_GPSR(IP3_3_0, LCDOUT17),
  569. PINMUX_IPSR_MSEL(IP3_3_0, TX4_B, SEL_SCIF4_1),
  570. PINMUX_IPSR_GPSR(IP3_7_4, DU_DR2),
  571. PINMUX_IPSR_GPSR(IP3_7_4, LCDOUT18),
  572. PINMUX_IPSR_MSEL(IP3_7_4, PWM0_B, SEL_PWM0_2),
  573. PINMUX_IPSR_GPSR(IP3_11_8, DU_DR3),
  574. PINMUX_IPSR_GPSR(IP3_11_8, LCDOUT19),
  575. PINMUX_IPSR_MSEL(IP3_11_8, PWM1_B, SEL_PWM1_2),
  576. PINMUX_IPSR_GPSR(IP3_15_12, DU_DR4),
  577. PINMUX_IPSR_GPSR(IP3_15_12, LCDOUT20),
  578. PINMUX_IPSR_MSEL(IP3_15_12, TCLK2_B, SEL_TMU_0_1),
  579. PINMUX_IPSR_GPSR(IP3_19_16, DU_DR5),
  580. PINMUX_IPSR_GPSR(IP3_19_16, LCDOUT21),
  581. PINMUX_IPSR_GPSR(IP3_19_16, NMI),
  582. PINMUX_IPSR_GPSR(IP3_23_20, DU_DR6),
  583. PINMUX_IPSR_GPSR(IP3_23_20, LCDOUT22),
  584. PINMUX_IPSR_MSEL(IP3_23_20, PWM2_B, SEL_PWM2_2),
  585. PINMUX_IPSR_GPSR(IP3_27_24, DU_DR7),
  586. PINMUX_IPSR_GPSR(IP3_27_24, LCDOUT23),
  587. PINMUX_IPSR_MSEL(IP3_27_24, TCLK1_B, SEL_TMU_1_1),
  588. PINMUX_IPSR_GPSR(IP3_31_28, DU_DOTCLKOUT0),
  589. PINMUX_IPSR_GPSR(IP3_31_28, QCLK),
  590. /* IPSR4 */
  591. PINMUX_IPSR_GPSR(IP4_3_0, DU_HSYNC),
  592. PINMUX_IPSR_GPSR(IP4_3_0, QSTH_QHS),
  593. PINMUX_IPSR_MSEL(IP4_3_0, IRQ3_A, SEL_IRQ_3_0),
  594. PINMUX_IPSR_GPSR(IP4_7_4, DU_VSYNC),
  595. PINMUX_IPSR_GPSR(IP4_7_4, QSTVA_QVS),
  596. PINMUX_IPSR_MSEL(IP4_7_4, IRQ4_A, SEL_IRQ_4_0),
  597. PINMUX_IPSR_GPSR(IP4_11_8, DU_DISP),
  598. PINMUX_IPSR_GPSR(IP4_11_8, QSTVB_QVE),
  599. PINMUX_IPSR_MSEL(IP4_11_8, PWM3_B, SEL_PWM3_2),
  600. PINMUX_IPSR_GPSR(IP4_15_12, DU_DISP_CDE),
  601. PINMUX_IPSR_GPSR(IP4_15_12, QCPV_QDE),
  602. PINMUX_IPSR_MSEL(IP4_15_12, IRQ2_B, SEL_IRQ_2_1),
  603. PINMUX_IPSR_GPSR(IP4_15_12, DU_DOTCLKIN1),
  604. PINMUX_IPSR_GPSR(IP4_19_16, DU_CDE),
  605. PINMUX_IPSR_GPSR(IP4_19_16, QSTB_QHE),
  606. PINMUX_IPSR_MSEL(IP4_19_16, SCK3_B, SEL_SCIF3_1),
  607. PINMUX_IPSR_GPSR(IP4_23_20, QPOLA),
  608. PINMUX_IPSR_MSEL(IP4_23_20, RX3_B, SEL_SCIF3_1),
  609. PINMUX_IPSR_GPSR(IP4_27_24, QPOLB),
  610. PINMUX_IPSR_MSEL(IP4_27_24, TX3_B, SEL_SCIF3_1),
  611. PINMUX_IPSR_GPSR(IP4_31_28, VI4_DATA0),
  612. PINMUX_IPSR_MSEL(IP4_31_28, PWM0_A, SEL_PWM0_0),
  613. /* IPSR5 */
  614. PINMUX_IPSR_GPSR(IP5_3_0, VI4_DATA1),
  615. PINMUX_IPSR_MSEL(IP5_3_0, PWM1_A, SEL_PWM1_0),
  616. PINMUX_IPSR_GPSR(IP5_7_4, VI4_DATA2),
  617. PINMUX_IPSR_MSEL(IP5_7_4, PWM2_A, SEL_PWM2_0),
  618. PINMUX_IPSR_GPSR(IP5_11_8, VI4_DATA3),
  619. PINMUX_IPSR_MSEL(IP5_11_8, PWM3_A, SEL_PWM3_0),
  620. PINMUX_IPSR_GPSR(IP5_15_12, VI4_DATA5),
  621. PINMUX_IPSR_MSEL(IP5_15_12, SCK4_A, SEL_SCIF4_0),
  622. PINMUX_IPSR_GPSR(IP5_19_16, VI4_DATA6),
  623. PINMUX_IPSR_MSEL(IP5_19_16, IRQ2_A, SEL_IRQ_2_0),
  624. PINMUX_IPSR_GPSR(IP5_23_20, VI4_DATA7),
  625. PINMUX_IPSR_MSEL(IP5_23_20, TCLK2_A, SEL_TMU_0_0),
  626. PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA8),
  627. PINMUX_IPSR_GPSR(IP5_31_28, VI4_DATA9),
  628. PINMUX_IPSR_MSEL(IP5_31_28, MSIOF3_SS2_A, SEL_MSIOF3_0),
  629. PINMUX_IPSR_MSEL(IP5_31_28, IRQ1_B, SEL_IRQ_1_1),
  630. /* IPSR6 */
  631. PINMUX_IPSR_GPSR(IP6_3_0, VI4_DATA10),
  632. PINMUX_IPSR_MSEL(IP6_3_0, RX4_A, SEL_SCIF4_0),
  633. PINMUX_IPSR_GPSR(IP6_7_4, VI4_DATA11),
  634. PINMUX_IPSR_MSEL(IP6_7_4, TX4_A, SEL_SCIF4_0),
  635. PINMUX_IPSR_GPSR(IP6_11_8, VI4_DATA12),
  636. PINMUX_IPSR_MSEL(IP6_11_8, TCLK1_A, SEL_TMU_1_0),
  637. PINMUX_IPSR_GPSR(IP6_15_12, VI4_DATA13),
  638. PINMUX_IPSR_MSEL(IP6_15_12, MSIOF3_SS1_A, SEL_MSIOF3_0),
  639. PINMUX_IPSR_GPSR(IP6_15_12, HCTS3_N),
  640. PINMUX_IPSR_GPSR(IP6_19_16, VI4_DATA14),
  641. PINMUX_IPSR_MSEL(IP6_19_16, SSI_SCK4_B, SEL_SSIF4_1),
  642. PINMUX_IPSR_GPSR(IP6_19_16, HRTS3_N),
  643. PINMUX_IPSR_GPSR(IP6_23_20, VI4_DATA15),
  644. PINMUX_IPSR_MSEL(IP6_23_20, SSI_SDATA4_B, SEL_SSIF4_1),
  645. PINMUX_IPSR_GPSR(IP6_27_24, VI4_DATA16),
  646. PINMUX_IPSR_MSEL(IP6_27_24, HRX3_A, SEL_HSCIF3_0),
  647. PINMUX_IPSR_GPSR(IP6_31_28, VI4_DATA17),
  648. PINMUX_IPSR_MSEL(IP6_31_28, HTX3_A, SEL_HSCIF3_0),
  649. /* IPSR7 */
  650. PINMUX_IPSR_GPSR(IP7_3_0, VI4_DATA18),
  651. PINMUX_IPSR_MSEL(IP7_3_0, HSCK3_A, SEL_HSCIF3_0),
  652. PINMUX_IPSR_GPSR(IP7_7_4, VI4_DATA19),
  653. PINMUX_IPSR_MSEL(IP7_7_4, SSI_WS4_B, SEL_SSIF4_1),
  654. PINMUX_IPSR_GPSR(IP7_7_4, NFDATA15),
  655. PINMUX_IPSR_GPSR(IP7_11_8, VI4_DATA20),
  656. PINMUX_IPSR_MSEL(IP7_11_8, MSIOF3_SYNC_A, SEL_MSIOF3_0),
  657. PINMUX_IPSR_GPSR(IP7_11_8, NFDATA14),
  658. PINMUX_IPSR_GPSR(IP7_15_12, VI4_DATA21),
  659. PINMUX_IPSR_MSEL(IP7_15_12, MSIOF3_TXD_A, SEL_MSIOF3_0),
  660. PINMUX_IPSR_GPSR(IP7_15_12, NFDATA13),
  661. PINMUX_IPSR_GPSR(IP7_19_16, VI4_DATA22),
  662. PINMUX_IPSR_MSEL(IP7_19_16, MSIOF3_RXD_A, SEL_MSIOF3_0),
  663. PINMUX_IPSR_GPSR(IP7_19_16, NFDATA12),
  664. PINMUX_IPSR_GPSR(IP7_23_20, VI4_DATA23),
  665. PINMUX_IPSR_MSEL(IP7_23_20, MSIOF3_SCK_A, SEL_MSIOF3_0),
  666. PINMUX_IPSR_GPSR(IP7_23_20, NFDATA11),
  667. PINMUX_IPSR_GPSR(IP7_27_24, VI4_VSYNC_N),
  668. PINMUX_IPSR_MSEL(IP7_27_24, SCK1_B, SEL_SCIF1_1),
  669. PINMUX_IPSR_GPSR(IP7_27_24, NFDATA10),
  670. PINMUX_IPSR_GPSR(IP7_31_28, VI4_HSYNC_N),
  671. PINMUX_IPSR_MSEL(IP7_31_28, RX1_B, SEL_SCIF1_1),
  672. PINMUX_IPSR_GPSR(IP7_31_28, NFDATA9),
  673. /* IPSR8 */
  674. PINMUX_IPSR_GPSR(IP8_3_0, VI4_FIELD),
  675. PINMUX_IPSR_GPSR(IP8_3_0, AUDIO_CLKB),
  676. PINMUX_IPSR_MSEL(IP8_3_0, IRQ5_A, SEL_IRQ_5_0),
  677. PINMUX_IPSR_GPSR(IP8_3_0, SCIF_CLK),
  678. PINMUX_IPSR_GPSR(IP8_3_0, NFDATA8),
  679. PINMUX_IPSR_GPSR(IP8_7_4, VI4_CLKENB),
  680. PINMUX_IPSR_MSEL(IP8_7_4, TX1_B, SEL_SCIF1_1),
  681. PINMUX_IPSR_GPSR(IP8_7_4, NFWP_N),
  682. PINMUX_IPSR_MSEL(IP8_7_4, DVC_MUTE_A, SEL_SCU_0),
  683. PINMUX_IPSR_GPSR(IP8_11_8, NFALE),
  684. PINMUX_IPSR_MSEL(IP8_11_8, SCL2_B, SEL_I2C2_1),
  685. PINMUX_IPSR_MSEL(IP8_11_8, IRQ3_B, SEL_IRQ_3_1),
  686. PINMUX_IPSR_MSEL(IP8_11_8, PWM0_C, SEL_PWM0_1),
  687. PINMUX_IPSR_GPSR(IP8_15_12, NFCLE),
  688. PINMUX_IPSR_MSEL(IP8_15_12, SDA2_B, SEL_I2C2_1),
  689. PINMUX_IPSR_MSEL(IP8_15_12, SCK3_A, SEL_SCIF3_0),
  690. PINMUX_IPSR_MSEL(IP8_15_12, PWM1_C, SEL_PWM1_1),
  691. PINMUX_IPSR_GPSR(IP8_19_16, NFCE_N),
  692. PINMUX_IPSR_MSEL(IP8_19_16, RX3_A, SEL_SCIF3_0),
  693. PINMUX_IPSR_MSEL(IP8_19_16, PWM2_C, SEL_PWM2_1),
  694. PINMUX_IPSR_GPSR(IP8_23_20, NFRB_N),
  695. PINMUX_IPSR_MSEL(IP8_23_20, TX3_A, SEL_SCIF3_0),
  696. PINMUX_IPSR_MSEL(IP8_23_20, PWM3_C, SEL_PWM3_1),
  697. PINMUX_IPSR_GPSR(IP8_27_24, NFRE_N),
  698. PINMUX_IPSR_GPSR(IP8_27_24, MMC_CMD),
  699. PINMUX_IPSR_GPSR(IP8_31_28, NFWE_N),
  700. PINMUX_IPSR_GPSR(IP8_31_28, MMC_CLK),
  701. /* IPSR9 */
  702. PINMUX_IPSR_GPSR(IP9_3_0, NFDATA0),
  703. PINMUX_IPSR_GPSR(IP9_3_0, MMC_D0),
  704. PINMUX_IPSR_GPSR(IP9_7_4, NFDATA1),
  705. PINMUX_IPSR_GPSR(IP9_7_4, MMC_D1),
  706. PINMUX_IPSR_GPSR(IP9_11_8, NFDATA2),
  707. PINMUX_IPSR_GPSR(IP9_11_8, MMC_D2),
  708. PINMUX_IPSR_GPSR(IP9_15_12, NFDATA3),
  709. PINMUX_IPSR_GPSR(IP9_15_12, MMC_D3),
  710. PINMUX_IPSR_GPSR(IP9_19_16, NFDATA4),
  711. PINMUX_IPSR_GPSR(IP9_19_16, MMC_D4),
  712. PINMUX_IPSR_GPSR(IP9_23_20, NFDATA5),
  713. PINMUX_IPSR_GPSR(IP9_23_20, MMC_D5),
  714. PINMUX_IPSR_GPSR(IP9_27_24, NFDATA6),
  715. PINMUX_IPSR_GPSR(IP9_27_24, MMC_D6),
  716. PINMUX_IPSR_GPSR(IP9_31_28, NFDATA7),
  717. PINMUX_IPSR_GPSR(IP9_31_28, MMC_D7),
  718. /* IPSR10 */
  719. PINMUX_IPSR_GPSR(IP10_3_0, AUDIO_CLKA),
  720. PINMUX_IPSR_MSEL(IP10_3_0, DVC_MUTE_B, SEL_SCU_1),
  721. PINMUX_IPSR_GPSR(IP10_7_4, SSI_SCK34),
  722. PINMUX_IPSR_MSEL(IP10_7_4, FSO_CFE_0_N_A, SEL_RFSO_0),
  723. PINMUX_IPSR_GPSR(IP10_11_8, SSI_SDATA3),
  724. PINMUX_IPSR_MSEL(IP10_11_8, FSO_CFE_1_N_A, SEL_RFSO_0),
  725. PINMUX_IPSR_GPSR(IP10_15_12, SSI_WS34),
  726. PINMUX_IPSR_MSEL(IP10_15_12, FSO_TOE_N_A, SEL_RFSO_0),
  727. PINMUX_IPSR_MSEL(IP10_19_16, SSI_SCK4_A, SEL_SSIF4_0),
  728. PINMUX_IPSR_GPSR(IP10_19_16, HSCK0),
  729. PINMUX_IPSR_GPSR(IP10_19_16, AUDIO_CLKOUT),
  730. PINMUX_IPSR_MSEL(IP10_19_16, CAN0_RX_B, SEL_CAN0_1),
  731. PINMUX_IPSR_MSEL(IP10_19_16, IRQ4_B, SEL_IRQ_4_1),
  732. PINMUX_IPSR_MSEL(IP10_23_20, SSI_SDATA4_A, SEL_SSIF4_0),
  733. PINMUX_IPSR_GPSR(IP10_23_20, HTX0),
  734. PINMUX_IPSR_MSEL(IP10_23_20, SCL2_A, SEL_I2C2_0),
  735. PINMUX_IPSR_MSEL(IP10_23_20, CAN1_RX_B, SEL_CAN1_1),
  736. PINMUX_IPSR_MSEL(IP10_27_24, SSI_WS4_A, SEL_SSIF4_0),
  737. PINMUX_IPSR_GPSR(IP10_27_24, HRX0),
  738. PINMUX_IPSR_MSEL(IP10_27_24, SDA2_A, SEL_I2C2_0),
  739. PINMUX_IPSR_MSEL(IP10_27_24, CAN1_TX_B, SEL_CAN1_1),
  740. PINMUX_IPSR_GPSR(IP10_31_28, SCL1),
  741. PINMUX_IPSR_GPSR(IP10_31_28, CTS1_N),
  742. /* IPSR11 */
  743. PINMUX_IPSR_GPSR(IP11_3_0, SDA1),
  744. PINMUX_IPSR_GPSR(IP11_3_0, RTS1_N_TANS),
  745. PINMUX_IPSR_GPSR(IP11_7_4, MSIOF1_SCK),
  746. PINMUX_IPSR_MSEL(IP11_7_4, AVB0_AVTP_PPS_B, SEL_ETHERAVB_1),
  747. PINMUX_IPSR_GPSR(IP11_11_8, MSIOF1_TXD),
  748. PINMUX_IPSR_MSEL(IP11_11_8, AVB0_AVTP_CAPTURE_B, SEL_ETHERAVB_1),
  749. PINMUX_IPSR_GPSR(IP11_15_12, MSIOF1_RXD),
  750. PINMUX_IPSR_MSEL(IP11_15_12, AVB0_AVTP_MATCH_B, SEL_ETHERAVB_1),
  751. PINMUX_IPSR_MSEL(IP11_19_16, SCK0_A, SEL_SCIF0_0),
  752. PINMUX_IPSR_GPSR(IP11_19_16, MSIOF1_SYNC),
  753. PINMUX_IPSR_MSEL(IP11_19_16, FSO_CFE_0_N_B, SEL_RFSO_1),
  754. PINMUX_IPSR_MSEL(IP11_23_20, RX0_A, SEL_SCIF0_0),
  755. PINMUX_IPSR_GPSR(IP11_23_20, MSIOF0_SS1),
  756. PINMUX_IPSR_MSEL(IP11_23_20, FSO_CFE_1_N_B, SEL_RFSO_1),
  757. PINMUX_IPSR_MSEL(IP11_27_24, TX0_A, SEL_SCIF0_0),
  758. PINMUX_IPSR_GPSR(IP11_27_24, MSIOF0_SS2),
  759. PINMUX_IPSR_MSEL(IP11_27_24, FSO_TOE_N_B, SEL_RFSO_1),
  760. PINMUX_IPSR_MSEL(IP11_31_28, SCK1_A, SEL_SCIF1_0),
  761. PINMUX_IPSR_GPSR(IP11_31_28, MSIOF1_SS2),
  762. PINMUX_IPSR_GPSR(IP11_31_28, TPU0TO2_B),
  763. PINMUX_IPSR_MSEL(IP11_31_28, CAN0_TX_B, SEL_CAN0_1),
  764. PINMUX_IPSR_GPSR(IP11_31_28, AUDIO_CLKOUT1),
  765. /* IPSR12 */
  766. PINMUX_IPSR_MSEL(IP12_3_0, RX1_A, SEL_SCIF1_0),
  767. PINMUX_IPSR_GPSR(IP12_3_0, CTS0_N),
  768. PINMUX_IPSR_GPSR(IP12_3_0, TPU0TO0_B),
  769. PINMUX_IPSR_MSEL(IP12_7_4, TX1_A, SEL_SCIF1_0),
  770. PINMUX_IPSR_GPSR(IP12_7_4, RTS0_N_TANS),
  771. PINMUX_IPSR_GPSR(IP12_7_4, TPU0TO1_B),
  772. PINMUX_IPSR_GPSR(IP12_11_8, SCK2),
  773. PINMUX_IPSR_GPSR(IP12_11_8, MSIOF1_SS1),
  774. PINMUX_IPSR_GPSR(IP12_11_8, TPU0TO3_B),
  775. PINMUX_IPSR_GPSR(IP12_15_12, TPU0TO0_A),
  776. PINMUX_IPSR_MSEL(IP12_15_12, AVB0_AVTP_CAPTURE_A, SEL_ETHERAVB_0),
  777. PINMUX_IPSR_GPSR(IP12_15_12, HCTS0_N),
  778. PINMUX_IPSR_GPSR(IP12_19_16, TPU0TO1_A),
  779. PINMUX_IPSR_MSEL(IP12_19_16, AVB0_AVTP_MATCH_A, SEL_ETHERAVB_0),
  780. PINMUX_IPSR_GPSR(IP12_19_16, HRTS0_N),
  781. PINMUX_IPSR_GPSR(IP12_23_20, CAN_CLK),
  782. PINMUX_IPSR_MSEL(IP12_23_20, AVB0_AVTP_PPS_A, SEL_ETHERAVB_0),
  783. PINMUX_IPSR_MSEL(IP12_23_20, SCK0_B, SEL_SCIF0_1),
  784. PINMUX_IPSR_MSEL(IP12_23_20, IRQ5_B, SEL_IRQ_5_1),
  785. PINMUX_IPSR_MSEL(IP12_27_24, CAN0_RX_A, SEL_CAN0_0),
  786. PINMUX_IPSR_GPSR(IP12_27_24, CANFD0_RX),
  787. PINMUX_IPSR_MSEL(IP12_27_24, RX0_B, SEL_SCIF0_1),
  788. PINMUX_IPSR_MSEL(IP12_31_28, CAN0_TX_A, SEL_CAN0_0),
  789. PINMUX_IPSR_GPSR(IP12_31_28, CANFD0_TX),
  790. PINMUX_IPSR_MSEL(IP12_31_28, TX0_B, SEL_SCIF0_1),
  791. /* IPSR13 */
  792. PINMUX_IPSR_MSEL(IP13_3_0, CAN1_RX_A, SEL_CAN1_0),
  793. PINMUX_IPSR_GPSR(IP13_3_0, CANFD1_RX),
  794. PINMUX_IPSR_GPSR(IP13_3_0, TPU0TO2_A),
  795. PINMUX_IPSR_MSEL(IP13_7_4, CAN1_TX_A, SEL_CAN1_0),
  796. PINMUX_IPSR_GPSR(IP13_7_4, CANFD1_TX),
  797. PINMUX_IPSR_GPSR(IP13_7_4, TPU0TO3_A),
  798. };
  799. static const struct sh_pfc_pin pinmux_pins[] = {
  800. PINMUX_GPIO_GP_ALL(),
  801. };
  802. /* - AUDIO CLOCK ------------------------------------------------------------- */
  803. static const unsigned int audio_clk_a_pins[] = {
  804. /* CLK A */
  805. RCAR_GP_PIN(4, 1),
  806. };
  807. static const unsigned int audio_clk_a_mux[] = {
  808. AUDIO_CLKA_MARK,
  809. };
  810. static const unsigned int audio_clk_b_pins[] = {
  811. /* CLK B */
  812. RCAR_GP_PIN(2, 27),
  813. };
  814. static const unsigned int audio_clk_b_mux[] = {
  815. AUDIO_CLKB_MARK,
  816. };
  817. static const unsigned int audio_clkout_pins[] = {
  818. /* CLKOUT */
  819. RCAR_GP_PIN(4, 5),
  820. };
  821. static const unsigned int audio_clkout_mux[] = {
  822. AUDIO_CLKOUT_MARK,
  823. };
  824. static const unsigned int audio_clkout1_pins[] = {
  825. /* CLKOUT1 */
  826. RCAR_GP_PIN(4, 22),
  827. };
  828. static const unsigned int audio_clkout1_mux[] = {
  829. AUDIO_CLKOUT1_MARK,
  830. };
  831. /* - EtherAVB --------------------------------------------------------------- */
  832. static const unsigned int avb0_link_pins[] = {
  833. /* AVB0_LINK */
  834. RCAR_GP_PIN(5, 20),
  835. };
  836. static const unsigned int avb0_link_mux[] = {
  837. AVB0_LINK_MARK,
  838. };
  839. static const unsigned int avb0_magic_pins[] = {
  840. /* AVB0_MAGIC */
  841. RCAR_GP_PIN(5, 18),
  842. };
  843. static const unsigned int avb0_magic_mux[] = {
  844. AVB0_MAGIC_MARK,
  845. };
  846. static const unsigned int avb0_phy_int_pins[] = {
  847. /* AVB0_PHY_INT */
  848. RCAR_GP_PIN(5, 19),
  849. };
  850. static const unsigned int avb0_phy_int_mux[] = {
  851. AVB0_PHY_INT_MARK,
  852. };
  853. static const unsigned int avb0_mdio_pins[] = {
  854. /* AVB0_MDC, AVB0_MDIO */
  855. RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 16),
  856. };
  857. static const unsigned int avb0_mdio_mux[] = {
  858. AVB0_MDC_MARK, AVB0_MDIO_MARK,
  859. };
  860. static const unsigned int avb0_mii_pins[] = {
  861. /*
  862. * AVB0_TX_CTL, AVB0_TXC, AVB0_TD0,
  863. * AVB0_TD1, AVB0_TD2, AVB0_TD3,
  864. * AVB0_RX_CTL, AVB0_RXC, AVB0_RD0,
  865. * AVB0_RD1, AVB0_RD2, AVB0_RD3,
  866. * AVB0_TXCREFCLK
  867. */
  868. RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
  869. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
  870. RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
  871. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
  872. RCAR_GP_PIN(5, 15),
  873. };
  874. static const unsigned int avb0_mii_mux[] = {
  875. AVB0_TX_CTL_MARK, AVB0_TXC_MARK, AVB0_TD0_MARK,
  876. AVB0_TD1_MARK, AVB0_TD2_MARK, AVB0_TD3_MARK,
  877. AVB0_RX_CTL_MARK, AVB0_RXC_MARK, AVB0_RD0_MARK,
  878. AVB0_RD1_MARK, AVB0_RD2_MARK, AVB0_RD3_MARK,
  879. AVB0_TXCREFCLK_MARK,
  880. };
  881. static const unsigned int avb0_avtp_pps_a_pins[] = {
  882. /* AVB0_AVTP_PPS_A */
  883. RCAR_GP_PIN(5, 2),
  884. };
  885. static const unsigned int avb0_avtp_pps_a_mux[] = {
  886. AVB0_AVTP_PPS_A_MARK,
  887. };
  888. static const unsigned int avb0_avtp_match_a_pins[] = {
  889. /* AVB0_AVTP_MATCH_A */
  890. RCAR_GP_PIN(5, 1),
  891. };
  892. static const unsigned int avb0_avtp_match_a_mux[] = {
  893. AVB0_AVTP_MATCH_A_MARK,
  894. };
  895. static const unsigned int avb0_avtp_capture_a_pins[] = {
  896. /* AVB0_AVTP_CAPTURE_A */
  897. RCAR_GP_PIN(5, 0),
  898. };
  899. static const unsigned int avb0_avtp_capture_a_mux[] = {
  900. AVB0_AVTP_CAPTURE_A_MARK,
  901. };
  902. static const unsigned int avb0_avtp_pps_b_pins[] = {
  903. /* AVB0_AVTP_PPS_B */
  904. RCAR_GP_PIN(4, 16),
  905. };
  906. static const unsigned int avb0_avtp_pps_b_mux[] = {
  907. AVB0_AVTP_PPS_B_MARK,
  908. };
  909. static const unsigned int avb0_avtp_match_b_pins[] = {
  910. /* AVB0_AVTP_MATCH_B */
  911. RCAR_GP_PIN(4, 18),
  912. };
  913. static const unsigned int avb0_avtp_match_b_mux[] = {
  914. AVB0_AVTP_MATCH_B_MARK,
  915. };
  916. static const unsigned int avb0_avtp_capture_b_pins[] = {
  917. /* AVB0_AVTP_CAPTURE_B */
  918. RCAR_GP_PIN(4, 17),
  919. };
  920. static const unsigned int avb0_avtp_capture_b_mux[] = {
  921. AVB0_AVTP_CAPTURE_B_MARK,
  922. };
  923. /* - CAN ------------------------------------------------------------------ */
  924. static const unsigned int can0_data_a_pins[] = {
  925. /* TX, RX */
  926. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 31),
  927. };
  928. static const unsigned int can0_data_a_mux[] = {
  929. CAN0_TX_A_MARK, CAN0_RX_A_MARK,
  930. };
  931. static const unsigned int can0_data_b_pins[] = {
  932. /* TX, RX */
  933. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 5),
  934. };
  935. static const unsigned int can0_data_b_mux[] = {
  936. CAN0_TX_B_MARK, CAN0_RX_B_MARK,
  937. };
  938. static const unsigned int can1_data_a_pins[] = {
  939. /* TX, RX */
  940. RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 29),
  941. };
  942. static const unsigned int can1_data_a_mux[] = {
  943. CAN1_TX_A_MARK, CAN1_RX_A_MARK,
  944. };
  945. static const unsigned int can1_data_b_pins[] = {
  946. /* TX, RX */
  947. RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 6),
  948. };
  949. static const unsigned int can1_data_b_mux[] = {
  950. CAN1_TX_B_MARK, CAN1_RX_B_MARK,
  951. };
  952. /* - CAN Clock -------------------------------------------------------------- */
  953. static const unsigned int can_clk_pins[] = {
  954. /* CLK */
  955. RCAR_GP_PIN(5, 2),
  956. };
  957. static const unsigned int can_clk_mux[] = {
  958. CAN_CLK_MARK,
  959. };
  960. /* - CAN FD ----------------------------------------------------------------- */
  961. static const unsigned int canfd0_data_pins[] = {
  962. /* TX, RX */
  963. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 31),
  964. };
  965. static const unsigned int canfd0_data_mux[] = {
  966. CANFD0_TX_MARK, CANFD0_RX_MARK,
  967. };
  968. static const unsigned int canfd1_data_pins[] = {
  969. /* TX, RX */
  970. RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 29),
  971. };
  972. static const unsigned int canfd1_data_mux[] = {
  973. CANFD1_TX_MARK, CANFD1_RX_MARK,
  974. };
  975. /* - DU --------------------------------------------------------------------- */
  976. static const unsigned int du_rgb666_pins[] = {
  977. /* R[7:2], G[7:2], B[7:2] */
  978. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21),
  979. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  980. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  981. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10),
  982. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
  983. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
  984. };
  985. static const unsigned int du_rgb666_mux[] = {
  986. DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
  987. DU_DR3_MARK, DU_DR2_MARK,
  988. DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
  989. DU_DG3_MARK, DU_DG2_MARK,
  990. DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
  991. DU_DB3_MARK, DU_DB2_MARK,
  992. };
  993. static const unsigned int du_rgb888_pins[] = {
  994. /* R[7:0], G[7:0], B[7:0] */
  995. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21),
  996. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  997. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
  998. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  999. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10),
  1000. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
  1001. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
  1002. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
  1003. RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
  1004. };
  1005. static const unsigned int du_rgb888_mux[] = {
  1006. DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
  1007. DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
  1008. DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
  1009. DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
  1010. DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
  1011. DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
  1012. };
  1013. static const unsigned int du_clk_in_1_pins[] = {
  1014. /* CLKIN */
  1015. RCAR_GP_PIN(1, 28),
  1016. };
  1017. static const unsigned int du_clk_in_1_mux[] = {
  1018. DU_DOTCLKIN1_MARK
  1019. };
  1020. static const unsigned int du_clk_out_0_pins[] = {
  1021. /* CLKOUT */
  1022. RCAR_GP_PIN(1, 24),
  1023. };
  1024. static const unsigned int du_clk_out_0_mux[] = {
  1025. DU_DOTCLKOUT0_MARK
  1026. };
  1027. static const unsigned int du_sync_pins[] = {
  1028. /* VSYNC, HSYNC */
  1029. RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
  1030. };
  1031. static const unsigned int du_sync_mux[] = {
  1032. DU_VSYNC_MARK, DU_HSYNC_MARK
  1033. };
  1034. static const unsigned int du_disp_cde_pins[] = {
  1035. /* DISP_CDE */
  1036. RCAR_GP_PIN(1, 28),
  1037. };
  1038. static const unsigned int du_disp_cde_mux[] = {
  1039. DU_DISP_CDE_MARK,
  1040. };
  1041. static const unsigned int du_cde_pins[] = {
  1042. /* CDE */
  1043. RCAR_GP_PIN(1, 29),
  1044. };
  1045. static const unsigned int du_cde_mux[] = {
  1046. DU_CDE_MARK,
  1047. };
  1048. static const unsigned int du_disp_pins[] = {
  1049. /* DISP */
  1050. RCAR_GP_PIN(1, 27),
  1051. };
  1052. static const unsigned int du_disp_mux[] = {
  1053. DU_DISP_MARK,
  1054. };
  1055. /* - I2C -------------------------------------------------------------------- */
  1056. static const unsigned int i2c0_pins[] = {
  1057. /* SCL, SDA */
  1058. RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
  1059. };
  1060. static const unsigned int i2c0_mux[] = {
  1061. SCL0_MARK, SDA0_MARK,
  1062. };
  1063. static const unsigned int i2c1_pins[] = {
  1064. /* SCL, SDA */
  1065. RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
  1066. };
  1067. static const unsigned int i2c1_mux[] = {
  1068. SCL1_MARK, SDA1_MARK,
  1069. };
  1070. static const unsigned int i2c2_a_pins[] = {
  1071. /* SCL, SDA */
  1072. RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
  1073. };
  1074. static const unsigned int i2c2_a_mux[] = {
  1075. SCL2_A_MARK, SDA2_A_MARK,
  1076. };
  1077. static const unsigned int i2c2_b_pins[] = {
  1078. /* SCL, SDA */
  1079. RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 30),
  1080. };
  1081. static const unsigned int i2c2_b_mux[] = {
  1082. SCL2_B_MARK, SDA2_B_MARK,
  1083. };
  1084. static const unsigned int i2c3_a_pins[] = {
  1085. /* SCL, SDA */
  1086. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  1087. };
  1088. static const unsigned int i2c3_a_mux[] = {
  1089. SCL3_A_MARK, SDA3_A_MARK,
  1090. };
  1091. static const unsigned int i2c3_b_pins[] = {
  1092. /* SCL, SDA */
  1093. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 8),
  1094. };
  1095. static const unsigned int i2c3_b_mux[] = {
  1096. SCL3_B_MARK, SDA3_B_MARK,
  1097. };
  1098. /* - MMC ------------------------------------------------------------------- */
  1099. static const unsigned int mmc_data1_pins[] = {
  1100. /* D0 */
  1101. RCAR_GP_PIN(3, 2),
  1102. };
  1103. static const unsigned int mmc_data1_mux[] = {
  1104. MMC_D0_MARK,
  1105. };
  1106. static const unsigned int mmc_data4_pins[] = {
  1107. /* D[0:3] */
  1108. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  1109. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
  1110. };
  1111. static const unsigned int mmc_data4_mux[] = {
  1112. MMC_D0_MARK, MMC_D1_MARK,
  1113. MMC_D2_MARK, MMC_D3_MARK,
  1114. };
  1115. static const unsigned int mmc_data8_pins[] = {
  1116. /* D[0:7] */
  1117. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  1118. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
  1119. RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
  1120. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  1121. };
  1122. static const unsigned int mmc_data8_mux[] = {
  1123. MMC_D0_MARK, MMC_D1_MARK,
  1124. MMC_D2_MARK, MMC_D3_MARK,
  1125. MMC_D4_MARK, MMC_D5_MARK,
  1126. MMC_D6_MARK, MMC_D7_MARK,
  1127. };
  1128. static const unsigned int mmc_ctrl_pins[] = {
  1129. /* CLK, CMD */
  1130. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
  1131. };
  1132. static const unsigned int mmc_ctrl_mux[] = {
  1133. MMC_CLK_MARK, MMC_CMD_MARK,
  1134. };
  1135. /* - MSIOF0 ----------------------------------------------------------------- */
  1136. static const unsigned int msiof0_clk_pins[] = {
  1137. /* SCK */
  1138. RCAR_GP_PIN(4, 12),
  1139. };
  1140. static const unsigned int msiof0_clk_mux[] = {
  1141. MSIOF0_SCK_MARK,
  1142. };
  1143. static const unsigned int msiof0_sync_pins[] = {
  1144. /* SYNC */
  1145. RCAR_GP_PIN(4, 13),
  1146. };
  1147. static const unsigned int msiof0_sync_mux[] = {
  1148. MSIOF0_SYNC_MARK,
  1149. };
  1150. static const unsigned int msiof0_ss1_pins[] = {
  1151. /* SS1 */
  1152. RCAR_GP_PIN(4, 20),
  1153. };
  1154. static const unsigned int msiof0_ss1_mux[] = {
  1155. MSIOF0_SS1_MARK,
  1156. };
  1157. static const unsigned int msiof0_ss2_pins[] = {
  1158. /* SS2 */
  1159. RCAR_GP_PIN(4, 21),
  1160. };
  1161. static const unsigned int msiof0_ss2_mux[] = {
  1162. MSIOF0_SS2_MARK,
  1163. };
  1164. static const unsigned int msiof0_txd_pins[] = {
  1165. /* TXD */
  1166. RCAR_GP_PIN(4, 14),
  1167. };
  1168. static const unsigned int msiof0_txd_mux[] = {
  1169. MSIOF0_TXD_MARK,
  1170. };
  1171. static const unsigned int msiof0_rxd_pins[] = {
  1172. /* RXD */
  1173. RCAR_GP_PIN(4, 15),
  1174. };
  1175. static const unsigned int msiof0_rxd_mux[] = {
  1176. MSIOF0_RXD_MARK,
  1177. };
  1178. /* - MSIOF1 ----------------------------------------------------------------- */
  1179. static const unsigned int msiof1_clk_pins[] = {
  1180. /* SCK */
  1181. RCAR_GP_PIN(4, 16),
  1182. };
  1183. static const unsigned int msiof1_clk_mux[] = {
  1184. MSIOF1_SCK_MARK,
  1185. };
  1186. static const unsigned int msiof1_sync_pins[] = {
  1187. /* SYNC */
  1188. RCAR_GP_PIN(4, 19),
  1189. };
  1190. static const unsigned int msiof1_sync_mux[] = {
  1191. MSIOF1_SYNC_MARK,
  1192. };
  1193. static const unsigned int msiof1_ss1_pins[] = {
  1194. /* SS1 */
  1195. RCAR_GP_PIN(4, 25),
  1196. };
  1197. static const unsigned int msiof1_ss1_mux[] = {
  1198. MSIOF1_SS1_MARK,
  1199. };
  1200. static const unsigned int msiof1_ss2_pins[] = {
  1201. /* SS2 */
  1202. RCAR_GP_PIN(4, 22),
  1203. };
  1204. static const unsigned int msiof1_ss2_mux[] = {
  1205. MSIOF1_SS2_MARK,
  1206. };
  1207. static const unsigned int msiof1_txd_pins[] = {
  1208. /* TXD */
  1209. RCAR_GP_PIN(4, 17),
  1210. };
  1211. static const unsigned int msiof1_txd_mux[] = {
  1212. MSIOF1_TXD_MARK,
  1213. };
  1214. static const unsigned int msiof1_rxd_pins[] = {
  1215. /* RXD */
  1216. RCAR_GP_PIN(4, 18),
  1217. };
  1218. static const unsigned int msiof1_rxd_mux[] = {
  1219. MSIOF1_RXD_MARK,
  1220. };
  1221. /* - MSIOF2 ----------------------------------------------------------------- */
  1222. static const unsigned int msiof2_clk_pins[] = {
  1223. /* SCK */
  1224. RCAR_GP_PIN(0, 3),
  1225. };
  1226. static const unsigned int msiof2_clk_mux[] = {
  1227. MSIOF2_SCK_MARK,
  1228. };
  1229. static const unsigned int msiof2_sync_a_pins[] = {
  1230. /* SYNC */
  1231. RCAR_GP_PIN(0, 6),
  1232. };
  1233. static const unsigned int msiof2_sync_a_mux[] = {
  1234. MSIOF2_SYNC_A_MARK,
  1235. };
  1236. static const unsigned int msiof2_sync_b_pins[] = {
  1237. /* SYNC */
  1238. RCAR_GP_PIN(0, 2),
  1239. };
  1240. static const unsigned int msiof2_sync_b_mux[] = {
  1241. MSIOF2_SYNC_B_MARK,
  1242. };
  1243. static const unsigned int msiof2_ss1_pins[] = {
  1244. /* SS1 */
  1245. RCAR_GP_PIN(0, 7),
  1246. };
  1247. static const unsigned int msiof2_ss1_mux[] = {
  1248. MSIOF2_SS1_MARK,
  1249. };
  1250. static const unsigned int msiof2_ss2_pins[] = {
  1251. /* SS2 */
  1252. RCAR_GP_PIN(0, 8),
  1253. };
  1254. static const unsigned int msiof2_ss2_mux[] = {
  1255. MSIOF2_SS2_MARK,
  1256. };
  1257. static const unsigned int msiof2_txd_pins[] = {
  1258. /* TXD */
  1259. RCAR_GP_PIN(0, 4),
  1260. };
  1261. static const unsigned int msiof2_txd_mux[] = {
  1262. MSIOF2_TXD_MARK,
  1263. };
  1264. static const unsigned int msiof2_rxd_pins[] = {
  1265. /* RXD */
  1266. RCAR_GP_PIN(0, 5),
  1267. };
  1268. static const unsigned int msiof2_rxd_mux[] = {
  1269. MSIOF2_RXD_MARK,
  1270. };
  1271. /* - MSIOF3 ----------------------------------------------------------------- */
  1272. static const unsigned int msiof3_clk_a_pins[] = {
  1273. /* SCK */
  1274. RCAR_GP_PIN(2, 24),
  1275. };
  1276. static const unsigned int msiof3_clk_a_mux[] = {
  1277. MSIOF3_SCK_A_MARK,
  1278. };
  1279. static const unsigned int msiof3_sync_a_pins[] = {
  1280. /* SYNC */
  1281. RCAR_GP_PIN(2, 21),
  1282. };
  1283. static const unsigned int msiof3_sync_a_mux[] = {
  1284. MSIOF3_SYNC_A_MARK,
  1285. };
  1286. static const unsigned int msiof3_ss1_a_pins[] = {
  1287. /* SS1 */
  1288. RCAR_GP_PIN(2, 14),
  1289. };
  1290. static const unsigned int msiof3_ss1_a_mux[] = {
  1291. MSIOF3_SS1_A_MARK,
  1292. };
  1293. static const unsigned int msiof3_ss2_a_pins[] = {
  1294. /* SS2 */
  1295. RCAR_GP_PIN(2, 10),
  1296. };
  1297. static const unsigned int msiof3_ss2_a_mux[] = {
  1298. MSIOF3_SS2_A_MARK,
  1299. };
  1300. static const unsigned int msiof3_txd_a_pins[] = {
  1301. /* TXD */
  1302. RCAR_GP_PIN(2, 22),
  1303. };
  1304. static const unsigned int msiof3_txd_a_mux[] = {
  1305. MSIOF3_TXD_A_MARK,
  1306. };
  1307. static const unsigned int msiof3_rxd_a_pins[] = {
  1308. /* RXD */
  1309. RCAR_GP_PIN(2, 23),
  1310. };
  1311. static const unsigned int msiof3_rxd_a_mux[] = {
  1312. MSIOF3_RXD_A_MARK,
  1313. };
  1314. static const unsigned int msiof3_clk_b_pins[] = {
  1315. /* SCK */
  1316. RCAR_GP_PIN(1, 8),
  1317. };
  1318. static const unsigned int msiof3_clk_b_mux[] = {
  1319. MSIOF3_SCK_B_MARK,
  1320. };
  1321. static const unsigned int msiof3_sync_b_pins[] = {
  1322. /* SYNC */
  1323. RCAR_GP_PIN(1, 9),
  1324. };
  1325. static const unsigned int msiof3_sync_b_mux[] = {
  1326. MSIOF3_SYNC_B_MARK,
  1327. };
  1328. static const unsigned int msiof3_ss1_b_pins[] = {
  1329. /* SS1 */
  1330. RCAR_GP_PIN(1, 6),
  1331. };
  1332. static const unsigned int msiof3_ss1_b_mux[] = {
  1333. MSIOF3_SS1_B_MARK,
  1334. };
  1335. static const unsigned int msiof3_ss2_b_pins[] = {
  1336. /* SS2 */
  1337. RCAR_GP_PIN(1, 7),
  1338. };
  1339. static const unsigned int msiof3_ss2_b_mux[] = {
  1340. MSIOF3_SS2_B_MARK,
  1341. };
  1342. static const unsigned int msiof3_txd_b_pins[] = {
  1343. /* TXD */
  1344. RCAR_GP_PIN(1, 0),
  1345. };
  1346. static const unsigned int msiof3_txd_b_mux[] = {
  1347. MSIOF3_TXD_B_MARK,
  1348. };
  1349. static const unsigned int msiof3_rxd_b_pins[] = {
  1350. /* RXD */
  1351. RCAR_GP_PIN(1, 1),
  1352. };
  1353. static const unsigned int msiof3_rxd_b_mux[] = {
  1354. MSIOF3_RXD_B_MARK,
  1355. };
  1356. /* - PWM0 ------------------------------------------------------------------ */
  1357. static const unsigned int pwm0_a_pins[] = {
  1358. /* PWM */
  1359. RCAR_GP_PIN(2, 1),
  1360. };
  1361. static const unsigned int pwm0_a_mux[] = {
  1362. PWM0_A_MARK,
  1363. };
  1364. static const unsigned int pwm0_b_pins[] = {
  1365. /* PWM */
  1366. RCAR_GP_PIN(1, 18),
  1367. };
  1368. static const unsigned int pwm0_b_mux[] = {
  1369. PWM0_B_MARK,
  1370. };
  1371. static const unsigned int pwm0_c_pins[] = {
  1372. /* PWM */
  1373. RCAR_GP_PIN(2, 29),
  1374. };
  1375. static const unsigned int pwm0_c_mux[] = {
  1376. PWM0_C_MARK,
  1377. };
  1378. /* - PWM1 ------------------------------------------------------------------ */
  1379. static const unsigned int pwm1_a_pins[] = {
  1380. /* PWM */
  1381. RCAR_GP_PIN(2, 2),
  1382. };
  1383. static const unsigned int pwm1_a_mux[] = {
  1384. PWM1_A_MARK,
  1385. };
  1386. static const unsigned int pwm1_b_pins[] = {
  1387. /* PWM */
  1388. RCAR_GP_PIN(1, 19),
  1389. };
  1390. static const unsigned int pwm1_b_mux[] = {
  1391. PWM1_B_MARK,
  1392. };
  1393. static const unsigned int pwm1_c_pins[] = {
  1394. /* PWM */
  1395. RCAR_GP_PIN(2, 30),
  1396. };
  1397. static const unsigned int pwm1_c_mux[] = {
  1398. PWM1_C_MARK,
  1399. };
  1400. /* - PWM2 ------------------------------------------------------------------ */
  1401. static const unsigned int pwm2_a_pins[] = {
  1402. /* PWM */
  1403. RCAR_GP_PIN(2, 3),
  1404. };
  1405. static const unsigned int pwm2_a_mux[] = {
  1406. PWM2_A_MARK,
  1407. };
  1408. static const unsigned int pwm2_b_pins[] = {
  1409. /* PWM */
  1410. RCAR_GP_PIN(1, 22),
  1411. };
  1412. static const unsigned int pwm2_b_mux[] = {
  1413. PWM2_B_MARK,
  1414. };
  1415. static const unsigned int pwm2_c_pins[] = {
  1416. /* PWM */
  1417. RCAR_GP_PIN(2, 31),
  1418. };
  1419. static const unsigned int pwm2_c_mux[] = {
  1420. PWM2_C_MARK,
  1421. };
  1422. /* - PWM3 ------------------------------------------------------------------ */
  1423. static const unsigned int pwm3_a_pins[] = {
  1424. /* PWM */
  1425. RCAR_GP_PIN(2, 4),
  1426. };
  1427. static const unsigned int pwm3_a_mux[] = {
  1428. PWM3_A_MARK,
  1429. };
  1430. static const unsigned int pwm3_b_pins[] = {
  1431. /* PWM */
  1432. RCAR_GP_PIN(1, 27),
  1433. };
  1434. static const unsigned int pwm3_b_mux[] = {
  1435. PWM3_B_MARK,
  1436. };
  1437. static const unsigned int pwm3_c_pins[] = {
  1438. /* PWM */
  1439. RCAR_GP_PIN(4, 0),
  1440. };
  1441. static const unsigned int pwm3_c_mux[] = {
  1442. PWM3_C_MARK,
  1443. };
  1444. /* - SCIF0 ------------------------------------------------------------------ */
  1445. static const unsigned int scif0_data_a_pins[] = {
  1446. /* RX, TX */
  1447. RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
  1448. };
  1449. static const unsigned int scif0_data_a_mux[] = {
  1450. RX0_A_MARK, TX0_A_MARK,
  1451. };
  1452. static const unsigned int scif0_clk_a_pins[] = {
  1453. /* SCK */
  1454. RCAR_GP_PIN(4, 19),
  1455. };
  1456. static const unsigned int scif0_clk_a_mux[] = {
  1457. SCK0_A_MARK,
  1458. };
  1459. static const unsigned int scif0_data_b_pins[] = {
  1460. /* RX, TX */
  1461. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 28),
  1462. };
  1463. static const unsigned int scif0_data_b_mux[] = {
  1464. RX0_B_MARK, TX0_B_MARK,
  1465. };
  1466. static const unsigned int scif0_clk_b_pins[] = {
  1467. /* SCK */
  1468. RCAR_GP_PIN(5, 2),
  1469. };
  1470. static const unsigned int scif0_clk_b_mux[] = {
  1471. SCK0_B_MARK,
  1472. };
  1473. static const unsigned int scif0_ctrl_pins[] = {
  1474. /* RTS, CTS */
  1475. RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 23),
  1476. };
  1477. static const unsigned int scif0_ctrl_mux[] = {
  1478. RTS0_N_TANS_MARK, CTS0_N_MARK,
  1479. };
  1480. /* - SCIF1 ------------------------------------------------------------------ */
  1481. static const unsigned int scif1_data_a_pins[] = {
  1482. /* RX, TX */
  1483. RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
  1484. };
  1485. static const unsigned int scif1_data_a_mux[] = {
  1486. RX1_A_MARK, TX1_A_MARK,
  1487. };
  1488. static const unsigned int scif1_clk_a_pins[] = {
  1489. /* SCK */
  1490. RCAR_GP_PIN(4, 22),
  1491. };
  1492. static const unsigned int scif1_clk_a_mux[] = {
  1493. SCK1_A_MARK,
  1494. };
  1495. static const unsigned int scif1_data_b_pins[] = {
  1496. /* RX, TX */
  1497. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 28),
  1498. };
  1499. static const unsigned int scif1_data_b_mux[] = {
  1500. RX1_B_MARK, TX1_B_MARK,
  1501. };
  1502. static const unsigned int scif1_clk_b_pins[] = {
  1503. /* SCK */
  1504. RCAR_GP_PIN(2, 25),
  1505. };
  1506. static const unsigned int scif1_clk_b_mux[] = {
  1507. SCK1_B_MARK,
  1508. };
  1509. static const unsigned int scif1_ctrl_pins[] = {
  1510. /* RTS, CTS */
  1511. RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 10),
  1512. };
  1513. static const unsigned int scif1_ctrl_mux[] = {
  1514. RTS1_N_TANS_MARK, CTS1_N_MARK,
  1515. };
  1516. /* - SCIF2 ------------------------------------------------------------------ */
  1517. static const unsigned int scif2_data_pins[] = {
  1518. /* RX, TX */
  1519. RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 27),
  1520. };
  1521. static const unsigned int scif2_data_mux[] = {
  1522. RX2_MARK, TX2_MARK,
  1523. };
  1524. static const unsigned int scif2_clk_pins[] = {
  1525. /* SCK */
  1526. RCAR_GP_PIN(4, 25),
  1527. };
  1528. static const unsigned int scif2_clk_mux[] = {
  1529. SCK2_MARK,
  1530. };
  1531. /* - SCIF3 ------------------------------------------------------------------ */
  1532. static const unsigned int scif3_data_a_pins[] = {
  1533. /* RX, TX */
  1534. RCAR_GP_PIN(2, 31), RCAR_GP_PIN(4, 00),
  1535. };
  1536. static const unsigned int scif3_data_a_mux[] = {
  1537. RX3_A_MARK, TX3_A_MARK,
  1538. };
  1539. static const unsigned int scif3_clk_a_pins[] = {
  1540. /* SCK */
  1541. RCAR_GP_PIN(2, 30),
  1542. };
  1543. static const unsigned int scif3_clk_a_mux[] = {
  1544. SCK3_A_MARK,
  1545. };
  1546. static const unsigned int scif3_data_b_pins[] = {
  1547. /* RX, TX */
  1548. RCAR_GP_PIN(1, 30), RCAR_GP_PIN(1, 31),
  1549. };
  1550. static const unsigned int scif3_data_b_mux[] = {
  1551. RX3_B_MARK, TX3_B_MARK,
  1552. };
  1553. static const unsigned int scif3_clk_b_pins[] = {
  1554. /* SCK */
  1555. RCAR_GP_PIN(1, 29),
  1556. };
  1557. static const unsigned int scif3_clk_b_mux[] = {
  1558. SCK3_B_MARK,
  1559. };
  1560. /* - SCIF4 ------------------------------------------------------------------ */
  1561. static const unsigned int scif4_data_a_pins[] = {
  1562. /* RX, TX */
  1563. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  1564. };
  1565. static const unsigned int scif4_data_a_mux[] = {
  1566. RX4_A_MARK, TX4_A_MARK,
  1567. };
  1568. static const unsigned int scif4_clk_a_pins[] = {
  1569. /* SCK */
  1570. RCAR_GP_PIN(2, 6),
  1571. };
  1572. static const unsigned int scif4_clk_a_mux[] = {
  1573. SCK4_A_MARK,
  1574. };
  1575. static const unsigned int scif4_data_b_pins[] = {
  1576. /* RX, TX */
  1577. RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
  1578. };
  1579. static const unsigned int scif4_data_b_mux[] = {
  1580. RX4_B_MARK, TX4_B_MARK,
  1581. };
  1582. static const unsigned int scif4_clk_b_pins[] = {
  1583. /* SCK */
  1584. RCAR_GP_PIN(1, 15),
  1585. };
  1586. static const unsigned int scif4_clk_b_mux[] = {
  1587. SCK4_B_MARK,
  1588. };
  1589. /* - SCIF5 ------------------------------------------------------------------ */
  1590. static const unsigned int scif5_data_a_pins[] = {
  1591. /* RX, TX */
  1592. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 8),
  1593. };
  1594. static const unsigned int scif5_data_a_mux[] = {
  1595. RX5_A_MARK, TX5_A_MARK,
  1596. };
  1597. static const unsigned int scif5_clk_a_pins[] = {
  1598. /* SCK */
  1599. RCAR_GP_PIN(0, 6),
  1600. };
  1601. static const unsigned int scif5_clk_a_mux[] = {
  1602. SCK5_A_MARK,
  1603. };
  1604. static const unsigned int scif5_data_b_pins[] = {
  1605. /* RX, TX */
  1606. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  1607. };
  1608. static const unsigned int scif5_data_b_mux[] = {
  1609. RX5_B_MARK, TX5_B_MARK,
  1610. };
  1611. static const unsigned int scif5_clk_b_pins[] = {
  1612. /* SCK */
  1613. RCAR_GP_PIN(1, 3),
  1614. };
  1615. static const unsigned int scif5_clk_b_mux[] = {
  1616. SCK5_B_MARK,
  1617. };
  1618. /* - SCIF Clock ------------------------------------------------------------- */
  1619. static const unsigned int scif_clk_pins[] = {
  1620. /* SCIF_CLK */
  1621. RCAR_GP_PIN(2, 27),
  1622. };
  1623. static const unsigned int scif_clk_mux[] = {
  1624. SCIF_CLK_MARK,
  1625. };
  1626. /* - SSI ---------------------------------------------------------------*/
  1627. static const unsigned int ssi3_data_pins[] = {
  1628. /* SDATA */
  1629. RCAR_GP_PIN(4, 3),
  1630. };
  1631. static const unsigned int ssi3_data_mux[] = {
  1632. SSI_SDATA3_MARK,
  1633. };
  1634. static const unsigned int ssi34_ctrl_pins[] = {
  1635. /* SCK, WS */
  1636. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 4),
  1637. };
  1638. static const unsigned int ssi34_ctrl_mux[] = {
  1639. SSI_SCK34_MARK, SSI_WS34_MARK,
  1640. };
  1641. static const unsigned int ssi4_ctrl_a_pins[] = {
  1642. /* SCK, WS */
  1643. RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 7),
  1644. };
  1645. static const unsigned int ssi4_ctrl_a_mux[] = {
  1646. SSI_SCK4_A_MARK, SSI_WS4_A_MARK,
  1647. };
  1648. static const unsigned int ssi4_data_a_pins[] = {
  1649. /* SDATA */
  1650. RCAR_GP_PIN(4, 6),
  1651. };
  1652. static const unsigned int ssi4_data_a_mux[] = {
  1653. SSI_SDATA4_A_MARK,
  1654. };
  1655. static const unsigned int ssi4_ctrl_b_pins[] = {
  1656. /* SCK, WS */
  1657. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 20),
  1658. };
  1659. static const unsigned int ssi4_ctrl_b_mux[] = {
  1660. SSI_SCK4_B_MARK, SSI_WS4_B_MARK,
  1661. };
  1662. static const unsigned int ssi4_data_b_pins[] = {
  1663. /* SDATA */
  1664. RCAR_GP_PIN(2, 16),
  1665. };
  1666. static const unsigned int ssi4_data_b_mux[] = {
  1667. SSI_SDATA4_B_MARK,
  1668. };
  1669. /* - USB0 ------------------------------------------------------------------- */
  1670. static const unsigned int usb0_pins[] = {
  1671. /* PWEN, OVC */
  1672. RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
  1673. };
  1674. static const unsigned int usb0_mux[] = {
  1675. USB0_PWEN_MARK, USB0_OVC_MARK,
  1676. };
  1677. /* - VIN4 ------------------------------------------------------------------- */
  1678. static const unsigned int vin4_data18_pins[] = {
  1679. RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
  1680. RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
  1681. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  1682. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  1683. RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14),
  1684. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
  1685. RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
  1686. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  1687. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 24),
  1688. };
  1689. static const unsigned int vin4_data18_mux[] = {
  1690. VI4_DATA2_MARK, VI4_DATA3_MARK,
  1691. VI4_DATA4_MARK, VI4_DATA5_MARK,
  1692. VI4_DATA6_MARK, VI4_DATA7_MARK,
  1693. VI4_DATA10_MARK, VI4_DATA11_MARK,
  1694. VI4_DATA12_MARK, VI4_DATA13_MARK,
  1695. VI4_DATA14_MARK, VI4_DATA15_MARK,
  1696. VI4_DATA18_MARK, VI4_DATA19_MARK,
  1697. VI4_DATA20_MARK, VI4_DATA21_MARK,
  1698. VI4_DATA22_MARK, VI4_DATA23_MARK,
  1699. };
  1700. static const union vin_data vin4_data_pins = {
  1701. .data24 = {
  1702. RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 2),
  1703. RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
  1704. RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
  1705. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  1706. RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
  1707. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  1708. RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14),
  1709. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
  1710. RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
  1711. RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
  1712. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  1713. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 24),
  1714. },
  1715. };
  1716. static const union vin_data vin4_data_mux = {
  1717. .data24 = {
  1718. VI4_DATA0_MARK, VI4_DATA1_MARK,
  1719. VI4_DATA2_MARK, VI4_DATA3_MARK,
  1720. VI4_DATA4_MARK, VI4_DATA5_MARK,
  1721. VI4_DATA6_MARK, VI4_DATA7_MARK,
  1722. VI4_DATA8_MARK, VI4_DATA9_MARK,
  1723. VI4_DATA10_MARK, VI4_DATA11_MARK,
  1724. VI4_DATA12_MARK, VI4_DATA13_MARK,
  1725. VI4_DATA14_MARK, VI4_DATA15_MARK,
  1726. VI4_DATA16_MARK, VI4_DATA17_MARK,
  1727. VI4_DATA18_MARK, VI4_DATA19_MARK,
  1728. VI4_DATA20_MARK, VI4_DATA21_MARK,
  1729. VI4_DATA22_MARK, VI4_DATA23_MARK,
  1730. },
  1731. };
  1732. static const unsigned int vin4_sync_pins[] = {
  1733. /* HSYNC#, VSYNC# */
  1734. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 25),
  1735. };
  1736. static const unsigned int vin4_sync_mux[] = {
  1737. VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK,
  1738. };
  1739. static const unsigned int vin4_field_pins[] = {
  1740. /* FIELD */
  1741. RCAR_GP_PIN(2, 27),
  1742. };
  1743. static const unsigned int vin4_field_mux[] = {
  1744. VI4_FIELD_MARK,
  1745. };
  1746. static const unsigned int vin4_clkenb_pins[] = {
  1747. /* CLKENB */
  1748. RCAR_GP_PIN(2, 28),
  1749. };
  1750. static const unsigned int vin4_clkenb_mux[] = {
  1751. VI4_CLKENB_MARK,
  1752. };
  1753. static const unsigned int vin4_clk_pins[] = {
  1754. /* CLK */
  1755. RCAR_GP_PIN(2, 0),
  1756. };
  1757. static const unsigned int vin4_clk_mux[] = {
  1758. VI4_CLK_MARK,
  1759. };
  1760. static const struct sh_pfc_pin_group pinmux_groups[] = {
  1761. SH_PFC_PIN_GROUP(audio_clk_a),
  1762. SH_PFC_PIN_GROUP(audio_clk_b),
  1763. SH_PFC_PIN_GROUP(audio_clkout),
  1764. SH_PFC_PIN_GROUP(audio_clkout1),
  1765. SH_PFC_PIN_GROUP(avb0_link),
  1766. SH_PFC_PIN_GROUP(avb0_magic),
  1767. SH_PFC_PIN_GROUP(avb0_phy_int),
  1768. SH_PFC_PIN_GROUP_ALIAS(avb0_mdc, avb0_mdio), /* Deprecated */
  1769. SH_PFC_PIN_GROUP(avb0_mdio),
  1770. SH_PFC_PIN_GROUP(avb0_mii),
  1771. SH_PFC_PIN_GROUP(avb0_avtp_pps_a),
  1772. SH_PFC_PIN_GROUP(avb0_avtp_match_a),
  1773. SH_PFC_PIN_GROUP(avb0_avtp_capture_a),
  1774. SH_PFC_PIN_GROUP(avb0_avtp_pps_b),
  1775. SH_PFC_PIN_GROUP(avb0_avtp_match_b),
  1776. SH_PFC_PIN_GROUP(avb0_avtp_capture_b),
  1777. SH_PFC_PIN_GROUP(can0_data_a),
  1778. SH_PFC_PIN_GROUP(can0_data_b),
  1779. SH_PFC_PIN_GROUP(can1_data_a),
  1780. SH_PFC_PIN_GROUP(can1_data_b),
  1781. SH_PFC_PIN_GROUP(can_clk),
  1782. SH_PFC_PIN_GROUP(canfd0_data),
  1783. SH_PFC_PIN_GROUP(canfd1_data),
  1784. SH_PFC_PIN_GROUP(du_rgb666),
  1785. SH_PFC_PIN_GROUP(du_rgb888),
  1786. SH_PFC_PIN_GROUP(du_clk_in_1),
  1787. SH_PFC_PIN_GROUP(du_clk_out_0),
  1788. SH_PFC_PIN_GROUP(du_sync),
  1789. SH_PFC_PIN_GROUP(du_disp_cde),
  1790. SH_PFC_PIN_GROUP(du_cde),
  1791. SH_PFC_PIN_GROUP(du_disp),
  1792. SH_PFC_PIN_GROUP(i2c0),
  1793. SH_PFC_PIN_GROUP(i2c1),
  1794. SH_PFC_PIN_GROUP(i2c2_a),
  1795. SH_PFC_PIN_GROUP(i2c2_b),
  1796. SH_PFC_PIN_GROUP(i2c3_a),
  1797. SH_PFC_PIN_GROUP(i2c3_b),
  1798. SH_PFC_PIN_GROUP(mmc_data1),
  1799. SH_PFC_PIN_GROUP(mmc_data4),
  1800. SH_PFC_PIN_GROUP(mmc_data8),
  1801. SH_PFC_PIN_GROUP(mmc_ctrl),
  1802. SH_PFC_PIN_GROUP(msiof0_clk),
  1803. SH_PFC_PIN_GROUP(msiof0_sync),
  1804. SH_PFC_PIN_GROUP(msiof0_ss1),
  1805. SH_PFC_PIN_GROUP(msiof0_ss2),
  1806. SH_PFC_PIN_GROUP(msiof0_txd),
  1807. SH_PFC_PIN_GROUP(msiof0_rxd),
  1808. SH_PFC_PIN_GROUP(msiof1_clk),
  1809. SH_PFC_PIN_GROUP(msiof1_sync),
  1810. SH_PFC_PIN_GROUP(msiof1_ss1),
  1811. SH_PFC_PIN_GROUP(msiof1_ss2),
  1812. SH_PFC_PIN_GROUP(msiof1_txd),
  1813. SH_PFC_PIN_GROUP(msiof1_rxd),
  1814. SH_PFC_PIN_GROUP(msiof2_clk),
  1815. SH_PFC_PIN_GROUP(msiof2_sync_a),
  1816. SH_PFC_PIN_GROUP(msiof2_sync_b),
  1817. SH_PFC_PIN_GROUP(msiof2_ss1),
  1818. SH_PFC_PIN_GROUP(msiof2_ss2),
  1819. SH_PFC_PIN_GROUP(msiof2_txd),
  1820. SH_PFC_PIN_GROUP(msiof2_rxd),
  1821. SH_PFC_PIN_GROUP(msiof3_clk_a),
  1822. SH_PFC_PIN_GROUP(msiof3_sync_a),
  1823. SH_PFC_PIN_GROUP(msiof3_ss1_a),
  1824. SH_PFC_PIN_GROUP(msiof3_ss2_a),
  1825. SH_PFC_PIN_GROUP(msiof3_txd_a),
  1826. SH_PFC_PIN_GROUP(msiof3_rxd_a),
  1827. SH_PFC_PIN_GROUP(msiof3_clk_b),
  1828. SH_PFC_PIN_GROUP(msiof3_sync_b),
  1829. SH_PFC_PIN_GROUP(msiof3_ss1_b),
  1830. SH_PFC_PIN_GROUP(msiof3_ss2_b),
  1831. SH_PFC_PIN_GROUP(msiof3_txd_b),
  1832. SH_PFC_PIN_GROUP(msiof3_rxd_b),
  1833. SH_PFC_PIN_GROUP(pwm0_a),
  1834. SH_PFC_PIN_GROUP(pwm0_b),
  1835. SH_PFC_PIN_GROUP(pwm0_c),
  1836. SH_PFC_PIN_GROUP(pwm1_a),
  1837. SH_PFC_PIN_GROUP(pwm1_b),
  1838. SH_PFC_PIN_GROUP(pwm1_c),
  1839. SH_PFC_PIN_GROUP(pwm2_a),
  1840. SH_PFC_PIN_GROUP(pwm2_b),
  1841. SH_PFC_PIN_GROUP(pwm2_c),
  1842. SH_PFC_PIN_GROUP(pwm3_a),
  1843. SH_PFC_PIN_GROUP(pwm3_b),
  1844. SH_PFC_PIN_GROUP(pwm3_c),
  1845. SH_PFC_PIN_GROUP(scif0_data_a),
  1846. SH_PFC_PIN_GROUP(scif0_clk_a),
  1847. SH_PFC_PIN_GROUP(scif0_data_b),
  1848. SH_PFC_PIN_GROUP(scif0_clk_b),
  1849. SH_PFC_PIN_GROUP(scif0_ctrl),
  1850. SH_PFC_PIN_GROUP(scif1_data_a),
  1851. SH_PFC_PIN_GROUP(scif1_clk_a),
  1852. SH_PFC_PIN_GROUP(scif1_data_b),
  1853. SH_PFC_PIN_GROUP(scif1_clk_b),
  1854. SH_PFC_PIN_GROUP(scif1_ctrl),
  1855. SH_PFC_PIN_GROUP(scif2_data),
  1856. SH_PFC_PIN_GROUP(scif2_clk),
  1857. SH_PFC_PIN_GROUP(scif3_data_a),
  1858. SH_PFC_PIN_GROUP(scif3_clk_a),
  1859. SH_PFC_PIN_GROUP(scif3_data_b),
  1860. SH_PFC_PIN_GROUP(scif3_clk_b),
  1861. SH_PFC_PIN_GROUP(scif4_data_a),
  1862. SH_PFC_PIN_GROUP(scif4_clk_a),
  1863. SH_PFC_PIN_GROUP(scif4_data_b),
  1864. SH_PFC_PIN_GROUP(scif4_clk_b),
  1865. SH_PFC_PIN_GROUP(scif5_data_a),
  1866. SH_PFC_PIN_GROUP(scif5_clk_a),
  1867. SH_PFC_PIN_GROUP(scif5_data_b),
  1868. SH_PFC_PIN_GROUP(scif5_clk_b),
  1869. SH_PFC_PIN_GROUP(scif_clk),
  1870. SH_PFC_PIN_GROUP(ssi3_data),
  1871. SH_PFC_PIN_GROUP(ssi34_ctrl),
  1872. SH_PFC_PIN_GROUP(ssi4_ctrl_a),
  1873. SH_PFC_PIN_GROUP(ssi4_data_a),
  1874. SH_PFC_PIN_GROUP(ssi4_ctrl_b),
  1875. SH_PFC_PIN_GROUP(ssi4_data_b),
  1876. SH_PFC_PIN_GROUP(usb0),
  1877. VIN_DATA_PIN_GROUP(vin4_data, 8),
  1878. VIN_DATA_PIN_GROUP(vin4_data, 10),
  1879. VIN_DATA_PIN_GROUP(vin4_data, 12),
  1880. VIN_DATA_PIN_GROUP(vin4_data, 16),
  1881. SH_PFC_PIN_GROUP(vin4_data18),
  1882. VIN_DATA_PIN_GROUP(vin4_data, 20),
  1883. VIN_DATA_PIN_GROUP(vin4_data, 24),
  1884. SH_PFC_PIN_GROUP(vin4_sync),
  1885. SH_PFC_PIN_GROUP(vin4_field),
  1886. SH_PFC_PIN_GROUP(vin4_clkenb),
  1887. SH_PFC_PIN_GROUP(vin4_clk),
  1888. };
  1889. static const char * const audio_clk_groups[] = {
  1890. "audio_clk_a",
  1891. "audio_clk_b",
  1892. "audio_clkout",
  1893. "audio_clkout1",
  1894. };
  1895. static const char * const avb0_groups[] = {
  1896. "avb0_link",
  1897. "avb0_magic",
  1898. "avb0_phy_int",
  1899. "avb0_mdc", /* Deprecated, please use "avb0_mdio" instead */
  1900. "avb0_mdio",
  1901. "avb0_mii",
  1902. "avb0_avtp_pps_a",
  1903. "avb0_avtp_match_a",
  1904. "avb0_avtp_capture_a",
  1905. "avb0_avtp_pps_b",
  1906. "avb0_avtp_match_b",
  1907. "avb0_avtp_capture_b",
  1908. };
  1909. static const char * const can0_groups[] = {
  1910. "can0_data_a",
  1911. "can0_data_b",
  1912. };
  1913. static const char * const can1_groups[] = {
  1914. "can1_data_a",
  1915. "can1_data_b",
  1916. };
  1917. static const char * const can_clk_groups[] = {
  1918. "can_clk",
  1919. };
  1920. static const char * const canfd0_groups[] = {
  1921. "canfd0_data",
  1922. };
  1923. static const char * const canfd1_groups[] = {
  1924. "canfd1_data",
  1925. };
  1926. static const char * const du_groups[] = {
  1927. "du_rgb666",
  1928. "du_rgb888",
  1929. "du_clk_in_1",
  1930. "du_clk_out_0",
  1931. "du_sync",
  1932. "du_disp_cde",
  1933. "du_cde",
  1934. "du_disp",
  1935. };
  1936. static const char * const i2c0_groups[] = {
  1937. "i2c0",
  1938. };
  1939. static const char * const i2c1_groups[] = {
  1940. "i2c1",
  1941. };
  1942. static const char * const i2c2_groups[] = {
  1943. "i2c2_a",
  1944. "i2c2_b",
  1945. };
  1946. static const char * const i2c3_groups[] = {
  1947. "i2c3_a",
  1948. "i2c3_b",
  1949. };
  1950. static const char * const mmc_groups[] = {
  1951. "mmc_data1",
  1952. "mmc_data4",
  1953. "mmc_data8",
  1954. "mmc_ctrl",
  1955. };
  1956. static const char * const pwm0_groups[] = {
  1957. "pwm0_a",
  1958. "pwm0_b",
  1959. "pwm0_c",
  1960. };
  1961. static const char * const pwm1_groups[] = {
  1962. "pwm1_a",
  1963. "pwm1_b",
  1964. "pwm1_c",
  1965. };
  1966. static const char * const pwm2_groups[] = {
  1967. "pwm2_a",
  1968. "pwm2_b",
  1969. "pwm2_c",
  1970. };
  1971. static const char * const pwm3_groups[] = {
  1972. "pwm3_a",
  1973. "pwm3_b",
  1974. "pwm3_c",
  1975. };
  1976. static const char * const scif0_groups[] = {
  1977. "scif0_data_a",
  1978. "scif0_clk_a",
  1979. "scif0_data_b",
  1980. "scif0_clk_b",
  1981. "scif0_ctrl",
  1982. };
  1983. static const char * const scif1_groups[] = {
  1984. "scif1_data_a",
  1985. "scif1_clk_a",
  1986. "scif1_data_b",
  1987. "scif1_clk_b",
  1988. "scif1_ctrl",
  1989. };
  1990. static const char * const scif2_groups[] = {
  1991. "scif2_data",
  1992. "scif2_clk",
  1993. };
  1994. static const char * const scif3_groups[] = {
  1995. "scif3_data_a",
  1996. "scif3_clk_a",
  1997. "scif3_data_b",
  1998. "scif3_clk_b",
  1999. };
  2000. static const char * const scif4_groups[] = {
  2001. "scif4_data_a",
  2002. "scif4_clk_a",
  2003. "scif4_data_b",
  2004. "scif4_clk_b",
  2005. };
  2006. static const char * const scif5_groups[] = {
  2007. "scif5_data_a",
  2008. "scif5_clk_a",
  2009. "scif5_data_b",
  2010. "scif5_clk_b",
  2011. };
  2012. static const char * const scif_clk_groups[] = {
  2013. "scif_clk",
  2014. };
  2015. static const char * const ssi_groups[] = {
  2016. "ssi3_data",
  2017. "ssi34_ctrl",
  2018. "ssi4_ctrl_a",
  2019. "ssi4_data_a",
  2020. "ssi4_ctrl_b",
  2021. "ssi4_data_b",
  2022. };
  2023. static const char * const usb0_groups[] = {
  2024. "usb0",
  2025. };
  2026. static const char * const vin4_groups[] = {
  2027. "vin4_data8",
  2028. "vin4_data10",
  2029. "vin4_data12",
  2030. "vin4_data16",
  2031. "vin4_data18",
  2032. "vin4_data20",
  2033. "vin4_data24",
  2034. "vin4_sync",
  2035. "vin4_field",
  2036. "vin4_clkenb",
  2037. "vin4_clk",
  2038. };
  2039. static const char * const msiof0_groups[] = {
  2040. "msiof0_clk",
  2041. "msiof0_sync",
  2042. "msiof0_ss1",
  2043. "msiof0_ss2",
  2044. "msiof0_txd",
  2045. "msiof0_rxd",
  2046. };
  2047. static const char * const msiof1_groups[] = {
  2048. "msiof1_clk",
  2049. "msiof1_sync",
  2050. "msiof1_ss1",
  2051. "msiof1_ss2",
  2052. "msiof1_txd",
  2053. "msiof1_rxd",
  2054. };
  2055. static const char * const msiof2_groups[] = {
  2056. "msiof2_clk",
  2057. "msiof2_sync_a",
  2058. "msiof2_sync_b",
  2059. "msiof2_ss1",
  2060. "msiof2_ss2",
  2061. "msiof2_txd",
  2062. "msiof2_rxd",
  2063. };
  2064. static const char * const msiof3_groups[] = {
  2065. "msiof3_clk_a",
  2066. "msiof3_sync_a",
  2067. "msiof3_ss1_a",
  2068. "msiof3_ss2_a",
  2069. "msiof3_txd_a",
  2070. "msiof3_rxd_a",
  2071. "msiof3_clk_b",
  2072. "msiof3_sync_b",
  2073. "msiof3_ss1_b",
  2074. "msiof3_ss2_b",
  2075. "msiof3_txd_b",
  2076. "msiof3_rxd_b",
  2077. };
  2078. static const struct sh_pfc_function pinmux_functions[] = {
  2079. SH_PFC_FUNCTION(audio_clk),
  2080. SH_PFC_FUNCTION(avb0),
  2081. SH_PFC_FUNCTION(can0),
  2082. SH_PFC_FUNCTION(can1),
  2083. SH_PFC_FUNCTION(can_clk),
  2084. SH_PFC_FUNCTION(canfd0),
  2085. SH_PFC_FUNCTION(canfd1),
  2086. SH_PFC_FUNCTION(du),
  2087. SH_PFC_FUNCTION(i2c0),
  2088. SH_PFC_FUNCTION(i2c1),
  2089. SH_PFC_FUNCTION(i2c2),
  2090. SH_PFC_FUNCTION(i2c3),
  2091. SH_PFC_FUNCTION(mmc),
  2092. SH_PFC_FUNCTION(msiof0),
  2093. SH_PFC_FUNCTION(msiof1),
  2094. SH_PFC_FUNCTION(msiof2),
  2095. SH_PFC_FUNCTION(msiof3),
  2096. SH_PFC_FUNCTION(pwm0),
  2097. SH_PFC_FUNCTION(pwm1),
  2098. SH_PFC_FUNCTION(pwm2),
  2099. SH_PFC_FUNCTION(pwm3),
  2100. SH_PFC_FUNCTION(scif0),
  2101. SH_PFC_FUNCTION(scif1),
  2102. SH_PFC_FUNCTION(scif2),
  2103. SH_PFC_FUNCTION(scif3),
  2104. SH_PFC_FUNCTION(scif4),
  2105. SH_PFC_FUNCTION(scif5),
  2106. SH_PFC_FUNCTION(scif_clk),
  2107. SH_PFC_FUNCTION(ssi),
  2108. SH_PFC_FUNCTION(usb0),
  2109. SH_PFC_FUNCTION(vin4),
  2110. };
  2111. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  2112. #define F_(x, y) FN_##y
  2113. #define FM(x) FN_##x
  2114. { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1) {
  2115. 0, 0,
  2116. 0, 0,
  2117. 0, 0,
  2118. 0, 0,
  2119. 0, 0,
  2120. 0, 0,
  2121. 0, 0,
  2122. 0, 0,
  2123. 0, 0,
  2124. 0, 0,
  2125. 0, 0,
  2126. 0, 0,
  2127. 0, 0,
  2128. 0, 0,
  2129. 0, 0,
  2130. 0, 0,
  2131. 0, 0,
  2132. 0, 0,
  2133. 0, 0,
  2134. 0, 0,
  2135. 0, 0,
  2136. 0, 0,
  2137. 0, 0,
  2138. GP_0_8_FN, GPSR0_8,
  2139. GP_0_7_FN, GPSR0_7,
  2140. GP_0_6_FN, GPSR0_6,
  2141. GP_0_5_FN, GPSR0_5,
  2142. GP_0_4_FN, GPSR0_4,
  2143. GP_0_3_FN, GPSR0_3,
  2144. GP_0_2_FN, GPSR0_2,
  2145. GP_0_1_FN, GPSR0_1,
  2146. GP_0_0_FN, GPSR0_0, }
  2147. },
  2148. { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1) {
  2149. GP_1_31_FN, GPSR1_31,
  2150. GP_1_30_FN, GPSR1_30,
  2151. GP_1_29_FN, GPSR1_29,
  2152. GP_1_28_FN, GPSR1_28,
  2153. GP_1_27_FN, GPSR1_27,
  2154. GP_1_26_FN, GPSR1_26,
  2155. GP_1_25_FN, GPSR1_25,
  2156. GP_1_24_FN, GPSR1_24,
  2157. GP_1_23_FN, GPSR1_23,
  2158. GP_1_22_FN, GPSR1_22,
  2159. GP_1_21_FN, GPSR1_21,
  2160. GP_1_20_FN, GPSR1_20,
  2161. GP_1_19_FN, GPSR1_19,
  2162. GP_1_18_FN, GPSR1_18,
  2163. GP_1_17_FN, GPSR1_17,
  2164. GP_1_16_FN, GPSR1_16,
  2165. GP_1_15_FN, GPSR1_15,
  2166. GP_1_14_FN, GPSR1_14,
  2167. GP_1_13_FN, GPSR1_13,
  2168. GP_1_12_FN, GPSR1_12,
  2169. GP_1_11_FN, GPSR1_11,
  2170. GP_1_10_FN, GPSR1_10,
  2171. GP_1_9_FN, GPSR1_9,
  2172. GP_1_8_FN, GPSR1_8,
  2173. GP_1_7_FN, GPSR1_7,
  2174. GP_1_6_FN, GPSR1_6,
  2175. GP_1_5_FN, GPSR1_5,
  2176. GP_1_4_FN, GPSR1_4,
  2177. GP_1_3_FN, GPSR1_3,
  2178. GP_1_2_FN, GPSR1_2,
  2179. GP_1_1_FN, GPSR1_1,
  2180. GP_1_0_FN, GPSR1_0, }
  2181. },
  2182. { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1) {
  2183. GP_2_31_FN, GPSR2_31,
  2184. GP_2_30_FN, GPSR2_30,
  2185. GP_2_29_FN, GPSR2_29,
  2186. GP_2_28_FN, GPSR2_28,
  2187. GP_2_27_FN, GPSR2_27,
  2188. GP_2_26_FN, GPSR2_26,
  2189. GP_2_25_FN, GPSR2_25,
  2190. GP_2_24_FN, GPSR2_24,
  2191. GP_2_23_FN, GPSR2_23,
  2192. GP_2_22_FN, GPSR2_22,
  2193. GP_2_21_FN, GPSR2_21,
  2194. GP_2_20_FN, GPSR2_20,
  2195. GP_2_19_FN, GPSR2_19,
  2196. GP_2_18_FN, GPSR2_18,
  2197. GP_2_17_FN, GPSR2_17,
  2198. GP_2_16_FN, GPSR2_16,
  2199. GP_2_15_FN, GPSR2_15,
  2200. GP_2_14_FN, GPSR2_14,
  2201. GP_2_13_FN, GPSR2_13,
  2202. GP_2_12_FN, GPSR2_12,
  2203. GP_2_11_FN, GPSR2_11,
  2204. GP_2_10_FN, GPSR2_10,
  2205. GP_2_9_FN, GPSR2_9,
  2206. GP_2_8_FN, GPSR2_8,
  2207. GP_2_7_FN, GPSR2_7,
  2208. GP_2_6_FN, GPSR2_6,
  2209. GP_2_5_FN, GPSR2_5,
  2210. GP_2_4_FN, GPSR2_4,
  2211. GP_2_3_FN, GPSR2_3,
  2212. GP_2_2_FN, GPSR2_2,
  2213. GP_2_1_FN, GPSR2_1,
  2214. GP_2_0_FN, GPSR2_0, }
  2215. },
  2216. { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1) {
  2217. 0, 0,
  2218. 0, 0,
  2219. 0, 0,
  2220. 0, 0,
  2221. 0, 0,
  2222. 0, 0,
  2223. 0, 0,
  2224. 0, 0,
  2225. 0, 0,
  2226. 0, 0,
  2227. 0, 0,
  2228. 0, 0,
  2229. 0, 0,
  2230. 0, 0,
  2231. 0, 0,
  2232. 0, 0,
  2233. 0, 0,
  2234. 0, 0,
  2235. 0, 0,
  2236. 0, 0,
  2237. 0, 0,
  2238. 0, 0,
  2239. GP_3_9_FN, GPSR3_9,
  2240. GP_3_8_FN, GPSR3_8,
  2241. GP_3_7_FN, GPSR3_7,
  2242. GP_3_6_FN, GPSR3_6,
  2243. GP_3_5_FN, GPSR3_5,
  2244. GP_3_4_FN, GPSR3_4,
  2245. GP_3_3_FN, GPSR3_3,
  2246. GP_3_2_FN, GPSR3_2,
  2247. GP_3_1_FN, GPSR3_1,
  2248. GP_3_0_FN, GPSR3_0, }
  2249. },
  2250. { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1) {
  2251. GP_4_31_FN, GPSR4_31,
  2252. GP_4_30_FN, GPSR4_30,
  2253. GP_4_29_FN, GPSR4_29,
  2254. GP_4_28_FN, GPSR4_28,
  2255. GP_4_27_FN, GPSR4_27,
  2256. GP_4_26_FN, GPSR4_26,
  2257. GP_4_25_FN, GPSR4_25,
  2258. GP_4_24_FN, GPSR4_24,
  2259. GP_4_23_FN, GPSR4_23,
  2260. GP_4_22_FN, GPSR4_22,
  2261. GP_4_21_FN, GPSR4_21,
  2262. GP_4_20_FN, GPSR4_20,
  2263. GP_4_19_FN, GPSR4_19,
  2264. GP_4_18_FN, GPSR4_18,
  2265. GP_4_17_FN, GPSR4_17,
  2266. GP_4_16_FN, GPSR4_16,
  2267. GP_4_15_FN, GPSR4_15,
  2268. GP_4_14_FN, GPSR4_14,
  2269. GP_4_13_FN, GPSR4_13,
  2270. GP_4_12_FN, GPSR4_12,
  2271. GP_4_11_FN, GPSR4_11,
  2272. GP_4_10_FN, GPSR4_10,
  2273. GP_4_9_FN, GPSR4_9,
  2274. GP_4_8_FN, GPSR4_8,
  2275. GP_4_7_FN, GPSR4_7,
  2276. GP_4_6_FN, GPSR4_6,
  2277. GP_4_5_FN, GPSR4_5,
  2278. GP_4_4_FN, GPSR4_4,
  2279. GP_4_3_FN, GPSR4_3,
  2280. GP_4_2_FN, GPSR4_2,
  2281. GP_4_1_FN, GPSR4_1,
  2282. GP_4_0_FN, GPSR4_0, }
  2283. },
  2284. { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1) {
  2285. 0, 0,
  2286. 0, 0,
  2287. 0, 0,
  2288. 0, 0,
  2289. 0, 0,
  2290. 0, 0,
  2291. 0, 0,
  2292. 0, 0,
  2293. 0, 0,
  2294. 0, 0,
  2295. 0, 0,
  2296. GP_5_20_FN, GPSR5_20,
  2297. GP_5_19_FN, GPSR5_19,
  2298. GP_5_18_FN, GPSR5_18,
  2299. GP_5_17_FN, GPSR5_17,
  2300. GP_5_16_FN, GPSR5_16,
  2301. GP_5_15_FN, GPSR5_15,
  2302. GP_5_14_FN, GPSR5_14,
  2303. GP_5_13_FN, GPSR5_13,
  2304. GP_5_12_FN, GPSR5_12,
  2305. GP_5_11_FN, GPSR5_11,
  2306. GP_5_10_FN, GPSR5_10,
  2307. GP_5_9_FN, GPSR5_9,
  2308. GP_5_8_FN, GPSR5_8,
  2309. GP_5_7_FN, GPSR5_7,
  2310. GP_5_6_FN, GPSR5_6,
  2311. GP_5_5_FN, GPSR5_5,
  2312. GP_5_4_FN, GPSR5_4,
  2313. GP_5_3_FN, GPSR5_3,
  2314. GP_5_2_FN, GPSR5_2,
  2315. GP_5_1_FN, GPSR5_1,
  2316. GP_5_0_FN, GPSR5_0, }
  2317. },
  2318. { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1) {
  2319. 0, 0,
  2320. 0, 0,
  2321. 0, 0,
  2322. 0, 0,
  2323. 0, 0,
  2324. 0, 0,
  2325. 0, 0,
  2326. 0, 0,
  2327. 0, 0,
  2328. 0, 0,
  2329. 0, 0,
  2330. 0, 0,
  2331. 0, 0,
  2332. 0, 0,
  2333. 0, 0,
  2334. 0, 0,
  2335. 0, 0,
  2336. 0, 0,
  2337. GP_6_13_FN, GPSR6_13,
  2338. GP_6_12_FN, GPSR6_12,
  2339. GP_6_11_FN, GPSR6_11,
  2340. GP_6_10_FN, GPSR6_10,
  2341. GP_6_9_FN, GPSR6_9,
  2342. GP_6_8_FN, GPSR6_8,
  2343. GP_6_7_FN, GPSR6_7,
  2344. GP_6_6_FN, GPSR6_6,
  2345. GP_6_5_FN, GPSR6_5,
  2346. GP_6_4_FN, GPSR6_4,
  2347. GP_6_3_FN, GPSR6_3,
  2348. GP_6_2_FN, GPSR6_2,
  2349. GP_6_1_FN, GPSR6_1,
  2350. GP_6_0_FN, GPSR6_0, }
  2351. },
  2352. #undef F_
  2353. #undef FM
  2354. #define F_(x, y) x,
  2355. #define FM(x) FN_##x,
  2356. { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4) {
  2357. IP0_31_28
  2358. IP0_27_24
  2359. IP0_23_20
  2360. IP0_19_16
  2361. IP0_15_12
  2362. IP0_11_8
  2363. IP0_7_4
  2364. IP0_3_0 }
  2365. },
  2366. { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4) {
  2367. IP1_31_28
  2368. IP1_27_24
  2369. IP1_23_20
  2370. IP1_19_16
  2371. IP1_15_12
  2372. IP1_11_8
  2373. IP1_7_4
  2374. IP1_3_0 }
  2375. },
  2376. { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4) {
  2377. IP2_31_28
  2378. IP2_27_24
  2379. IP2_23_20
  2380. IP2_19_16
  2381. IP2_15_12
  2382. IP2_11_8
  2383. IP2_7_4
  2384. IP2_3_0 }
  2385. },
  2386. { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4) {
  2387. IP3_31_28
  2388. IP3_27_24
  2389. IP3_23_20
  2390. IP3_19_16
  2391. IP3_15_12
  2392. IP3_11_8
  2393. IP3_7_4
  2394. IP3_3_0 }
  2395. },
  2396. { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4) {
  2397. IP4_31_28
  2398. IP4_27_24
  2399. IP4_23_20
  2400. IP4_19_16
  2401. IP4_15_12
  2402. IP4_11_8
  2403. IP4_7_4
  2404. IP4_3_0 }
  2405. },
  2406. { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4) {
  2407. IP5_31_28
  2408. IP5_27_24
  2409. IP5_23_20
  2410. IP5_19_16
  2411. IP5_15_12
  2412. IP5_11_8
  2413. IP5_7_4
  2414. IP5_3_0 }
  2415. },
  2416. { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4) {
  2417. IP6_31_28
  2418. IP6_27_24
  2419. IP6_23_20
  2420. IP6_19_16
  2421. IP6_15_12
  2422. IP6_11_8
  2423. IP6_7_4
  2424. IP6_3_0 }
  2425. },
  2426. { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4) {
  2427. IP7_31_28
  2428. IP7_27_24
  2429. IP7_23_20
  2430. IP7_19_16
  2431. IP7_15_12
  2432. IP7_11_8
  2433. IP7_7_4
  2434. IP7_3_0 }
  2435. },
  2436. { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4) {
  2437. IP8_31_28
  2438. IP8_27_24
  2439. IP8_23_20
  2440. IP8_19_16
  2441. IP8_15_12
  2442. IP8_11_8
  2443. IP8_7_4
  2444. IP8_3_0 }
  2445. },
  2446. { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4) {
  2447. IP9_31_28
  2448. IP9_27_24
  2449. IP9_23_20
  2450. IP9_19_16
  2451. IP9_15_12
  2452. IP9_11_8
  2453. IP9_7_4
  2454. IP9_3_0 }
  2455. },
  2456. { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4) {
  2457. IP10_31_28
  2458. IP10_27_24
  2459. IP10_23_20
  2460. IP10_19_16
  2461. IP10_15_12
  2462. IP10_11_8
  2463. IP10_7_4
  2464. IP10_3_0 }
  2465. },
  2466. { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4) {
  2467. IP11_31_28
  2468. IP11_27_24
  2469. IP11_23_20
  2470. IP11_19_16
  2471. IP11_15_12
  2472. IP11_11_8
  2473. IP11_7_4
  2474. IP11_3_0 }
  2475. },
  2476. { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4) {
  2477. IP12_31_28
  2478. IP12_27_24
  2479. IP12_23_20
  2480. IP12_19_16
  2481. IP12_15_12
  2482. IP12_11_8
  2483. IP12_7_4
  2484. IP12_3_0 }
  2485. },
  2486. { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4) {
  2487. /* IP13_31_28 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2488. /* IP13_27_24 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2489. /* IP13_23_20 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2490. /* IP13_19_16 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2491. /* IP13_15_12 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2492. /* IP13_11_8 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2493. IP13_7_4
  2494. IP13_3_0 }
  2495. },
  2496. #undef F_
  2497. #undef FM
  2498. #define F_(x, y) x,
  2499. #define FM(x) FN_##x,
  2500. { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
  2501. 1, 1, 1, 1, 1, 1, 1, 2, 2, 2, 2, 1,
  2502. 1, 1, 1, 1, 1, 1, 4, 1, 1, 1, 1, 1, 1) {
  2503. /* RESERVED 31 */
  2504. 0, 0,
  2505. MOD_SEL0_30
  2506. MOD_SEL0_29
  2507. MOD_SEL0_28
  2508. MOD_SEL0_27
  2509. MOD_SEL0_26
  2510. MOD_SEL0_25
  2511. MOD_SEL0_24_23
  2512. MOD_SEL0_22_21
  2513. MOD_SEL0_20_19
  2514. MOD_SEL0_18_17
  2515. /* RESERVED 16 */
  2516. 0, 0,
  2517. MOD_SEL0_15
  2518. MOD_SEL0_14
  2519. MOD_SEL0_13
  2520. MOD_SEL0_12
  2521. MOD_SEL0_11
  2522. MOD_SEL0_10
  2523. /* RESERVED 9, 8, 7, 6 */
  2524. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2525. MOD_SEL0_5
  2526. MOD_SEL0_4
  2527. MOD_SEL0_3
  2528. MOD_SEL0_2
  2529. MOD_SEL0_1
  2530. MOD_SEL0_0 }
  2531. },
  2532. { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
  2533. 1, 1, 1, 1, 1, 1, 2, 4, 4,
  2534. 4, 4, 4, 4) {
  2535. MOD_SEL1_31
  2536. MOD_SEL1_30
  2537. MOD_SEL1_29
  2538. MOD_SEL1_28
  2539. MOD_SEL1_27
  2540. MOD_SEL1_26
  2541. /* RESERVED 25, 24 */
  2542. 0, 0, 0, 0,
  2543. /* RESERVED 23, 22, 21, 20 */
  2544. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2545. /* RESERVED 19, 18, 17, 16 */
  2546. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2547. /* RESERVED 15, 14, 13, 12 */
  2548. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2549. /* RESERVED 11, 10, 9, 8 */
  2550. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2551. /* RESERVED 7, 6, 5, 4 */
  2552. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2553. /* RESERVED 3, 2, 1, 0 */
  2554. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 }
  2555. },
  2556. { },
  2557. };
  2558. static int r8a77995_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
  2559. {
  2560. int bit = -EINVAL;
  2561. *pocctrl = 0xe6060380;
  2562. if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 9))
  2563. bit = 29 - (pin - RCAR_GP_PIN(3, 0));
  2564. return bit;
  2565. }
  2566. static const struct sh_pfc_soc_operations r8a77995_pinmux_ops = {
  2567. .pin_to_pocctrl = r8a77995_pin_to_pocctrl,
  2568. };
  2569. const struct sh_pfc_soc_info r8a77995_pinmux_info = {
  2570. .name = "r8a77995_pfc",
  2571. .ops = &r8a77995_pinmux_ops,
  2572. .unlock_reg = 0xe6060000, /* PMMR */
  2573. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  2574. .pins = pinmux_pins,
  2575. .nr_pins = ARRAY_SIZE(pinmux_pins),
  2576. .groups = pinmux_groups,
  2577. .nr_groups = ARRAY_SIZE(pinmux_groups),
  2578. .functions = pinmux_functions,
  2579. .nr_functions = ARRAY_SIZE(pinmux_functions),
  2580. .cfg_regs = pinmux_config_regs,
  2581. .pinmux_data = pinmux_data,
  2582. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  2583. };