pfc-r8a77965.c 182 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R8A77965 processor support - PFC hardware block.
  4. *
  5. * Copyright (C) 2018 Jacopo Mondi <jacopo+renesas@jmondi.org>
  6. * Copyright (C) 2016 Renesas Electronics Corp.
  7. *
  8. * This file is based on the drivers/pinctrl/sh-pfc/pfc-r8a7796.c
  9. *
  10. * R-Car Gen3 processor support - PFC hardware block.
  11. *
  12. * Copyright (C) 2015 Renesas Electronics Corporation
  13. */
  14. #include <linux/kernel.h>
  15. #include "core.h"
  16. #include "sh_pfc.h"
  17. #define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | \
  18. SH_PFC_PIN_CFG_PULL_UP | \
  19. SH_PFC_PIN_CFG_PULL_DOWN)
  20. #define CPU_ALL_PORT(fn, sfx) \
  21. PORT_GP_CFG_16(0, fn, sfx, CFG_FLAGS), \
  22. PORT_GP_CFG_29(1, fn, sfx, CFG_FLAGS), \
  23. PORT_GP_CFG_15(2, fn, sfx, CFG_FLAGS), \
  24. PORT_GP_CFG_12(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
  25. PORT_GP_CFG_1(3, 12, fn, sfx, CFG_FLAGS), \
  26. PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS), \
  27. PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS), \
  28. PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS), \
  29. PORT_GP_CFG_18(4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE), \
  30. PORT_GP_CFG_26(5, fn, sfx, CFG_FLAGS), \
  31. PORT_GP_CFG_32(6, fn, sfx, CFG_FLAGS), \
  32. PORT_GP_CFG_4(7, fn, sfx, CFG_FLAGS)
  33. /*
  34. * F_() : just information
  35. * FM() : macro for FN_xxx / xxx_MARK
  36. */
  37. /* GPSR0 */
  38. #define GPSR0_15 F_(D15, IP7_11_8)
  39. #define GPSR0_14 F_(D14, IP7_7_4)
  40. #define GPSR0_13 F_(D13, IP7_3_0)
  41. #define GPSR0_12 F_(D12, IP6_31_28)
  42. #define GPSR0_11 F_(D11, IP6_27_24)
  43. #define GPSR0_10 F_(D10, IP6_23_20)
  44. #define GPSR0_9 F_(D9, IP6_19_16)
  45. #define GPSR0_8 F_(D8, IP6_15_12)
  46. #define GPSR0_7 F_(D7, IP6_11_8)
  47. #define GPSR0_6 F_(D6, IP6_7_4)
  48. #define GPSR0_5 F_(D5, IP6_3_0)
  49. #define GPSR0_4 F_(D4, IP5_31_28)
  50. #define GPSR0_3 F_(D3, IP5_27_24)
  51. #define GPSR0_2 F_(D2, IP5_23_20)
  52. #define GPSR0_1 F_(D1, IP5_19_16)
  53. #define GPSR0_0 F_(D0, IP5_15_12)
  54. /* GPSR1 */
  55. #define GPSR1_28 FM(CLKOUT)
  56. #define GPSR1_27 F_(EX_WAIT0_A, IP5_11_8)
  57. #define GPSR1_26 F_(WE1_N, IP5_7_4)
  58. #define GPSR1_25 F_(WE0_N, IP5_3_0)
  59. #define GPSR1_24 F_(RD_WR_N, IP4_31_28)
  60. #define GPSR1_23 F_(RD_N, IP4_27_24)
  61. #define GPSR1_22 F_(BS_N, IP4_23_20)
  62. #define GPSR1_21 F_(CS1_N, IP4_19_16)
  63. #define GPSR1_20 F_(CS0_N, IP4_15_12)
  64. #define GPSR1_19 F_(A19, IP4_11_8)
  65. #define GPSR1_18 F_(A18, IP4_7_4)
  66. #define GPSR1_17 F_(A17, IP4_3_0)
  67. #define GPSR1_16 F_(A16, IP3_31_28)
  68. #define GPSR1_15 F_(A15, IP3_27_24)
  69. #define GPSR1_14 F_(A14, IP3_23_20)
  70. #define GPSR1_13 F_(A13, IP3_19_16)
  71. #define GPSR1_12 F_(A12, IP3_15_12)
  72. #define GPSR1_11 F_(A11, IP3_11_8)
  73. #define GPSR1_10 F_(A10, IP3_7_4)
  74. #define GPSR1_9 F_(A9, IP3_3_0)
  75. #define GPSR1_8 F_(A8, IP2_31_28)
  76. #define GPSR1_7 F_(A7, IP2_27_24)
  77. #define GPSR1_6 F_(A6, IP2_23_20)
  78. #define GPSR1_5 F_(A5, IP2_19_16)
  79. #define GPSR1_4 F_(A4, IP2_15_12)
  80. #define GPSR1_3 F_(A3, IP2_11_8)
  81. #define GPSR1_2 F_(A2, IP2_7_4)
  82. #define GPSR1_1 F_(A1, IP2_3_0)
  83. #define GPSR1_0 F_(A0, IP1_31_28)
  84. /* GPSR2 */
  85. #define GPSR2_14 F_(AVB_AVTP_CAPTURE_A, IP0_23_20)
  86. #define GPSR2_13 F_(AVB_AVTP_MATCH_A, IP0_19_16)
  87. #define GPSR2_12 F_(AVB_LINK, IP0_15_12)
  88. #define GPSR2_11 F_(AVB_PHY_INT, IP0_11_8)
  89. #define GPSR2_10 F_(AVB_MAGIC, IP0_7_4)
  90. #define GPSR2_9 F_(AVB_MDC, IP0_3_0)
  91. #define GPSR2_8 F_(PWM2_A, IP1_27_24)
  92. #define GPSR2_7 F_(PWM1_A, IP1_23_20)
  93. #define GPSR2_6 F_(PWM0, IP1_19_16)
  94. #define GPSR2_5 F_(IRQ5, IP1_15_12)
  95. #define GPSR2_4 F_(IRQ4, IP1_11_8)
  96. #define GPSR2_3 F_(IRQ3, IP1_7_4)
  97. #define GPSR2_2 F_(IRQ2, IP1_3_0)
  98. #define GPSR2_1 F_(IRQ1, IP0_31_28)
  99. #define GPSR2_0 F_(IRQ0, IP0_27_24)
  100. /* GPSR3 */
  101. #define GPSR3_15 F_(SD1_WP, IP11_23_20)
  102. #define GPSR3_14 F_(SD1_CD, IP11_19_16)
  103. #define GPSR3_13 F_(SD0_WP, IP11_15_12)
  104. #define GPSR3_12 F_(SD0_CD, IP11_11_8)
  105. #define GPSR3_11 F_(SD1_DAT3, IP8_31_28)
  106. #define GPSR3_10 F_(SD1_DAT2, IP8_27_24)
  107. #define GPSR3_9 F_(SD1_DAT1, IP8_23_20)
  108. #define GPSR3_8 F_(SD1_DAT0, IP8_19_16)
  109. #define GPSR3_7 F_(SD1_CMD, IP8_15_12)
  110. #define GPSR3_6 F_(SD1_CLK, IP8_11_8)
  111. #define GPSR3_5 F_(SD0_DAT3, IP8_7_4)
  112. #define GPSR3_4 F_(SD0_DAT2, IP8_3_0)
  113. #define GPSR3_3 F_(SD0_DAT1, IP7_31_28)
  114. #define GPSR3_2 F_(SD0_DAT0, IP7_27_24)
  115. #define GPSR3_1 F_(SD0_CMD, IP7_23_20)
  116. #define GPSR3_0 F_(SD0_CLK, IP7_19_16)
  117. /* GPSR4 */
  118. #define GPSR4_17 F_(SD3_DS, IP11_7_4)
  119. #define GPSR4_16 F_(SD3_DAT7, IP11_3_0)
  120. #define GPSR4_15 F_(SD3_DAT6, IP10_31_28)
  121. #define GPSR4_14 F_(SD3_DAT5, IP10_27_24)
  122. #define GPSR4_13 F_(SD3_DAT4, IP10_23_20)
  123. #define GPSR4_12 F_(SD3_DAT3, IP10_19_16)
  124. #define GPSR4_11 F_(SD3_DAT2, IP10_15_12)
  125. #define GPSR4_10 F_(SD3_DAT1, IP10_11_8)
  126. #define GPSR4_9 F_(SD3_DAT0, IP10_7_4)
  127. #define GPSR4_8 F_(SD3_CMD, IP10_3_0)
  128. #define GPSR4_7 F_(SD3_CLK, IP9_31_28)
  129. #define GPSR4_6 F_(SD2_DS, IP9_27_24)
  130. #define GPSR4_5 F_(SD2_DAT3, IP9_23_20)
  131. #define GPSR4_4 F_(SD2_DAT2, IP9_19_16)
  132. #define GPSR4_3 F_(SD2_DAT1, IP9_15_12)
  133. #define GPSR4_2 F_(SD2_DAT0, IP9_11_8)
  134. #define GPSR4_1 F_(SD2_CMD, IP9_7_4)
  135. #define GPSR4_0 F_(SD2_CLK, IP9_3_0)
  136. /* GPSR5 */
  137. #define GPSR5_25 F_(MLB_DAT, IP14_19_16)
  138. #define GPSR5_24 F_(MLB_SIG, IP14_15_12)
  139. #define GPSR5_23 F_(MLB_CLK, IP14_11_8)
  140. #define GPSR5_22 FM(MSIOF0_RXD)
  141. #define GPSR5_21 F_(MSIOF0_SS2, IP14_7_4)
  142. #define GPSR5_20 FM(MSIOF0_TXD)
  143. #define GPSR5_19 F_(MSIOF0_SS1, IP14_3_0)
  144. #define GPSR5_18 F_(MSIOF0_SYNC, IP13_31_28)
  145. #define GPSR5_17 FM(MSIOF0_SCK)
  146. #define GPSR5_16 F_(HRTS0_N, IP13_27_24)
  147. #define GPSR5_15 F_(HCTS0_N, IP13_23_20)
  148. #define GPSR5_14 F_(HTX0, IP13_19_16)
  149. #define GPSR5_13 F_(HRX0, IP13_15_12)
  150. #define GPSR5_12 F_(HSCK0, IP13_11_8)
  151. #define GPSR5_11 F_(RX2_A, IP13_7_4)
  152. #define GPSR5_10 F_(TX2_A, IP13_3_0)
  153. #define GPSR5_9 F_(SCK2, IP12_31_28)
  154. #define GPSR5_8 F_(RTS1_N, IP12_27_24)
  155. #define GPSR5_7 F_(CTS1_N, IP12_23_20)
  156. #define GPSR5_6 F_(TX1_A, IP12_19_16)
  157. #define GPSR5_5 F_(RX1_A, IP12_15_12)
  158. #define GPSR5_4 F_(RTS0_N, IP12_11_8)
  159. #define GPSR5_3 F_(CTS0_N, IP12_7_4)
  160. #define GPSR5_2 F_(TX0, IP12_3_0)
  161. #define GPSR5_1 F_(RX0, IP11_31_28)
  162. #define GPSR5_0 F_(SCK0, IP11_27_24)
  163. /* GPSR6 */
  164. #define GPSR6_31 F_(GP6_31, IP18_7_4)
  165. #define GPSR6_30 F_(GP6_30, IP18_3_0)
  166. #define GPSR6_29 F_(USB30_OVC, IP17_31_28)
  167. #define GPSR6_28 F_(USB30_PWEN, IP17_27_24)
  168. #define GPSR6_27 F_(USB1_OVC, IP17_23_20)
  169. #define GPSR6_26 F_(USB1_PWEN, IP17_19_16)
  170. #define GPSR6_25 F_(USB0_OVC, IP17_15_12)
  171. #define GPSR6_24 F_(USB0_PWEN, IP17_11_8)
  172. #define GPSR6_23 F_(AUDIO_CLKB_B, IP17_7_4)
  173. #define GPSR6_22 F_(AUDIO_CLKA_A, IP17_3_0)
  174. #define GPSR6_21 F_(SSI_SDATA9_A, IP16_31_28)
  175. #define GPSR6_20 F_(SSI_SDATA8, IP16_27_24)
  176. #define GPSR6_19 F_(SSI_SDATA7, IP16_23_20)
  177. #define GPSR6_18 F_(SSI_WS78, IP16_19_16)
  178. #define GPSR6_17 F_(SSI_SCK78, IP16_15_12)
  179. #define GPSR6_16 F_(SSI_SDATA6, IP16_11_8)
  180. #define GPSR6_15 F_(SSI_WS6, IP16_7_4)
  181. #define GPSR6_14 F_(SSI_SCK6, IP16_3_0)
  182. #define GPSR6_13 FM(SSI_SDATA5)
  183. #define GPSR6_12 FM(SSI_WS5)
  184. #define GPSR6_11 FM(SSI_SCK5)
  185. #define GPSR6_10 F_(SSI_SDATA4, IP15_31_28)
  186. #define GPSR6_9 F_(SSI_WS4, IP15_27_24)
  187. #define GPSR6_8 F_(SSI_SCK4, IP15_23_20)
  188. #define GPSR6_7 F_(SSI_SDATA3, IP15_19_16)
  189. #define GPSR6_6 F_(SSI_WS349, IP15_15_12)
  190. #define GPSR6_5 F_(SSI_SCK349, IP15_11_8)
  191. #define GPSR6_4 F_(SSI_SDATA2_A, IP15_7_4)
  192. #define GPSR6_3 F_(SSI_SDATA1_A, IP15_3_0)
  193. #define GPSR6_2 F_(SSI_SDATA0, IP14_31_28)
  194. #define GPSR6_1 F_(SSI_WS01239, IP14_27_24)
  195. #define GPSR6_0 F_(SSI_SCK01239, IP14_23_20)
  196. /* GPSR7 */
  197. #define GPSR7_3 FM(GP7_03)
  198. #define GPSR7_2 FM(HDMI0_CEC)
  199. #define GPSR7_1 FM(AVS2)
  200. #define GPSR7_0 FM(AVS1)
  201. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
  202. #define IP0_3_0 FM(AVB_MDC) F_(0, 0) FM(MSIOF2_SS2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  203. #define IP0_7_4 FM(AVB_MAGIC) F_(0, 0) FM(MSIOF2_SS1_C) FM(SCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  204. #define IP0_11_8 FM(AVB_PHY_INT) F_(0, 0) FM(MSIOF2_SYNC_C) FM(RX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  205. #define IP0_15_12 FM(AVB_LINK) F_(0, 0) FM(MSIOF2_SCK_C) FM(TX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  206. #define IP0_19_16 FM(AVB_AVTP_MATCH_A) F_(0, 0) FM(MSIOF2_RXD_C) FM(CTS4_N_A) F_(0, 0) FM(FSCLKST2_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  207. #define IP0_23_20 FM(AVB_AVTP_CAPTURE_A) F_(0, 0) FM(MSIOF2_TXD_C) FM(RTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  208. #define IP0_27_24 FM(IRQ0) FM(QPOLB) F_(0, 0) FM(DU_CDE) FM(VI4_DATA0_B) FM(CAN0_TX_B) FM(CANFD0_TX_B) FM(MSIOF3_SS2_E) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  209. #define IP0_31_28 FM(IRQ1) FM(QPOLA) F_(0, 0) FM(DU_DISP) FM(VI4_DATA1_B) FM(CAN0_RX_B) FM(CANFD0_RX_B) FM(MSIOF3_SS1_E) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  210. #define IP1_3_0 FM(IRQ2) FM(QCPV_QDE) F_(0, 0) FM(DU_EXODDF_DU_ODDF_DISP_CDE) FM(VI4_DATA2_B) F_(0, 0) F_(0, 0) FM(MSIOF3_SYNC_E) F_(0, 0) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  211. #define IP1_7_4 FM(IRQ3) FM(QSTVB_QVE) F_(0, 0) FM(DU_DOTCLKOUT1) FM(VI4_DATA3_B) F_(0, 0) F_(0, 0) FM(MSIOF3_SCK_E) F_(0, 0) FM(PWM4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  212. #define IP1_11_8 FM(IRQ4) FM(QSTH_QHS) F_(0, 0) FM(DU_EXHSYNC_DU_HSYNC) FM(VI4_DATA4_B) F_(0, 0) F_(0, 0) FM(MSIOF3_RXD_E) F_(0, 0) FM(PWM5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  213. #define IP1_15_12 FM(IRQ5) FM(QSTB_QHE) F_(0, 0) FM(DU_EXVSYNC_DU_VSYNC) FM(VI4_DATA5_B) FM(FSCLKST2_N_B) F_(0, 0) FM(MSIOF3_TXD_E) F_(0, 0) FM(PWM6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  214. #define IP1_19_16 FM(PWM0) FM(AVB_AVTP_PPS)F_(0, 0) F_(0, 0) FM(VI4_DATA6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IECLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  215. #define IP1_23_20 FM(PWM1_A) F_(0, 0) F_(0, 0) FM(HRX3_D) FM(VI4_DATA7_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IERX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  216. #define IP1_27_24 FM(PWM2_A) F_(0, 0) F_(0, 0) FM(HTX3_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IETX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  217. #define IP1_31_28 FM(A0) FM(LCDOUT16) FM(MSIOF3_SYNC_B) F_(0, 0) FM(VI4_DATA8) F_(0, 0) FM(DU_DB0) F_(0, 0) F_(0, 0) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  218. #define IP2_3_0 FM(A1) FM(LCDOUT17) FM(MSIOF3_TXD_B) F_(0, 0) FM(VI4_DATA9) F_(0, 0) FM(DU_DB1) F_(0, 0) F_(0, 0) FM(PWM4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  219. #define IP2_7_4 FM(A2) FM(LCDOUT18) FM(MSIOF3_SCK_B) F_(0, 0) FM(VI4_DATA10) F_(0, 0) FM(DU_DB2) F_(0, 0) F_(0, 0) FM(PWM5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  220. #define IP2_11_8 FM(A3) FM(LCDOUT19) FM(MSIOF3_RXD_B) F_(0, 0) FM(VI4_DATA11) F_(0, 0) FM(DU_DB3) F_(0, 0) F_(0, 0) FM(PWM6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  221. #define IP2_15_12 FM(A4) FM(LCDOUT20) FM(MSIOF3_SS1_B) F_(0, 0) FM(VI4_DATA12) FM(VI5_DATA12) FM(DU_DB4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  222. #define IP2_19_16 FM(A5) FM(LCDOUT21) FM(MSIOF3_SS2_B) FM(SCK4_B) FM(VI4_DATA13) FM(VI5_DATA13) FM(DU_DB5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  223. #define IP2_23_20 FM(A6) FM(LCDOUT22) FM(MSIOF2_SS1_A) FM(RX4_B) FM(VI4_DATA14) FM(VI5_DATA14) FM(DU_DB6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  224. #define IP2_27_24 FM(A7) FM(LCDOUT23) FM(MSIOF2_SS2_A) FM(TX4_B) FM(VI4_DATA15) FM(VI5_DATA15) FM(DU_DB7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  225. #define IP2_31_28 FM(A8) FM(RX3_B) FM(MSIOF2_SYNC_A) FM(HRX4_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(SDA6_A) FM(AVB_AVTP_MATCH_B) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  226. #define IP3_3_0 FM(A9) F_(0, 0) FM(MSIOF2_SCK_A) FM(CTS4_N_B) F_(0, 0) FM(VI5_VSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  227. #define IP3_7_4 FM(A10) F_(0, 0) FM(MSIOF2_RXD_A) FM(RTS4_N_B) F_(0, 0) FM(VI5_HSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  228. #define IP3_11_8 FM(A11) FM(TX3_B) FM(MSIOF2_TXD_A) FM(HTX4_B) FM(HSCK4) FM(VI5_FIELD) F_(0, 0) FM(SCL6_A) FM(AVB_AVTP_CAPTURE_B) FM(PWM2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  229. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
  230. #define IP3_15_12 FM(A12) FM(LCDOUT12) FM(MSIOF3_SCK_C) F_(0, 0) FM(HRX4_A) FM(VI5_DATA8) FM(DU_DG4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  231. #define IP3_19_16 FM(A13) FM(LCDOUT13) FM(MSIOF3_SYNC_C) F_(0, 0) FM(HTX4_A) FM(VI5_DATA9) FM(DU_DG5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  232. #define IP3_23_20 FM(A14) FM(LCDOUT14) FM(MSIOF3_RXD_C) F_(0, 0) FM(HCTS4_N) FM(VI5_DATA10) FM(DU_DG6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  233. #define IP3_27_24 FM(A15) FM(LCDOUT15) FM(MSIOF3_TXD_C) F_(0, 0) FM(HRTS4_N) FM(VI5_DATA11) FM(DU_DG7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  234. #define IP3_31_28 FM(A16) FM(LCDOUT8) F_(0, 0) F_(0, 0) FM(VI4_FIELD) F_(0, 0) FM(DU_DG0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  235. #define IP4_3_0 FM(A17) FM(LCDOUT9) F_(0, 0) F_(0, 0) FM(VI4_VSYNC_N) F_(0, 0) FM(DU_DG1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  236. #define IP4_7_4 FM(A18) FM(LCDOUT10) F_(0, 0) F_(0, 0) FM(VI4_HSYNC_N) F_(0, 0) FM(DU_DG2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  237. #define IP4_11_8 FM(A19) FM(LCDOUT11) F_(0, 0) F_(0, 0) FM(VI4_CLKENB) F_(0, 0) FM(DU_DG3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  238. #define IP4_15_12 FM(CS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLKENB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  239. #define IP4_19_16 FM(CS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLK) F_(0, 0) FM(EX_WAIT0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  240. #define IP4_23_20 FM(BS_N) FM(QSTVA_QVS) FM(MSIOF3_SCK_D) FM(SCK3) FM(HSCK3) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN1_TX) FM(CANFD1_TX) FM(IETX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  241. #define IP4_27_24 FM(RD_N) F_(0, 0) FM(MSIOF3_SYNC_D) FM(RX3_A) FM(HRX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_TX_A) FM(CANFD0_TX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  242. #define IP4_31_28 FM(RD_WR_N) F_(0, 0) FM(MSIOF3_RXD_D) FM(TX3_A) FM(HTX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_RX_A) FM(CANFD0_RX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  243. #define IP5_3_0 FM(WE0_N) F_(0, 0) FM(MSIOF3_TXD_D) FM(CTS3_N) FM(HCTS3_N) F_(0, 0) F_(0, 0) FM(SCL6_B) FM(CAN_CLK) F_(0, 0) FM(IECLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  244. #define IP5_7_4 FM(WE1_N) F_(0, 0) FM(MSIOF3_SS1_D) FM(RTS3_N) FM(HRTS3_N) F_(0, 0) F_(0, 0) FM(SDA6_B) FM(CAN1_RX) FM(CANFD1_RX) FM(IERX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  245. #define IP5_11_8 FM(EX_WAIT0_A) FM(QCLK) F_(0, 0) F_(0, 0) FM(VI4_CLK) F_(0, 0) FM(DU_DOTCLKOUT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  246. #define IP5_15_12 FM(D0) FM(MSIOF2_SS1_B)FM(MSIOF3_SCK_A) F_(0, 0) FM(VI4_DATA16) FM(VI5_DATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  247. #define IP5_19_16 FM(D1) FM(MSIOF2_SS2_B)FM(MSIOF3_SYNC_A) F_(0, 0) FM(VI4_DATA17) FM(VI5_DATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  248. #define IP5_23_20 FM(D2) F_(0, 0) FM(MSIOF3_RXD_A) F_(0, 0) FM(VI4_DATA18) FM(VI5_DATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  249. #define IP5_27_24 FM(D3) F_(0, 0) FM(MSIOF3_TXD_A) F_(0, 0) FM(VI4_DATA19) FM(VI5_DATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  250. #define IP5_31_28 FM(D4) FM(MSIOF2_SCK_B)F_(0, 0) F_(0, 0) FM(VI4_DATA20) FM(VI5_DATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  251. #define IP6_3_0 FM(D5) FM(MSIOF2_SYNC_B)F_(0, 0) F_(0, 0) FM(VI4_DATA21) FM(VI5_DATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  252. #define IP6_7_4 FM(D6) FM(MSIOF2_RXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA22) FM(VI5_DATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  253. #define IP6_11_8 FM(D7) FM(MSIOF2_TXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA23) FM(VI5_DATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  254. #define IP6_15_12 FM(D8) FM(LCDOUT0) FM(MSIOF2_SCK_D) FM(SCK4_C) FM(VI4_DATA0_A) F_(0, 0) FM(DU_DR0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  255. #define IP6_19_16 FM(D9) FM(LCDOUT1) FM(MSIOF2_SYNC_D) F_(0, 0) FM(VI4_DATA1_A) F_(0, 0) FM(DU_DR1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  256. #define IP6_23_20 FM(D10) FM(LCDOUT2) FM(MSIOF2_RXD_D) FM(HRX3_B) FM(VI4_DATA2_A) FM(CTS4_N_C) FM(DU_DR2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  257. #define IP6_27_24 FM(D11) FM(LCDOUT3) FM(MSIOF2_TXD_D) FM(HTX3_B) FM(VI4_DATA3_A) FM(RTS4_N_C) FM(DU_DR3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  258. #define IP6_31_28 FM(D12) FM(LCDOUT4) FM(MSIOF2_SS1_D) FM(RX4_C) FM(VI4_DATA4_A) F_(0, 0) FM(DU_DR4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  259. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
  260. #define IP7_3_0 FM(D13) FM(LCDOUT5) FM(MSIOF2_SS2_D) FM(TX4_C) FM(VI4_DATA5_A) F_(0, 0) FM(DU_DR5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  261. #define IP7_7_4 FM(D14) FM(LCDOUT6) FM(MSIOF3_SS1_A) FM(HRX3_C) FM(VI4_DATA6_A) F_(0, 0) FM(DU_DR6) FM(SCL6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  262. #define IP7_11_8 FM(D15) FM(LCDOUT7) FM(MSIOF3_SS2_A) FM(HTX3_C) FM(VI4_DATA7_A) F_(0, 0) FM(DU_DR7) FM(SDA6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  263. #define IP7_19_16 FM(SD0_CLK) F_(0, 0) FM(MSIOF1_SCK_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  264. #define IP7_23_20 FM(SD0_CMD) F_(0, 0) FM(MSIOF1_SYNC_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  265. #define IP7_27_24 FM(SD0_DAT0) F_(0, 0) FM(MSIOF1_RXD_E) F_(0, 0) F_(0, 0) FM(TS_SCK0_B) FM(STP_ISCLK_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  266. #define IP7_31_28 FM(SD0_DAT1) F_(0, 0) FM(MSIOF1_TXD_E) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_B)FM(STP_ISSYNC_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  267. #define IP8_3_0 FM(SD0_DAT2) F_(0, 0) FM(MSIOF1_SS1_E) F_(0, 0) F_(0, 0) FM(TS_SDAT0_B) FM(STP_ISD_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  268. #define IP8_7_4 FM(SD0_DAT3) F_(0, 0) FM(MSIOF1_SS2_E) F_(0, 0) F_(0, 0) FM(TS_SDEN0_B) FM(STP_ISEN_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  269. #define IP8_11_8 FM(SD1_CLK) F_(0, 0) FM(MSIOF1_SCK_G) F_(0, 0) F_(0, 0) FM(SIM0_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  270. #define IP8_15_12 FM(SD1_CMD) F_(0, 0) FM(MSIOF1_SYNC_G) FM(NFCE_N_B) F_(0, 0) FM(SIM0_D_A) FM(STP_IVCXO27_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  271. #define IP8_19_16 FM(SD1_DAT0) FM(SD2_DAT4) FM(MSIOF1_RXD_G) FM(NFWP_N_B) F_(0, 0) FM(TS_SCK1_B) FM(STP_ISCLK_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  272. #define IP8_23_20 FM(SD1_DAT1) FM(SD2_DAT5) FM(MSIOF1_TXD_G) FM(NFDATA14_B) F_(0, 0) FM(TS_SPSYNC1_B)FM(STP_ISSYNC_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  273. #define IP8_27_24 FM(SD1_DAT2) FM(SD2_DAT6) FM(MSIOF1_SS1_G) FM(NFDATA15_B) F_(0, 0) FM(TS_SDAT1_B) FM(STP_ISD_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  274. #define IP8_31_28 FM(SD1_DAT3) FM(SD2_DAT7) FM(MSIOF1_SS2_G) FM(NFRB_N_B) F_(0, 0) FM(TS_SDEN1_B) FM(STP_ISEN_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  275. #define IP9_3_0 FM(SD2_CLK) F_(0, 0) FM(NFDATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  276. #define IP9_7_4 FM(SD2_CMD) F_(0, 0) FM(NFDATA9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  277. #define IP9_11_8 FM(SD2_DAT0) F_(0, 0) FM(NFDATA10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  278. #define IP9_15_12 FM(SD2_DAT1) F_(0, 0) FM(NFDATA11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  279. #define IP9_19_16 FM(SD2_DAT2) F_(0, 0) FM(NFDATA12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  280. #define IP9_23_20 FM(SD2_DAT3) F_(0, 0) FM(NFDATA13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  281. #define IP9_27_24 FM(SD2_DS) F_(0, 0) FM(NFALE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  282. #define IP9_31_28 FM(SD3_CLK) F_(0, 0) FM(NFWE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  283. #define IP10_3_0 FM(SD3_CMD) F_(0, 0) FM(NFRE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  284. #define IP10_7_4 FM(SD3_DAT0) F_(0, 0) FM(NFDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  285. #define IP10_11_8 FM(SD3_DAT1) F_(0, 0) FM(NFDATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  286. #define IP10_15_12 FM(SD3_DAT2) F_(0, 0) FM(NFDATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  287. #define IP10_19_16 FM(SD3_DAT3) F_(0, 0) FM(NFDATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  288. #define IP10_23_20 FM(SD3_DAT4) FM(SD2_CD_A) FM(NFDATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  289. #define IP10_27_24 FM(SD3_DAT5) FM(SD2_WP_A) FM(NFDATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  290. #define IP10_31_28 FM(SD3_DAT6) FM(SD3_CD) FM(NFDATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  291. #define IP11_3_0 FM(SD3_DAT7) FM(SD3_WP) FM(NFDATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  292. #define IP11_7_4 FM(SD3_DS) F_(0, 0) FM(NFCLE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  293. #define IP11_11_8 FM(SD0_CD) F_(0, 0) FM(NFDATA14_A) F_(0, 0) FM(SCL2_B) FM(SIM0_RST_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  294. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
  295. #define IP11_15_12 FM(SD0_WP) F_(0, 0) FM(NFDATA15_A) F_(0, 0) FM(SDA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  296. #define IP11_19_16 FM(SD1_CD) F_(0, 0) FM(NFRB_N_A) F_(0, 0) F_(0, 0) FM(SIM0_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  297. #define IP11_23_20 FM(SD1_WP) F_(0, 0) FM(NFCE_N_A) F_(0, 0) F_(0, 0) FM(SIM0_D_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  298. #define IP11_27_24 FM(SCK0) FM(HSCK1_B) FM(MSIOF1_SS2_B) FM(AUDIO_CLKC_B) FM(SDA2_A) FM(SIM0_RST_B) FM(STP_OPWM_0_C) FM(RIF0_CLK_B) F_(0, 0) FM(ADICHS2) FM(SCK5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  299. #define IP11_31_28 FM(RX0) FM(HRX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SCK0_C) FM(STP_ISCLK_0_C) FM(RIF0_D0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  300. #define IP12_3_0 FM(TX0) FM(HTX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_C)FM(STP_ISSYNC_0_C) FM(RIF0_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  301. #define IP12_7_4 FM(CTS0_N) FM(HCTS1_N_B) FM(MSIOF1_SYNC_B) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_C)FM(STP_ISSYNC_1_C) FM(RIF1_SYNC_B) FM(AUDIO_CLKOUT_C) FM(ADICS_SAMP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  302. #define IP12_11_8 FM(RTS0_N) FM(HRTS1_N_B) FM(MSIOF1_SS1_B) FM(AUDIO_CLKA_B) FM(SCL2_A) F_(0, 0) FM(STP_IVCXO27_1_C) FM(RIF0_SYNC_B) F_(0, 0) FM(ADICHS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  303. #define IP12_15_12 FM(RX1_A) FM(HRX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDAT0_C) FM(STP_ISD_0_C) FM(RIF1_CLK_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  304. #define IP12_19_16 FM(TX1_A) FM(HTX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDEN0_C) FM(STP_ISEN_0_C) FM(RIF1_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  305. #define IP12_23_20 FM(CTS1_N) FM(HCTS1_N_A) FM(MSIOF1_RXD_B) F_(0, 0) F_(0, 0) FM(TS_SDEN1_C) FM(STP_ISEN_1_C) FM(RIF1_D0_B) F_(0, 0) FM(ADIDATA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  306. #define IP12_27_24 FM(RTS1_N) FM(HRTS1_N_A) FM(MSIOF1_TXD_B) F_(0, 0) F_(0, 0) FM(TS_SDAT1_C) FM(STP_ISD_1_C) FM(RIF1_D1_B) F_(0, 0) FM(ADICHS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  307. #define IP12_31_28 FM(SCK2) FM(SCIF_CLK_B) FM(MSIOF1_SCK_B) F_(0, 0) F_(0, 0) FM(TS_SCK1_C) FM(STP_ISCLK_1_C) FM(RIF1_CLK_B) F_(0, 0) FM(ADICLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  308. #define IP13_3_0 FM(TX2_A) F_(0, 0) F_(0, 0) FM(SD2_CD_B) FM(SCL1_A) F_(0, 0) FM(FMCLK_A) FM(RIF1_D1_C) F_(0, 0) FM(FSO_CFE_0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  309. #define IP13_7_4 FM(RX2_A) F_(0, 0) F_(0, 0) FM(SD2_WP_B) FM(SDA1_A) F_(0, 0) FM(FMIN_A) FM(RIF1_SYNC_C) F_(0, 0) FM(FSO_CFE_1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  310. #define IP13_11_8 FM(HSCK0) F_(0, 0) FM(MSIOF1_SCK_D) FM(AUDIO_CLKB_A) FM(SSI_SDATA1_B)FM(TS_SCK0_D) FM(STP_ISCLK_0_D) FM(RIF0_CLK_C) F_(0, 0) F_(0, 0) FM(RX5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  311. #define IP13_15_12 FM(HRX0) F_(0, 0) FM(MSIOF1_RXD_D) F_(0, 0) FM(SSI_SDATA2_B)FM(TS_SDEN0_D) FM(STP_ISEN_0_D) FM(RIF0_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  312. #define IP13_19_16 FM(HTX0) F_(0, 0) FM(MSIOF1_TXD_D) F_(0, 0) FM(SSI_SDATA9_B)FM(TS_SDAT0_D) FM(STP_ISD_0_D) FM(RIF0_D1_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  313. #define IP13_23_20 FM(HCTS0_N) FM(RX2_B) FM(MSIOF1_SYNC_D) F_(0, 0) FM(SSI_SCK9_A) FM(TS_SPSYNC0_D)FM(STP_ISSYNC_0_D) FM(RIF0_SYNC_C) FM(AUDIO_CLKOUT1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  314. #define IP13_27_24 FM(HRTS0_N) FM(TX2_B) FM(MSIOF1_SS1_D) F_(0, 0) FM(SSI_WS9_A) F_(0, 0) FM(STP_IVCXO27_0_D) FM(BPFCLK_A) FM(AUDIO_CLKOUT2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  315. #define IP13_31_28 FM(MSIOF0_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_A) F_(0, 0) FM(TX5_B) F_(0, 0) F_(0, 0) FM(BPFCLK_D) F_(0, 0) F_(0, 0)
  316. #define IP14_3_0 FM(MSIOF0_SS1) FM(RX5_A) FM(NFWP_N_A) FM(AUDIO_CLKA_C) FM(SSI_SCK2_A) F_(0, 0) FM(STP_IVCXO27_0_C) F_(0, 0) FM(AUDIO_CLKOUT3_A) F_(0, 0) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  317. #define IP14_7_4 FM(MSIOF0_SS2) FM(TX5_A) FM(MSIOF1_SS2_D) FM(AUDIO_CLKC_A) FM(SSI_WS2_A) F_(0, 0) FM(STP_OPWM_0_D) F_(0, 0) FM(AUDIO_CLKOUT_D) F_(0, 0) FM(SPEEDIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  318. #define IP14_11_8 FM(MLB_CLK) F_(0, 0) FM(MSIOF1_SCK_F) F_(0, 0) FM(SCL1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  319. #define IP14_15_12 FM(MLB_SIG) FM(RX1_B) FM(MSIOF1_SYNC_F) F_(0, 0) FM(SDA1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  320. #define IP14_19_16 FM(MLB_DAT) FM(TX1_B) FM(MSIOF1_RXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  321. #define IP14_23_20 FM(SSI_SCK01239) F_(0, 0) FM(MSIOF1_TXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  322. #define IP14_27_24 FM(SSI_WS01239) F_(0, 0) FM(MSIOF1_SS1_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  323. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
  324. #define IP14_31_28 FM(SSI_SDATA0) F_(0, 0) FM(MSIOF1_SS2_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  325. #define IP15_3_0 FM(SSI_SDATA1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  326. #define IP15_7_4 FM(SSI_SDATA2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(SSI_SCK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  327. #define IP15_11_8 FM(SSI_SCK349) F_(0, 0) FM(MSIOF1_SS1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  328. #define IP15_15_12 FM(SSI_WS349) FM(HCTS2_N_A) FM(MSIOF1_SS2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  329. #define IP15_19_16 FM(SSI_SDATA3) FM(HRTS2_N_A) FM(MSIOF1_TXD_A) F_(0, 0) F_(0, 0) FM(TS_SCK0_A) FM(STP_ISCLK_0_A) FM(RIF0_D1_A) FM(RIF2_D0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  330. #define IP15_23_20 FM(SSI_SCK4) FM(HRX2_A) FM(MSIOF1_SCK_A) F_(0, 0) F_(0, 0) FM(TS_SDAT0_A) FM(STP_ISD_0_A) FM(RIF0_CLK_A) FM(RIF2_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  331. #define IP15_27_24 FM(SSI_WS4) FM(HTX2_A) FM(MSIOF1_SYNC_A) F_(0, 0) F_(0, 0) FM(TS_SDEN0_A) FM(STP_ISEN_0_A) FM(RIF0_SYNC_A) FM(RIF2_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  332. #define IP15_31_28 FM(SSI_SDATA4) FM(HSCK2_A) FM(MSIOF1_RXD_A) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_A)FM(STP_ISSYNC_0_A) FM(RIF0_D0_A) FM(RIF2_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  333. #define IP16_3_0 FM(SSI_SCK6) F_(0, 0) F_(0, 0) FM(SIM0_RST_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  334. #define IP16_7_4 FM(SSI_WS6) F_(0, 0) F_(0, 0) FM(SIM0_D_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  335. #define IP16_11_8 FM(SSI_SDATA6) F_(0, 0) F_(0, 0) FM(SIM0_CLK_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  336. #define IP16_15_12 FM(SSI_SCK78) FM(HRX2_B) FM(MSIOF1_SCK_C) F_(0, 0) F_(0, 0) FM(TS_SCK1_A) FM(STP_ISCLK_1_A) FM(RIF1_CLK_A) FM(RIF3_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  337. #define IP16_19_16 FM(SSI_WS78) FM(HTX2_B) FM(MSIOF1_SYNC_C) F_(0, 0) F_(0, 0) FM(TS_SDAT1_A) FM(STP_ISD_1_A) FM(RIF1_SYNC_A) FM(RIF3_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  338. #define IP16_23_20 FM(SSI_SDATA7) FM(HCTS2_N_B) FM(MSIOF1_RXD_C) F_(0, 0) F_(0, 0) FM(TS_SDEN1_A) FM(STP_ISEN_1_A) FM(RIF1_D0_A) FM(RIF3_D0_A) F_(0, 0) FM(TCLK2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  339. #define IP16_27_24 FM(SSI_SDATA8) FM(HRTS2_N_B) FM(MSIOF1_TXD_C) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_A)FM(STP_ISSYNC_1_A) FM(RIF1_D1_A) FM(RIF3_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  340. #define IP16_31_28 FM(SSI_SDATA9_A) FM(HSCK2_B) FM(MSIOF1_SS1_C) FM(HSCK1_A) FM(SSI_WS1_B) FM(SCK1) FM(STP_IVCXO27_1_A) FM(SCK5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  341. #define IP17_3_0 FM(AUDIO_CLKA_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(CC5_OSCOUT) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  342. #define IP17_7_4 FM(AUDIO_CLKB_B) FM(SCIF_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_1_D) FM(REMOCON_A) F_(0, 0) F_(0, 0) FM(TCLK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  343. #define IP17_11_8 FM(USB0_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_RST_C) F_(0, 0) FM(TS_SCK1_D) FM(STP_ISCLK_1_D) FM(BPFCLK_B) FM(RIF3_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(HSCK2_C) F_(0, 0) F_(0, 0)
  344. #define IP17_15_12 FM(USB0_OVC) F_(0, 0) F_(0, 0) FM(SIM0_D_C) F_(0, 0) FM(TS_SDAT1_D) FM(STP_ISD_1_D) F_(0, 0) FM(RIF3_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(HRX2_C) F_(0, 0) F_(0, 0)
  345. #define IP17_19_16 FM(USB1_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_CLK_C) FM(SSI_SCK1_A) FM(TS_SCK0_E) FM(STP_ISCLK_0_E) FM(FMCLK_B) FM(RIF2_CLK_B) F_(0, 0) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) FM(HTX2_C) F_(0, 0) F_(0, 0)
  346. #define IP17_23_20 FM(USB1_OVC) F_(0, 0) FM(MSIOF1_SS2_C) F_(0, 0) FM(SSI_WS1_A) FM(TS_SDAT0_E) FM(STP_ISD_0_E) FM(FMIN_B) FM(RIF2_SYNC_B) F_(0, 0) FM(REMOCON_B) F_(0, 0) F_(0, 0) FM(HCTS2_N_C) F_(0, 0) F_(0, 0)
  347. #define IP17_27_24 FM(USB30_PWEN) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_B) FM(SSI_SCK2_B) FM(TS_SDEN1_D) FM(STP_ISEN_1_D) FM(STP_OPWM_0_E)FM(RIF3_D0_B) F_(0, 0) FM(TCLK2_B) FM(TPU0TO0) FM(BPFCLK_C) FM(HRTS2_N_C) F_(0, 0) F_(0, 0)
  348. #define IP17_31_28 FM(USB30_OVC) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT1_B) FM(SSI_WS2_B) FM(TS_SPSYNC1_D)FM(STP_ISSYNC_1_D) FM(STP_IVCXO27_0_E)FM(RIF3_D1_B) F_(0, 0) FM(FSO_TOE_N) FM(TPU0TO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  349. #define IP18_3_0 FM(GP6_30) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT2_B) FM(SSI_SCK9_B) FM(TS_SDEN0_E) FM(STP_ISEN_0_E) F_(0, 0) FM(RIF2_D0_B) F_(0, 0) F_(0, 0) FM(TPU0TO2) FM(FMCLK_C) FM(FMCLK_D) F_(0, 0) F_(0, 0)
  350. #define IP18_7_4 FM(GP6_31) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT3_B) FM(SSI_WS9_B) FM(TS_SPSYNC0_E)FM(STP_ISSYNC_0_E) F_(0, 0) FM(RIF2_D1_B) F_(0, 0) F_(0, 0) FM(TPU0TO3) FM(FMIN_C) FM(FMIN_D) F_(0, 0) F_(0, 0)
  351. #define PINMUX_GPSR \
  352. \
  353. GPSR6_31 \
  354. GPSR6_30 \
  355. GPSR6_29 \
  356. GPSR1_28 GPSR6_28 \
  357. GPSR1_27 GPSR6_27 \
  358. GPSR1_26 GPSR6_26 \
  359. GPSR1_25 GPSR5_25 GPSR6_25 \
  360. GPSR1_24 GPSR5_24 GPSR6_24 \
  361. GPSR1_23 GPSR5_23 GPSR6_23 \
  362. GPSR1_22 GPSR5_22 GPSR6_22 \
  363. GPSR1_21 GPSR5_21 GPSR6_21 \
  364. GPSR1_20 GPSR5_20 GPSR6_20 \
  365. GPSR1_19 GPSR5_19 GPSR6_19 \
  366. GPSR1_18 GPSR5_18 GPSR6_18 \
  367. GPSR1_17 GPSR4_17 GPSR5_17 GPSR6_17 \
  368. GPSR1_16 GPSR4_16 GPSR5_16 GPSR6_16 \
  369. GPSR0_15 GPSR1_15 GPSR3_15 GPSR4_15 GPSR5_15 GPSR6_15 \
  370. GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR4_14 GPSR5_14 GPSR6_14 \
  371. GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR4_13 GPSR5_13 GPSR6_13 \
  372. GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR4_12 GPSR5_12 GPSR6_12 \
  373. GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR4_11 GPSR5_11 GPSR6_11 \
  374. GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 \
  375. GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
  376. GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
  377. GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
  378. GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
  379. GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
  380. GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
  381. GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 GPSR7_3 \
  382. GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 GPSR7_2 \
  383. GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 GPSR7_1 \
  384. GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 GPSR7_0
  385. #define PINMUX_IPSR \
  386. \
  387. FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
  388. FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
  389. FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
  390. FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
  391. FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
  392. FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
  393. FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
  394. FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
  395. \
  396. FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
  397. FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
  398. FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
  399. FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 \
  400. FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
  401. FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
  402. FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
  403. FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
  404. \
  405. FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
  406. FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
  407. FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
  408. FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
  409. FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
  410. FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
  411. FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
  412. FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
  413. \
  414. FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 FM(IP14_3_0) IP14_3_0 FM(IP15_3_0) IP15_3_0 \
  415. FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 FM(IP14_7_4) IP14_7_4 FM(IP15_7_4) IP15_7_4 \
  416. FM(IP12_11_8) IP12_11_8 FM(IP13_11_8) IP13_11_8 FM(IP14_11_8) IP14_11_8 FM(IP15_11_8) IP15_11_8 \
  417. FM(IP12_15_12) IP12_15_12 FM(IP13_15_12) IP13_15_12 FM(IP14_15_12) IP14_15_12 FM(IP15_15_12) IP15_15_12 \
  418. FM(IP12_19_16) IP12_19_16 FM(IP13_19_16) IP13_19_16 FM(IP14_19_16) IP14_19_16 FM(IP15_19_16) IP15_19_16 \
  419. FM(IP12_23_20) IP12_23_20 FM(IP13_23_20) IP13_23_20 FM(IP14_23_20) IP14_23_20 FM(IP15_23_20) IP15_23_20 \
  420. FM(IP12_27_24) IP12_27_24 FM(IP13_27_24) IP13_27_24 FM(IP14_27_24) IP14_27_24 FM(IP15_27_24) IP15_27_24 \
  421. FM(IP12_31_28) IP12_31_28 FM(IP13_31_28) IP13_31_28 FM(IP14_31_28) IP14_31_28 FM(IP15_31_28) IP15_31_28 \
  422. \
  423. FM(IP16_3_0) IP16_3_0 FM(IP17_3_0) IP17_3_0 FM(IP18_3_0) IP18_3_0 \
  424. FM(IP16_7_4) IP16_7_4 FM(IP17_7_4) IP17_7_4 FM(IP18_7_4) IP18_7_4 \
  425. FM(IP16_11_8) IP16_11_8 FM(IP17_11_8) IP17_11_8 \
  426. FM(IP16_15_12) IP16_15_12 FM(IP17_15_12) IP17_15_12 \
  427. FM(IP16_19_16) IP16_19_16 FM(IP17_19_16) IP17_19_16 \
  428. FM(IP16_23_20) IP16_23_20 FM(IP17_23_20) IP17_23_20 \
  429. FM(IP16_27_24) IP16_27_24 FM(IP17_27_24) IP17_27_24 \
  430. FM(IP16_31_28) IP16_31_28 FM(IP17_31_28) IP17_31_28
  431. /* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
  432. #define MOD_SEL0_31_30_29 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1) FM(SEL_MSIOF3_2) FM(SEL_MSIOF3_3) FM(SEL_MSIOF3_4) F_(0, 0) F_(0, 0) F_(0, 0)
  433. #define MOD_SEL0_28_27 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1) FM(SEL_MSIOF2_2) FM(SEL_MSIOF2_3)
  434. #define MOD_SEL0_26_25_24 FM(SEL_MSIOF1_0) FM(SEL_MSIOF1_1) FM(SEL_MSIOF1_2) FM(SEL_MSIOF1_3) FM(SEL_MSIOF1_4) FM(SEL_MSIOF1_5) FM(SEL_MSIOF1_6) F_(0, 0)
  435. #define MOD_SEL0_23 FM(SEL_LBSC_0) FM(SEL_LBSC_1)
  436. #define MOD_SEL0_22 FM(SEL_IEBUS_0) FM(SEL_IEBUS_1)
  437. #define MOD_SEL0_21 FM(SEL_I2C2_0) FM(SEL_I2C2_1)
  438. #define MOD_SEL0_20 FM(SEL_I2C1_0) FM(SEL_I2C1_1)
  439. #define MOD_SEL0_19 FM(SEL_HSCIF4_0) FM(SEL_HSCIF4_1)
  440. #define MOD_SEL0_18_17 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1) FM(SEL_HSCIF3_2) FM(SEL_HSCIF3_3)
  441. #define MOD_SEL0_16 FM(SEL_HSCIF1_0) FM(SEL_HSCIF1_1)
  442. #define MOD_SEL0_14_13 FM(SEL_HSCIF2_0) FM(SEL_HSCIF2_1) FM(SEL_HSCIF2_2) F_(0, 0)
  443. #define MOD_SEL0_12 FM(SEL_ETHERAVB_0) FM(SEL_ETHERAVB_1)
  444. #define MOD_SEL0_11 FM(SEL_DRIF3_0) FM(SEL_DRIF3_1)
  445. #define MOD_SEL0_10 FM(SEL_DRIF2_0) FM(SEL_DRIF2_1)
  446. #define MOD_SEL0_9_8 FM(SEL_DRIF1_0) FM(SEL_DRIF1_1) FM(SEL_DRIF1_2) F_(0, 0)
  447. #define MOD_SEL0_7_6 FM(SEL_DRIF0_0) FM(SEL_DRIF0_1) FM(SEL_DRIF0_2) F_(0, 0)
  448. #define MOD_SEL0_5 FM(SEL_CANFD0_0) FM(SEL_CANFD0_1)
  449. #define MOD_SEL0_4_3 FM(SEL_ADG_A_0) FM(SEL_ADG_A_1) FM(SEL_ADG_A_2) FM(SEL_ADG_A_3)
  450. /* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
  451. #define MOD_SEL1_31_30 FM(SEL_TSIF1_0) FM(SEL_TSIF1_1) FM(SEL_TSIF1_2) FM(SEL_TSIF1_3)
  452. #define MOD_SEL1_29_28_27 FM(SEL_TSIF0_0) FM(SEL_TSIF0_1) FM(SEL_TSIF0_2) FM(SEL_TSIF0_3) FM(SEL_TSIF0_4) F_(0, 0) F_(0, 0) F_(0, 0)
  453. #define MOD_SEL1_26 FM(SEL_TIMER_TMU_0) FM(SEL_TIMER_TMU_1)
  454. #define MOD_SEL1_25_24 FM(SEL_SSP1_1_0) FM(SEL_SSP1_1_1) FM(SEL_SSP1_1_2) FM(SEL_SSP1_1_3)
  455. #define MOD_SEL1_23_22_21 FM(SEL_SSP1_0_0) FM(SEL_SSP1_0_1) FM(SEL_SSP1_0_2) FM(SEL_SSP1_0_3) FM(SEL_SSP1_0_4) F_(0, 0) F_(0, 0) F_(0, 0)
  456. #define MOD_SEL1_20 FM(SEL_SSI1_0) FM(SEL_SSI1_1)
  457. #define MOD_SEL1_19 FM(SEL_SPEED_PULSE_0) FM(SEL_SPEED_PULSE_1)
  458. #define MOD_SEL1_18_17 FM(SEL_SIMCARD_0) FM(SEL_SIMCARD_1) FM(SEL_SIMCARD_2) FM(SEL_SIMCARD_3)
  459. #define MOD_SEL1_16 FM(SEL_SDHI2_0) FM(SEL_SDHI2_1)
  460. #define MOD_SEL1_15_14 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1) FM(SEL_SCIF4_2) F_(0, 0)
  461. #define MOD_SEL1_13 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1)
  462. #define MOD_SEL1_12 FM(SEL_SCIF2_0) FM(SEL_SCIF2_1)
  463. #define MOD_SEL1_11 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
  464. #define MOD_SEL1_10 FM(SEL_SCIF_0) FM(SEL_SCIF_1)
  465. #define MOD_SEL1_9 FM(SEL_REMOCON_0) FM(SEL_REMOCON_1)
  466. #define MOD_SEL1_6 FM(SEL_RCAN0_0) FM(SEL_RCAN0_1)
  467. #define MOD_SEL1_5 FM(SEL_PWM6_0) FM(SEL_PWM6_1)
  468. #define MOD_SEL1_4 FM(SEL_PWM5_0) FM(SEL_PWM5_1)
  469. #define MOD_SEL1_3 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
  470. #define MOD_SEL1_2 FM(SEL_PWM3_0) FM(SEL_PWM3_1)
  471. #define MOD_SEL1_1 FM(SEL_PWM2_0) FM(SEL_PWM2_1)
  472. #define MOD_SEL1_0 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
  473. /* MOD_SEL2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
  474. #define MOD_SEL2_31 FM(I2C_SEL_5_0) FM(I2C_SEL_5_1)
  475. #define MOD_SEL2_30 FM(I2C_SEL_3_0) FM(I2C_SEL_3_1)
  476. #define MOD_SEL2_29 FM(I2C_SEL_0_0) FM(I2C_SEL_0_1)
  477. #define MOD_SEL2_28_27 FM(SEL_FM_0) FM(SEL_FM_1) FM(SEL_FM_2) FM(SEL_FM_3)
  478. #define MOD_SEL2_26 FM(SEL_SCIF5_0) FM(SEL_SCIF5_1)
  479. #define MOD_SEL2_25_24_23 FM(SEL_I2C6_0) FM(SEL_I2C6_1) FM(SEL_I2C6_2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  480. #define MOD_SEL2_22 FM(SEL_NDFC_0) FM(SEL_NDFC_1)
  481. #define MOD_SEL2_21 FM(SEL_SSI2_0) FM(SEL_SSI2_1)
  482. #define MOD_SEL2_20 FM(SEL_SSI9_0) FM(SEL_SSI9_1)
  483. #define MOD_SEL2_19 FM(SEL_TIMER_TMU2_0) FM(SEL_TIMER_TMU2_1)
  484. #define MOD_SEL2_18 FM(SEL_ADG_B_0) FM(SEL_ADG_B_1)
  485. #define MOD_SEL2_17 FM(SEL_ADG_C_0) FM(SEL_ADG_C_1)
  486. #define MOD_SEL2_0 FM(SEL_VIN4_0) FM(SEL_VIN4_1)
  487. #define PINMUX_MOD_SELS \
  488. \
  489. MOD_SEL0_31_30_29 MOD_SEL1_31_30 MOD_SEL2_31 \
  490. MOD_SEL2_30 \
  491. MOD_SEL1_29_28_27 MOD_SEL2_29 \
  492. MOD_SEL0_28_27 MOD_SEL2_28_27 \
  493. MOD_SEL0_26_25_24 MOD_SEL1_26 MOD_SEL2_26 \
  494. MOD_SEL1_25_24 MOD_SEL2_25_24_23 \
  495. MOD_SEL0_23 MOD_SEL1_23_22_21 \
  496. MOD_SEL0_22 MOD_SEL2_22 \
  497. MOD_SEL0_21 MOD_SEL2_21 \
  498. MOD_SEL0_20 MOD_SEL1_20 MOD_SEL2_20 \
  499. MOD_SEL0_19 MOD_SEL1_19 MOD_SEL2_19 \
  500. MOD_SEL0_18_17 MOD_SEL1_18_17 MOD_SEL2_18 \
  501. MOD_SEL2_17 \
  502. MOD_SEL0_16 MOD_SEL1_16 \
  503. MOD_SEL1_15_14 \
  504. MOD_SEL0_14_13 \
  505. MOD_SEL1_13 \
  506. MOD_SEL0_12 MOD_SEL1_12 \
  507. MOD_SEL0_11 MOD_SEL1_11 \
  508. MOD_SEL0_10 MOD_SEL1_10 \
  509. MOD_SEL0_9_8 MOD_SEL1_9 \
  510. MOD_SEL0_7_6 \
  511. MOD_SEL1_6 \
  512. MOD_SEL0_5 MOD_SEL1_5 \
  513. MOD_SEL0_4_3 MOD_SEL1_4 \
  514. MOD_SEL1_3 \
  515. MOD_SEL1_2 \
  516. MOD_SEL1_1 \
  517. MOD_SEL1_0 MOD_SEL2_0
  518. /*
  519. * These pins are not able to be muxed but have other properties
  520. * that can be set, such as drive-strength or pull-up/pull-down enable.
  521. */
  522. #define PINMUX_STATIC \
  523. FM(QSPI0_SPCLK) FM(QSPI0_SSL) FM(QSPI0_MOSI_IO0) FM(QSPI0_MISO_IO1) \
  524. FM(QSPI0_IO2) FM(QSPI0_IO3) \
  525. FM(QSPI1_SPCLK) FM(QSPI1_SSL) FM(QSPI1_MOSI_IO0) FM(QSPI1_MISO_IO1) \
  526. FM(QSPI1_IO2) FM(QSPI1_IO3) \
  527. FM(RPC_INT) FM(RPC_WP) FM(RPC_RESET) \
  528. FM(AVB_TX_CTL) FM(AVB_TXC) FM(AVB_TD0) FM(AVB_TD1) FM(AVB_TD2) FM(AVB_TD3) \
  529. FM(AVB_RX_CTL) FM(AVB_RXC) FM(AVB_RD0) FM(AVB_RD1) FM(AVB_RD2) FM(AVB_RD3) \
  530. FM(AVB_TXCREFCLK) FM(AVB_MDIO) \
  531. FM(PRESETOUT) \
  532. FM(DU_DOTCLKIN0) FM(DU_DOTCLKIN1) FM(DU_DOTCLKIN2) \
  533. FM(TMS) FM(TDO) FM(ASEBRK) FM(MLB_REF) FM(TDI) FM(TCK) FM(TRST) FM(EXTALR)
  534. enum {
  535. PINMUX_RESERVED = 0,
  536. PINMUX_DATA_BEGIN,
  537. GP_ALL(DATA),
  538. PINMUX_DATA_END,
  539. #define F_(x, y)
  540. #define FM(x) FN_##x,
  541. PINMUX_FUNCTION_BEGIN,
  542. GP_ALL(FN),
  543. PINMUX_GPSR
  544. PINMUX_IPSR
  545. PINMUX_MOD_SELS
  546. PINMUX_FUNCTION_END,
  547. #undef F_
  548. #undef FM
  549. #define F_(x, y)
  550. #define FM(x) x##_MARK,
  551. PINMUX_MARK_BEGIN,
  552. PINMUX_GPSR
  553. PINMUX_IPSR
  554. PINMUX_MOD_SELS
  555. PINMUX_STATIC
  556. PINMUX_MARK_END,
  557. #undef F_
  558. #undef FM
  559. };
  560. static const u16 pinmux_data[] = {
  561. PINMUX_DATA_GP_ALL(),
  562. PINMUX_SINGLE(AVS1),
  563. PINMUX_SINGLE(AVS2),
  564. PINMUX_SINGLE(CLKOUT),
  565. PINMUX_SINGLE(GP7_03),
  566. PINMUX_SINGLE(HDMI0_CEC),
  567. PINMUX_SINGLE(MSIOF0_RXD),
  568. PINMUX_SINGLE(MSIOF0_SCK),
  569. PINMUX_SINGLE(MSIOF0_TXD),
  570. PINMUX_SINGLE(SSI_SCK5),
  571. PINMUX_SINGLE(SSI_SDATA5),
  572. PINMUX_SINGLE(SSI_WS5),
  573. /* IPSR0 */
  574. PINMUX_IPSR_GPSR(IP0_3_0, AVB_MDC),
  575. PINMUX_IPSR_MSEL(IP0_3_0, MSIOF2_SS2_C, SEL_MSIOF2_2),
  576. PINMUX_IPSR_GPSR(IP0_7_4, AVB_MAGIC),
  577. PINMUX_IPSR_MSEL(IP0_7_4, MSIOF2_SS1_C, SEL_MSIOF2_2),
  578. PINMUX_IPSR_MSEL(IP0_7_4, SCK4_A, SEL_SCIF4_0),
  579. PINMUX_IPSR_GPSR(IP0_11_8, AVB_PHY_INT),
  580. PINMUX_IPSR_MSEL(IP0_11_8, MSIOF2_SYNC_C, SEL_MSIOF2_2),
  581. PINMUX_IPSR_MSEL(IP0_11_8, RX4_A, SEL_SCIF4_0),
  582. PINMUX_IPSR_GPSR(IP0_15_12, AVB_LINK),
  583. PINMUX_IPSR_MSEL(IP0_15_12, MSIOF2_SCK_C, SEL_MSIOF2_2),
  584. PINMUX_IPSR_MSEL(IP0_15_12, TX4_A, SEL_SCIF4_0),
  585. PINMUX_IPSR_GPSR(IP0_19_16, FSCLKST2_N_A),
  586. PINMUX_IPSR_MSEL(IP0_19_16, AVB_AVTP_MATCH_A, SEL_ETHERAVB_0),
  587. PINMUX_IPSR_MSEL(IP0_19_16, MSIOF2_RXD_C, SEL_MSIOF2_2),
  588. PINMUX_IPSR_MSEL(IP0_19_16, CTS4_N_A, SEL_SCIF4_0),
  589. PINMUX_IPSR_MSEL(IP0_23_20, AVB_AVTP_CAPTURE_A, SEL_ETHERAVB_0),
  590. PINMUX_IPSR_MSEL(IP0_23_20, MSIOF2_TXD_C, SEL_MSIOF2_2),
  591. PINMUX_IPSR_MSEL(IP0_23_20, RTS4_N_A, SEL_SCIF4_0),
  592. PINMUX_IPSR_GPSR(IP0_27_24, IRQ0),
  593. PINMUX_IPSR_GPSR(IP0_27_24, QPOLB),
  594. PINMUX_IPSR_GPSR(IP0_27_24, DU_CDE),
  595. PINMUX_IPSR_MSEL(IP0_27_24, VI4_DATA0_B, SEL_VIN4_1),
  596. PINMUX_IPSR_MSEL(IP0_27_24, CAN0_TX_B, SEL_RCAN0_1),
  597. PINMUX_IPSR_MSEL(IP0_27_24, CANFD0_TX_B, SEL_CANFD0_1),
  598. PINMUX_IPSR_MSEL(IP0_27_24, MSIOF3_SS2_E, SEL_MSIOF3_4),
  599. PINMUX_IPSR_GPSR(IP0_31_28, IRQ1),
  600. PINMUX_IPSR_GPSR(IP0_31_28, QPOLA),
  601. PINMUX_IPSR_GPSR(IP0_31_28, DU_DISP),
  602. PINMUX_IPSR_MSEL(IP0_31_28, VI4_DATA1_B, SEL_VIN4_1),
  603. PINMUX_IPSR_MSEL(IP0_31_28, CAN0_RX_B, SEL_RCAN0_1),
  604. PINMUX_IPSR_MSEL(IP0_31_28, CANFD0_RX_B, SEL_CANFD0_1),
  605. PINMUX_IPSR_MSEL(IP0_31_28, MSIOF3_SS1_E, SEL_MSIOF3_4),
  606. /* IPSR1 */
  607. PINMUX_IPSR_GPSR(IP1_3_0, IRQ2),
  608. PINMUX_IPSR_GPSR(IP1_3_0, QCPV_QDE),
  609. PINMUX_IPSR_GPSR(IP1_3_0, DU_EXODDF_DU_ODDF_DISP_CDE),
  610. PINMUX_IPSR_MSEL(IP1_3_0, VI4_DATA2_B, SEL_VIN4_1),
  611. PINMUX_IPSR_MSEL(IP1_3_0, PWM3_B, SEL_PWM3_1),
  612. PINMUX_IPSR_MSEL(IP1_3_0, MSIOF3_SYNC_E, SEL_MSIOF3_4),
  613. PINMUX_IPSR_GPSR(IP1_7_4, IRQ3),
  614. PINMUX_IPSR_GPSR(IP1_7_4, QSTVB_QVE),
  615. PINMUX_IPSR_GPSR(IP1_7_4, DU_DOTCLKOUT1),
  616. PINMUX_IPSR_MSEL(IP1_7_4, VI4_DATA3_B, SEL_VIN4_1),
  617. PINMUX_IPSR_MSEL(IP1_7_4, PWM4_B, SEL_PWM4_1),
  618. PINMUX_IPSR_MSEL(IP1_7_4, MSIOF3_SCK_E, SEL_MSIOF3_4),
  619. PINMUX_IPSR_GPSR(IP1_11_8, IRQ4),
  620. PINMUX_IPSR_GPSR(IP1_11_8, QSTH_QHS),
  621. PINMUX_IPSR_GPSR(IP1_11_8, DU_EXHSYNC_DU_HSYNC),
  622. PINMUX_IPSR_MSEL(IP1_11_8, VI4_DATA4_B, SEL_VIN4_1),
  623. PINMUX_IPSR_MSEL(IP1_11_8, PWM5_B, SEL_PWM5_1),
  624. PINMUX_IPSR_MSEL(IP1_11_8, MSIOF3_RXD_E, SEL_MSIOF3_4),
  625. PINMUX_IPSR_GPSR(IP1_15_12, IRQ5),
  626. PINMUX_IPSR_GPSR(IP1_15_12, QSTB_QHE),
  627. PINMUX_IPSR_GPSR(IP1_15_12, DU_EXVSYNC_DU_VSYNC),
  628. PINMUX_IPSR_MSEL(IP1_15_12, VI4_DATA5_B, SEL_VIN4_1),
  629. PINMUX_IPSR_MSEL(IP1_15_12, PWM6_B, SEL_PWM6_1),
  630. PINMUX_IPSR_GPSR(IP1_15_12, FSCLKST2_N_B),
  631. PINMUX_IPSR_MSEL(IP1_15_12, MSIOF3_TXD_E, SEL_MSIOF3_4),
  632. PINMUX_IPSR_GPSR(IP1_19_16, PWM0),
  633. PINMUX_IPSR_GPSR(IP1_19_16, AVB_AVTP_PPS),
  634. PINMUX_IPSR_MSEL(IP1_19_16, VI4_DATA6_B, SEL_VIN4_1),
  635. PINMUX_IPSR_MSEL(IP1_19_16, IECLK_B, SEL_IEBUS_1),
  636. PINMUX_IPSR_MSEL(IP1_23_20, PWM1_A, SEL_PWM1_0),
  637. PINMUX_IPSR_MSEL(IP1_23_20, HRX3_D, SEL_HSCIF3_3),
  638. PINMUX_IPSR_MSEL(IP1_23_20, VI4_DATA7_B, SEL_VIN4_1),
  639. PINMUX_IPSR_MSEL(IP1_23_20, IERX_B, SEL_IEBUS_1),
  640. PINMUX_IPSR_MSEL(IP1_27_24, PWM2_A, SEL_PWM2_0),
  641. PINMUX_IPSR_MSEL(IP1_27_24, HTX3_D, SEL_HSCIF3_3),
  642. PINMUX_IPSR_MSEL(IP1_27_24, IETX_B, SEL_IEBUS_1),
  643. PINMUX_IPSR_GPSR(IP1_31_28, A0),
  644. PINMUX_IPSR_GPSR(IP1_31_28, LCDOUT16),
  645. PINMUX_IPSR_MSEL(IP1_31_28, MSIOF3_SYNC_B, SEL_MSIOF3_1),
  646. PINMUX_IPSR_GPSR(IP1_31_28, VI4_DATA8),
  647. PINMUX_IPSR_GPSR(IP1_31_28, DU_DB0),
  648. PINMUX_IPSR_MSEL(IP1_31_28, PWM3_A, SEL_PWM3_0),
  649. /* IPSR2 */
  650. PINMUX_IPSR_GPSR(IP2_3_0, A1),
  651. PINMUX_IPSR_GPSR(IP2_3_0, LCDOUT17),
  652. PINMUX_IPSR_MSEL(IP2_3_0, MSIOF3_TXD_B, SEL_MSIOF3_1),
  653. PINMUX_IPSR_GPSR(IP2_3_0, VI4_DATA9),
  654. PINMUX_IPSR_GPSR(IP2_3_0, DU_DB1),
  655. PINMUX_IPSR_MSEL(IP2_3_0, PWM4_A, SEL_PWM4_0),
  656. PINMUX_IPSR_GPSR(IP2_7_4, A2),
  657. PINMUX_IPSR_GPSR(IP2_7_4, LCDOUT18),
  658. PINMUX_IPSR_MSEL(IP2_7_4, MSIOF3_SCK_B, SEL_MSIOF3_1),
  659. PINMUX_IPSR_GPSR(IP2_7_4, VI4_DATA10),
  660. PINMUX_IPSR_GPSR(IP2_7_4, DU_DB2),
  661. PINMUX_IPSR_MSEL(IP2_7_4, PWM5_A, SEL_PWM5_0),
  662. PINMUX_IPSR_GPSR(IP2_11_8, A3),
  663. PINMUX_IPSR_GPSR(IP2_11_8, LCDOUT19),
  664. PINMUX_IPSR_MSEL(IP2_11_8, MSIOF3_RXD_B, SEL_MSIOF3_1),
  665. PINMUX_IPSR_GPSR(IP2_11_8, VI4_DATA11),
  666. PINMUX_IPSR_GPSR(IP2_11_8, DU_DB3),
  667. PINMUX_IPSR_MSEL(IP2_11_8, PWM6_A, SEL_PWM6_0),
  668. PINMUX_IPSR_GPSR(IP2_15_12, A4),
  669. PINMUX_IPSR_GPSR(IP2_15_12, LCDOUT20),
  670. PINMUX_IPSR_MSEL(IP2_15_12, MSIOF3_SS1_B, SEL_MSIOF3_1),
  671. PINMUX_IPSR_GPSR(IP2_15_12, VI4_DATA12),
  672. PINMUX_IPSR_GPSR(IP2_15_12, VI5_DATA12),
  673. PINMUX_IPSR_GPSR(IP2_15_12, DU_DB4),
  674. PINMUX_IPSR_GPSR(IP2_19_16, A5),
  675. PINMUX_IPSR_GPSR(IP2_19_16, LCDOUT21),
  676. PINMUX_IPSR_MSEL(IP2_19_16, MSIOF3_SS2_B, SEL_MSIOF3_1),
  677. PINMUX_IPSR_MSEL(IP2_19_16, SCK4_B, SEL_SCIF4_1),
  678. PINMUX_IPSR_GPSR(IP2_19_16, VI4_DATA13),
  679. PINMUX_IPSR_GPSR(IP2_19_16, VI5_DATA13),
  680. PINMUX_IPSR_GPSR(IP2_19_16, DU_DB5),
  681. PINMUX_IPSR_GPSR(IP2_23_20, A6),
  682. PINMUX_IPSR_GPSR(IP2_23_20, LCDOUT22),
  683. PINMUX_IPSR_MSEL(IP2_23_20, MSIOF2_SS1_A, SEL_MSIOF2_0),
  684. PINMUX_IPSR_MSEL(IP2_23_20, RX4_B, SEL_SCIF4_1),
  685. PINMUX_IPSR_GPSR(IP2_23_20, VI4_DATA14),
  686. PINMUX_IPSR_GPSR(IP2_23_20, VI5_DATA14),
  687. PINMUX_IPSR_GPSR(IP2_23_20, DU_DB6),
  688. PINMUX_IPSR_GPSR(IP2_27_24, A7),
  689. PINMUX_IPSR_GPSR(IP2_27_24, LCDOUT23),
  690. PINMUX_IPSR_MSEL(IP2_27_24, MSIOF2_SS2_A, SEL_MSIOF2_0),
  691. PINMUX_IPSR_MSEL(IP2_27_24, TX4_B, SEL_SCIF4_1),
  692. PINMUX_IPSR_GPSR(IP2_27_24, VI4_DATA15),
  693. PINMUX_IPSR_GPSR(IP2_27_24, VI5_DATA15),
  694. PINMUX_IPSR_GPSR(IP2_27_24, DU_DB7),
  695. PINMUX_IPSR_GPSR(IP2_31_28, A8),
  696. PINMUX_IPSR_MSEL(IP2_31_28, RX3_B, SEL_SCIF3_1),
  697. PINMUX_IPSR_MSEL(IP2_31_28, MSIOF2_SYNC_A, SEL_MSIOF2_0),
  698. PINMUX_IPSR_MSEL(IP2_31_28, HRX4_B, SEL_HSCIF4_1),
  699. PINMUX_IPSR_MSEL(IP2_31_28, SDA6_A, SEL_I2C6_0),
  700. PINMUX_IPSR_MSEL(IP2_31_28, AVB_AVTP_MATCH_B, SEL_ETHERAVB_1),
  701. PINMUX_IPSR_MSEL(IP2_31_28, PWM1_B, SEL_PWM1_1),
  702. /* IPSR3 */
  703. PINMUX_IPSR_GPSR(IP3_3_0, A9),
  704. PINMUX_IPSR_MSEL(IP3_3_0, MSIOF2_SCK_A, SEL_MSIOF2_0),
  705. PINMUX_IPSR_MSEL(IP3_3_0, CTS4_N_B, SEL_SCIF4_1),
  706. PINMUX_IPSR_GPSR(IP3_3_0, VI5_VSYNC_N),
  707. PINMUX_IPSR_GPSR(IP3_7_4, A10),
  708. PINMUX_IPSR_MSEL(IP3_7_4, MSIOF2_RXD_A, SEL_MSIOF2_0),
  709. PINMUX_IPSR_MSEL(IP3_7_4, RTS4_N_B, SEL_SCIF4_1),
  710. PINMUX_IPSR_GPSR(IP3_7_4, VI5_HSYNC_N),
  711. PINMUX_IPSR_GPSR(IP3_11_8, A11),
  712. PINMUX_IPSR_MSEL(IP3_11_8, TX3_B, SEL_SCIF3_1),
  713. PINMUX_IPSR_MSEL(IP3_11_8, MSIOF2_TXD_A, SEL_MSIOF2_0),
  714. PINMUX_IPSR_MSEL(IP3_11_8, HTX4_B, SEL_HSCIF4_1),
  715. PINMUX_IPSR_GPSR(IP3_11_8, HSCK4),
  716. PINMUX_IPSR_GPSR(IP3_11_8, VI5_FIELD),
  717. PINMUX_IPSR_MSEL(IP3_11_8, SCL6_A, SEL_I2C6_0),
  718. PINMUX_IPSR_MSEL(IP3_11_8, AVB_AVTP_CAPTURE_B, SEL_ETHERAVB_1),
  719. PINMUX_IPSR_MSEL(IP3_11_8, PWM2_B, SEL_PWM2_1),
  720. PINMUX_IPSR_GPSR(IP3_15_12, A12),
  721. PINMUX_IPSR_GPSR(IP3_15_12, LCDOUT12),
  722. PINMUX_IPSR_MSEL(IP3_15_12, MSIOF3_SCK_C, SEL_MSIOF3_2),
  723. PINMUX_IPSR_MSEL(IP3_15_12, HRX4_A, SEL_HSCIF4_0),
  724. PINMUX_IPSR_GPSR(IP3_15_12, VI5_DATA8),
  725. PINMUX_IPSR_GPSR(IP3_15_12, DU_DG4),
  726. PINMUX_IPSR_GPSR(IP3_19_16, A13),
  727. PINMUX_IPSR_GPSR(IP3_19_16, LCDOUT13),
  728. PINMUX_IPSR_MSEL(IP3_19_16, MSIOF3_SYNC_C, SEL_MSIOF3_2),
  729. PINMUX_IPSR_MSEL(IP3_19_16, HTX4_A, SEL_HSCIF4_0),
  730. PINMUX_IPSR_GPSR(IP3_19_16, VI5_DATA9),
  731. PINMUX_IPSR_GPSR(IP3_19_16, DU_DG5),
  732. PINMUX_IPSR_GPSR(IP3_23_20, A14),
  733. PINMUX_IPSR_GPSR(IP3_23_20, LCDOUT14),
  734. PINMUX_IPSR_MSEL(IP3_23_20, MSIOF3_RXD_C, SEL_MSIOF3_2),
  735. PINMUX_IPSR_GPSR(IP3_23_20, HCTS4_N),
  736. PINMUX_IPSR_GPSR(IP3_23_20, VI5_DATA10),
  737. PINMUX_IPSR_GPSR(IP3_23_20, DU_DG6),
  738. PINMUX_IPSR_GPSR(IP3_27_24, A15),
  739. PINMUX_IPSR_GPSR(IP3_27_24, LCDOUT15),
  740. PINMUX_IPSR_MSEL(IP3_27_24, MSIOF3_TXD_C, SEL_MSIOF3_2),
  741. PINMUX_IPSR_GPSR(IP3_27_24, HRTS4_N),
  742. PINMUX_IPSR_GPSR(IP3_27_24, VI5_DATA11),
  743. PINMUX_IPSR_GPSR(IP3_27_24, DU_DG7),
  744. PINMUX_IPSR_GPSR(IP3_31_28, A16),
  745. PINMUX_IPSR_GPSR(IP3_31_28, LCDOUT8),
  746. PINMUX_IPSR_GPSR(IP3_31_28, VI4_FIELD),
  747. PINMUX_IPSR_GPSR(IP3_31_28, DU_DG0),
  748. /* IPSR4 */
  749. PINMUX_IPSR_GPSR(IP4_3_0, A17),
  750. PINMUX_IPSR_GPSR(IP4_3_0, LCDOUT9),
  751. PINMUX_IPSR_GPSR(IP4_3_0, VI4_VSYNC_N),
  752. PINMUX_IPSR_GPSR(IP4_3_0, DU_DG1),
  753. PINMUX_IPSR_GPSR(IP4_7_4, A18),
  754. PINMUX_IPSR_GPSR(IP4_7_4, LCDOUT10),
  755. PINMUX_IPSR_GPSR(IP4_7_4, VI4_HSYNC_N),
  756. PINMUX_IPSR_GPSR(IP4_7_4, DU_DG2),
  757. PINMUX_IPSR_GPSR(IP4_11_8, A19),
  758. PINMUX_IPSR_GPSR(IP4_11_8, LCDOUT11),
  759. PINMUX_IPSR_GPSR(IP4_11_8, VI4_CLKENB),
  760. PINMUX_IPSR_GPSR(IP4_11_8, DU_DG3),
  761. PINMUX_IPSR_GPSR(IP4_15_12, CS0_N),
  762. PINMUX_IPSR_GPSR(IP4_15_12, VI5_CLKENB),
  763. PINMUX_IPSR_GPSR(IP4_19_16, CS1_N),
  764. PINMUX_IPSR_GPSR(IP4_19_16, VI5_CLK),
  765. PINMUX_IPSR_MSEL(IP4_19_16, EX_WAIT0_B, SEL_LBSC_1),
  766. PINMUX_IPSR_GPSR(IP4_23_20, BS_N),
  767. PINMUX_IPSR_GPSR(IP4_23_20, QSTVA_QVS),
  768. PINMUX_IPSR_MSEL(IP4_23_20, MSIOF3_SCK_D, SEL_MSIOF3_3),
  769. PINMUX_IPSR_GPSR(IP4_23_20, SCK3),
  770. PINMUX_IPSR_GPSR(IP4_23_20, HSCK3),
  771. PINMUX_IPSR_GPSR(IP4_23_20, CAN1_TX),
  772. PINMUX_IPSR_GPSR(IP4_23_20, CANFD1_TX),
  773. PINMUX_IPSR_MSEL(IP4_23_20, IETX_A, SEL_IEBUS_0),
  774. PINMUX_IPSR_GPSR(IP4_27_24, RD_N),
  775. PINMUX_IPSR_MSEL(IP4_27_24, MSIOF3_SYNC_D, SEL_MSIOF3_3),
  776. PINMUX_IPSR_MSEL(IP4_27_24, RX3_A, SEL_SCIF3_0),
  777. PINMUX_IPSR_MSEL(IP4_27_24, HRX3_A, SEL_HSCIF3_0),
  778. PINMUX_IPSR_MSEL(IP4_27_24, CAN0_TX_A, SEL_RCAN0_0),
  779. PINMUX_IPSR_MSEL(IP4_27_24, CANFD0_TX_A, SEL_CANFD0_0),
  780. PINMUX_IPSR_GPSR(IP4_31_28, RD_WR_N),
  781. PINMUX_IPSR_MSEL(IP4_31_28, MSIOF3_RXD_D, SEL_MSIOF3_3),
  782. PINMUX_IPSR_MSEL(IP4_31_28, TX3_A, SEL_SCIF3_0),
  783. PINMUX_IPSR_MSEL(IP4_31_28, HTX3_A, SEL_HSCIF3_0),
  784. PINMUX_IPSR_MSEL(IP4_31_28, CAN0_RX_A, SEL_RCAN0_0),
  785. PINMUX_IPSR_MSEL(IP4_31_28, CANFD0_RX_A, SEL_CANFD0_0),
  786. /* IPSR5 */
  787. PINMUX_IPSR_GPSR(IP5_3_0, WE0_N),
  788. PINMUX_IPSR_MSEL(IP5_3_0, MSIOF3_TXD_D, SEL_MSIOF3_3),
  789. PINMUX_IPSR_GPSR(IP5_3_0, CTS3_N),
  790. PINMUX_IPSR_GPSR(IP5_3_0, HCTS3_N),
  791. PINMUX_IPSR_MSEL(IP5_3_0, SCL6_B, SEL_I2C6_1),
  792. PINMUX_IPSR_GPSR(IP5_3_0, CAN_CLK),
  793. PINMUX_IPSR_MSEL(IP5_3_0, IECLK_A, SEL_IEBUS_0),
  794. PINMUX_IPSR_GPSR(IP5_7_4, WE1_N),
  795. PINMUX_IPSR_MSEL(IP5_7_4, MSIOF3_SS1_D, SEL_MSIOF3_3),
  796. PINMUX_IPSR_GPSR(IP5_7_4, RTS3_N),
  797. PINMUX_IPSR_GPSR(IP5_7_4, HRTS3_N),
  798. PINMUX_IPSR_MSEL(IP5_7_4, SDA6_B, SEL_I2C6_1),
  799. PINMUX_IPSR_GPSR(IP5_7_4, CAN1_RX),
  800. PINMUX_IPSR_GPSR(IP5_7_4, CANFD1_RX),
  801. PINMUX_IPSR_MSEL(IP5_7_4, IERX_A, SEL_IEBUS_0),
  802. PINMUX_IPSR_MSEL(IP5_11_8, EX_WAIT0_A, SEL_LBSC_0),
  803. PINMUX_IPSR_GPSR(IP5_11_8, QCLK),
  804. PINMUX_IPSR_GPSR(IP5_11_8, VI4_CLK),
  805. PINMUX_IPSR_GPSR(IP5_11_8, DU_DOTCLKOUT0),
  806. PINMUX_IPSR_GPSR(IP5_15_12, D0),
  807. PINMUX_IPSR_MSEL(IP5_15_12, MSIOF2_SS1_B, SEL_MSIOF2_1),
  808. PINMUX_IPSR_MSEL(IP5_15_12, MSIOF3_SCK_A, SEL_MSIOF3_0),
  809. PINMUX_IPSR_GPSR(IP5_15_12, VI4_DATA16),
  810. PINMUX_IPSR_GPSR(IP5_15_12, VI5_DATA0),
  811. PINMUX_IPSR_GPSR(IP5_19_16, D1),
  812. PINMUX_IPSR_MSEL(IP5_19_16, MSIOF2_SS2_B, SEL_MSIOF2_1),
  813. PINMUX_IPSR_MSEL(IP5_19_16, MSIOF3_SYNC_A, SEL_MSIOF3_0),
  814. PINMUX_IPSR_GPSR(IP5_19_16, VI4_DATA17),
  815. PINMUX_IPSR_GPSR(IP5_19_16, VI5_DATA1),
  816. PINMUX_IPSR_GPSR(IP5_23_20, D2),
  817. PINMUX_IPSR_MSEL(IP5_23_20, MSIOF3_RXD_A, SEL_MSIOF3_0),
  818. PINMUX_IPSR_GPSR(IP5_23_20, VI4_DATA18),
  819. PINMUX_IPSR_GPSR(IP5_23_20, VI5_DATA2),
  820. PINMUX_IPSR_GPSR(IP5_27_24, D3),
  821. PINMUX_IPSR_MSEL(IP5_27_24, MSIOF3_TXD_A, SEL_MSIOF3_0),
  822. PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA19),
  823. PINMUX_IPSR_GPSR(IP5_27_24, VI5_DATA3),
  824. PINMUX_IPSR_GPSR(IP5_31_28, D4),
  825. PINMUX_IPSR_MSEL(IP5_31_28, MSIOF2_SCK_B, SEL_MSIOF2_1),
  826. PINMUX_IPSR_GPSR(IP5_31_28, VI4_DATA20),
  827. PINMUX_IPSR_GPSR(IP5_31_28, VI5_DATA4),
  828. /* IPSR6 */
  829. PINMUX_IPSR_GPSR(IP6_3_0, D5),
  830. PINMUX_IPSR_MSEL(IP6_3_0, MSIOF2_SYNC_B, SEL_MSIOF2_1),
  831. PINMUX_IPSR_GPSR(IP6_3_0, VI4_DATA21),
  832. PINMUX_IPSR_GPSR(IP6_3_0, VI5_DATA5),
  833. PINMUX_IPSR_GPSR(IP6_7_4, D6),
  834. PINMUX_IPSR_MSEL(IP6_7_4, MSIOF2_RXD_B, SEL_MSIOF2_1),
  835. PINMUX_IPSR_GPSR(IP6_7_4, VI4_DATA22),
  836. PINMUX_IPSR_GPSR(IP6_7_4, VI5_DATA6),
  837. PINMUX_IPSR_GPSR(IP6_11_8, D7),
  838. PINMUX_IPSR_MSEL(IP6_11_8, MSIOF2_TXD_B, SEL_MSIOF2_1),
  839. PINMUX_IPSR_GPSR(IP6_11_8, VI4_DATA23),
  840. PINMUX_IPSR_GPSR(IP6_11_8, VI5_DATA7),
  841. PINMUX_IPSR_GPSR(IP6_15_12, D8),
  842. PINMUX_IPSR_GPSR(IP6_15_12, LCDOUT0),
  843. PINMUX_IPSR_MSEL(IP6_15_12, MSIOF2_SCK_D, SEL_MSIOF2_3),
  844. PINMUX_IPSR_MSEL(IP6_15_12, SCK4_C, SEL_SCIF4_2),
  845. PINMUX_IPSR_MSEL(IP6_15_12, VI4_DATA0_A, SEL_VIN4_0),
  846. PINMUX_IPSR_GPSR(IP6_15_12, DU_DR0),
  847. PINMUX_IPSR_GPSR(IP6_19_16, D9),
  848. PINMUX_IPSR_GPSR(IP6_19_16, LCDOUT1),
  849. PINMUX_IPSR_MSEL(IP6_19_16, MSIOF2_SYNC_D, SEL_MSIOF2_3),
  850. PINMUX_IPSR_MSEL(IP6_19_16, VI4_DATA1_A, SEL_VIN4_0),
  851. PINMUX_IPSR_GPSR(IP6_19_16, DU_DR1),
  852. PINMUX_IPSR_GPSR(IP6_23_20, D10),
  853. PINMUX_IPSR_GPSR(IP6_23_20, LCDOUT2),
  854. PINMUX_IPSR_MSEL(IP6_23_20, MSIOF2_RXD_D, SEL_MSIOF2_3),
  855. PINMUX_IPSR_MSEL(IP6_23_20, HRX3_B, SEL_HSCIF3_1),
  856. PINMUX_IPSR_MSEL(IP6_23_20, VI4_DATA2_A, SEL_VIN4_0),
  857. PINMUX_IPSR_MSEL(IP6_23_20, CTS4_N_C, SEL_SCIF4_2),
  858. PINMUX_IPSR_GPSR(IP6_23_20, DU_DR2),
  859. PINMUX_IPSR_GPSR(IP6_27_24, D11),
  860. PINMUX_IPSR_GPSR(IP6_27_24, LCDOUT3),
  861. PINMUX_IPSR_MSEL(IP6_27_24, MSIOF2_TXD_D, SEL_MSIOF2_3),
  862. PINMUX_IPSR_MSEL(IP6_27_24, HTX3_B, SEL_HSCIF3_1),
  863. PINMUX_IPSR_MSEL(IP6_27_24, VI4_DATA3_A, SEL_VIN4_0),
  864. PINMUX_IPSR_MSEL(IP6_27_24, RTS4_N_C, SEL_SCIF4_2),
  865. PINMUX_IPSR_GPSR(IP6_27_24, DU_DR3),
  866. PINMUX_IPSR_GPSR(IP6_31_28, D12),
  867. PINMUX_IPSR_GPSR(IP6_31_28, LCDOUT4),
  868. PINMUX_IPSR_MSEL(IP6_31_28, MSIOF2_SS1_D, SEL_MSIOF2_3),
  869. PINMUX_IPSR_MSEL(IP6_31_28, RX4_C, SEL_SCIF4_2),
  870. PINMUX_IPSR_MSEL(IP6_31_28, VI4_DATA4_A, SEL_VIN4_0),
  871. PINMUX_IPSR_GPSR(IP6_31_28, DU_DR4),
  872. /* IPSR7 */
  873. PINMUX_IPSR_GPSR(IP7_3_0, D13),
  874. PINMUX_IPSR_GPSR(IP7_3_0, LCDOUT5),
  875. PINMUX_IPSR_MSEL(IP7_3_0, MSIOF2_SS2_D, SEL_MSIOF2_3),
  876. PINMUX_IPSR_MSEL(IP7_3_0, TX4_C, SEL_SCIF4_2),
  877. PINMUX_IPSR_MSEL(IP7_3_0, VI4_DATA5_A, SEL_VIN4_0),
  878. PINMUX_IPSR_GPSR(IP7_3_0, DU_DR5),
  879. PINMUX_IPSR_GPSR(IP7_7_4, D14),
  880. PINMUX_IPSR_GPSR(IP7_7_4, LCDOUT6),
  881. PINMUX_IPSR_MSEL(IP7_7_4, MSIOF3_SS1_A, SEL_MSIOF3_0),
  882. PINMUX_IPSR_MSEL(IP7_7_4, HRX3_C, SEL_HSCIF3_2),
  883. PINMUX_IPSR_MSEL(IP7_7_4, VI4_DATA6_A, SEL_VIN4_0),
  884. PINMUX_IPSR_GPSR(IP7_7_4, DU_DR6),
  885. PINMUX_IPSR_MSEL(IP7_7_4, SCL6_C, SEL_I2C6_2),
  886. PINMUX_IPSR_GPSR(IP7_11_8, D15),
  887. PINMUX_IPSR_GPSR(IP7_11_8, LCDOUT7),
  888. PINMUX_IPSR_MSEL(IP7_11_8, MSIOF3_SS2_A, SEL_MSIOF3_0),
  889. PINMUX_IPSR_MSEL(IP7_11_8, HTX3_C, SEL_HSCIF3_2),
  890. PINMUX_IPSR_MSEL(IP7_11_8, VI4_DATA7_A, SEL_VIN4_0),
  891. PINMUX_IPSR_GPSR(IP7_11_8, DU_DR7),
  892. PINMUX_IPSR_MSEL(IP7_11_8, SDA6_C, SEL_I2C6_2),
  893. PINMUX_IPSR_GPSR(IP7_19_16, SD0_CLK),
  894. PINMUX_IPSR_MSEL(IP7_19_16, MSIOF1_SCK_E, SEL_MSIOF1_4),
  895. PINMUX_IPSR_MSEL(IP7_19_16, STP_OPWM_0_B, SEL_SSP1_0_1),
  896. PINMUX_IPSR_GPSR(IP7_23_20, SD0_CMD),
  897. PINMUX_IPSR_MSEL(IP7_23_20, MSIOF1_SYNC_E, SEL_MSIOF1_4),
  898. PINMUX_IPSR_MSEL(IP7_23_20, STP_IVCXO27_0_B, SEL_SSP1_0_1),
  899. PINMUX_IPSR_GPSR(IP7_27_24, SD0_DAT0),
  900. PINMUX_IPSR_MSEL(IP7_27_24, MSIOF1_RXD_E, SEL_MSIOF1_4),
  901. PINMUX_IPSR_MSEL(IP7_27_24, TS_SCK0_B, SEL_TSIF0_1),
  902. PINMUX_IPSR_MSEL(IP7_27_24, STP_ISCLK_0_B, SEL_SSP1_0_1),
  903. PINMUX_IPSR_GPSR(IP7_31_28, SD0_DAT1),
  904. PINMUX_IPSR_MSEL(IP7_31_28, MSIOF1_TXD_E, SEL_MSIOF1_4),
  905. PINMUX_IPSR_MSEL(IP7_31_28, TS_SPSYNC0_B, SEL_TSIF0_1),
  906. PINMUX_IPSR_MSEL(IP7_31_28, STP_ISSYNC_0_B, SEL_SSP1_0_1),
  907. /* IPSR8 */
  908. PINMUX_IPSR_GPSR(IP8_3_0, SD0_DAT2),
  909. PINMUX_IPSR_MSEL(IP8_3_0, MSIOF1_SS1_E, SEL_MSIOF1_4),
  910. PINMUX_IPSR_MSEL(IP8_3_0, TS_SDAT0_B, SEL_TSIF0_1),
  911. PINMUX_IPSR_MSEL(IP8_3_0, STP_ISD_0_B, SEL_SSP1_0_1),
  912. PINMUX_IPSR_GPSR(IP8_7_4, SD0_DAT3),
  913. PINMUX_IPSR_MSEL(IP8_7_4, MSIOF1_SS2_E, SEL_MSIOF1_4),
  914. PINMUX_IPSR_MSEL(IP8_7_4, TS_SDEN0_B, SEL_TSIF0_1),
  915. PINMUX_IPSR_MSEL(IP8_7_4, STP_ISEN_0_B, SEL_SSP1_0_1),
  916. PINMUX_IPSR_GPSR(IP8_11_8, SD1_CLK),
  917. PINMUX_IPSR_MSEL(IP8_11_8, MSIOF1_SCK_G, SEL_MSIOF1_6),
  918. PINMUX_IPSR_MSEL(IP8_11_8, SIM0_CLK_A, SEL_SIMCARD_0),
  919. PINMUX_IPSR_GPSR(IP8_15_12, SD1_CMD),
  920. PINMUX_IPSR_MSEL(IP8_15_12, MSIOF1_SYNC_G, SEL_MSIOF1_6),
  921. PINMUX_IPSR_MSEL(IP8_15_12, NFCE_N_B, SEL_NDFC_1),
  922. PINMUX_IPSR_MSEL(IP8_15_12, SIM0_D_A, SEL_SIMCARD_0),
  923. PINMUX_IPSR_MSEL(IP8_15_12, STP_IVCXO27_1_B, SEL_SSP1_1_1),
  924. PINMUX_IPSR_GPSR(IP8_19_16, SD1_DAT0),
  925. PINMUX_IPSR_GPSR(IP8_19_16, SD2_DAT4),
  926. PINMUX_IPSR_MSEL(IP8_19_16, MSIOF1_RXD_G, SEL_MSIOF1_6),
  927. PINMUX_IPSR_MSEL(IP8_19_16, NFWP_N_B, SEL_NDFC_1),
  928. PINMUX_IPSR_MSEL(IP8_19_16, TS_SCK1_B, SEL_TSIF1_1),
  929. PINMUX_IPSR_MSEL(IP8_19_16, STP_ISCLK_1_B, SEL_SSP1_1_1),
  930. PINMUX_IPSR_GPSR(IP8_23_20, SD1_DAT1),
  931. PINMUX_IPSR_GPSR(IP8_23_20, SD2_DAT5),
  932. PINMUX_IPSR_MSEL(IP8_23_20, MSIOF1_TXD_G, SEL_MSIOF1_6),
  933. PINMUX_IPSR_MSEL(IP8_23_20, NFDATA14_B, SEL_NDFC_1),
  934. PINMUX_IPSR_MSEL(IP8_23_20, TS_SPSYNC1_B, SEL_TSIF1_1),
  935. PINMUX_IPSR_MSEL(IP8_23_20, STP_ISSYNC_1_B, SEL_SSP1_1_1),
  936. PINMUX_IPSR_GPSR(IP8_27_24, SD1_DAT2),
  937. PINMUX_IPSR_GPSR(IP8_27_24, SD2_DAT6),
  938. PINMUX_IPSR_MSEL(IP8_27_24, MSIOF1_SS1_G, SEL_MSIOF1_6),
  939. PINMUX_IPSR_MSEL(IP8_27_24, NFDATA15_B, SEL_NDFC_1),
  940. PINMUX_IPSR_MSEL(IP8_27_24, TS_SDAT1_B, SEL_TSIF1_1),
  941. PINMUX_IPSR_MSEL(IP8_27_24, STP_ISD_1_B, SEL_SSP1_1_1),
  942. PINMUX_IPSR_GPSR(IP8_31_28, SD1_DAT3),
  943. PINMUX_IPSR_GPSR(IP8_31_28, SD2_DAT7),
  944. PINMUX_IPSR_MSEL(IP8_31_28, MSIOF1_SS2_G, SEL_MSIOF1_6),
  945. PINMUX_IPSR_MSEL(IP8_31_28, NFRB_N_B, SEL_NDFC_1),
  946. PINMUX_IPSR_MSEL(IP8_31_28, TS_SDEN1_B, SEL_TSIF1_1),
  947. PINMUX_IPSR_MSEL(IP8_31_28, STP_ISEN_1_B, SEL_SSP1_1_1),
  948. /* IPSR9 */
  949. PINMUX_IPSR_GPSR(IP9_3_0, SD2_CLK),
  950. PINMUX_IPSR_GPSR(IP9_3_0, NFDATA8),
  951. PINMUX_IPSR_GPSR(IP9_7_4, SD2_CMD),
  952. PINMUX_IPSR_GPSR(IP9_7_4, NFDATA9),
  953. PINMUX_IPSR_GPSR(IP9_11_8, SD2_DAT0),
  954. PINMUX_IPSR_GPSR(IP9_11_8, NFDATA10),
  955. PINMUX_IPSR_GPSR(IP9_15_12, SD2_DAT1),
  956. PINMUX_IPSR_GPSR(IP9_15_12, NFDATA11),
  957. PINMUX_IPSR_GPSR(IP9_19_16, SD2_DAT2),
  958. PINMUX_IPSR_GPSR(IP9_19_16, NFDATA12),
  959. PINMUX_IPSR_GPSR(IP9_23_20, SD2_DAT3),
  960. PINMUX_IPSR_GPSR(IP9_23_20, NFDATA13),
  961. PINMUX_IPSR_GPSR(IP9_27_24, SD2_DS),
  962. PINMUX_IPSR_GPSR(IP9_27_24, NFALE),
  963. PINMUX_IPSR_GPSR(IP9_27_24, SATA_DEVSLP_B),
  964. PINMUX_IPSR_GPSR(IP9_31_28, SD3_CLK),
  965. PINMUX_IPSR_GPSR(IP9_31_28, NFWE_N),
  966. /* IPSR10 */
  967. PINMUX_IPSR_GPSR(IP10_3_0, SD3_CMD),
  968. PINMUX_IPSR_GPSR(IP10_3_0, NFRE_N),
  969. PINMUX_IPSR_GPSR(IP10_7_4, SD3_DAT0),
  970. PINMUX_IPSR_GPSR(IP10_7_4, NFDATA0),
  971. PINMUX_IPSR_GPSR(IP10_11_8, SD3_DAT1),
  972. PINMUX_IPSR_GPSR(IP10_11_8, NFDATA1),
  973. PINMUX_IPSR_GPSR(IP10_15_12, SD3_DAT2),
  974. PINMUX_IPSR_GPSR(IP10_15_12, NFDATA2),
  975. PINMUX_IPSR_GPSR(IP10_19_16, SD3_DAT3),
  976. PINMUX_IPSR_GPSR(IP10_19_16, NFDATA3),
  977. PINMUX_IPSR_GPSR(IP10_23_20, SD3_DAT4),
  978. PINMUX_IPSR_MSEL(IP10_23_20, SD2_CD_A, SEL_SDHI2_0),
  979. PINMUX_IPSR_GPSR(IP10_23_20, NFDATA4),
  980. PINMUX_IPSR_GPSR(IP10_27_24, SD3_DAT5),
  981. PINMUX_IPSR_MSEL(IP10_27_24, SD2_WP_A, SEL_SDHI2_0),
  982. PINMUX_IPSR_GPSR(IP10_27_24, NFDATA5),
  983. PINMUX_IPSR_GPSR(IP10_31_28, SD3_DAT6),
  984. PINMUX_IPSR_GPSR(IP10_31_28, SD3_CD),
  985. PINMUX_IPSR_GPSR(IP10_31_28, NFDATA6),
  986. /* IPSR11 */
  987. PINMUX_IPSR_GPSR(IP11_3_0, SD3_DAT7),
  988. PINMUX_IPSR_GPSR(IP11_3_0, SD3_WP),
  989. PINMUX_IPSR_GPSR(IP11_3_0, NFDATA7),
  990. PINMUX_IPSR_GPSR(IP11_7_4, SD3_DS),
  991. PINMUX_IPSR_GPSR(IP11_7_4, NFCLE),
  992. PINMUX_IPSR_GPSR(IP11_11_8, SD0_CD),
  993. PINMUX_IPSR_MSEL(IP11_11_8, NFDATA14_A, SEL_NDFC_0),
  994. PINMUX_IPSR_MSEL(IP11_11_8, SCL2_B, SEL_I2C2_1),
  995. PINMUX_IPSR_MSEL(IP11_11_8, SIM0_RST_A, SEL_SIMCARD_0),
  996. PINMUX_IPSR_GPSR(IP11_15_12, SD0_WP),
  997. PINMUX_IPSR_MSEL(IP11_15_12, NFDATA15_A, SEL_NDFC_0),
  998. PINMUX_IPSR_MSEL(IP11_15_12, SDA2_B, SEL_I2C2_1),
  999. PINMUX_IPSR_GPSR(IP11_19_16, SD1_CD),
  1000. PINMUX_IPSR_MSEL(IP11_19_16, NFRB_N_A, SEL_NDFC_0),
  1001. PINMUX_IPSR_MSEL(IP11_19_16, SIM0_CLK_B, SEL_SIMCARD_1),
  1002. PINMUX_IPSR_GPSR(IP11_23_20, SD1_WP),
  1003. PINMUX_IPSR_MSEL(IP11_23_20, NFCE_N_A, SEL_NDFC_0),
  1004. PINMUX_IPSR_MSEL(IP11_23_20, SIM0_D_B, SEL_SIMCARD_1),
  1005. PINMUX_IPSR_GPSR(IP11_27_24, SCK0),
  1006. PINMUX_IPSR_MSEL(IP11_27_24, HSCK1_B, SEL_HSCIF1_1),
  1007. PINMUX_IPSR_MSEL(IP11_27_24, MSIOF1_SS2_B, SEL_MSIOF1_1),
  1008. PINMUX_IPSR_MSEL(IP11_27_24, AUDIO_CLKC_B, SEL_ADG_C_1),
  1009. PINMUX_IPSR_MSEL(IP11_27_24, SDA2_A, SEL_I2C2_0),
  1010. PINMUX_IPSR_MSEL(IP11_27_24, SIM0_RST_B, SEL_SIMCARD_1),
  1011. PINMUX_IPSR_MSEL(IP11_27_24, STP_OPWM_0_C, SEL_SSP1_0_2),
  1012. PINMUX_IPSR_MSEL(IP11_27_24, RIF0_CLK_B, SEL_DRIF0_1),
  1013. PINMUX_IPSR_GPSR(IP11_27_24, ADICHS2),
  1014. PINMUX_IPSR_MSEL(IP11_27_24, SCK5_B, SEL_SCIF5_1),
  1015. PINMUX_IPSR_GPSR(IP11_31_28, RX0),
  1016. PINMUX_IPSR_MSEL(IP11_31_28, HRX1_B, SEL_HSCIF1_1),
  1017. PINMUX_IPSR_MSEL(IP11_31_28, TS_SCK0_C, SEL_TSIF0_2),
  1018. PINMUX_IPSR_MSEL(IP11_31_28, STP_ISCLK_0_C, SEL_SSP1_0_2),
  1019. PINMUX_IPSR_MSEL(IP11_31_28, RIF0_D0_B, SEL_DRIF0_1),
  1020. /* IPSR12 */
  1021. PINMUX_IPSR_GPSR(IP12_3_0, TX0),
  1022. PINMUX_IPSR_MSEL(IP12_3_0, HTX1_B, SEL_HSCIF1_1),
  1023. PINMUX_IPSR_MSEL(IP12_3_0, TS_SPSYNC0_C, SEL_TSIF0_2),
  1024. PINMUX_IPSR_MSEL(IP12_3_0, STP_ISSYNC_0_C, SEL_SSP1_0_2),
  1025. PINMUX_IPSR_MSEL(IP12_3_0, RIF0_D1_B, SEL_DRIF0_1),
  1026. PINMUX_IPSR_GPSR(IP12_7_4, CTS0_N),
  1027. PINMUX_IPSR_MSEL(IP12_7_4, HCTS1_N_B, SEL_HSCIF1_1),
  1028. PINMUX_IPSR_MSEL(IP12_7_4, MSIOF1_SYNC_B, SEL_MSIOF1_1),
  1029. PINMUX_IPSR_MSEL(IP12_7_4, TS_SPSYNC1_C, SEL_TSIF1_2),
  1030. PINMUX_IPSR_MSEL(IP12_7_4, STP_ISSYNC_1_C, SEL_SSP1_1_2),
  1031. PINMUX_IPSR_MSEL(IP12_7_4, RIF1_SYNC_B, SEL_DRIF1_1),
  1032. PINMUX_IPSR_GPSR(IP12_7_4, AUDIO_CLKOUT_C),
  1033. PINMUX_IPSR_GPSR(IP12_7_4, ADICS_SAMP),
  1034. PINMUX_IPSR_GPSR(IP12_11_8, RTS0_N),
  1035. PINMUX_IPSR_MSEL(IP12_11_8, HRTS1_N_B, SEL_HSCIF1_1),
  1036. PINMUX_IPSR_MSEL(IP12_11_8, MSIOF1_SS1_B, SEL_MSIOF1_1),
  1037. PINMUX_IPSR_MSEL(IP12_11_8, AUDIO_CLKA_B, SEL_ADG_A_1),
  1038. PINMUX_IPSR_MSEL(IP12_11_8, SCL2_A, SEL_I2C2_0),
  1039. PINMUX_IPSR_MSEL(IP12_11_8, STP_IVCXO27_1_C, SEL_SSP1_1_2),
  1040. PINMUX_IPSR_MSEL(IP12_11_8, RIF0_SYNC_B, SEL_DRIF0_1),
  1041. PINMUX_IPSR_GPSR(IP12_11_8, ADICHS1),
  1042. PINMUX_IPSR_MSEL(IP12_15_12, RX1_A, SEL_SCIF1_0),
  1043. PINMUX_IPSR_MSEL(IP12_15_12, HRX1_A, SEL_HSCIF1_0),
  1044. PINMUX_IPSR_MSEL(IP12_15_12, TS_SDAT0_C, SEL_TSIF0_2),
  1045. PINMUX_IPSR_MSEL(IP12_15_12, STP_ISD_0_C, SEL_SSP1_0_2),
  1046. PINMUX_IPSR_MSEL(IP12_15_12, RIF1_CLK_C, SEL_DRIF1_2),
  1047. PINMUX_IPSR_MSEL(IP12_19_16, TX1_A, SEL_SCIF1_0),
  1048. PINMUX_IPSR_MSEL(IP12_19_16, HTX1_A, SEL_HSCIF1_0),
  1049. PINMUX_IPSR_MSEL(IP12_19_16, TS_SDEN0_C, SEL_TSIF0_2),
  1050. PINMUX_IPSR_MSEL(IP12_19_16, STP_ISEN_0_C, SEL_SSP1_0_2),
  1051. PINMUX_IPSR_MSEL(IP12_19_16, RIF1_D0_C, SEL_DRIF1_2),
  1052. PINMUX_IPSR_GPSR(IP12_23_20, CTS1_N),
  1053. PINMUX_IPSR_MSEL(IP12_23_20, HCTS1_N_A, SEL_HSCIF1_0),
  1054. PINMUX_IPSR_MSEL(IP12_23_20, MSIOF1_RXD_B, SEL_MSIOF1_1),
  1055. PINMUX_IPSR_MSEL(IP12_23_20, TS_SDEN1_C, SEL_TSIF1_2),
  1056. PINMUX_IPSR_MSEL(IP12_23_20, STP_ISEN_1_C, SEL_SSP1_1_2),
  1057. PINMUX_IPSR_MSEL(IP12_23_20, RIF1_D0_B, SEL_DRIF1_1),
  1058. PINMUX_IPSR_GPSR(IP12_23_20, ADIDATA),
  1059. PINMUX_IPSR_GPSR(IP12_27_24, RTS1_N),
  1060. PINMUX_IPSR_MSEL(IP12_27_24, HRTS1_N_A, SEL_HSCIF1_0),
  1061. PINMUX_IPSR_MSEL(IP12_27_24, MSIOF1_TXD_B, SEL_MSIOF1_1),
  1062. PINMUX_IPSR_MSEL(IP12_27_24, TS_SDAT1_C, SEL_TSIF1_2),
  1063. PINMUX_IPSR_MSEL(IP12_27_24, STP_ISD_1_C, SEL_SSP1_1_2),
  1064. PINMUX_IPSR_MSEL(IP12_27_24, RIF1_D1_B, SEL_DRIF1_1),
  1065. PINMUX_IPSR_GPSR(IP12_27_24, ADICHS0),
  1066. PINMUX_IPSR_GPSR(IP12_31_28, SCK2),
  1067. PINMUX_IPSR_MSEL(IP12_31_28, SCIF_CLK_B, SEL_SCIF_1),
  1068. PINMUX_IPSR_MSEL(IP12_31_28, MSIOF1_SCK_B, SEL_MSIOF1_1),
  1069. PINMUX_IPSR_MSEL(IP12_31_28, TS_SCK1_C, SEL_TSIF1_2),
  1070. PINMUX_IPSR_MSEL(IP12_31_28, STP_ISCLK_1_C, SEL_SSP1_1_2),
  1071. PINMUX_IPSR_MSEL(IP12_31_28, RIF1_CLK_B, SEL_DRIF1_1),
  1072. PINMUX_IPSR_GPSR(IP12_31_28, ADICLK),
  1073. /* IPSR13 */
  1074. PINMUX_IPSR_MSEL(IP13_3_0, TX2_A, SEL_SCIF2_0),
  1075. PINMUX_IPSR_MSEL(IP13_3_0, SD2_CD_B, SEL_SDHI2_1),
  1076. PINMUX_IPSR_MSEL(IP13_3_0, SCL1_A, SEL_I2C1_0),
  1077. PINMUX_IPSR_MSEL(IP13_3_0, FMCLK_A, SEL_FM_0),
  1078. PINMUX_IPSR_MSEL(IP13_3_0, RIF1_D1_C, SEL_DRIF1_2),
  1079. PINMUX_IPSR_GPSR(IP13_3_0, FSO_CFE_0_N),
  1080. PINMUX_IPSR_MSEL(IP13_7_4, RX2_A, SEL_SCIF2_0),
  1081. PINMUX_IPSR_MSEL(IP13_7_4, SD2_WP_B, SEL_SDHI2_1),
  1082. PINMUX_IPSR_MSEL(IP13_7_4, SDA1_A, SEL_I2C1_0),
  1083. PINMUX_IPSR_MSEL(IP13_7_4, FMIN_A, SEL_FM_0),
  1084. PINMUX_IPSR_MSEL(IP13_7_4, RIF1_SYNC_C, SEL_DRIF1_2),
  1085. PINMUX_IPSR_GPSR(IP13_7_4, FSO_CFE_1_N),
  1086. PINMUX_IPSR_GPSR(IP13_11_8, HSCK0),
  1087. PINMUX_IPSR_MSEL(IP13_11_8, MSIOF1_SCK_D, SEL_MSIOF1_3),
  1088. PINMUX_IPSR_MSEL(IP13_11_8, AUDIO_CLKB_A, SEL_ADG_B_0),
  1089. PINMUX_IPSR_MSEL(IP13_11_8, SSI_SDATA1_B, SEL_SSI1_1),
  1090. PINMUX_IPSR_MSEL(IP13_11_8, TS_SCK0_D, SEL_TSIF0_3),
  1091. PINMUX_IPSR_MSEL(IP13_11_8, STP_ISCLK_0_D, SEL_SSP1_0_3),
  1092. PINMUX_IPSR_MSEL(IP13_11_8, RIF0_CLK_C, SEL_DRIF0_2),
  1093. PINMUX_IPSR_MSEL(IP13_11_8, RX5_B, SEL_SCIF5_1),
  1094. PINMUX_IPSR_GPSR(IP13_15_12, HRX0),
  1095. PINMUX_IPSR_MSEL(IP13_15_12, MSIOF1_RXD_D, SEL_MSIOF1_3),
  1096. PINMUX_IPSR_MSEL(IP13_15_12, SSI_SDATA2_B, SEL_SSI2_1),
  1097. PINMUX_IPSR_MSEL(IP13_15_12, TS_SDEN0_D, SEL_TSIF0_3),
  1098. PINMUX_IPSR_MSEL(IP13_15_12, STP_ISEN_0_D, SEL_SSP1_0_3),
  1099. PINMUX_IPSR_MSEL(IP13_15_12, RIF0_D0_C, SEL_DRIF0_2),
  1100. PINMUX_IPSR_GPSR(IP13_19_16, HTX0),
  1101. PINMUX_IPSR_MSEL(IP13_19_16, MSIOF1_TXD_D, SEL_MSIOF1_3),
  1102. PINMUX_IPSR_MSEL(IP13_19_16, SSI_SDATA9_B, SEL_SSI9_1),
  1103. PINMUX_IPSR_MSEL(IP13_19_16, TS_SDAT0_D, SEL_TSIF0_3),
  1104. PINMUX_IPSR_MSEL(IP13_19_16, STP_ISD_0_D, SEL_SSP1_0_3),
  1105. PINMUX_IPSR_MSEL(IP13_19_16, RIF0_D1_C, SEL_DRIF0_2),
  1106. PINMUX_IPSR_GPSR(IP13_23_20, HCTS0_N),
  1107. PINMUX_IPSR_MSEL(IP13_23_20, RX2_B, SEL_SCIF2_1),
  1108. PINMUX_IPSR_MSEL(IP13_23_20, MSIOF1_SYNC_D, SEL_MSIOF1_3),
  1109. PINMUX_IPSR_MSEL(IP13_23_20, SSI_SCK9_A, SEL_SSI9_0),
  1110. PINMUX_IPSR_MSEL(IP13_23_20, TS_SPSYNC0_D, SEL_TSIF0_3),
  1111. PINMUX_IPSR_MSEL(IP13_23_20, STP_ISSYNC_0_D, SEL_SSP1_0_3),
  1112. PINMUX_IPSR_MSEL(IP13_23_20, RIF0_SYNC_C, SEL_DRIF0_2),
  1113. PINMUX_IPSR_GPSR(IP13_23_20, AUDIO_CLKOUT1_A),
  1114. PINMUX_IPSR_GPSR(IP13_27_24, HRTS0_N),
  1115. PINMUX_IPSR_MSEL(IP13_27_24, TX2_B, SEL_SCIF2_1),
  1116. PINMUX_IPSR_MSEL(IP13_27_24, MSIOF1_SS1_D, SEL_MSIOF1_3),
  1117. PINMUX_IPSR_MSEL(IP13_27_24, SSI_WS9_A, SEL_SSI9_0),
  1118. PINMUX_IPSR_MSEL(IP13_27_24, STP_IVCXO27_0_D, SEL_SSP1_0_3),
  1119. PINMUX_IPSR_MSEL(IP13_27_24, BPFCLK_A, SEL_FM_0),
  1120. PINMUX_IPSR_GPSR(IP13_27_24, AUDIO_CLKOUT2_A),
  1121. PINMUX_IPSR_GPSR(IP13_31_28, MSIOF0_SYNC),
  1122. PINMUX_IPSR_GPSR(IP13_31_28, AUDIO_CLKOUT_A),
  1123. PINMUX_IPSR_MSEL(IP13_31_28, TX5_B, SEL_SCIF5_1),
  1124. PINMUX_IPSR_MSEL(IP13_31_28, BPFCLK_D, SEL_FM_3),
  1125. /* IPSR14 */
  1126. PINMUX_IPSR_GPSR(IP14_3_0, MSIOF0_SS1),
  1127. PINMUX_IPSR_MSEL(IP14_3_0, RX5_A, SEL_SCIF5_0),
  1128. PINMUX_IPSR_MSEL(IP14_3_0, NFWP_N_A, SEL_NDFC_0),
  1129. PINMUX_IPSR_MSEL(IP14_3_0, AUDIO_CLKA_C, SEL_ADG_A_2),
  1130. PINMUX_IPSR_MSEL(IP14_3_0, SSI_SCK2_A, SEL_SSI2_0),
  1131. PINMUX_IPSR_MSEL(IP14_3_0, STP_IVCXO27_0_C, SEL_SSP1_0_2),
  1132. PINMUX_IPSR_GPSR(IP14_3_0, AUDIO_CLKOUT3_A),
  1133. PINMUX_IPSR_MSEL(IP14_3_0, TCLK1_B, SEL_TIMER_TMU_1),
  1134. PINMUX_IPSR_GPSR(IP14_7_4, MSIOF0_SS2),
  1135. PINMUX_IPSR_MSEL(IP14_7_4, TX5_A, SEL_SCIF5_0),
  1136. PINMUX_IPSR_MSEL(IP14_7_4, MSIOF1_SS2_D, SEL_MSIOF1_3),
  1137. PINMUX_IPSR_MSEL(IP14_7_4, AUDIO_CLKC_A, SEL_ADG_C_0),
  1138. PINMUX_IPSR_MSEL(IP14_7_4, SSI_WS2_A, SEL_SSI2_0),
  1139. PINMUX_IPSR_MSEL(IP14_7_4, STP_OPWM_0_D, SEL_SSP1_0_3),
  1140. PINMUX_IPSR_GPSR(IP14_7_4, AUDIO_CLKOUT_D),
  1141. PINMUX_IPSR_MSEL(IP14_7_4, SPEEDIN_B, SEL_SPEED_PULSE_1),
  1142. PINMUX_IPSR_GPSR(IP14_11_8, MLB_CLK),
  1143. PINMUX_IPSR_MSEL(IP14_11_8, MSIOF1_SCK_F, SEL_MSIOF1_5),
  1144. PINMUX_IPSR_MSEL(IP14_11_8, SCL1_B, SEL_I2C1_1),
  1145. PINMUX_IPSR_GPSR(IP14_15_12, MLB_SIG),
  1146. PINMUX_IPSR_MSEL(IP14_15_12, RX1_B, SEL_SCIF1_1),
  1147. PINMUX_IPSR_MSEL(IP14_15_12, MSIOF1_SYNC_F, SEL_MSIOF1_5),
  1148. PINMUX_IPSR_MSEL(IP14_15_12, SDA1_B, SEL_I2C1_1),
  1149. PINMUX_IPSR_GPSR(IP14_19_16, MLB_DAT),
  1150. PINMUX_IPSR_MSEL(IP14_19_16, TX1_B, SEL_SCIF1_1),
  1151. PINMUX_IPSR_MSEL(IP14_19_16, MSIOF1_RXD_F, SEL_MSIOF1_5),
  1152. PINMUX_IPSR_GPSR(IP14_23_20, SSI_SCK01239),
  1153. PINMUX_IPSR_MSEL(IP14_23_20, MSIOF1_TXD_F, SEL_MSIOF1_5),
  1154. PINMUX_IPSR_GPSR(IP14_27_24, SSI_WS01239),
  1155. PINMUX_IPSR_MSEL(IP14_27_24, MSIOF1_SS1_F, SEL_MSIOF1_5),
  1156. PINMUX_IPSR_GPSR(IP14_31_28, SSI_SDATA0),
  1157. PINMUX_IPSR_MSEL(IP14_31_28, MSIOF1_SS2_F, SEL_MSIOF1_5),
  1158. /* IPSR15 */
  1159. PINMUX_IPSR_MSEL(IP15_3_0, SSI_SDATA1_A, SEL_SSI1_0),
  1160. PINMUX_IPSR_MSEL(IP15_7_4, SSI_SDATA2_A, SEL_SSI2_0),
  1161. PINMUX_IPSR_MSEL(IP15_7_4, SSI_SCK1_B, SEL_SSI1_1),
  1162. PINMUX_IPSR_GPSR(IP15_11_8, SSI_SCK349),
  1163. PINMUX_IPSR_MSEL(IP15_11_8, MSIOF1_SS1_A, SEL_MSIOF1_0),
  1164. PINMUX_IPSR_MSEL(IP15_11_8, STP_OPWM_0_A, SEL_SSP1_0_0),
  1165. PINMUX_IPSR_GPSR(IP15_15_12, SSI_WS349),
  1166. PINMUX_IPSR_MSEL(IP15_15_12, HCTS2_N_A, SEL_HSCIF2_0),
  1167. PINMUX_IPSR_MSEL(IP15_15_12, MSIOF1_SS2_A, SEL_MSIOF1_0),
  1168. PINMUX_IPSR_MSEL(IP15_15_12, STP_IVCXO27_0_A, SEL_SSP1_0_0),
  1169. PINMUX_IPSR_GPSR(IP15_19_16, SSI_SDATA3),
  1170. PINMUX_IPSR_MSEL(IP15_19_16, HRTS2_N_A, SEL_HSCIF2_0),
  1171. PINMUX_IPSR_MSEL(IP15_19_16, MSIOF1_TXD_A, SEL_MSIOF1_0),
  1172. PINMUX_IPSR_MSEL(IP15_19_16, TS_SCK0_A, SEL_TSIF0_0),
  1173. PINMUX_IPSR_MSEL(IP15_19_16, STP_ISCLK_0_A, SEL_SSP1_0_0),
  1174. PINMUX_IPSR_MSEL(IP15_19_16, RIF0_D1_A, SEL_DRIF0_0),
  1175. PINMUX_IPSR_MSEL(IP15_19_16, RIF2_D0_A, SEL_DRIF2_0),
  1176. PINMUX_IPSR_GPSR(IP15_23_20, SSI_SCK4),
  1177. PINMUX_IPSR_MSEL(IP15_23_20, HRX2_A, SEL_HSCIF2_0),
  1178. PINMUX_IPSR_MSEL(IP15_23_20, MSIOF1_SCK_A, SEL_MSIOF1_0),
  1179. PINMUX_IPSR_MSEL(IP15_23_20, TS_SDAT0_A, SEL_TSIF0_0),
  1180. PINMUX_IPSR_MSEL(IP15_23_20, STP_ISD_0_A, SEL_SSP1_0_0),
  1181. PINMUX_IPSR_MSEL(IP15_23_20, RIF0_CLK_A, SEL_DRIF0_0),
  1182. PINMUX_IPSR_MSEL(IP15_23_20, RIF2_CLK_A, SEL_DRIF2_0),
  1183. PINMUX_IPSR_GPSR(IP15_27_24, SSI_WS4),
  1184. PINMUX_IPSR_MSEL(IP15_27_24, HTX2_A, SEL_HSCIF2_0),
  1185. PINMUX_IPSR_MSEL(IP15_27_24, MSIOF1_SYNC_A, SEL_MSIOF1_0),
  1186. PINMUX_IPSR_MSEL(IP15_27_24, TS_SDEN0_A, SEL_TSIF0_0),
  1187. PINMUX_IPSR_MSEL(IP15_27_24, STP_ISEN_0_A, SEL_SSP1_0_0),
  1188. PINMUX_IPSR_MSEL(IP15_27_24, RIF0_SYNC_A, SEL_DRIF0_0),
  1189. PINMUX_IPSR_MSEL(IP15_27_24, RIF2_SYNC_A, SEL_DRIF2_0),
  1190. PINMUX_IPSR_GPSR(IP15_31_28, SSI_SDATA4),
  1191. PINMUX_IPSR_MSEL(IP15_31_28, HSCK2_A, SEL_HSCIF2_0),
  1192. PINMUX_IPSR_MSEL(IP15_31_28, MSIOF1_RXD_A, SEL_MSIOF1_0),
  1193. PINMUX_IPSR_MSEL(IP15_31_28, TS_SPSYNC0_A, SEL_TSIF0_0),
  1194. PINMUX_IPSR_MSEL(IP15_31_28, STP_ISSYNC_0_A, SEL_SSP1_0_0),
  1195. PINMUX_IPSR_MSEL(IP15_31_28, RIF0_D0_A, SEL_DRIF0_0),
  1196. PINMUX_IPSR_MSEL(IP15_31_28, RIF2_D1_A, SEL_DRIF2_0),
  1197. /* IPSR16 */
  1198. PINMUX_IPSR_GPSR(IP16_3_0, SSI_SCK6),
  1199. PINMUX_IPSR_MSEL(IP16_3_0, SIM0_RST_D, SEL_SIMCARD_3),
  1200. PINMUX_IPSR_GPSR(IP16_7_4, SSI_WS6),
  1201. PINMUX_IPSR_MSEL(IP16_7_4, SIM0_D_D, SEL_SIMCARD_3),
  1202. PINMUX_IPSR_GPSR(IP16_11_8, SSI_SDATA6),
  1203. PINMUX_IPSR_MSEL(IP16_11_8, SIM0_CLK_D, SEL_SIMCARD_3),
  1204. PINMUX_IPSR_GPSR(IP16_11_8, SATA_DEVSLP_A),
  1205. PINMUX_IPSR_GPSR(IP16_15_12, SSI_SCK78),
  1206. PINMUX_IPSR_MSEL(IP16_15_12, HRX2_B, SEL_HSCIF2_1),
  1207. PINMUX_IPSR_MSEL(IP16_15_12, MSIOF1_SCK_C, SEL_MSIOF1_2),
  1208. PINMUX_IPSR_MSEL(IP16_15_12, TS_SCK1_A, SEL_TSIF1_0),
  1209. PINMUX_IPSR_MSEL(IP16_15_12, STP_ISCLK_1_A, SEL_SSP1_1_0),
  1210. PINMUX_IPSR_MSEL(IP16_15_12, RIF1_CLK_A, SEL_DRIF1_0),
  1211. PINMUX_IPSR_MSEL(IP16_15_12, RIF3_CLK_A, SEL_DRIF3_0),
  1212. PINMUX_IPSR_GPSR(IP16_19_16, SSI_WS78),
  1213. PINMUX_IPSR_MSEL(IP16_19_16, HTX2_B, SEL_HSCIF2_1),
  1214. PINMUX_IPSR_MSEL(IP16_19_16, MSIOF1_SYNC_C, SEL_MSIOF1_2),
  1215. PINMUX_IPSR_MSEL(IP16_19_16, TS_SDAT1_A, SEL_TSIF1_0),
  1216. PINMUX_IPSR_MSEL(IP16_19_16, STP_ISD_1_A, SEL_SSP1_1_0),
  1217. PINMUX_IPSR_MSEL(IP16_19_16, RIF1_SYNC_A, SEL_DRIF1_0),
  1218. PINMUX_IPSR_MSEL(IP16_19_16, RIF3_SYNC_A, SEL_DRIF3_0),
  1219. PINMUX_IPSR_GPSR(IP16_23_20, SSI_SDATA7),
  1220. PINMUX_IPSR_MSEL(IP16_23_20, HCTS2_N_B, SEL_HSCIF2_1),
  1221. PINMUX_IPSR_MSEL(IP16_23_20, MSIOF1_RXD_C, SEL_MSIOF1_2),
  1222. PINMUX_IPSR_MSEL(IP16_23_20, TS_SDEN1_A, SEL_TSIF1_0),
  1223. PINMUX_IPSR_MSEL(IP16_23_20, STP_ISEN_1_A, SEL_SSP1_1_0),
  1224. PINMUX_IPSR_MSEL(IP16_23_20, RIF1_D0_A, SEL_DRIF1_0),
  1225. PINMUX_IPSR_MSEL(IP16_23_20, RIF3_D0_A, SEL_DRIF3_0),
  1226. PINMUX_IPSR_MSEL(IP16_23_20, TCLK2_A, SEL_TIMER_TMU2_0),
  1227. PINMUX_IPSR_GPSR(IP16_27_24, SSI_SDATA8),
  1228. PINMUX_IPSR_MSEL(IP16_27_24, HRTS2_N_B, SEL_HSCIF2_1),
  1229. PINMUX_IPSR_MSEL(IP16_27_24, MSIOF1_TXD_C, SEL_MSIOF1_2),
  1230. PINMUX_IPSR_MSEL(IP16_27_24, TS_SPSYNC1_A, SEL_TSIF1_0),
  1231. PINMUX_IPSR_MSEL(IP16_27_24, STP_ISSYNC_1_A, SEL_SSP1_1_0),
  1232. PINMUX_IPSR_MSEL(IP16_27_24, RIF1_D1_A, SEL_DRIF1_0),
  1233. PINMUX_IPSR_MSEL(IP16_27_24, RIF3_D1_A, SEL_DRIF3_0),
  1234. PINMUX_IPSR_MSEL(IP16_31_28, SSI_SDATA9_A, SEL_SSI9_0),
  1235. PINMUX_IPSR_MSEL(IP16_31_28, HSCK2_B, SEL_HSCIF2_1),
  1236. PINMUX_IPSR_MSEL(IP16_31_28, MSIOF1_SS1_C, SEL_MSIOF1_2),
  1237. PINMUX_IPSR_MSEL(IP16_31_28, HSCK1_A, SEL_HSCIF1_0),
  1238. PINMUX_IPSR_MSEL(IP16_31_28, SSI_WS1_B, SEL_SSI1_1),
  1239. PINMUX_IPSR_GPSR(IP16_31_28, SCK1),
  1240. PINMUX_IPSR_MSEL(IP16_31_28, STP_IVCXO27_1_A, SEL_SSP1_1_0),
  1241. PINMUX_IPSR_MSEL(IP16_31_28, SCK5_A, SEL_SCIF5_0),
  1242. /* IPSR17 */
  1243. PINMUX_IPSR_MSEL(IP17_3_0, AUDIO_CLKA_A, SEL_ADG_A_0),
  1244. PINMUX_IPSR_GPSR(IP17_3_0, CC5_OSCOUT),
  1245. PINMUX_IPSR_MSEL(IP17_7_4, AUDIO_CLKB_B, SEL_ADG_B_1),
  1246. PINMUX_IPSR_MSEL(IP17_7_4, SCIF_CLK_A, SEL_SCIF_0),
  1247. PINMUX_IPSR_MSEL(IP17_7_4, STP_IVCXO27_1_D, SEL_SSP1_1_3),
  1248. PINMUX_IPSR_MSEL(IP17_7_4, REMOCON_A, SEL_REMOCON_0),
  1249. PINMUX_IPSR_MSEL(IP17_7_4, TCLK1_A, SEL_TIMER_TMU_0),
  1250. PINMUX_IPSR_GPSR(IP17_11_8, USB0_PWEN),
  1251. PINMUX_IPSR_MSEL(IP17_11_8, SIM0_RST_C, SEL_SIMCARD_2),
  1252. PINMUX_IPSR_MSEL(IP17_11_8, TS_SCK1_D, SEL_TSIF1_3),
  1253. PINMUX_IPSR_MSEL(IP17_11_8, STP_ISCLK_1_D, SEL_SSP1_1_3),
  1254. PINMUX_IPSR_MSEL(IP17_11_8, BPFCLK_B, SEL_FM_1),
  1255. PINMUX_IPSR_MSEL(IP17_11_8, RIF3_CLK_B, SEL_DRIF3_1),
  1256. PINMUX_IPSR_MSEL(IP17_11_8, HSCK2_C, SEL_HSCIF2_2),
  1257. PINMUX_IPSR_GPSR(IP17_15_12, USB0_OVC),
  1258. PINMUX_IPSR_MSEL(IP17_15_12, SIM0_D_C, SEL_SIMCARD_2),
  1259. PINMUX_IPSR_MSEL(IP17_15_12, TS_SDAT1_D, SEL_TSIF1_3),
  1260. PINMUX_IPSR_MSEL(IP17_15_12, STP_ISD_1_D, SEL_SSP1_1_3),
  1261. PINMUX_IPSR_MSEL(IP17_15_12, RIF3_SYNC_B, SEL_DRIF3_1),
  1262. PINMUX_IPSR_MSEL(IP17_15_12, HRX2_C, SEL_HSCIF2_2),
  1263. PINMUX_IPSR_GPSR(IP17_19_16, USB1_PWEN),
  1264. PINMUX_IPSR_MSEL(IP17_19_16, SIM0_CLK_C, SEL_SIMCARD_2),
  1265. PINMUX_IPSR_MSEL(IP17_19_16, SSI_SCK1_A, SEL_SSI1_0),
  1266. PINMUX_IPSR_MSEL(IP17_19_16, TS_SCK0_E, SEL_TSIF0_4),
  1267. PINMUX_IPSR_MSEL(IP17_19_16, STP_ISCLK_0_E, SEL_SSP1_0_4),
  1268. PINMUX_IPSR_MSEL(IP17_19_16, FMCLK_B, SEL_FM_1),
  1269. PINMUX_IPSR_MSEL(IP17_19_16, RIF2_CLK_B, SEL_DRIF2_1),
  1270. PINMUX_IPSR_MSEL(IP17_19_16, SPEEDIN_A, SEL_SPEED_PULSE_0),
  1271. PINMUX_IPSR_MSEL(IP17_19_16, HTX2_C, SEL_HSCIF2_2),
  1272. PINMUX_IPSR_GPSR(IP17_23_20, USB1_OVC),
  1273. PINMUX_IPSR_MSEL(IP17_23_20, MSIOF1_SS2_C, SEL_MSIOF1_2),
  1274. PINMUX_IPSR_MSEL(IP17_23_20, SSI_WS1_A, SEL_SSI1_0),
  1275. PINMUX_IPSR_MSEL(IP17_23_20, TS_SDAT0_E, SEL_TSIF0_4),
  1276. PINMUX_IPSR_MSEL(IP17_23_20, STP_ISD_0_E, SEL_SSP1_0_4),
  1277. PINMUX_IPSR_MSEL(IP17_23_20, FMIN_B, SEL_FM_1),
  1278. PINMUX_IPSR_MSEL(IP17_23_20, RIF2_SYNC_B, SEL_DRIF2_1),
  1279. PINMUX_IPSR_MSEL(IP17_23_20, REMOCON_B, SEL_REMOCON_1),
  1280. PINMUX_IPSR_MSEL(IP17_23_20, HCTS2_N_C, SEL_HSCIF2_2),
  1281. PINMUX_IPSR_GPSR(IP17_27_24, USB30_PWEN),
  1282. PINMUX_IPSR_GPSR(IP17_27_24, AUDIO_CLKOUT_B),
  1283. PINMUX_IPSR_MSEL(IP17_27_24, SSI_SCK2_B, SEL_SSI2_1),
  1284. PINMUX_IPSR_MSEL(IP17_27_24, TS_SDEN1_D, SEL_TSIF1_3),
  1285. PINMUX_IPSR_MSEL(IP17_27_24, STP_ISEN_1_D, SEL_SSP1_1_3),
  1286. PINMUX_IPSR_MSEL(IP17_27_24, STP_OPWM_0_E, SEL_SSP1_0_4),
  1287. PINMUX_IPSR_MSEL(IP17_27_24, RIF3_D0_B, SEL_DRIF3_1),
  1288. PINMUX_IPSR_MSEL(IP17_27_24, TCLK2_B, SEL_TIMER_TMU2_1),
  1289. PINMUX_IPSR_GPSR(IP17_27_24, TPU0TO0),
  1290. PINMUX_IPSR_MSEL(IP17_27_24, BPFCLK_C, SEL_FM_2),
  1291. PINMUX_IPSR_MSEL(IP17_27_24, HRTS2_N_C, SEL_HSCIF2_2),
  1292. PINMUX_IPSR_GPSR(IP17_31_28, USB30_OVC),
  1293. PINMUX_IPSR_GPSR(IP17_31_28, AUDIO_CLKOUT1_B),
  1294. PINMUX_IPSR_MSEL(IP17_31_28, SSI_WS2_B, SEL_SSI2_1),
  1295. PINMUX_IPSR_MSEL(IP17_31_28, TS_SPSYNC1_D, SEL_TSIF1_3),
  1296. PINMUX_IPSR_MSEL(IP17_31_28, STP_ISSYNC_1_D, SEL_SSP1_1_3),
  1297. PINMUX_IPSR_MSEL(IP17_31_28, STP_IVCXO27_0_E, SEL_SSP1_0_4),
  1298. PINMUX_IPSR_MSEL(IP17_31_28, RIF3_D1_B, SEL_DRIF3_1),
  1299. PINMUX_IPSR_GPSR(IP17_31_28, FSO_TOE_N),
  1300. PINMUX_IPSR_GPSR(IP17_31_28, TPU0TO1),
  1301. /* IPSR18 */
  1302. PINMUX_IPSR_GPSR(IP18_3_0, GP6_30),
  1303. PINMUX_IPSR_GPSR(IP18_3_0, AUDIO_CLKOUT2_B),
  1304. PINMUX_IPSR_MSEL(IP18_3_0, SSI_SCK9_B, SEL_SSI9_1),
  1305. PINMUX_IPSR_MSEL(IP18_3_0, TS_SDEN0_E, SEL_TSIF0_4),
  1306. PINMUX_IPSR_MSEL(IP18_3_0, STP_ISEN_0_E, SEL_SSP1_0_4),
  1307. PINMUX_IPSR_MSEL(IP18_3_0, RIF2_D0_B, SEL_DRIF2_1),
  1308. PINMUX_IPSR_GPSR(IP18_3_0, TPU0TO2),
  1309. PINMUX_IPSR_MSEL(IP18_3_0, FMCLK_C, SEL_FM_2),
  1310. PINMUX_IPSR_MSEL(IP18_3_0, FMCLK_D, SEL_FM_3),
  1311. PINMUX_IPSR_GPSR(IP18_7_4, GP6_31),
  1312. PINMUX_IPSR_GPSR(IP18_7_4, AUDIO_CLKOUT3_B),
  1313. PINMUX_IPSR_MSEL(IP18_7_4, SSI_WS9_B, SEL_SSI9_1),
  1314. PINMUX_IPSR_MSEL(IP18_7_4, TS_SPSYNC0_E, SEL_TSIF0_4),
  1315. PINMUX_IPSR_MSEL(IP18_7_4, STP_ISSYNC_0_E, SEL_SSP1_0_4),
  1316. PINMUX_IPSR_MSEL(IP18_7_4, RIF2_D1_B, SEL_DRIF2_1),
  1317. PINMUX_IPSR_GPSR(IP18_7_4, TPU0TO3),
  1318. PINMUX_IPSR_MSEL(IP18_7_4, FMIN_C, SEL_FM_2),
  1319. PINMUX_IPSR_MSEL(IP18_7_4, FMIN_D, SEL_FM_3),
  1320. /* I2C */
  1321. PINMUX_IPSR_NOGP(0, I2C_SEL_0_1),
  1322. PINMUX_IPSR_NOGP(0, I2C_SEL_3_1),
  1323. PINMUX_IPSR_NOGP(0, I2C_SEL_5_1),
  1324. /*
  1325. * Static pins can not be muxed between different functions but
  1326. * still need mark entries in the pinmux list. Add each static
  1327. * pin to the list without an associated function. The sh-pfc
  1328. * core will do the right thing and skip trying to mux the pin
  1329. * while still applying configuration to it.
  1330. */
  1331. #define FM(x) PINMUX_DATA(x##_MARK, 0),
  1332. PINMUX_STATIC
  1333. #undef FM
  1334. };
  1335. /*
  1336. * R8A77965 has 8 banks with 32 GPIOs in each => 256 GPIOs.
  1337. * Physical layout rows: A - AW, cols: 1 - 39.
  1338. */
  1339. #define ROW_GROUP_A(r) ('Z' - 'A' + 1 + (r))
  1340. #define PIN_NUMBER(r, c) (((r) - 'A') * 39 + (c) + 300)
  1341. #define PIN_A_NUMBER(r, c) PIN_NUMBER(ROW_GROUP_A(r), c)
  1342. #define PIN_NONE U16_MAX
  1343. static const struct sh_pfc_pin pinmux_pins[] = {
  1344. PINMUX_GPIO_GP_ALL(),
  1345. /*
  1346. * Pins not associated with a GPIO port.
  1347. *
  1348. * The pin positions are different between different r8a77965
  1349. * packages, all that is needed for the pfc driver is a unique
  1350. * number for each pin. To this end use the pin layout from
  1351. * R-Car M3SiP to calculate a unique number for each pin.
  1352. */
  1353. SH_PFC_PIN_NAMED_CFG('A', 8, AVB_TX_CTL, CFG_FLAGS),
  1354. SH_PFC_PIN_NAMED_CFG('A', 9, AVB_MDIO, CFG_FLAGS),
  1355. SH_PFC_PIN_NAMED_CFG('A', 12, AVB_TXCREFCLK, CFG_FLAGS),
  1356. SH_PFC_PIN_NAMED_CFG('A', 13, AVB_RD0, CFG_FLAGS),
  1357. SH_PFC_PIN_NAMED_CFG('A', 14, AVB_RD2, CFG_FLAGS),
  1358. SH_PFC_PIN_NAMED_CFG('A', 16, AVB_RX_CTL, CFG_FLAGS),
  1359. SH_PFC_PIN_NAMED_CFG('A', 17, AVB_TD2, CFG_FLAGS),
  1360. SH_PFC_PIN_NAMED_CFG('A', 18, AVB_TD0, CFG_FLAGS),
  1361. SH_PFC_PIN_NAMED_CFG('A', 19, AVB_TXC, CFG_FLAGS),
  1362. SH_PFC_PIN_NAMED_CFG('B', 13, AVB_RD1, CFG_FLAGS),
  1363. SH_PFC_PIN_NAMED_CFG('B', 14, AVB_RD3, CFG_FLAGS),
  1364. SH_PFC_PIN_NAMED_CFG('B', 17, AVB_TD3, CFG_FLAGS),
  1365. SH_PFC_PIN_NAMED_CFG('B', 18, AVB_TD1, CFG_FLAGS),
  1366. SH_PFC_PIN_NAMED_CFG('B', 19, AVB_RXC, CFG_FLAGS),
  1367. SH_PFC_PIN_NAMED_CFG('C', 1, PRESETOUT#, CFG_FLAGS),
  1368. SH_PFC_PIN_NAMED_CFG('H', 37, MLB_REF, CFG_FLAGS),
  1369. SH_PFC_PIN_NAMED_CFG('V', 3, QSPI1_SPCLK, CFG_FLAGS),
  1370. SH_PFC_PIN_NAMED_CFG('V', 5, QSPI1_SSL, CFG_FLAGS),
  1371. SH_PFC_PIN_NAMED_CFG('V', 6, RPC_WP#, CFG_FLAGS),
  1372. SH_PFC_PIN_NAMED_CFG('V', 7, RPC_RESET#, CFG_FLAGS),
  1373. SH_PFC_PIN_NAMED_CFG('W', 3, QSPI0_SPCLK, CFG_FLAGS),
  1374. SH_PFC_PIN_NAMED_CFG('Y', 3, QSPI0_SSL, CFG_FLAGS),
  1375. SH_PFC_PIN_NAMED_CFG('Y', 6, QSPI0_IO2, CFG_FLAGS),
  1376. SH_PFC_PIN_NAMED_CFG('Y', 7, RPC_INT#, CFG_FLAGS),
  1377. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('B'), 4, QSPI0_MISO_IO1, CFG_FLAGS),
  1378. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('B'), 6, QSPI0_IO3, CFG_FLAGS),
  1379. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('C'), 3, QSPI1_IO3, CFG_FLAGS),
  1380. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('C'), 5, QSPI0_MOSI_IO0, CFG_FLAGS),
  1381. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('C'), 7, QSPI1_MOSI_IO0, CFG_FLAGS),
  1382. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('D'), 38, FSCLKST, CFG_FLAGS),
  1383. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('D'), 39, EXTALR, SH_PFC_PIN_CFG_PULL_UP | SH_PFC_PIN_CFG_PULL_DOWN),
  1384. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('E'), 4, QSPI1_IO2, CFG_FLAGS),
  1385. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('E'), 5, QSPI1_MISO_IO1, CFG_FLAGS),
  1386. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('P'), 7, DU_DOTCLKIN0, CFG_FLAGS),
  1387. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('P'), 8, DU_DOTCLKIN1, CFG_FLAGS),
  1388. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('R'), 8, DU_DOTCLKIN2, CFG_FLAGS),
  1389. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('R'), 26, TRST#, SH_PFC_PIN_CFG_PULL_UP | SH_PFC_PIN_CFG_PULL_DOWN),
  1390. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('R'), 29, TDI, SH_PFC_PIN_CFG_PULL_UP | SH_PFC_PIN_CFG_PULL_DOWN),
  1391. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('R'), 30, TMS, CFG_FLAGS),
  1392. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('T'), 27, TCK, SH_PFC_PIN_CFG_PULL_UP | SH_PFC_PIN_CFG_PULL_DOWN),
  1393. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('T'), 28, TDO, SH_PFC_PIN_CFG_DRIVE_STRENGTH),
  1394. SH_PFC_PIN_NAMED_CFG(ROW_GROUP_A('T'), 30, ASEBRK, CFG_FLAGS),
  1395. };
  1396. /* - AUDIO CLOCK ------------------------------------------------------------ */
  1397. static const unsigned int audio_clk_a_a_pins[] = {
  1398. /* CLK A */
  1399. RCAR_GP_PIN(6, 22),
  1400. };
  1401. static const unsigned int audio_clk_a_a_mux[] = {
  1402. AUDIO_CLKA_A_MARK,
  1403. };
  1404. static const unsigned int audio_clk_a_b_pins[] = {
  1405. /* CLK A */
  1406. RCAR_GP_PIN(5, 4),
  1407. };
  1408. static const unsigned int audio_clk_a_b_mux[] = {
  1409. AUDIO_CLKA_B_MARK,
  1410. };
  1411. static const unsigned int audio_clk_a_c_pins[] = {
  1412. /* CLK A */
  1413. RCAR_GP_PIN(5, 19),
  1414. };
  1415. static const unsigned int audio_clk_a_c_mux[] = {
  1416. AUDIO_CLKA_C_MARK,
  1417. };
  1418. static const unsigned int audio_clk_b_a_pins[] = {
  1419. /* CLK B */
  1420. RCAR_GP_PIN(5, 12),
  1421. };
  1422. static const unsigned int audio_clk_b_a_mux[] = {
  1423. AUDIO_CLKB_A_MARK,
  1424. };
  1425. static const unsigned int audio_clk_b_b_pins[] = {
  1426. /* CLK B */
  1427. RCAR_GP_PIN(6, 23),
  1428. };
  1429. static const unsigned int audio_clk_b_b_mux[] = {
  1430. AUDIO_CLKB_B_MARK,
  1431. };
  1432. static const unsigned int audio_clk_c_a_pins[] = {
  1433. /* CLK C */
  1434. RCAR_GP_PIN(5, 21),
  1435. };
  1436. static const unsigned int audio_clk_c_a_mux[] = {
  1437. AUDIO_CLKC_A_MARK,
  1438. };
  1439. static const unsigned int audio_clk_c_b_pins[] = {
  1440. /* CLK C */
  1441. RCAR_GP_PIN(5, 0),
  1442. };
  1443. static const unsigned int audio_clk_c_b_mux[] = {
  1444. AUDIO_CLKC_B_MARK,
  1445. };
  1446. static const unsigned int audio_clkout_a_pins[] = {
  1447. /* CLKOUT */
  1448. RCAR_GP_PIN(5, 18),
  1449. };
  1450. static const unsigned int audio_clkout_a_mux[] = {
  1451. AUDIO_CLKOUT_A_MARK,
  1452. };
  1453. static const unsigned int audio_clkout_b_pins[] = {
  1454. /* CLKOUT */
  1455. RCAR_GP_PIN(6, 28),
  1456. };
  1457. static const unsigned int audio_clkout_b_mux[] = {
  1458. AUDIO_CLKOUT_B_MARK,
  1459. };
  1460. static const unsigned int audio_clkout_c_pins[] = {
  1461. /* CLKOUT */
  1462. RCAR_GP_PIN(5, 3),
  1463. };
  1464. static const unsigned int audio_clkout_c_mux[] = {
  1465. AUDIO_CLKOUT_C_MARK,
  1466. };
  1467. static const unsigned int audio_clkout_d_pins[] = {
  1468. /* CLKOUT */
  1469. RCAR_GP_PIN(5, 21),
  1470. };
  1471. static const unsigned int audio_clkout_d_mux[] = {
  1472. AUDIO_CLKOUT_D_MARK,
  1473. };
  1474. static const unsigned int audio_clkout1_a_pins[] = {
  1475. /* CLKOUT1 */
  1476. RCAR_GP_PIN(5, 15),
  1477. };
  1478. static const unsigned int audio_clkout1_a_mux[] = {
  1479. AUDIO_CLKOUT1_A_MARK,
  1480. };
  1481. static const unsigned int audio_clkout1_b_pins[] = {
  1482. /* CLKOUT1 */
  1483. RCAR_GP_PIN(6, 29),
  1484. };
  1485. static const unsigned int audio_clkout1_b_mux[] = {
  1486. AUDIO_CLKOUT1_B_MARK,
  1487. };
  1488. static const unsigned int audio_clkout2_a_pins[] = {
  1489. /* CLKOUT2 */
  1490. RCAR_GP_PIN(5, 16),
  1491. };
  1492. static const unsigned int audio_clkout2_a_mux[] = {
  1493. AUDIO_CLKOUT2_A_MARK,
  1494. };
  1495. static const unsigned int audio_clkout2_b_pins[] = {
  1496. /* CLKOUT2 */
  1497. RCAR_GP_PIN(6, 30),
  1498. };
  1499. static const unsigned int audio_clkout2_b_mux[] = {
  1500. AUDIO_CLKOUT2_B_MARK,
  1501. };
  1502. static const unsigned int audio_clkout3_a_pins[] = {
  1503. /* CLKOUT3 */
  1504. RCAR_GP_PIN(5, 19),
  1505. };
  1506. static const unsigned int audio_clkout3_a_mux[] = {
  1507. AUDIO_CLKOUT3_A_MARK,
  1508. };
  1509. static const unsigned int audio_clkout3_b_pins[] = {
  1510. /* CLKOUT3 */
  1511. RCAR_GP_PIN(6, 31),
  1512. };
  1513. static const unsigned int audio_clkout3_b_mux[] = {
  1514. AUDIO_CLKOUT3_B_MARK,
  1515. };
  1516. /* - EtherAVB --------------------------------------------------------------- */
  1517. static const unsigned int avb_link_pins[] = {
  1518. /* AVB_LINK */
  1519. RCAR_GP_PIN(2, 12),
  1520. };
  1521. static const unsigned int avb_link_mux[] = {
  1522. AVB_LINK_MARK,
  1523. };
  1524. static const unsigned int avb_magic_pins[] = {
  1525. /* AVB_MAGIC_ */
  1526. RCAR_GP_PIN(2, 10),
  1527. };
  1528. static const unsigned int avb_magic_mux[] = {
  1529. AVB_MAGIC_MARK,
  1530. };
  1531. static const unsigned int avb_phy_int_pins[] = {
  1532. /* AVB_PHY_INT */
  1533. RCAR_GP_PIN(2, 11),
  1534. };
  1535. static const unsigned int avb_phy_int_mux[] = {
  1536. AVB_PHY_INT_MARK,
  1537. };
  1538. static const unsigned int avb_mdio_pins[] = {
  1539. /* AVB_MDC, AVB_MDIO */
  1540. RCAR_GP_PIN(2, 9), PIN_NUMBER('A', 9),
  1541. };
  1542. static const unsigned int avb_mdio_mux[] = {
  1543. AVB_MDC_MARK, AVB_MDIO_MARK,
  1544. };
  1545. static const unsigned int avb_mii_pins[] = {
  1546. /*
  1547. * AVB_TX_CTL, AVB_TXC, AVB_TD0,
  1548. * AVB_TD1, AVB_TD2, AVB_TD3,
  1549. * AVB_RX_CTL, AVB_RXC, AVB_RD0,
  1550. * AVB_RD1, AVB_RD2, AVB_RD3,
  1551. * AVB_TXCREFCLK
  1552. */
  1553. PIN_NUMBER('A', 8), PIN_NUMBER('A', 19), PIN_NUMBER('A', 18),
  1554. PIN_NUMBER('B', 18), PIN_NUMBER('A', 17), PIN_NUMBER('B', 17),
  1555. PIN_NUMBER('A', 16), PIN_NUMBER('B', 19), PIN_NUMBER('A', 13),
  1556. PIN_NUMBER('B', 13), PIN_NUMBER('A', 14), PIN_NUMBER('B', 14),
  1557. PIN_NUMBER('A', 12),
  1558. };
  1559. static const unsigned int avb_mii_mux[] = {
  1560. AVB_TX_CTL_MARK, AVB_TXC_MARK, AVB_TD0_MARK,
  1561. AVB_TD1_MARK, AVB_TD2_MARK, AVB_TD3_MARK,
  1562. AVB_RX_CTL_MARK, AVB_RXC_MARK, AVB_RD0_MARK,
  1563. AVB_RD1_MARK, AVB_RD2_MARK, AVB_RD3_MARK,
  1564. AVB_TXCREFCLK_MARK,
  1565. };
  1566. static const unsigned int avb_avtp_pps_pins[] = {
  1567. /* AVB_AVTP_PPS */
  1568. RCAR_GP_PIN(2, 6),
  1569. };
  1570. static const unsigned int avb_avtp_pps_mux[] = {
  1571. AVB_AVTP_PPS_MARK,
  1572. };
  1573. static const unsigned int avb_avtp_match_a_pins[] = {
  1574. /* AVB_AVTP_MATCH_A */
  1575. RCAR_GP_PIN(2, 13),
  1576. };
  1577. static const unsigned int avb_avtp_match_a_mux[] = {
  1578. AVB_AVTP_MATCH_A_MARK,
  1579. };
  1580. static const unsigned int avb_avtp_capture_a_pins[] = {
  1581. /* AVB_AVTP_CAPTURE_A */
  1582. RCAR_GP_PIN(2, 14),
  1583. };
  1584. static const unsigned int avb_avtp_capture_a_mux[] = {
  1585. AVB_AVTP_CAPTURE_A_MARK,
  1586. };
  1587. static const unsigned int avb_avtp_match_b_pins[] = {
  1588. /* AVB_AVTP_MATCH_B */
  1589. RCAR_GP_PIN(1, 8),
  1590. };
  1591. static const unsigned int avb_avtp_match_b_mux[] = {
  1592. AVB_AVTP_MATCH_B_MARK,
  1593. };
  1594. static const unsigned int avb_avtp_capture_b_pins[] = {
  1595. /* AVB_AVTP_CAPTURE_B */
  1596. RCAR_GP_PIN(1, 11),
  1597. };
  1598. static const unsigned int avb_avtp_capture_b_mux[] = {
  1599. AVB_AVTP_CAPTURE_B_MARK,
  1600. };
  1601. /* - DU --------------------------------------------------------------------- */
  1602. static const unsigned int du_rgb666_pins[] = {
  1603. /* R[7:2], G[7:2], B[7:2] */
  1604. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
  1605. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
  1606. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  1607. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  1608. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
  1609. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
  1610. };
  1611. static const unsigned int du_rgb666_mux[] = {
  1612. DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
  1613. DU_DR3_MARK, DU_DR2_MARK,
  1614. DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
  1615. DU_DG3_MARK, DU_DG2_MARK,
  1616. DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
  1617. DU_DB3_MARK, DU_DB2_MARK,
  1618. };
  1619. static const unsigned int du_rgb888_pins[] = {
  1620. /* R[7:0], G[7:0], B[7:0] */
  1621. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
  1622. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
  1623. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 8),
  1624. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  1625. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  1626. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
  1627. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
  1628. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
  1629. RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
  1630. };
  1631. static const unsigned int du_rgb888_mux[] = {
  1632. DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
  1633. DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
  1634. DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
  1635. DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
  1636. DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
  1637. DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
  1638. };
  1639. static const unsigned int du_clk_out_0_pins[] = {
  1640. /* CLKOUT */
  1641. RCAR_GP_PIN(1, 27),
  1642. };
  1643. static const unsigned int du_clk_out_0_mux[] = {
  1644. DU_DOTCLKOUT0_MARK
  1645. };
  1646. static const unsigned int du_clk_out_1_pins[] = {
  1647. /* CLKOUT */
  1648. RCAR_GP_PIN(2, 3),
  1649. };
  1650. static const unsigned int du_clk_out_1_mux[] = {
  1651. DU_DOTCLKOUT1_MARK
  1652. };
  1653. static const unsigned int du_sync_pins[] = {
  1654. /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
  1655. RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
  1656. };
  1657. static const unsigned int du_sync_mux[] = {
  1658. DU_EXVSYNC_DU_VSYNC_MARK, DU_EXHSYNC_DU_HSYNC_MARK
  1659. };
  1660. static const unsigned int du_oddf_pins[] = {
  1661. /* EXDISP/EXODDF/EXCDE */
  1662. RCAR_GP_PIN(2, 2),
  1663. };
  1664. static const unsigned int du_oddf_mux[] = {
  1665. DU_EXODDF_DU_ODDF_DISP_CDE_MARK,
  1666. };
  1667. static const unsigned int du_cde_pins[] = {
  1668. /* CDE */
  1669. RCAR_GP_PIN(2, 0),
  1670. };
  1671. static const unsigned int du_cde_mux[] = {
  1672. DU_CDE_MARK,
  1673. };
  1674. static const unsigned int du_disp_pins[] = {
  1675. /* DISP */
  1676. RCAR_GP_PIN(2, 1),
  1677. };
  1678. static const unsigned int du_disp_mux[] = {
  1679. DU_DISP_MARK,
  1680. };
  1681. /* - HSCIF0 ----------------------------------------------------------------- */
  1682. static const unsigned int hscif0_data_pins[] = {
  1683. /* RX, TX */
  1684. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
  1685. };
  1686. static const unsigned int hscif0_data_mux[] = {
  1687. HRX0_MARK, HTX0_MARK,
  1688. };
  1689. static const unsigned int hscif0_clk_pins[] = {
  1690. /* SCK */
  1691. RCAR_GP_PIN(5, 12),
  1692. };
  1693. static const unsigned int hscif0_clk_mux[] = {
  1694. HSCK0_MARK,
  1695. };
  1696. static const unsigned int hscif0_ctrl_pins[] = {
  1697. /* RTS, CTS */
  1698. RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 15),
  1699. };
  1700. static const unsigned int hscif0_ctrl_mux[] = {
  1701. HRTS0_N_MARK, HCTS0_N_MARK,
  1702. };
  1703. /* - HSCIF1 ----------------------------------------------------------------- */
  1704. static const unsigned int hscif1_data_a_pins[] = {
  1705. /* RX, TX */
  1706. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  1707. };
  1708. static const unsigned int hscif1_data_a_mux[] = {
  1709. HRX1_A_MARK, HTX1_A_MARK,
  1710. };
  1711. static const unsigned int hscif1_clk_a_pins[] = {
  1712. /* SCK */
  1713. RCAR_GP_PIN(6, 21),
  1714. };
  1715. static const unsigned int hscif1_clk_a_mux[] = {
  1716. HSCK1_A_MARK,
  1717. };
  1718. static const unsigned int hscif1_ctrl_a_pins[] = {
  1719. /* RTS, CTS */
  1720. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
  1721. };
  1722. static const unsigned int hscif1_ctrl_a_mux[] = {
  1723. HRTS1_N_A_MARK, HCTS1_N_A_MARK,
  1724. };
  1725. static const unsigned int hscif1_data_b_pins[] = {
  1726. /* RX, TX */
  1727. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  1728. };
  1729. static const unsigned int hscif1_data_b_mux[] = {
  1730. HRX1_B_MARK, HTX1_B_MARK,
  1731. };
  1732. static const unsigned int hscif1_clk_b_pins[] = {
  1733. /* SCK */
  1734. RCAR_GP_PIN(5, 0),
  1735. };
  1736. static const unsigned int hscif1_clk_b_mux[] = {
  1737. HSCK1_B_MARK,
  1738. };
  1739. static const unsigned int hscif1_ctrl_b_pins[] = {
  1740. /* RTS, CTS */
  1741. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
  1742. };
  1743. static const unsigned int hscif1_ctrl_b_mux[] = {
  1744. HRTS1_N_B_MARK, HCTS1_N_B_MARK,
  1745. };
  1746. /* - HSCIF2 ----------------------------------------------------------------- */
  1747. static const unsigned int hscif2_data_a_pins[] = {
  1748. /* RX, TX */
  1749. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  1750. };
  1751. static const unsigned int hscif2_data_a_mux[] = {
  1752. HRX2_A_MARK, HTX2_A_MARK,
  1753. };
  1754. static const unsigned int hscif2_clk_a_pins[] = {
  1755. /* SCK */
  1756. RCAR_GP_PIN(6, 10),
  1757. };
  1758. static const unsigned int hscif2_clk_a_mux[] = {
  1759. HSCK2_A_MARK,
  1760. };
  1761. static const unsigned int hscif2_ctrl_a_pins[] = {
  1762. /* RTS, CTS */
  1763. RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
  1764. };
  1765. static const unsigned int hscif2_ctrl_a_mux[] = {
  1766. HRTS2_N_A_MARK, HCTS2_N_A_MARK,
  1767. };
  1768. static const unsigned int hscif2_data_b_pins[] = {
  1769. /* RX, TX */
  1770. RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
  1771. };
  1772. static const unsigned int hscif2_data_b_mux[] = {
  1773. HRX2_B_MARK, HTX2_B_MARK,
  1774. };
  1775. static const unsigned int hscif2_clk_b_pins[] = {
  1776. /* SCK */
  1777. RCAR_GP_PIN(6, 21),
  1778. };
  1779. static const unsigned int hscif2_clk_b_mux[] = {
  1780. HSCK2_B_MARK,
  1781. };
  1782. static const unsigned int hscif2_ctrl_b_pins[] = {
  1783. /* RTS, CTS */
  1784. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 19),
  1785. };
  1786. static const unsigned int hscif2_ctrl_b_mux[] = {
  1787. HRTS2_N_B_MARK, HCTS2_N_B_MARK,
  1788. };
  1789. static const unsigned int hscif2_data_c_pins[] = {
  1790. /* RX, TX */
  1791. RCAR_GP_PIN(6, 25), RCAR_GP_PIN(6, 26),
  1792. };
  1793. static const unsigned int hscif2_data_c_mux[] = {
  1794. HRX2_C_MARK, HTX2_C_MARK,
  1795. };
  1796. static const unsigned int hscif2_clk_c_pins[] = {
  1797. /* SCK */
  1798. RCAR_GP_PIN(6, 24),
  1799. };
  1800. static const unsigned int hscif2_clk_c_mux[] = {
  1801. HSCK2_C_MARK,
  1802. };
  1803. static const unsigned int hscif2_ctrl_c_pins[] = {
  1804. /* RTS, CTS */
  1805. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 27),
  1806. };
  1807. static const unsigned int hscif2_ctrl_c_mux[] = {
  1808. HRTS2_N_C_MARK, HCTS2_N_C_MARK,
  1809. };
  1810. /* - HSCIF3 ----------------------------------------------------------------- */
  1811. static const unsigned int hscif3_data_a_pins[] = {
  1812. /* RX, TX */
  1813. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
  1814. };
  1815. static const unsigned int hscif3_data_a_mux[] = {
  1816. HRX3_A_MARK, HTX3_A_MARK,
  1817. };
  1818. static const unsigned int hscif3_clk_pins[] = {
  1819. /* SCK */
  1820. RCAR_GP_PIN(1, 22),
  1821. };
  1822. static const unsigned int hscif3_clk_mux[] = {
  1823. HSCK3_MARK,
  1824. };
  1825. static const unsigned int hscif3_ctrl_pins[] = {
  1826. /* RTS, CTS */
  1827. RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
  1828. };
  1829. static const unsigned int hscif3_ctrl_mux[] = {
  1830. HRTS3_N_MARK, HCTS3_N_MARK,
  1831. };
  1832. static const unsigned int hscif3_data_b_pins[] = {
  1833. /* RX, TX */
  1834. RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
  1835. };
  1836. static const unsigned int hscif3_data_b_mux[] = {
  1837. HRX3_B_MARK, HTX3_B_MARK,
  1838. };
  1839. static const unsigned int hscif3_data_c_pins[] = {
  1840. /* RX, TX */
  1841. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  1842. };
  1843. static const unsigned int hscif3_data_c_mux[] = {
  1844. HRX3_C_MARK, HTX3_C_MARK,
  1845. };
  1846. static const unsigned int hscif3_data_d_pins[] = {
  1847. /* RX, TX */
  1848. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  1849. };
  1850. static const unsigned int hscif3_data_d_mux[] = {
  1851. HRX3_D_MARK, HTX3_D_MARK,
  1852. };
  1853. /* - HSCIF4 ----------------------------------------------------------------- */
  1854. static const unsigned int hscif4_data_a_pins[] = {
  1855. /* RX, TX */
  1856. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
  1857. };
  1858. static const unsigned int hscif4_data_a_mux[] = {
  1859. HRX4_A_MARK, HTX4_A_MARK,
  1860. };
  1861. static const unsigned int hscif4_clk_pins[] = {
  1862. /* SCK */
  1863. RCAR_GP_PIN(1, 11),
  1864. };
  1865. static const unsigned int hscif4_clk_mux[] = {
  1866. HSCK4_MARK,
  1867. };
  1868. static const unsigned int hscif4_ctrl_pins[] = {
  1869. /* RTS, CTS */
  1870. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
  1871. };
  1872. static const unsigned int hscif4_ctrl_mux[] = {
  1873. HRTS4_N_MARK, HCTS4_N_MARK,
  1874. };
  1875. static const unsigned int hscif4_data_b_pins[] = {
  1876. /* RX, TX */
  1877. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
  1878. };
  1879. static const unsigned int hscif4_data_b_mux[] = {
  1880. HRX4_B_MARK, HTX4_B_MARK,
  1881. };
  1882. /* - I2C -------------------------------------------------------------------- */
  1883. static const unsigned int i2c1_a_pins[] = {
  1884. /* SDA, SCL */
  1885. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
  1886. };
  1887. static const unsigned int i2c1_a_mux[] = {
  1888. SDA1_A_MARK, SCL1_A_MARK,
  1889. };
  1890. static const unsigned int i2c1_b_pins[] = {
  1891. /* SDA, SCL */
  1892. RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
  1893. };
  1894. static const unsigned int i2c1_b_mux[] = {
  1895. SDA1_B_MARK, SCL1_B_MARK,
  1896. };
  1897. static const unsigned int i2c2_a_pins[] = {
  1898. /* SDA, SCL */
  1899. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
  1900. };
  1901. static const unsigned int i2c2_a_mux[] = {
  1902. SDA2_A_MARK, SCL2_A_MARK,
  1903. };
  1904. static const unsigned int i2c2_b_pins[] = {
  1905. /* SDA, SCL */
  1906. RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
  1907. };
  1908. static const unsigned int i2c2_b_mux[] = {
  1909. SDA2_B_MARK, SCL2_B_MARK,
  1910. };
  1911. static const unsigned int i2c6_a_pins[] = {
  1912. /* SDA, SCL */
  1913. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
  1914. };
  1915. static const unsigned int i2c6_a_mux[] = {
  1916. SDA6_A_MARK, SCL6_A_MARK,
  1917. };
  1918. static const unsigned int i2c6_b_pins[] = {
  1919. /* SDA, SCL */
  1920. RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
  1921. };
  1922. static const unsigned int i2c6_b_mux[] = {
  1923. SDA6_B_MARK, SCL6_B_MARK,
  1924. };
  1925. static const unsigned int i2c6_c_pins[] = {
  1926. /* SDA, SCL */
  1927. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
  1928. };
  1929. static const unsigned int i2c6_c_mux[] = {
  1930. SDA6_C_MARK, SCL6_C_MARK,
  1931. };
  1932. /* - INTC-EX ---------------------------------------------------------------- */
  1933. static const unsigned int intc_ex_irq0_pins[] = {
  1934. /* IRQ0 */
  1935. RCAR_GP_PIN(2, 0),
  1936. };
  1937. static const unsigned int intc_ex_irq0_mux[] = {
  1938. IRQ0_MARK,
  1939. };
  1940. static const unsigned int intc_ex_irq1_pins[] = {
  1941. /* IRQ1 */
  1942. RCAR_GP_PIN(2, 1),
  1943. };
  1944. static const unsigned int intc_ex_irq1_mux[] = {
  1945. IRQ1_MARK,
  1946. };
  1947. static const unsigned int intc_ex_irq2_pins[] = {
  1948. /* IRQ2 */
  1949. RCAR_GP_PIN(2, 2),
  1950. };
  1951. static const unsigned int intc_ex_irq2_mux[] = {
  1952. IRQ2_MARK,
  1953. };
  1954. static const unsigned int intc_ex_irq3_pins[] = {
  1955. /* IRQ3 */
  1956. RCAR_GP_PIN(2, 3),
  1957. };
  1958. static const unsigned int intc_ex_irq3_mux[] = {
  1959. IRQ3_MARK,
  1960. };
  1961. static const unsigned int intc_ex_irq4_pins[] = {
  1962. /* IRQ4 */
  1963. RCAR_GP_PIN(2, 4),
  1964. };
  1965. static const unsigned int intc_ex_irq4_mux[] = {
  1966. IRQ4_MARK,
  1967. };
  1968. static const unsigned int intc_ex_irq5_pins[] = {
  1969. /* IRQ5 */
  1970. RCAR_GP_PIN(2, 5),
  1971. };
  1972. static const unsigned int intc_ex_irq5_mux[] = {
  1973. IRQ5_MARK,
  1974. };
  1975. /* - MSIOF0 ----------------------------------------------------------------- */
  1976. static const unsigned int msiof0_clk_pins[] = {
  1977. /* SCK */
  1978. RCAR_GP_PIN(5, 17),
  1979. };
  1980. static const unsigned int msiof0_clk_mux[] = {
  1981. MSIOF0_SCK_MARK,
  1982. };
  1983. static const unsigned int msiof0_sync_pins[] = {
  1984. /* SYNC */
  1985. RCAR_GP_PIN(5, 18),
  1986. };
  1987. static const unsigned int msiof0_sync_mux[] = {
  1988. MSIOF0_SYNC_MARK,
  1989. };
  1990. static const unsigned int msiof0_ss1_pins[] = {
  1991. /* SS1 */
  1992. RCAR_GP_PIN(5, 19),
  1993. };
  1994. static const unsigned int msiof0_ss1_mux[] = {
  1995. MSIOF0_SS1_MARK,
  1996. };
  1997. static const unsigned int msiof0_ss2_pins[] = {
  1998. /* SS2 */
  1999. RCAR_GP_PIN(5, 21),
  2000. };
  2001. static const unsigned int msiof0_ss2_mux[] = {
  2002. MSIOF0_SS2_MARK,
  2003. };
  2004. static const unsigned int msiof0_txd_pins[] = {
  2005. /* TXD */
  2006. RCAR_GP_PIN(5, 20),
  2007. };
  2008. static const unsigned int msiof0_txd_mux[] = {
  2009. MSIOF0_TXD_MARK,
  2010. };
  2011. static const unsigned int msiof0_rxd_pins[] = {
  2012. /* RXD */
  2013. RCAR_GP_PIN(5, 22),
  2014. };
  2015. static const unsigned int msiof0_rxd_mux[] = {
  2016. MSIOF0_RXD_MARK,
  2017. };
  2018. /* - MSIOF1 ----------------------------------------------------------------- */
  2019. static const unsigned int msiof1_clk_a_pins[] = {
  2020. /* SCK */
  2021. RCAR_GP_PIN(6, 8),
  2022. };
  2023. static const unsigned int msiof1_clk_a_mux[] = {
  2024. MSIOF1_SCK_A_MARK,
  2025. };
  2026. static const unsigned int msiof1_sync_a_pins[] = {
  2027. /* SYNC */
  2028. RCAR_GP_PIN(6, 9),
  2029. };
  2030. static const unsigned int msiof1_sync_a_mux[] = {
  2031. MSIOF1_SYNC_A_MARK,
  2032. };
  2033. static const unsigned int msiof1_ss1_a_pins[] = {
  2034. /* SS1 */
  2035. RCAR_GP_PIN(6, 5),
  2036. };
  2037. static const unsigned int msiof1_ss1_a_mux[] = {
  2038. MSIOF1_SS1_A_MARK,
  2039. };
  2040. static const unsigned int msiof1_ss2_a_pins[] = {
  2041. /* SS2 */
  2042. RCAR_GP_PIN(6, 6),
  2043. };
  2044. static const unsigned int msiof1_ss2_a_mux[] = {
  2045. MSIOF1_SS2_A_MARK,
  2046. };
  2047. static const unsigned int msiof1_txd_a_pins[] = {
  2048. /* TXD */
  2049. RCAR_GP_PIN(6, 7),
  2050. };
  2051. static const unsigned int msiof1_txd_a_mux[] = {
  2052. MSIOF1_TXD_A_MARK,
  2053. };
  2054. static const unsigned int msiof1_rxd_a_pins[] = {
  2055. /* RXD */
  2056. RCAR_GP_PIN(6, 10),
  2057. };
  2058. static const unsigned int msiof1_rxd_a_mux[] = {
  2059. MSIOF1_RXD_A_MARK,
  2060. };
  2061. static const unsigned int msiof1_clk_b_pins[] = {
  2062. /* SCK */
  2063. RCAR_GP_PIN(5, 9),
  2064. };
  2065. static const unsigned int msiof1_clk_b_mux[] = {
  2066. MSIOF1_SCK_B_MARK,
  2067. };
  2068. static const unsigned int msiof1_sync_b_pins[] = {
  2069. /* SYNC */
  2070. RCAR_GP_PIN(5, 3),
  2071. };
  2072. static const unsigned int msiof1_sync_b_mux[] = {
  2073. MSIOF1_SYNC_B_MARK,
  2074. };
  2075. static const unsigned int msiof1_ss1_b_pins[] = {
  2076. /* SS1 */
  2077. RCAR_GP_PIN(5, 4),
  2078. };
  2079. static const unsigned int msiof1_ss1_b_mux[] = {
  2080. MSIOF1_SS1_B_MARK,
  2081. };
  2082. static const unsigned int msiof1_ss2_b_pins[] = {
  2083. /* SS2 */
  2084. RCAR_GP_PIN(5, 0),
  2085. };
  2086. static const unsigned int msiof1_ss2_b_mux[] = {
  2087. MSIOF1_SS2_B_MARK,
  2088. };
  2089. static const unsigned int msiof1_txd_b_pins[] = {
  2090. /* TXD */
  2091. RCAR_GP_PIN(5, 8),
  2092. };
  2093. static const unsigned int msiof1_txd_b_mux[] = {
  2094. MSIOF1_TXD_B_MARK,
  2095. };
  2096. static const unsigned int msiof1_rxd_b_pins[] = {
  2097. /* RXD */
  2098. RCAR_GP_PIN(5, 7),
  2099. };
  2100. static const unsigned int msiof1_rxd_b_mux[] = {
  2101. MSIOF1_RXD_B_MARK,
  2102. };
  2103. static const unsigned int msiof1_clk_c_pins[] = {
  2104. /* SCK */
  2105. RCAR_GP_PIN(6, 17),
  2106. };
  2107. static const unsigned int msiof1_clk_c_mux[] = {
  2108. MSIOF1_SCK_C_MARK,
  2109. };
  2110. static const unsigned int msiof1_sync_c_pins[] = {
  2111. /* SYNC */
  2112. RCAR_GP_PIN(6, 18),
  2113. };
  2114. static const unsigned int msiof1_sync_c_mux[] = {
  2115. MSIOF1_SYNC_C_MARK,
  2116. };
  2117. static const unsigned int msiof1_ss1_c_pins[] = {
  2118. /* SS1 */
  2119. RCAR_GP_PIN(6, 21),
  2120. };
  2121. static const unsigned int msiof1_ss1_c_mux[] = {
  2122. MSIOF1_SS1_C_MARK,
  2123. };
  2124. static const unsigned int msiof1_ss2_c_pins[] = {
  2125. /* SS2 */
  2126. RCAR_GP_PIN(6, 27),
  2127. };
  2128. static const unsigned int msiof1_ss2_c_mux[] = {
  2129. MSIOF1_SS2_C_MARK,
  2130. };
  2131. static const unsigned int msiof1_txd_c_pins[] = {
  2132. /* TXD */
  2133. RCAR_GP_PIN(6, 20),
  2134. };
  2135. static const unsigned int msiof1_txd_c_mux[] = {
  2136. MSIOF1_TXD_C_MARK,
  2137. };
  2138. static const unsigned int msiof1_rxd_c_pins[] = {
  2139. /* RXD */
  2140. RCAR_GP_PIN(6, 19),
  2141. };
  2142. static const unsigned int msiof1_rxd_c_mux[] = {
  2143. MSIOF1_RXD_C_MARK,
  2144. };
  2145. static const unsigned int msiof1_clk_d_pins[] = {
  2146. /* SCK */
  2147. RCAR_GP_PIN(5, 12),
  2148. };
  2149. static const unsigned int msiof1_clk_d_mux[] = {
  2150. MSIOF1_SCK_D_MARK,
  2151. };
  2152. static const unsigned int msiof1_sync_d_pins[] = {
  2153. /* SYNC */
  2154. RCAR_GP_PIN(5, 15),
  2155. };
  2156. static const unsigned int msiof1_sync_d_mux[] = {
  2157. MSIOF1_SYNC_D_MARK,
  2158. };
  2159. static const unsigned int msiof1_ss1_d_pins[] = {
  2160. /* SS1 */
  2161. RCAR_GP_PIN(5, 16),
  2162. };
  2163. static const unsigned int msiof1_ss1_d_mux[] = {
  2164. MSIOF1_SS1_D_MARK,
  2165. };
  2166. static const unsigned int msiof1_ss2_d_pins[] = {
  2167. /* SS2 */
  2168. RCAR_GP_PIN(5, 21),
  2169. };
  2170. static const unsigned int msiof1_ss2_d_mux[] = {
  2171. MSIOF1_SS2_D_MARK,
  2172. };
  2173. static const unsigned int msiof1_txd_d_pins[] = {
  2174. /* TXD */
  2175. RCAR_GP_PIN(5, 14),
  2176. };
  2177. static const unsigned int msiof1_txd_d_mux[] = {
  2178. MSIOF1_TXD_D_MARK,
  2179. };
  2180. static const unsigned int msiof1_rxd_d_pins[] = {
  2181. /* RXD */
  2182. RCAR_GP_PIN(5, 13),
  2183. };
  2184. static const unsigned int msiof1_rxd_d_mux[] = {
  2185. MSIOF1_RXD_D_MARK,
  2186. };
  2187. static const unsigned int msiof1_clk_e_pins[] = {
  2188. /* SCK */
  2189. RCAR_GP_PIN(3, 0),
  2190. };
  2191. static const unsigned int msiof1_clk_e_mux[] = {
  2192. MSIOF1_SCK_E_MARK,
  2193. };
  2194. static const unsigned int msiof1_sync_e_pins[] = {
  2195. /* SYNC */
  2196. RCAR_GP_PIN(3, 1),
  2197. };
  2198. static const unsigned int msiof1_sync_e_mux[] = {
  2199. MSIOF1_SYNC_E_MARK,
  2200. };
  2201. static const unsigned int msiof1_ss1_e_pins[] = {
  2202. /* SS1 */
  2203. RCAR_GP_PIN(3, 4),
  2204. };
  2205. static const unsigned int msiof1_ss1_e_mux[] = {
  2206. MSIOF1_SS1_E_MARK,
  2207. };
  2208. static const unsigned int msiof1_ss2_e_pins[] = {
  2209. /* SS2 */
  2210. RCAR_GP_PIN(3, 5),
  2211. };
  2212. static const unsigned int msiof1_ss2_e_mux[] = {
  2213. MSIOF1_SS2_E_MARK,
  2214. };
  2215. static const unsigned int msiof1_txd_e_pins[] = {
  2216. /* TXD */
  2217. RCAR_GP_PIN(3, 3),
  2218. };
  2219. static const unsigned int msiof1_txd_e_mux[] = {
  2220. MSIOF1_TXD_E_MARK,
  2221. };
  2222. static const unsigned int msiof1_rxd_e_pins[] = {
  2223. /* RXD */
  2224. RCAR_GP_PIN(3, 2),
  2225. };
  2226. static const unsigned int msiof1_rxd_e_mux[] = {
  2227. MSIOF1_RXD_E_MARK,
  2228. };
  2229. static const unsigned int msiof1_clk_f_pins[] = {
  2230. /* SCK */
  2231. RCAR_GP_PIN(5, 23),
  2232. };
  2233. static const unsigned int msiof1_clk_f_mux[] = {
  2234. MSIOF1_SCK_F_MARK,
  2235. };
  2236. static const unsigned int msiof1_sync_f_pins[] = {
  2237. /* SYNC */
  2238. RCAR_GP_PIN(5, 24),
  2239. };
  2240. static const unsigned int msiof1_sync_f_mux[] = {
  2241. MSIOF1_SYNC_F_MARK,
  2242. };
  2243. static const unsigned int msiof1_ss1_f_pins[] = {
  2244. /* SS1 */
  2245. RCAR_GP_PIN(6, 1),
  2246. };
  2247. static const unsigned int msiof1_ss1_f_mux[] = {
  2248. MSIOF1_SS1_F_MARK,
  2249. };
  2250. static const unsigned int msiof1_ss2_f_pins[] = {
  2251. /* SS2 */
  2252. RCAR_GP_PIN(6, 2),
  2253. };
  2254. static const unsigned int msiof1_ss2_f_mux[] = {
  2255. MSIOF1_SS2_F_MARK,
  2256. };
  2257. static const unsigned int msiof1_txd_f_pins[] = {
  2258. /* TXD */
  2259. RCAR_GP_PIN(6, 0),
  2260. };
  2261. static const unsigned int msiof1_txd_f_mux[] = {
  2262. MSIOF1_TXD_F_MARK,
  2263. };
  2264. static const unsigned int msiof1_rxd_f_pins[] = {
  2265. /* RXD */
  2266. RCAR_GP_PIN(5, 25),
  2267. };
  2268. static const unsigned int msiof1_rxd_f_mux[] = {
  2269. MSIOF1_RXD_F_MARK,
  2270. };
  2271. static const unsigned int msiof1_clk_g_pins[] = {
  2272. /* SCK */
  2273. RCAR_GP_PIN(3, 6),
  2274. };
  2275. static const unsigned int msiof1_clk_g_mux[] = {
  2276. MSIOF1_SCK_G_MARK,
  2277. };
  2278. static const unsigned int msiof1_sync_g_pins[] = {
  2279. /* SYNC */
  2280. RCAR_GP_PIN(3, 7),
  2281. };
  2282. static const unsigned int msiof1_sync_g_mux[] = {
  2283. MSIOF1_SYNC_G_MARK,
  2284. };
  2285. static const unsigned int msiof1_ss1_g_pins[] = {
  2286. /* SS1 */
  2287. RCAR_GP_PIN(3, 10),
  2288. };
  2289. static const unsigned int msiof1_ss1_g_mux[] = {
  2290. MSIOF1_SS1_G_MARK,
  2291. };
  2292. static const unsigned int msiof1_ss2_g_pins[] = {
  2293. /* SS2 */
  2294. RCAR_GP_PIN(3, 11),
  2295. };
  2296. static const unsigned int msiof1_ss2_g_mux[] = {
  2297. MSIOF1_SS2_G_MARK,
  2298. };
  2299. static const unsigned int msiof1_txd_g_pins[] = {
  2300. /* TXD */
  2301. RCAR_GP_PIN(3, 9),
  2302. };
  2303. static const unsigned int msiof1_txd_g_mux[] = {
  2304. MSIOF1_TXD_G_MARK,
  2305. };
  2306. static const unsigned int msiof1_rxd_g_pins[] = {
  2307. /* RXD */
  2308. RCAR_GP_PIN(3, 8),
  2309. };
  2310. static const unsigned int msiof1_rxd_g_mux[] = {
  2311. MSIOF1_RXD_G_MARK,
  2312. };
  2313. /* - MSIOF2 ----------------------------------------------------------------- */
  2314. static const unsigned int msiof2_clk_a_pins[] = {
  2315. /* SCK */
  2316. RCAR_GP_PIN(1, 9),
  2317. };
  2318. static const unsigned int msiof2_clk_a_mux[] = {
  2319. MSIOF2_SCK_A_MARK,
  2320. };
  2321. static const unsigned int msiof2_sync_a_pins[] = {
  2322. /* SYNC */
  2323. RCAR_GP_PIN(1, 8),
  2324. };
  2325. static const unsigned int msiof2_sync_a_mux[] = {
  2326. MSIOF2_SYNC_A_MARK,
  2327. };
  2328. static const unsigned int msiof2_ss1_a_pins[] = {
  2329. /* SS1 */
  2330. RCAR_GP_PIN(1, 6),
  2331. };
  2332. static const unsigned int msiof2_ss1_a_mux[] = {
  2333. MSIOF2_SS1_A_MARK,
  2334. };
  2335. static const unsigned int msiof2_ss2_a_pins[] = {
  2336. /* SS2 */
  2337. RCAR_GP_PIN(1, 7),
  2338. };
  2339. static const unsigned int msiof2_ss2_a_mux[] = {
  2340. MSIOF2_SS2_A_MARK,
  2341. };
  2342. static const unsigned int msiof2_txd_a_pins[] = {
  2343. /* TXD */
  2344. RCAR_GP_PIN(1, 11),
  2345. };
  2346. static const unsigned int msiof2_txd_a_mux[] = {
  2347. MSIOF2_TXD_A_MARK,
  2348. };
  2349. static const unsigned int msiof2_rxd_a_pins[] = {
  2350. /* RXD */
  2351. RCAR_GP_PIN(1, 10),
  2352. };
  2353. static const unsigned int msiof2_rxd_a_mux[] = {
  2354. MSIOF2_RXD_A_MARK,
  2355. };
  2356. static const unsigned int msiof2_clk_b_pins[] = {
  2357. /* SCK */
  2358. RCAR_GP_PIN(0, 4),
  2359. };
  2360. static const unsigned int msiof2_clk_b_mux[] = {
  2361. MSIOF2_SCK_B_MARK,
  2362. };
  2363. static const unsigned int msiof2_sync_b_pins[] = {
  2364. /* SYNC */
  2365. RCAR_GP_PIN(0, 5),
  2366. };
  2367. static const unsigned int msiof2_sync_b_mux[] = {
  2368. MSIOF2_SYNC_B_MARK,
  2369. };
  2370. static const unsigned int msiof2_ss1_b_pins[] = {
  2371. /* SS1 */
  2372. RCAR_GP_PIN(0, 0),
  2373. };
  2374. static const unsigned int msiof2_ss1_b_mux[] = {
  2375. MSIOF2_SS1_B_MARK,
  2376. };
  2377. static const unsigned int msiof2_ss2_b_pins[] = {
  2378. /* SS2 */
  2379. RCAR_GP_PIN(0, 1),
  2380. };
  2381. static const unsigned int msiof2_ss2_b_mux[] = {
  2382. MSIOF2_SS2_B_MARK,
  2383. };
  2384. static const unsigned int msiof2_txd_b_pins[] = {
  2385. /* TXD */
  2386. RCAR_GP_PIN(0, 7),
  2387. };
  2388. static const unsigned int msiof2_txd_b_mux[] = {
  2389. MSIOF2_TXD_B_MARK,
  2390. };
  2391. static const unsigned int msiof2_rxd_b_pins[] = {
  2392. /* RXD */
  2393. RCAR_GP_PIN(0, 6),
  2394. };
  2395. static const unsigned int msiof2_rxd_b_mux[] = {
  2396. MSIOF2_RXD_B_MARK,
  2397. };
  2398. static const unsigned int msiof2_clk_c_pins[] = {
  2399. /* SCK */
  2400. RCAR_GP_PIN(2, 12),
  2401. };
  2402. static const unsigned int msiof2_clk_c_mux[] = {
  2403. MSIOF2_SCK_C_MARK,
  2404. };
  2405. static const unsigned int msiof2_sync_c_pins[] = {
  2406. /* SYNC */
  2407. RCAR_GP_PIN(2, 11),
  2408. };
  2409. static const unsigned int msiof2_sync_c_mux[] = {
  2410. MSIOF2_SYNC_C_MARK,
  2411. };
  2412. static const unsigned int msiof2_ss1_c_pins[] = {
  2413. /* SS1 */
  2414. RCAR_GP_PIN(2, 10),
  2415. };
  2416. static const unsigned int msiof2_ss1_c_mux[] = {
  2417. MSIOF2_SS1_C_MARK,
  2418. };
  2419. static const unsigned int msiof2_ss2_c_pins[] = {
  2420. /* SS2 */
  2421. RCAR_GP_PIN(2, 9),
  2422. };
  2423. static const unsigned int msiof2_ss2_c_mux[] = {
  2424. MSIOF2_SS2_C_MARK,
  2425. };
  2426. static const unsigned int msiof2_txd_c_pins[] = {
  2427. /* TXD */
  2428. RCAR_GP_PIN(2, 14),
  2429. };
  2430. static const unsigned int msiof2_txd_c_mux[] = {
  2431. MSIOF2_TXD_C_MARK,
  2432. };
  2433. static const unsigned int msiof2_rxd_c_pins[] = {
  2434. /* RXD */
  2435. RCAR_GP_PIN(2, 13),
  2436. };
  2437. static const unsigned int msiof2_rxd_c_mux[] = {
  2438. MSIOF2_RXD_C_MARK,
  2439. };
  2440. static const unsigned int msiof2_clk_d_pins[] = {
  2441. /* SCK */
  2442. RCAR_GP_PIN(0, 8),
  2443. };
  2444. static const unsigned int msiof2_clk_d_mux[] = {
  2445. MSIOF2_SCK_D_MARK,
  2446. };
  2447. static const unsigned int msiof2_sync_d_pins[] = {
  2448. /* SYNC */
  2449. RCAR_GP_PIN(0, 9),
  2450. };
  2451. static const unsigned int msiof2_sync_d_mux[] = {
  2452. MSIOF2_SYNC_D_MARK,
  2453. };
  2454. static const unsigned int msiof2_ss1_d_pins[] = {
  2455. /* SS1 */
  2456. RCAR_GP_PIN(0, 12),
  2457. };
  2458. static const unsigned int msiof2_ss1_d_mux[] = {
  2459. MSIOF2_SS1_D_MARK,
  2460. };
  2461. static const unsigned int msiof2_ss2_d_pins[] = {
  2462. /* SS2 */
  2463. RCAR_GP_PIN(0, 13),
  2464. };
  2465. static const unsigned int msiof2_ss2_d_mux[] = {
  2466. MSIOF2_SS2_D_MARK,
  2467. };
  2468. static const unsigned int msiof2_txd_d_pins[] = {
  2469. /* TXD */
  2470. RCAR_GP_PIN(0, 11),
  2471. };
  2472. static const unsigned int msiof2_txd_d_mux[] = {
  2473. MSIOF2_TXD_D_MARK,
  2474. };
  2475. static const unsigned int msiof2_rxd_d_pins[] = {
  2476. /* RXD */
  2477. RCAR_GP_PIN(0, 10),
  2478. };
  2479. static const unsigned int msiof2_rxd_d_mux[] = {
  2480. MSIOF2_RXD_D_MARK,
  2481. };
  2482. /* - MSIOF3 ----------------------------------------------------------------- */
  2483. static const unsigned int msiof3_clk_a_pins[] = {
  2484. /* SCK */
  2485. RCAR_GP_PIN(0, 0),
  2486. };
  2487. static const unsigned int msiof3_clk_a_mux[] = {
  2488. MSIOF3_SCK_A_MARK,
  2489. };
  2490. static const unsigned int msiof3_sync_a_pins[] = {
  2491. /* SYNC */
  2492. RCAR_GP_PIN(0, 1),
  2493. };
  2494. static const unsigned int msiof3_sync_a_mux[] = {
  2495. MSIOF3_SYNC_A_MARK,
  2496. };
  2497. static const unsigned int msiof3_ss1_a_pins[] = {
  2498. /* SS1 */
  2499. RCAR_GP_PIN(0, 14),
  2500. };
  2501. static const unsigned int msiof3_ss1_a_mux[] = {
  2502. MSIOF3_SS1_A_MARK,
  2503. };
  2504. static const unsigned int msiof3_ss2_a_pins[] = {
  2505. /* SS2 */
  2506. RCAR_GP_PIN(0, 15),
  2507. };
  2508. static const unsigned int msiof3_ss2_a_mux[] = {
  2509. MSIOF3_SS2_A_MARK,
  2510. };
  2511. static const unsigned int msiof3_txd_a_pins[] = {
  2512. /* TXD */
  2513. RCAR_GP_PIN(0, 3),
  2514. };
  2515. static const unsigned int msiof3_txd_a_mux[] = {
  2516. MSIOF3_TXD_A_MARK,
  2517. };
  2518. static const unsigned int msiof3_rxd_a_pins[] = {
  2519. /* RXD */
  2520. RCAR_GP_PIN(0, 2),
  2521. };
  2522. static const unsigned int msiof3_rxd_a_mux[] = {
  2523. MSIOF3_RXD_A_MARK,
  2524. };
  2525. static const unsigned int msiof3_clk_b_pins[] = {
  2526. /* SCK */
  2527. RCAR_GP_PIN(1, 2),
  2528. };
  2529. static const unsigned int msiof3_clk_b_mux[] = {
  2530. MSIOF3_SCK_B_MARK,
  2531. };
  2532. static const unsigned int msiof3_sync_b_pins[] = {
  2533. /* SYNC */
  2534. RCAR_GP_PIN(1, 0),
  2535. };
  2536. static const unsigned int msiof3_sync_b_mux[] = {
  2537. MSIOF3_SYNC_B_MARK,
  2538. };
  2539. static const unsigned int msiof3_ss1_b_pins[] = {
  2540. /* SS1 */
  2541. RCAR_GP_PIN(1, 4),
  2542. };
  2543. static const unsigned int msiof3_ss1_b_mux[] = {
  2544. MSIOF3_SS1_B_MARK,
  2545. };
  2546. static const unsigned int msiof3_ss2_b_pins[] = {
  2547. /* SS2 */
  2548. RCAR_GP_PIN(1, 5),
  2549. };
  2550. static const unsigned int msiof3_ss2_b_mux[] = {
  2551. MSIOF3_SS2_B_MARK,
  2552. };
  2553. static const unsigned int msiof3_txd_b_pins[] = {
  2554. /* TXD */
  2555. RCAR_GP_PIN(1, 1),
  2556. };
  2557. static const unsigned int msiof3_txd_b_mux[] = {
  2558. MSIOF3_TXD_B_MARK,
  2559. };
  2560. static const unsigned int msiof3_rxd_b_pins[] = {
  2561. /* RXD */
  2562. RCAR_GP_PIN(1, 3),
  2563. };
  2564. static const unsigned int msiof3_rxd_b_mux[] = {
  2565. MSIOF3_RXD_B_MARK,
  2566. };
  2567. static const unsigned int msiof3_clk_c_pins[] = {
  2568. /* SCK */
  2569. RCAR_GP_PIN(1, 12),
  2570. };
  2571. static const unsigned int msiof3_clk_c_mux[] = {
  2572. MSIOF3_SCK_C_MARK,
  2573. };
  2574. static const unsigned int msiof3_sync_c_pins[] = {
  2575. /* SYNC */
  2576. RCAR_GP_PIN(1, 13),
  2577. };
  2578. static const unsigned int msiof3_sync_c_mux[] = {
  2579. MSIOF3_SYNC_C_MARK,
  2580. };
  2581. static const unsigned int msiof3_txd_c_pins[] = {
  2582. /* TXD */
  2583. RCAR_GP_PIN(1, 15),
  2584. };
  2585. static const unsigned int msiof3_txd_c_mux[] = {
  2586. MSIOF3_TXD_C_MARK,
  2587. };
  2588. static const unsigned int msiof3_rxd_c_pins[] = {
  2589. /* RXD */
  2590. RCAR_GP_PIN(1, 14),
  2591. };
  2592. static const unsigned int msiof3_rxd_c_mux[] = {
  2593. MSIOF3_RXD_C_MARK,
  2594. };
  2595. static const unsigned int msiof3_clk_d_pins[] = {
  2596. /* SCK */
  2597. RCAR_GP_PIN(1, 22),
  2598. };
  2599. static const unsigned int msiof3_clk_d_mux[] = {
  2600. MSIOF3_SCK_D_MARK,
  2601. };
  2602. static const unsigned int msiof3_sync_d_pins[] = {
  2603. /* SYNC */
  2604. RCAR_GP_PIN(1, 23),
  2605. };
  2606. static const unsigned int msiof3_sync_d_mux[] = {
  2607. MSIOF3_SYNC_D_MARK,
  2608. };
  2609. static const unsigned int msiof3_ss1_d_pins[] = {
  2610. /* SS1 */
  2611. RCAR_GP_PIN(1, 26),
  2612. };
  2613. static const unsigned int msiof3_ss1_d_mux[] = {
  2614. MSIOF3_SS1_D_MARK,
  2615. };
  2616. static const unsigned int msiof3_txd_d_pins[] = {
  2617. /* TXD */
  2618. RCAR_GP_PIN(1, 25),
  2619. };
  2620. static const unsigned int msiof3_txd_d_mux[] = {
  2621. MSIOF3_TXD_D_MARK,
  2622. };
  2623. static const unsigned int msiof3_rxd_d_pins[] = {
  2624. /* RXD */
  2625. RCAR_GP_PIN(1, 24),
  2626. };
  2627. static const unsigned int msiof3_rxd_d_mux[] = {
  2628. MSIOF3_RXD_D_MARK,
  2629. };
  2630. static const unsigned int msiof3_clk_e_pins[] = {
  2631. /* SCK */
  2632. RCAR_GP_PIN(2, 3),
  2633. };
  2634. static const unsigned int msiof3_clk_e_mux[] = {
  2635. MSIOF3_SCK_E_MARK,
  2636. };
  2637. static const unsigned int msiof3_sync_e_pins[] = {
  2638. /* SYNC */
  2639. RCAR_GP_PIN(2, 2),
  2640. };
  2641. static const unsigned int msiof3_sync_e_mux[] = {
  2642. MSIOF3_SYNC_E_MARK,
  2643. };
  2644. static const unsigned int msiof3_ss1_e_pins[] = {
  2645. /* SS1 */
  2646. RCAR_GP_PIN(2, 1),
  2647. };
  2648. static const unsigned int msiof3_ss1_e_mux[] = {
  2649. MSIOF3_SS1_E_MARK,
  2650. };
  2651. static const unsigned int msiof3_ss2_e_pins[] = {
  2652. /* SS2 */
  2653. RCAR_GP_PIN(2, 0),
  2654. };
  2655. static const unsigned int msiof3_ss2_e_mux[] = {
  2656. MSIOF3_SS2_E_MARK,
  2657. };
  2658. static const unsigned int msiof3_txd_e_pins[] = {
  2659. /* TXD */
  2660. RCAR_GP_PIN(2, 5),
  2661. };
  2662. static const unsigned int msiof3_txd_e_mux[] = {
  2663. MSIOF3_TXD_E_MARK,
  2664. };
  2665. static const unsigned int msiof3_rxd_e_pins[] = {
  2666. /* RXD */
  2667. RCAR_GP_PIN(2, 4),
  2668. };
  2669. static const unsigned int msiof3_rxd_e_mux[] = {
  2670. MSIOF3_RXD_E_MARK,
  2671. };
  2672. /* - PWM0 --------------------------------------------------------------------*/
  2673. static const unsigned int pwm0_pins[] = {
  2674. /* PWM */
  2675. RCAR_GP_PIN(2, 6),
  2676. };
  2677. static const unsigned int pwm0_mux[] = {
  2678. PWM0_MARK,
  2679. };
  2680. /* - PWM1 --------------------------------------------------------------------*/
  2681. static const unsigned int pwm1_a_pins[] = {
  2682. /* PWM */
  2683. RCAR_GP_PIN(2, 7),
  2684. };
  2685. static const unsigned int pwm1_a_mux[] = {
  2686. PWM1_A_MARK,
  2687. };
  2688. static const unsigned int pwm1_b_pins[] = {
  2689. /* PWM */
  2690. RCAR_GP_PIN(1, 8),
  2691. };
  2692. static const unsigned int pwm1_b_mux[] = {
  2693. PWM1_B_MARK,
  2694. };
  2695. /* - PWM2 --------------------------------------------------------------------*/
  2696. static const unsigned int pwm2_a_pins[] = {
  2697. /* PWM */
  2698. RCAR_GP_PIN(2, 8),
  2699. };
  2700. static const unsigned int pwm2_a_mux[] = {
  2701. PWM2_A_MARK,
  2702. };
  2703. static const unsigned int pwm2_b_pins[] = {
  2704. /* PWM */
  2705. RCAR_GP_PIN(1, 11),
  2706. };
  2707. static const unsigned int pwm2_b_mux[] = {
  2708. PWM2_B_MARK,
  2709. };
  2710. /* - PWM3 --------------------------------------------------------------------*/
  2711. static const unsigned int pwm3_a_pins[] = {
  2712. /* PWM */
  2713. RCAR_GP_PIN(1, 0),
  2714. };
  2715. static const unsigned int pwm3_a_mux[] = {
  2716. PWM3_A_MARK,
  2717. };
  2718. static const unsigned int pwm3_b_pins[] = {
  2719. /* PWM */
  2720. RCAR_GP_PIN(2, 2),
  2721. };
  2722. static const unsigned int pwm3_b_mux[] = {
  2723. PWM3_B_MARK,
  2724. };
  2725. /* - PWM4 --------------------------------------------------------------------*/
  2726. static const unsigned int pwm4_a_pins[] = {
  2727. /* PWM */
  2728. RCAR_GP_PIN(1, 1),
  2729. };
  2730. static const unsigned int pwm4_a_mux[] = {
  2731. PWM4_A_MARK,
  2732. };
  2733. static const unsigned int pwm4_b_pins[] = {
  2734. /* PWM */
  2735. RCAR_GP_PIN(2, 3),
  2736. };
  2737. static const unsigned int pwm4_b_mux[] = {
  2738. PWM4_B_MARK,
  2739. };
  2740. /* - PWM5 --------------------------------------------------------------------*/
  2741. static const unsigned int pwm5_a_pins[] = {
  2742. /* PWM */
  2743. RCAR_GP_PIN(1, 2),
  2744. };
  2745. static const unsigned int pwm5_a_mux[] = {
  2746. PWM5_A_MARK,
  2747. };
  2748. static const unsigned int pwm5_b_pins[] = {
  2749. /* PWM */
  2750. RCAR_GP_PIN(2, 4),
  2751. };
  2752. static const unsigned int pwm5_b_mux[] = {
  2753. PWM5_B_MARK,
  2754. };
  2755. /* - PWM6 --------------------------------------------------------------------*/
  2756. static const unsigned int pwm6_a_pins[] = {
  2757. /* PWM */
  2758. RCAR_GP_PIN(1, 3),
  2759. };
  2760. static const unsigned int pwm6_a_mux[] = {
  2761. PWM6_A_MARK,
  2762. };
  2763. static const unsigned int pwm6_b_pins[] = {
  2764. /* PWM */
  2765. RCAR_GP_PIN(2, 5),
  2766. };
  2767. static const unsigned int pwm6_b_mux[] = {
  2768. PWM6_B_MARK,
  2769. };
  2770. /* - SATA --------------------------------------------------------------------*/
  2771. static const unsigned int sata0_devslp_a_pins[] = {
  2772. /* DEVSLP */
  2773. RCAR_GP_PIN(6, 16),
  2774. };
  2775. static const unsigned int sata0_devslp_a_mux[] = {
  2776. SATA_DEVSLP_A_MARK,
  2777. };
  2778. static const unsigned int sata0_devslp_b_pins[] = {
  2779. /* DEVSLP */
  2780. RCAR_GP_PIN(4, 6),
  2781. };
  2782. static const unsigned int sata0_devslp_b_mux[] = {
  2783. SATA_DEVSLP_B_MARK,
  2784. };
  2785. /* - SCIF0 ------------------------------------------------------------------ */
  2786. static const unsigned int scif0_data_pins[] = {
  2787. /* RX, TX */
  2788. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  2789. };
  2790. static const unsigned int scif0_data_mux[] = {
  2791. RX0_MARK, TX0_MARK,
  2792. };
  2793. static const unsigned int scif0_clk_pins[] = {
  2794. /* SCK */
  2795. RCAR_GP_PIN(5, 0),
  2796. };
  2797. static const unsigned int scif0_clk_mux[] = {
  2798. SCK0_MARK,
  2799. };
  2800. static const unsigned int scif0_ctrl_pins[] = {
  2801. /* RTS, CTS */
  2802. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
  2803. };
  2804. static const unsigned int scif0_ctrl_mux[] = {
  2805. RTS0_N_MARK, CTS0_N_MARK,
  2806. };
  2807. /* - SCIF1 ------------------------------------------------------------------ */
  2808. static const unsigned int scif1_data_a_pins[] = {
  2809. /* RX, TX */
  2810. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  2811. };
  2812. static const unsigned int scif1_data_a_mux[] = {
  2813. RX1_A_MARK, TX1_A_MARK,
  2814. };
  2815. static const unsigned int scif1_clk_pins[] = {
  2816. /* SCK */
  2817. RCAR_GP_PIN(6, 21),
  2818. };
  2819. static const unsigned int scif1_clk_mux[] = {
  2820. SCK1_MARK,
  2821. };
  2822. static const unsigned int scif1_ctrl_pins[] = {
  2823. /* RTS, CTS */
  2824. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
  2825. };
  2826. static const unsigned int scif1_ctrl_mux[] = {
  2827. RTS1_N_MARK, CTS1_N_MARK,
  2828. };
  2829. static const unsigned int scif1_data_b_pins[] = {
  2830. /* RX, TX */
  2831. RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
  2832. };
  2833. static const unsigned int scif1_data_b_mux[] = {
  2834. RX1_B_MARK, TX1_B_MARK,
  2835. };
  2836. /* - SCIF2 ------------------------------------------------------------------ */
  2837. static const unsigned int scif2_data_a_pins[] = {
  2838. /* RX, TX */
  2839. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
  2840. };
  2841. static const unsigned int scif2_data_a_mux[] = {
  2842. RX2_A_MARK, TX2_A_MARK,
  2843. };
  2844. static const unsigned int scif2_clk_pins[] = {
  2845. /* SCK */
  2846. RCAR_GP_PIN(5, 9),
  2847. };
  2848. static const unsigned int scif2_clk_mux[] = {
  2849. SCK2_MARK,
  2850. };
  2851. static const unsigned int scif2_data_b_pins[] = {
  2852. /* RX, TX */
  2853. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
  2854. };
  2855. static const unsigned int scif2_data_b_mux[] = {
  2856. RX2_B_MARK, TX2_B_MARK,
  2857. };
  2858. /* - SCIF3 ------------------------------------------------------------------ */
  2859. static const unsigned int scif3_data_a_pins[] = {
  2860. /* RX, TX */
  2861. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
  2862. };
  2863. static const unsigned int scif3_data_a_mux[] = {
  2864. RX3_A_MARK, TX3_A_MARK,
  2865. };
  2866. static const unsigned int scif3_clk_pins[] = {
  2867. /* SCK */
  2868. RCAR_GP_PIN(1, 22),
  2869. };
  2870. static const unsigned int scif3_clk_mux[] = {
  2871. SCK3_MARK,
  2872. };
  2873. static const unsigned int scif3_ctrl_pins[] = {
  2874. /* RTS, CTS */
  2875. RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
  2876. };
  2877. static const unsigned int scif3_ctrl_mux[] = {
  2878. RTS3_N_MARK, CTS3_N_MARK,
  2879. };
  2880. static const unsigned int scif3_data_b_pins[] = {
  2881. /* RX, TX */
  2882. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
  2883. };
  2884. static const unsigned int scif3_data_b_mux[] = {
  2885. RX3_B_MARK, TX3_B_MARK,
  2886. };
  2887. /* - SCIF4 ------------------------------------------------------------------ */
  2888. static const unsigned int scif4_data_a_pins[] = {
  2889. /* RX, TX */
  2890. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  2891. };
  2892. static const unsigned int scif4_data_a_mux[] = {
  2893. RX4_A_MARK, TX4_A_MARK,
  2894. };
  2895. static const unsigned int scif4_clk_a_pins[] = {
  2896. /* SCK */
  2897. RCAR_GP_PIN(2, 10),
  2898. };
  2899. static const unsigned int scif4_clk_a_mux[] = {
  2900. SCK4_A_MARK,
  2901. };
  2902. static const unsigned int scif4_ctrl_a_pins[] = {
  2903. /* RTS, CTS */
  2904. RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
  2905. };
  2906. static const unsigned int scif4_ctrl_a_mux[] = {
  2907. RTS4_N_A_MARK, CTS4_N_A_MARK,
  2908. };
  2909. static const unsigned int scif4_data_b_pins[] = {
  2910. /* RX, TX */
  2911. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  2912. };
  2913. static const unsigned int scif4_data_b_mux[] = {
  2914. RX4_B_MARK, TX4_B_MARK,
  2915. };
  2916. static const unsigned int scif4_clk_b_pins[] = {
  2917. /* SCK */
  2918. RCAR_GP_PIN(1, 5),
  2919. };
  2920. static const unsigned int scif4_clk_b_mux[] = {
  2921. SCK4_B_MARK,
  2922. };
  2923. static const unsigned int scif4_ctrl_b_pins[] = {
  2924. /* RTS, CTS */
  2925. RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
  2926. };
  2927. static const unsigned int scif4_ctrl_b_mux[] = {
  2928. RTS4_N_B_MARK, CTS4_N_B_MARK,
  2929. };
  2930. static const unsigned int scif4_data_c_pins[] = {
  2931. /* RX, TX */
  2932. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
  2933. };
  2934. static const unsigned int scif4_data_c_mux[] = {
  2935. RX4_C_MARK, TX4_C_MARK,
  2936. };
  2937. static const unsigned int scif4_clk_c_pins[] = {
  2938. /* SCK */
  2939. RCAR_GP_PIN(0, 8),
  2940. };
  2941. static const unsigned int scif4_clk_c_mux[] = {
  2942. SCK4_C_MARK,
  2943. };
  2944. static const unsigned int scif4_ctrl_c_pins[] = {
  2945. /* RTS, CTS */
  2946. RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
  2947. };
  2948. static const unsigned int scif4_ctrl_c_mux[] = {
  2949. RTS4_N_C_MARK, CTS4_N_C_MARK,
  2950. };
  2951. /* - SCIF5 ------------------------------------------------------------------ */
  2952. static const unsigned int scif5_data_a_pins[] = {
  2953. /* RX, TX */
  2954. RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
  2955. };
  2956. static const unsigned int scif5_data_a_mux[] = {
  2957. RX5_A_MARK, TX5_A_MARK,
  2958. };
  2959. static const unsigned int scif5_clk_a_pins[] = {
  2960. /* SCK */
  2961. RCAR_GP_PIN(6, 21),
  2962. };
  2963. static const unsigned int scif5_clk_a_mux[] = {
  2964. SCK5_A_MARK,
  2965. };
  2966. static const unsigned int scif5_data_b_pins[] = {
  2967. /* RX, TX */
  2968. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 18),
  2969. };
  2970. static const unsigned int scif5_data_b_mux[] = {
  2971. RX5_B_MARK, TX5_B_MARK,
  2972. };
  2973. static const unsigned int scif5_clk_b_pins[] = {
  2974. /* SCK */
  2975. RCAR_GP_PIN(5, 0),
  2976. };
  2977. static const unsigned int scif5_clk_b_mux[] = {
  2978. SCK5_B_MARK,
  2979. };
  2980. /* - SCIF Clock ------------------------------------------------------------- */
  2981. static const unsigned int scif_clk_a_pins[] = {
  2982. /* SCIF_CLK */
  2983. RCAR_GP_PIN(6, 23),
  2984. };
  2985. static const unsigned int scif_clk_a_mux[] = {
  2986. SCIF_CLK_A_MARK,
  2987. };
  2988. static const unsigned int scif_clk_b_pins[] = {
  2989. /* SCIF_CLK */
  2990. RCAR_GP_PIN(5, 9),
  2991. };
  2992. static const unsigned int scif_clk_b_mux[] = {
  2993. SCIF_CLK_B_MARK,
  2994. };
  2995. /* - SDHI0 ------------------------------------------------------------------ */
  2996. static const unsigned int sdhi0_data1_pins[] = {
  2997. /* D0 */
  2998. RCAR_GP_PIN(3, 2),
  2999. };
  3000. static const unsigned int sdhi0_data1_mux[] = {
  3001. SD0_DAT0_MARK,
  3002. };
  3003. static const unsigned int sdhi0_data4_pins[] = {
  3004. /* D[0:3] */
  3005. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  3006. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
  3007. };
  3008. static const unsigned int sdhi0_data4_mux[] = {
  3009. SD0_DAT0_MARK, SD0_DAT1_MARK,
  3010. SD0_DAT2_MARK, SD0_DAT3_MARK,
  3011. };
  3012. static const unsigned int sdhi0_ctrl_pins[] = {
  3013. /* CLK, CMD */
  3014. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
  3015. };
  3016. static const unsigned int sdhi0_ctrl_mux[] = {
  3017. SD0_CLK_MARK, SD0_CMD_MARK,
  3018. };
  3019. static const unsigned int sdhi0_cd_pins[] = {
  3020. /* CD */
  3021. RCAR_GP_PIN(3, 12),
  3022. };
  3023. static const unsigned int sdhi0_cd_mux[] = {
  3024. SD0_CD_MARK,
  3025. };
  3026. static const unsigned int sdhi0_wp_pins[] = {
  3027. /* WP */
  3028. RCAR_GP_PIN(3, 13),
  3029. };
  3030. static const unsigned int sdhi0_wp_mux[] = {
  3031. SD0_WP_MARK,
  3032. };
  3033. /* - SDHI1 ------------------------------------------------------------------ */
  3034. static const unsigned int sdhi1_data1_pins[] = {
  3035. /* D0 */
  3036. RCAR_GP_PIN(3, 8),
  3037. };
  3038. static const unsigned int sdhi1_data1_mux[] = {
  3039. SD1_DAT0_MARK,
  3040. };
  3041. static const unsigned int sdhi1_data4_pins[] = {
  3042. /* D[0:3] */
  3043. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  3044. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  3045. };
  3046. static const unsigned int sdhi1_data4_mux[] = {
  3047. SD1_DAT0_MARK, SD1_DAT1_MARK,
  3048. SD1_DAT2_MARK, SD1_DAT3_MARK,
  3049. };
  3050. static const unsigned int sdhi1_ctrl_pins[] = {
  3051. /* CLK, CMD */
  3052. RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
  3053. };
  3054. static const unsigned int sdhi1_ctrl_mux[] = {
  3055. SD1_CLK_MARK, SD1_CMD_MARK,
  3056. };
  3057. static const unsigned int sdhi1_cd_pins[] = {
  3058. /* CD */
  3059. RCAR_GP_PIN(3, 14),
  3060. };
  3061. static const unsigned int sdhi1_cd_mux[] = {
  3062. SD1_CD_MARK,
  3063. };
  3064. static const unsigned int sdhi1_wp_pins[] = {
  3065. /* WP */
  3066. RCAR_GP_PIN(3, 15),
  3067. };
  3068. static const unsigned int sdhi1_wp_mux[] = {
  3069. SD1_WP_MARK,
  3070. };
  3071. /* - SDHI2 ------------------------------------------------------------------ */
  3072. static const unsigned int sdhi2_data1_pins[] = {
  3073. /* D0 */
  3074. RCAR_GP_PIN(4, 2),
  3075. };
  3076. static const unsigned int sdhi2_data1_mux[] = {
  3077. SD2_DAT0_MARK,
  3078. };
  3079. static const unsigned int sdhi2_data4_pins[] = {
  3080. /* D[0:3] */
  3081. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
  3082. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
  3083. };
  3084. static const unsigned int sdhi2_data4_mux[] = {
  3085. SD2_DAT0_MARK, SD2_DAT1_MARK,
  3086. SD2_DAT2_MARK, SD2_DAT3_MARK,
  3087. };
  3088. static const unsigned int sdhi2_data8_pins[] = {
  3089. /* D[0:7] */
  3090. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
  3091. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
  3092. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  3093. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  3094. };
  3095. static const unsigned int sdhi2_data8_mux[] = {
  3096. SD2_DAT0_MARK, SD2_DAT1_MARK,
  3097. SD2_DAT2_MARK, SD2_DAT3_MARK,
  3098. SD2_DAT4_MARK, SD2_DAT5_MARK,
  3099. SD2_DAT6_MARK, SD2_DAT7_MARK,
  3100. };
  3101. static const unsigned int sdhi2_ctrl_pins[] = {
  3102. /* CLK, CMD */
  3103. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
  3104. };
  3105. static const unsigned int sdhi2_ctrl_mux[] = {
  3106. SD2_CLK_MARK, SD2_CMD_MARK,
  3107. };
  3108. static const unsigned int sdhi2_cd_a_pins[] = {
  3109. /* CD */
  3110. RCAR_GP_PIN(4, 13),
  3111. };
  3112. static const unsigned int sdhi2_cd_a_mux[] = {
  3113. SD2_CD_A_MARK,
  3114. };
  3115. static const unsigned int sdhi2_cd_b_pins[] = {
  3116. /* CD */
  3117. RCAR_GP_PIN(5, 10),
  3118. };
  3119. static const unsigned int sdhi2_cd_b_mux[] = {
  3120. SD2_CD_B_MARK,
  3121. };
  3122. static const unsigned int sdhi2_wp_a_pins[] = {
  3123. /* WP */
  3124. RCAR_GP_PIN(4, 14),
  3125. };
  3126. static const unsigned int sdhi2_wp_a_mux[] = {
  3127. SD2_WP_A_MARK,
  3128. };
  3129. static const unsigned int sdhi2_wp_b_pins[] = {
  3130. /* WP */
  3131. RCAR_GP_PIN(5, 11),
  3132. };
  3133. static const unsigned int sdhi2_wp_b_mux[] = {
  3134. SD2_WP_B_MARK,
  3135. };
  3136. static const unsigned int sdhi2_ds_pins[] = {
  3137. /* DS */
  3138. RCAR_GP_PIN(4, 6),
  3139. };
  3140. static const unsigned int sdhi2_ds_mux[] = {
  3141. SD2_DS_MARK,
  3142. };
  3143. /* - SDHI3 ------------------------------------------------------------------ */
  3144. static const unsigned int sdhi3_data1_pins[] = {
  3145. /* D0 */
  3146. RCAR_GP_PIN(4, 9),
  3147. };
  3148. static const unsigned int sdhi3_data1_mux[] = {
  3149. SD3_DAT0_MARK,
  3150. };
  3151. static const unsigned int sdhi3_data4_pins[] = {
  3152. /* D[0:3] */
  3153. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
  3154. RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
  3155. };
  3156. static const unsigned int sdhi3_data4_mux[] = {
  3157. SD3_DAT0_MARK, SD3_DAT1_MARK,
  3158. SD3_DAT2_MARK, SD3_DAT3_MARK,
  3159. };
  3160. static const unsigned int sdhi3_data8_pins[] = {
  3161. /* D[0:7] */
  3162. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
  3163. RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
  3164. RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
  3165. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  3166. };
  3167. static const unsigned int sdhi3_data8_mux[] = {
  3168. SD3_DAT0_MARK, SD3_DAT1_MARK,
  3169. SD3_DAT2_MARK, SD3_DAT3_MARK,
  3170. SD3_DAT4_MARK, SD3_DAT5_MARK,
  3171. SD3_DAT6_MARK, SD3_DAT7_MARK,
  3172. };
  3173. static const unsigned int sdhi3_ctrl_pins[] = {
  3174. /* CLK, CMD */
  3175. RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
  3176. };
  3177. static const unsigned int sdhi3_ctrl_mux[] = {
  3178. SD3_CLK_MARK, SD3_CMD_MARK,
  3179. };
  3180. static const unsigned int sdhi3_cd_pins[] = {
  3181. /* CD */
  3182. RCAR_GP_PIN(4, 15),
  3183. };
  3184. static const unsigned int sdhi3_cd_mux[] = {
  3185. SD3_CD_MARK,
  3186. };
  3187. static const unsigned int sdhi3_wp_pins[] = {
  3188. /* WP */
  3189. RCAR_GP_PIN(4, 16),
  3190. };
  3191. static const unsigned int sdhi3_wp_mux[] = {
  3192. SD3_WP_MARK,
  3193. };
  3194. static const unsigned int sdhi3_ds_pins[] = {
  3195. /* DS */
  3196. RCAR_GP_PIN(4, 17),
  3197. };
  3198. static const unsigned int sdhi3_ds_mux[] = {
  3199. SD3_DS_MARK,
  3200. };
  3201. /* - SSI -------------------------------------------------------------------- */
  3202. static const unsigned int ssi0_data_pins[] = {
  3203. /* SDATA */
  3204. RCAR_GP_PIN(6, 2),
  3205. };
  3206. static const unsigned int ssi0_data_mux[] = {
  3207. SSI_SDATA0_MARK,
  3208. };
  3209. static const unsigned int ssi01239_ctrl_pins[] = {
  3210. /* SCK, WS */
  3211. RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
  3212. };
  3213. static const unsigned int ssi01239_ctrl_mux[] = {
  3214. SSI_SCK01239_MARK, SSI_WS01239_MARK,
  3215. };
  3216. static const unsigned int ssi1_data_a_pins[] = {
  3217. /* SDATA */
  3218. RCAR_GP_PIN(6, 3),
  3219. };
  3220. static const unsigned int ssi1_data_a_mux[] = {
  3221. SSI_SDATA1_A_MARK,
  3222. };
  3223. static const unsigned int ssi1_data_b_pins[] = {
  3224. /* SDATA */
  3225. RCAR_GP_PIN(5, 12),
  3226. };
  3227. static const unsigned int ssi1_data_b_mux[] = {
  3228. SSI_SDATA1_B_MARK,
  3229. };
  3230. static const unsigned int ssi1_ctrl_a_pins[] = {
  3231. /* SCK, WS */
  3232. RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
  3233. };
  3234. static const unsigned int ssi1_ctrl_a_mux[] = {
  3235. SSI_SCK1_A_MARK, SSI_WS1_A_MARK,
  3236. };
  3237. static const unsigned int ssi1_ctrl_b_pins[] = {
  3238. /* SCK, WS */
  3239. RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 21),
  3240. };
  3241. static const unsigned int ssi1_ctrl_b_mux[] = {
  3242. SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
  3243. };
  3244. static const unsigned int ssi2_data_a_pins[] = {
  3245. /* SDATA */
  3246. RCAR_GP_PIN(6, 4),
  3247. };
  3248. static const unsigned int ssi2_data_a_mux[] = {
  3249. SSI_SDATA2_A_MARK,
  3250. };
  3251. static const unsigned int ssi2_data_b_pins[] = {
  3252. /* SDATA */
  3253. RCAR_GP_PIN(5, 13),
  3254. };
  3255. static const unsigned int ssi2_data_b_mux[] = {
  3256. SSI_SDATA2_B_MARK,
  3257. };
  3258. static const unsigned int ssi2_ctrl_a_pins[] = {
  3259. /* SCK, WS */
  3260. RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
  3261. };
  3262. static const unsigned int ssi2_ctrl_a_mux[] = {
  3263. SSI_SCK2_A_MARK, SSI_WS2_A_MARK,
  3264. };
  3265. static const unsigned int ssi2_ctrl_b_pins[] = {
  3266. /* SCK, WS */
  3267. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  3268. };
  3269. static const unsigned int ssi2_ctrl_b_mux[] = {
  3270. SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
  3271. };
  3272. static const unsigned int ssi3_data_pins[] = {
  3273. /* SDATA */
  3274. RCAR_GP_PIN(6, 7),
  3275. };
  3276. static const unsigned int ssi3_data_mux[] = {
  3277. SSI_SDATA3_MARK,
  3278. };
  3279. static const unsigned int ssi349_ctrl_pins[] = {
  3280. /* SCK, WS */
  3281. RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6),
  3282. };
  3283. static const unsigned int ssi349_ctrl_mux[] = {
  3284. SSI_SCK349_MARK, SSI_WS349_MARK,
  3285. };
  3286. static const unsigned int ssi4_data_pins[] = {
  3287. /* SDATA */
  3288. RCAR_GP_PIN(6, 10),
  3289. };
  3290. static const unsigned int ssi4_data_mux[] = {
  3291. SSI_SDATA4_MARK,
  3292. };
  3293. static const unsigned int ssi4_ctrl_pins[] = {
  3294. /* SCK, WS */
  3295. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  3296. };
  3297. static const unsigned int ssi4_ctrl_mux[] = {
  3298. SSI_SCK4_MARK, SSI_WS4_MARK,
  3299. };
  3300. static const unsigned int ssi5_data_pins[] = {
  3301. /* SDATA */
  3302. RCAR_GP_PIN(6, 13),
  3303. };
  3304. static const unsigned int ssi5_data_mux[] = {
  3305. SSI_SDATA5_MARK,
  3306. };
  3307. static const unsigned int ssi5_ctrl_pins[] = {
  3308. /* SCK, WS */
  3309. RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
  3310. };
  3311. static const unsigned int ssi5_ctrl_mux[] = {
  3312. SSI_SCK5_MARK, SSI_WS5_MARK,
  3313. };
  3314. static const unsigned int ssi6_data_pins[] = {
  3315. /* SDATA */
  3316. RCAR_GP_PIN(6, 16),
  3317. };
  3318. static const unsigned int ssi6_data_mux[] = {
  3319. SSI_SDATA6_MARK,
  3320. };
  3321. static const unsigned int ssi6_ctrl_pins[] = {
  3322. /* SCK, WS */
  3323. RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
  3324. };
  3325. static const unsigned int ssi6_ctrl_mux[] = {
  3326. SSI_SCK6_MARK, SSI_WS6_MARK,
  3327. };
  3328. static const unsigned int ssi7_data_pins[] = {
  3329. /* SDATA */
  3330. RCAR_GP_PIN(6, 19),
  3331. };
  3332. static const unsigned int ssi7_data_mux[] = {
  3333. SSI_SDATA7_MARK,
  3334. };
  3335. static const unsigned int ssi78_ctrl_pins[] = {
  3336. /* SCK, WS */
  3337. RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
  3338. };
  3339. static const unsigned int ssi78_ctrl_mux[] = {
  3340. SSI_SCK78_MARK, SSI_WS78_MARK,
  3341. };
  3342. static const unsigned int ssi8_data_pins[] = {
  3343. /* SDATA */
  3344. RCAR_GP_PIN(6, 20),
  3345. };
  3346. static const unsigned int ssi8_data_mux[] = {
  3347. SSI_SDATA8_MARK,
  3348. };
  3349. static const unsigned int ssi9_data_a_pins[] = {
  3350. /* SDATA */
  3351. RCAR_GP_PIN(6, 21),
  3352. };
  3353. static const unsigned int ssi9_data_a_mux[] = {
  3354. SSI_SDATA9_A_MARK,
  3355. };
  3356. static const unsigned int ssi9_data_b_pins[] = {
  3357. /* SDATA */
  3358. RCAR_GP_PIN(5, 14),
  3359. };
  3360. static const unsigned int ssi9_data_b_mux[] = {
  3361. SSI_SDATA9_B_MARK,
  3362. };
  3363. static const unsigned int ssi9_ctrl_a_pins[] = {
  3364. /* SCK, WS */
  3365. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
  3366. };
  3367. static const unsigned int ssi9_ctrl_a_mux[] = {
  3368. SSI_SCK9_A_MARK, SSI_WS9_A_MARK,
  3369. };
  3370. static const unsigned int ssi9_ctrl_b_pins[] = {
  3371. /* SCK, WS */
  3372. RCAR_GP_PIN(6, 30), RCAR_GP_PIN(6, 31),
  3373. };
  3374. static const unsigned int ssi9_ctrl_b_mux[] = {
  3375. SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
  3376. };
  3377. /* - USB0 ------------------------------------------------------------------- */
  3378. static const unsigned int usb0_pins[] = {
  3379. /* PWEN, OVC */
  3380. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  3381. };
  3382. static const unsigned int usb0_mux[] = {
  3383. USB0_PWEN_MARK, USB0_OVC_MARK,
  3384. };
  3385. /* - USB1 ------------------------------------------------------------------- */
  3386. static const unsigned int usb1_pins[] = {
  3387. /* PWEN, OVC */
  3388. RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
  3389. };
  3390. static const unsigned int usb1_mux[] = {
  3391. USB1_PWEN_MARK, USB1_OVC_MARK,
  3392. };
  3393. /* - USB30 ------------------------------------------------------------------ */
  3394. static const unsigned int usb30_pins[] = {
  3395. /* PWEN, OVC */
  3396. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  3397. };
  3398. static const unsigned int usb30_mux[] = {
  3399. USB30_PWEN_MARK, USB30_OVC_MARK,
  3400. };
  3401. static const struct sh_pfc_pin_group pinmux_groups[] = {
  3402. SH_PFC_PIN_GROUP(audio_clk_a_a),
  3403. SH_PFC_PIN_GROUP(audio_clk_a_b),
  3404. SH_PFC_PIN_GROUP(audio_clk_a_c),
  3405. SH_PFC_PIN_GROUP(audio_clk_b_a),
  3406. SH_PFC_PIN_GROUP(audio_clk_b_b),
  3407. SH_PFC_PIN_GROUP(audio_clk_c_a),
  3408. SH_PFC_PIN_GROUP(audio_clk_c_b),
  3409. SH_PFC_PIN_GROUP(audio_clkout_a),
  3410. SH_PFC_PIN_GROUP(audio_clkout_b),
  3411. SH_PFC_PIN_GROUP(audio_clkout_c),
  3412. SH_PFC_PIN_GROUP(audio_clkout_d),
  3413. SH_PFC_PIN_GROUP(audio_clkout1_a),
  3414. SH_PFC_PIN_GROUP(audio_clkout1_b),
  3415. SH_PFC_PIN_GROUP(audio_clkout2_a),
  3416. SH_PFC_PIN_GROUP(audio_clkout2_b),
  3417. SH_PFC_PIN_GROUP(audio_clkout3_a),
  3418. SH_PFC_PIN_GROUP(audio_clkout3_b),
  3419. SH_PFC_PIN_GROUP(avb_link),
  3420. SH_PFC_PIN_GROUP(avb_magic),
  3421. SH_PFC_PIN_GROUP(avb_phy_int),
  3422. SH_PFC_PIN_GROUP_ALIAS(avb_mdc, avb_mdio), /* Deprecated */
  3423. SH_PFC_PIN_GROUP(avb_mdio),
  3424. SH_PFC_PIN_GROUP(avb_mii),
  3425. SH_PFC_PIN_GROUP(avb_avtp_pps),
  3426. SH_PFC_PIN_GROUP(avb_avtp_match_a),
  3427. SH_PFC_PIN_GROUP(avb_avtp_capture_a),
  3428. SH_PFC_PIN_GROUP(avb_avtp_match_b),
  3429. SH_PFC_PIN_GROUP(avb_avtp_capture_b),
  3430. SH_PFC_PIN_GROUP(du_rgb666),
  3431. SH_PFC_PIN_GROUP(du_rgb888),
  3432. SH_PFC_PIN_GROUP(du_clk_out_0),
  3433. SH_PFC_PIN_GROUP(du_clk_out_1),
  3434. SH_PFC_PIN_GROUP(du_sync),
  3435. SH_PFC_PIN_GROUP(du_oddf),
  3436. SH_PFC_PIN_GROUP(du_cde),
  3437. SH_PFC_PIN_GROUP(du_disp),
  3438. SH_PFC_PIN_GROUP(hscif0_data),
  3439. SH_PFC_PIN_GROUP(hscif0_clk),
  3440. SH_PFC_PIN_GROUP(hscif0_ctrl),
  3441. SH_PFC_PIN_GROUP(hscif1_data_a),
  3442. SH_PFC_PIN_GROUP(hscif1_clk_a),
  3443. SH_PFC_PIN_GROUP(hscif1_ctrl_a),
  3444. SH_PFC_PIN_GROUP(hscif1_data_b),
  3445. SH_PFC_PIN_GROUP(hscif1_clk_b),
  3446. SH_PFC_PIN_GROUP(hscif1_ctrl_b),
  3447. SH_PFC_PIN_GROUP(hscif2_data_a),
  3448. SH_PFC_PIN_GROUP(hscif2_clk_a),
  3449. SH_PFC_PIN_GROUP(hscif2_ctrl_a),
  3450. SH_PFC_PIN_GROUP(hscif2_data_b),
  3451. SH_PFC_PIN_GROUP(hscif2_clk_b),
  3452. SH_PFC_PIN_GROUP(hscif2_ctrl_b),
  3453. SH_PFC_PIN_GROUP(hscif2_data_c),
  3454. SH_PFC_PIN_GROUP(hscif2_clk_c),
  3455. SH_PFC_PIN_GROUP(hscif2_ctrl_c),
  3456. SH_PFC_PIN_GROUP(hscif3_data_a),
  3457. SH_PFC_PIN_GROUP(hscif3_clk),
  3458. SH_PFC_PIN_GROUP(hscif3_ctrl),
  3459. SH_PFC_PIN_GROUP(hscif3_data_b),
  3460. SH_PFC_PIN_GROUP(hscif3_data_c),
  3461. SH_PFC_PIN_GROUP(hscif3_data_d),
  3462. SH_PFC_PIN_GROUP(hscif4_data_a),
  3463. SH_PFC_PIN_GROUP(hscif4_clk),
  3464. SH_PFC_PIN_GROUP(hscif4_ctrl),
  3465. SH_PFC_PIN_GROUP(hscif4_data_b),
  3466. SH_PFC_PIN_GROUP(i2c1_a),
  3467. SH_PFC_PIN_GROUP(i2c1_b),
  3468. SH_PFC_PIN_GROUP(i2c2_a),
  3469. SH_PFC_PIN_GROUP(i2c2_b),
  3470. SH_PFC_PIN_GROUP(i2c6_a),
  3471. SH_PFC_PIN_GROUP(i2c6_b),
  3472. SH_PFC_PIN_GROUP(i2c6_c),
  3473. SH_PFC_PIN_GROUP(intc_ex_irq0),
  3474. SH_PFC_PIN_GROUP(intc_ex_irq1),
  3475. SH_PFC_PIN_GROUP(intc_ex_irq2),
  3476. SH_PFC_PIN_GROUP(intc_ex_irq3),
  3477. SH_PFC_PIN_GROUP(intc_ex_irq4),
  3478. SH_PFC_PIN_GROUP(intc_ex_irq5),
  3479. SH_PFC_PIN_GROUP(msiof0_clk),
  3480. SH_PFC_PIN_GROUP(msiof0_sync),
  3481. SH_PFC_PIN_GROUP(msiof0_ss1),
  3482. SH_PFC_PIN_GROUP(msiof0_ss2),
  3483. SH_PFC_PIN_GROUP(msiof0_txd),
  3484. SH_PFC_PIN_GROUP(msiof0_rxd),
  3485. SH_PFC_PIN_GROUP(msiof1_clk_a),
  3486. SH_PFC_PIN_GROUP(msiof1_sync_a),
  3487. SH_PFC_PIN_GROUP(msiof1_ss1_a),
  3488. SH_PFC_PIN_GROUP(msiof1_ss2_a),
  3489. SH_PFC_PIN_GROUP(msiof1_txd_a),
  3490. SH_PFC_PIN_GROUP(msiof1_rxd_a),
  3491. SH_PFC_PIN_GROUP(msiof1_clk_b),
  3492. SH_PFC_PIN_GROUP(msiof1_sync_b),
  3493. SH_PFC_PIN_GROUP(msiof1_ss1_b),
  3494. SH_PFC_PIN_GROUP(msiof1_ss2_b),
  3495. SH_PFC_PIN_GROUP(msiof1_txd_b),
  3496. SH_PFC_PIN_GROUP(msiof1_rxd_b),
  3497. SH_PFC_PIN_GROUP(msiof1_clk_c),
  3498. SH_PFC_PIN_GROUP(msiof1_sync_c),
  3499. SH_PFC_PIN_GROUP(msiof1_ss1_c),
  3500. SH_PFC_PIN_GROUP(msiof1_ss2_c),
  3501. SH_PFC_PIN_GROUP(msiof1_txd_c),
  3502. SH_PFC_PIN_GROUP(msiof1_rxd_c),
  3503. SH_PFC_PIN_GROUP(msiof1_clk_d),
  3504. SH_PFC_PIN_GROUP(msiof1_sync_d),
  3505. SH_PFC_PIN_GROUP(msiof1_ss1_d),
  3506. SH_PFC_PIN_GROUP(msiof1_ss2_d),
  3507. SH_PFC_PIN_GROUP(msiof1_txd_d),
  3508. SH_PFC_PIN_GROUP(msiof1_rxd_d),
  3509. SH_PFC_PIN_GROUP(msiof1_clk_e),
  3510. SH_PFC_PIN_GROUP(msiof1_sync_e),
  3511. SH_PFC_PIN_GROUP(msiof1_ss1_e),
  3512. SH_PFC_PIN_GROUP(msiof1_ss2_e),
  3513. SH_PFC_PIN_GROUP(msiof1_txd_e),
  3514. SH_PFC_PIN_GROUP(msiof1_rxd_e),
  3515. SH_PFC_PIN_GROUP(msiof1_clk_f),
  3516. SH_PFC_PIN_GROUP(msiof1_sync_f),
  3517. SH_PFC_PIN_GROUP(msiof1_ss1_f),
  3518. SH_PFC_PIN_GROUP(msiof1_ss2_f),
  3519. SH_PFC_PIN_GROUP(msiof1_txd_f),
  3520. SH_PFC_PIN_GROUP(msiof1_rxd_f),
  3521. SH_PFC_PIN_GROUP(msiof1_clk_g),
  3522. SH_PFC_PIN_GROUP(msiof1_sync_g),
  3523. SH_PFC_PIN_GROUP(msiof1_ss1_g),
  3524. SH_PFC_PIN_GROUP(msiof1_ss2_g),
  3525. SH_PFC_PIN_GROUP(msiof1_txd_g),
  3526. SH_PFC_PIN_GROUP(msiof1_rxd_g),
  3527. SH_PFC_PIN_GROUP(msiof2_clk_a),
  3528. SH_PFC_PIN_GROUP(msiof2_sync_a),
  3529. SH_PFC_PIN_GROUP(msiof2_ss1_a),
  3530. SH_PFC_PIN_GROUP(msiof2_ss2_a),
  3531. SH_PFC_PIN_GROUP(msiof2_txd_a),
  3532. SH_PFC_PIN_GROUP(msiof2_rxd_a),
  3533. SH_PFC_PIN_GROUP(msiof2_clk_b),
  3534. SH_PFC_PIN_GROUP(msiof2_sync_b),
  3535. SH_PFC_PIN_GROUP(msiof2_ss1_b),
  3536. SH_PFC_PIN_GROUP(msiof2_ss2_b),
  3537. SH_PFC_PIN_GROUP(msiof2_txd_b),
  3538. SH_PFC_PIN_GROUP(msiof2_rxd_b),
  3539. SH_PFC_PIN_GROUP(msiof2_clk_c),
  3540. SH_PFC_PIN_GROUP(msiof2_sync_c),
  3541. SH_PFC_PIN_GROUP(msiof2_ss1_c),
  3542. SH_PFC_PIN_GROUP(msiof2_ss2_c),
  3543. SH_PFC_PIN_GROUP(msiof2_txd_c),
  3544. SH_PFC_PIN_GROUP(msiof2_rxd_c),
  3545. SH_PFC_PIN_GROUP(msiof2_clk_d),
  3546. SH_PFC_PIN_GROUP(msiof2_sync_d),
  3547. SH_PFC_PIN_GROUP(msiof2_ss1_d),
  3548. SH_PFC_PIN_GROUP(msiof2_ss2_d),
  3549. SH_PFC_PIN_GROUP(msiof2_txd_d),
  3550. SH_PFC_PIN_GROUP(msiof2_rxd_d),
  3551. SH_PFC_PIN_GROUP(msiof3_clk_a),
  3552. SH_PFC_PIN_GROUP(msiof3_sync_a),
  3553. SH_PFC_PIN_GROUP(msiof3_ss1_a),
  3554. SH_PFC_PIN_GROUP(msiof3_ss2_a),
  3555. SH_PFC_PIN_GROUP(msiof3_txd_a),
  3556. SH_PFC_PIN_GROUP(msiof3_rxd_a),
  3557. SH_PFC_PIN_GROUP(msiof3_clk_b),
  3558. SH_PFC_PIN_GROUP(msiof3_sync_b),
  3559. SH_PFC_PIN_GROUP(msiof3_ss1_b),
  3560. SH_PFC_PIN_GROUP(msiof3_ss2_b),
  3561. SH_PFC_PIN_GROUP(msiof3_txd_b),
  3562. SH_PFC_PIN_GROUP(msiof3_rxd_b),
  3563. SH_PFC_PIN_GROUP(msiof3_clk_c),
  3564. SH_PFC_PIN_GROUP(msiof3_sync_c),
  3565. SH_PFC_PIN_GROUP(msiof3_txd_c),
  3566. SH_PFC_PIN_GROUP(msiof3_rxd_c),
  3567. SH_PFC_PIN_GROUP(msiof3_clk_d),
  3568. SH_PFC_PIN_GROUP(msiof3_sync_d),
  3569. SH_PFC_PIN_GROUP(msiof3_ss1_d),
  3570. SH_PFC_PIN_GROUP(msiof3_txd_d),
  3571. SH_PFC_PIN_GROUP(msiof3_rxd_d),
  3572. SH_PFC_PIN_GROUP(msiof3_clk_e),
  3573. SH_PFC_PIN_GROUP(msiof3_sync_e),
  3574. SH_PFC_PIN_GROUP(msiof3_ss1_e),
  3575. SH_PFC_PIN_GROUP(msiof3_ss2_e),
  3576. SH_PFC_PIN_GROUP(msiof3_txd_e),
  3577. SH_PFC_PIN_GROUP(msiof3_rxd_e),
  3578. SH_PFC_PIN_GROUP(pwm0),
  3579. SH_PFC_PIN_GROUP(pwm1_a),
  3580. SH_PFC_PIN_GROUP(pwm1_b),
  3581. SH_PFC_PIN_GROUP(pwm2_a),
  3582. SH_PFC_PIN_GROUP(pwm2_b),
  3583. SH_PFC_PIN_GROUP(pwm3_a),
  3584. SH_PFC_PIN_GROUP(pwm3_b),
  3585. SH_PFC_PIN_GROUP(pwm4_a),
  3586. SH_PFC_PIN_GROUP(pwm4_b),
  3587. SH_PFC_PIN_GROUP(pwm5_a),
  3588. SH_PFC_PIN_GROUP(pwm5_b),
  3589. SH_PFC_PIN_GROUP(pwm6_a),
  3590. SH_PFC_PIN_GROUP(pwm6_b),
  3591. SH_PFC_PIN_GROUP(sata0_devslp_a),
  3592. SH_PFC_PIN_GROUP(sata0_devslp_b),
  3593. SH_PFC_PIN_GROUP(scif0_data),
  3594. SH_PFC_PIN_GROUP(scif0_clk),
  3595. SH_PFC_PIN_GROUP(scif0_ctrl),
  3596. SH_PFC_PIN_GROUP(scif1_data_a),
  3597. SH_PFC_PIN_GROUP(scif1_clk),
  3598. SH_PFC_PIN_GROUP(scif1_ctrl),
  3599. SH_PFC_PIN_GROUP(scif1_data_b),
  3600. SH_PFC_PIN_GROUP(scif2_data_a),
  3601. SH_PFC_PIN_GROUP(scif2_clk),
  3602. SH_PFC_PIN_GROUP(scif2_data_b),
  3603. SH_PFC_PIN_GROUP(scif3_data_a),
  3604. SH_PFC_PIN_GROUP(scif3_clk),
  3605. SH_PFC_PIN_GROUP(scif3_ctrl),
  3606. SH_PFC_PIN_GROUP(scif3_data_b),
  3607. SH_PFC_PIN_GROUP(scif4_data_a),
  3608. SH_PFC_PIN_GROUP(scif4_clk_a),
  3609. SH_PFC_PIN_GROUP(scif4_ctrl_a),
  3610. SH_PFC_PIN_GROUP(scif4_data_b),
  3611. SH_PFC_PIN_GROUP(scif4_clk_b),
  3612. SH_PFC_PIN_GROUP(scif4_ctrl_b),
  3613. SH_PFC_PIN_GROUP(scif4_data_c),
  3614. SH_PFC_PIN_GROUP(scif4_clk_c),
  3615. SH_PFC_PIN_GROUP(scif4_ctrl_c),
  3616. SH_PFC_PIN_GROUP(scif5_data_a),
  3617. SH_PFC_PIN_GROUP(scif5_clk_a),
  3618. SH_PFC_PIN_GROUP(scif5_data_b),
  3619. SH_PFC_PIN_GROUP(scif5_clk_b),
  3620. SH_PFC_PIN_GROUP(scif_clk_a),
  3621. SH_PFC_PIN_GROUP(scif_clk_b),
  3622. SH_PFC_PIN_GROUP(sdhi0_data1),
  3623. SH_PFC_PIN_GROUP(sdhi0_data4),
  3624. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  3625. SH_PFC_PIN_GROUP(sdhi0_cd),
  3626. SH_PFC_PIN_GROUP(sdhi0_wp),
  3627. SH_PFC_PIN_GROUP(sdhi1_data1),
  3628. SH_PFC_PIN_GROUP(sdhi1_data4),
  3629. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  3630. SH_PFC_PIN_GROUP(sdhi1_cd),
  3631. SH_PFC_PIN_GROUP(sdhi1_wp),
  3632. SH_PFC_PIN_GROUP(sdhi2_data1),
  3633. SH_PFC_PIN_GROUP(sdhi2_data4),
  3634. SH_PFC_PIN_GROUP(sdhi2_data8),
  3635. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  3636. SH_PFC_PIN_GROUP(sdhi2_cd_a),
  3637. SH_PFC_PIN_GROUP(sdhi2_wp_a),
  3638. SH_PFC_PIN_GROUP(sdhi2_cd_b),
  3639. SH_PFC_PIN_GROUP(sdhi2_wp_b),
  3640. SH_PFC_PIN_GROUP(sdhi2_ds),
  3641. SH_PFC_PIN_GROUP(sdhi3_data1),
  3642. SH_PFC_PIN_GROUP(sdhi3_data4),
  3643. SH_PFC_PIN_GROUP(sdhi3_data8),
  3644. SH_PFC_PIN_GROUP(sdhi3_ctrl),
  3645. SH_PFC_PIN_GROUP(sdhi3_cd),
  3646. SH_PFC_PIN_GROUP(sdhi3_wp),
  3647. SH_PFC_PIN_GROUP(sdhi3_ds),
  3648. SH_PFC_PIN_GROUP(ssi0_data),
  3649. SH_PFC_PIN_GROUP(ssi01239_ctrl),
  3650. SH_PFC_PIN_GROUP(ssi1_data_a),
  3651. SH_PFC_PIN_GROUP(ssi1_data_b),
  3652. SH_PFC_PIN_GROUP(ssi1_ctrl_a),
  3653. SH_PFC_PIN_GROUP(ssi1_ctrl_b),
  3654. SH_PFC_PIN_GROUP(ssi2_data_a),
  3655. SH_PFC_PIN_GROUP(ssi2_data_b),
  3656. SH_PFC_PIN_GROUP(ssi2_ctrl_a),
  3657. SH_PFC_PIN_GROUP(ssi2_ctrl_b),
  3658. SH_PFC_PIN_GROUP(ssi3_data),
  3659. SH_PFC_PIN_GROUP(ssi349_ctrl),
  3660. SH_PFC_PIN_GROUP(ssi4_data),
  3661. SH_PFC_PIN_GROUP(ssi4_ctrl),
  3662. SH_PFC_PIN_GROUP(ssi5_data),
  3663. SH_PFC_PIN_GROUP(ssi5_ctrl),
  3664. SH_PFC_PIN_GROUP(ssi6_data),
  3665. SH_PFC_PIN_GROUP(ssi6_ctrl),
  3666. SH_PFC_PIN_GROUP(ssi7_data),
  3667. SH_PFC_PIN_GROUP(ssi78_ctrl),
  3668. SH_PFC_PIN_GROUP(ssi8_data),
  3669. SH_PFC_PIN_GROUP(ssi9_data_a),
  3670. SH_PFC_PIN_GROUP(ssi9_data_b),
  3671. SH_PFC_PIN_GROUP(ssi9_ctrl_a),
  3672. SH_PFC_PIN_GROUP(ssi9_ctrl_b),
  3673. SH_PFC_PIN_GROUP(usb0),
  3674. SH_PFC_PIN_GROUP(usb1),
  3675. SH_PFC_PIN_GROUP(usb30),
  3676. };
  3677. static const char * const audio_clk_groups[] = {
  3678. "audio_clk_a_a",
  3679. "audio_clk_a_b",
  3680. "audio_clk_a_c",
  3681. "audio_clk_b_a",
  3682. "audio_clk_b_b",
  3683. "audio_clk_c_a",
  3684. "audio_clk_c_b",
  3685. "audio_clkout_a",
  3686. "audio_clkout_b",
  3687. "audio_clkout_c",
  3688. "audio_clkout_d",
  3689. "audio_clkout1_a",
  3690. "audio_clkout1_b",
  3691. "audio_clkout2_a",
  3692. "audio_clkout2_b",
  3693. "audio_clkout3_a",
  3694. "audio_clkout3_b",
  3695. };
  3696. static const char * const avb_groups[] = {
  3697. "avb_link",
  3698. "avb_magic",
  3699. "avb_phy_int",
  3700. "avb_mdc", /* Deprecated, please use "avb_mdio" instead */
  3701. "avb_mdio",
  3702. "avb_mii",
  3703. "avb_avtp_pps",
  3704. "avb_avtp_match_a",
  3705. "avb_avtp_capture_a",
  3706. "avb_avtp_match_b",
  3707. "avb_avtp_capture_b",
  3708. };
  3709. static const char * const du_groups[] = {
  3710. "du_rgb666",
  3711. "du_rgb888",
  3712. "du_clk_out_0",
  3713. "du_clk_out_1",
  3714. "du_sync",
  3715. "du_oddf",
  3716. "du_cde",
  3717. "du_disp",
  3718. };
  3719. static const char * const hscif0_groups[] = {
  3720. "hscif0_data",
  3721. "hscif0_clk",
  3722. "hscif0_ctrl",
  3723. };
  3724. static const char * const hscif1_groups[] = {
  3725. "hscif1_data_a",
  3726. "hscif1_clk_a",
  3727. "hscif1_ctrl_a",
  3728. "hscif1_data_b",
  3729. "hscif1_clk_b",
  3730. "hscif1_ctrl_b",
  3731. };
  3732. static const char * const hscif2_groups[] = {
  3733. "hscif2_data_a",
  3734. "hscif2_clk_a",
  3735. "hscif2_ctrl_a",
  3736. "hscif2_data_b",
  3737. "hscif2_clk_b",
  3738. "hscif2_ctrl_b",
  3739. "hscif2_data_c",
  3740. "hscif2_clk_c",
  3741. "hscif2_ctrl_c",
  3742. };
  3743. static const char * const hscif3_groups[] = {
  3744. "hscif3_data_a",
  3745. "hscif3_clk",
  3746. "hscif3_ctrl",
  3747. "hscif3_data_b",
  3748. "hscif3_data_c",
  3749. "hscif3_data_d",
  3750. };
  3751. static const char * const hscif4_groups[] = {
  3752. "hscif4_data_a",
  3753. "hscif4_clk",
  3754. "hscif4_ctrl",
  3755. "hscif4_data_b",
  3756. };
  3757. static const char * const i2c1_groups[] = {
  3758. "i2c1_a",
  3759. "i2c1_b",
  3760. };
  3761. static const char * const i2c2_groups[] = {
  3762. "i2c2_a",
  3763. "i2c2_b",
  3764. };
  3765. static const char * const i2c6_groups[] = {
  3766. "i2c6_a",
  3767. "i2c6_b",
  3768. "i2c6_c",
  3769. };
  3770. static const char * const intc_ex_groups[] = {
  3771. "intc_ex_irq0",
  3772. "intc_ex_irq1",
  3773. "intc_ex_irq2",
  3774. "intc_ex_irq3",
  3775. "intc_ex_irq4",
  3776. "intc_ex_irq5",
  3777. };
  3778. static const char * const msiof0_groups[] = {
  3779. "msiof0_clk",
  3780. "msiof0_sync",
  3781. "msiof0_ss1",
  3782. "msiof0_ss2",
  3783. "msiof0_txd",
  3784. "msiof0_rxd",
  3785. };
  3786. static const char * const msiof1_groups[] = {
  3787. "msiof1_clk_a",
  3788. "msiof1_sync_a",
  3789. "msiof1_ss1_a",
  3790. "msiof1_ss2_a",
  3791. "msiof1_txd_a",
  3792. "msiof1_rxd_a",
  3793. "msiof1_clk_b",
  3794. "msiof1_sync_b",
  3795. "msiof1_ss1_b",
  3796. "msiof1_ss2_b",
  3797. "msiof1_txd_b",
  3798. "msiof1_rxd_b",
  3799. "msiof1_clk_c",
  3800. "msiof1_sync_c",
  3801. "msiof1_ss1_c",
  3802. "msiof1_ss2_c",
  3803. "msiof1_txd_c",
  3804. "msiof1_rxd_c",
  3805. "msiof1_clk_d",
  3806. "msiof1_sync_d",
  3807. "msiof1_ss1_d",
  3808. "msiof1_ss2_d",
  3809. "msiof1_txd_d",
  3810. "msiof1_rxd_d",
  3811. "msiof1_clk_e",
  3812. "msiof1_sync_e",
  3813. "msiof1_ss1_e",
  3814. "msiof1_ss2_e",
  3815. "msiof1_txd_e",
  3816. "msiof1_rxd_e",
  3817. "msiof1_clk_f",
  3818. "msiof1_sync_f",
  3819. "msiof1_ss1_f",
  3820. "msiof1_ss2_f",
  3821. "msiof1_txd_f",
  3822. "msiof1_rxd_f",
  3823. "msiof1_clk_g",
  3824. "msiof1_sync_g",
  3825. "msiof1_ss1_g",
  3826. "msiof1_ss2_g",
  3827. "msiof1_txd_g",
  3828. "msiof1_rxd_g",
  3829. };
  3830. static const char * const msiof2_groups[] = {
  3831. "msiof2_clk_a",
  3832. "msiof2_sync_a",
  3833. "msiof2_ss1_a",
  3834. "msiof2_ss2_a",
  3835. "msiof2_txd_a",
  3836. "msiof2_rxd_a",
  3837. "msiof2_clk_b",
  3838. "msiof2_sync_b",
  3839. "msiof2_ss1_b",
  3840. "msiof2_ss2_b",
  3841. "msiof2_txd_b",
  3842. "msiof2_rxd_b",
  3843. "msiof2_clk_c",
  3844. "msiof2_sync_c",
  3845. "msiof2_ss1_c",
  3846. "msiof2_ss2_c",
  3847. "msiof2_txd_c",
  3848. "msiof2_rxd_c",
  3849. "msiof2_clk_d",
  3850. "msiof2_sync_d",
  3851. "msiof2_ss1_d",
  3852. "msiof2_ss2_d",
  3853. "msiof2_txd_d",
  3854. "msiof2_rxd_d",
  3855. };
  3856. static const char * const msiof3_groups[] = {
  3857. "msiof3_clk_a",
  3858. "msiof3_sync_a",
  3859. "msiof3_ss1_a",
  3860. "msiof3_ss2_a",
  3861. "msiof3_txd_a",
  3862. "msiof3_rxd_a",
  3863. "msiof3_clk_b",
  3864. "msiof3_sync_b",
  3865. "msiof3_ss1_b",
  3866. "msiof3_ss2_b",
  3867. "msiof3_txd_b",
  3868. "msiof3_rxd_b",
  3869. "msiof3_clk_c",
  3870. "msiof3_sync_c",
  3871. "msiof3_txd_c",
  3872. "msiof3_rxd_c",
  3873. "msiof3_clk_d",
  3874. "msiof3_sync_d",
  3875. "msiof3_ss1_d",
  3876. "msiof3_txd_d",
  3877. "msiof3_rxd_d",
  3878. "msiof3_clk_e",
  3879. "msiof3_sync_e",
  3880. "msiof3_ss1_e",
  3881. "msiof3_ss2_e",
  3882. "msiof3_txd_e",
  3883. "msiof3_rxd_e",
  3884. };
  3885. static const char * const pwm0_groups[] = {
  3886. "pwm0",
  3887. };
  3888. static const char * const pwm1_groups[] = {
  3889. "pwm1_a",
  3890. "pwm1_b",
  3891. };
  3892. static const char * const pwm2_groups[] = {
  3893. "pwm2_a",
  3894. "pwm2_b",
  3895. };
  3896. static const char * const pwm3_groups[] = {
  3897. "pwm3_a",
  3898. "pwm3_b",
  3899. };
  3900. static const char * const pwm4_groups[] = {
  3901. "pwm4_a",
  3902. "pwm4_b",
  3903. };
  3904. static const char * const pwm5_groups[] = {
  3905. "pwm5_a",
  3906. "pwm5_b",
  3907. };
  3908. static const char * const pwm6_groups[] = {
  3909. "pwm6_a",
  3910. "pwm6_b",
  3911. };
  3912. static const char * const sata0_groups[] = {
  3913. "sata0_devslp_a",
  3914. "sata0_devslp_b",
  3915. };
  3916. static const char * const scif0_groups[] = {
  3917. "scif0_data",
  3918. "scif0_clk",
  3919. "scif0_ctrl",
  3920. };
  3921. static const char * const scif1_groups[] = {
  3922. "scif1_data_a",
  3923. "scif1_clk",
  3924. "scif1_ctrl",
  3925. "scif1_data_b",
  3926. };
  3927. static const char * const scif2_groups[] = {
  3928. "scif2_data_a",
  3929. "scif2_clk",
  3930. "scif2_data_b",
  3931. };
  3932. static const char * const scif3_groups[] = {
  3933. "scif3_data_a",
  3934. "scif3_clk",
  3935. "scif3_ctrl",
  3936. "scif3_data_b",
  3937. };
  3938. static const char * const scif4_groups[] = {
  3939. "scif4_data_a",
  3940. "scif4_clk_a",
  3941. "scif4_ctrl_a",
  3942. "scif4_data_b",
  3943. "scif4_clk_b",
  3944. "scif4_ctrl_b",
  3945. "scif4_data_c",
  3946. "scif4_clk_c",
  3947. "scif4_ctrl_c",
  3948. };
  3949. static const char * const scif5_groups[] = {
  3950. "scif5_data_a",
  3951. "scif5_clk_a",
  3952. "scif5_data_b",
  3953. "scif5_clk_b",
  3954. };
  3955. static const char * const scif_clk_groups[] = {
  3956. "scif_clk_a",
  3957. "scif_clk_b",
  3958. };
  3959. static const char * const sdhi0_groups[] = {
  3960. "sdhi0_data1",
  3961. "sdhi0_data4",
  3962. "sdhi0_ctrl",
  3963. "sdhi0_cd",
  3964. "sdhi0_wp",
  3965. };
  3966. static const char * const sdhi1_groups[] = {
  3967. "sdhi1_data1",
  3968. "sdhi1_data4",
  3969. "sdhi1_ctrl",
  3970. "sdhi1_cd",
  3971. "sdhi1_wp",
  3972. };
  3973. static const char * const sdhi2_groups[] = {
  3974. "sdhi2_data1",
  3975. "sdhi2_data4",
  3976. "sdhi2_data8",
  3977. "sdhi2_ctrl",
  3978. "sdhi2_cd_a",
  3979. "sdhi2_wp_a",
  3980. "sdhi2_cd_b",
  3981. "sdhi2_wp_b",
  3982. "sdhi2_ds",
  3983. };
  3984. static const char * const sdhi3_groups[] = {
  3985. "sdhi3_data1",
  3986. "sdhi3_data4",
  3987. "sdhi3_data8",
  3988. "sdhi3_ctrl",
  3989. "sdhi3_cd",
  3990. "sdhi3_wp",
  3991. "sdhi3_ds",
  3992. };
  3993. static const char * const ssi_groups[] = {
  3994. "ssi0_data",
  3995. "ssi01239_ctrl",
  3996. "ssi1_data_a",
  3997. "ssi1_data_b",
  3998. "ssi1_ctrl_a",
  3999. "ssi1_ctrl_b",
  4000. "ssi2_data_a",
  4001. "ssi2_data_b",
  4002. "ssi2_ctrl_a",
  4003. "ssi2_ctrl_b",
  4004. "ssi3_data",
  4005. "ssi349_ctrl",
  4006. "ssi4_data",
  4007. "ssi4_ctrl",
  4008. "ssi5_data",
  4009. "ssi5_ctrl",
  4010. "ssi6_data",
  4011. "ssi6_ctrl",
  4012. "ssi7_data",
  4013. "ssi78_ctrl",
  4014. "ssi8_data",
  4015. "ssi9_data_a",
  4016. "ssi9_data_b",
  4017. "ssi9_ctrl_a",
  4018. "ssi9_ctrl_b",
  4019. };
  4020. static const char * const usb0_groups[] = {
  4021. "usb0",
  4022. };
  4023. static const char * const usb1_groups[] = {
  4024. "usb1",
  4025. };
  4026. static const char * const usb30_groups[] = {
  4027. "usb30",
  4028. };
  4029. static const struct sh_pfc_function pinmux_functions[] = {
  4030. SH_PFC_FUNCTION(audio_clk),
  4031. SH_PFC_FUNCTION(avb),
  4032. SH_PFC_FUNCTION(du),
  4033. SH_PFC_FUNCTION(hscif0),
  4034. SH_PFC_FUNCTION(hscif1),
  4035. SH_PFC_FUNCTION(hscif2),
  4036. SH_PFC_FUNCTION(hscif3),
  4037. SH_PFC_FUNCTION(hscif4),
  4038. SH_PFC_FUNCTION(i2c1),
  4039. SH_PFC_FUNCTION(i2c2),
  4040. SH_PFC_FUNCTION(i2c6),
  4041. SH_PFC_FUNCTION(intc_ex),
  4042. SH_PFC_FUNCTION(msiof0),
  4043. SH_PFC_FUNCTION(msiof1),
  4044. SH_PFC_FUNCTION(msiof2),
  4045. SH_PFC_FUNCTION(msiof3),
  4046. SH_PFC_FUNCTION(pwm0),
  4047. SH_PFC_FUNCTION(pwm1),
  4048. SH_PFC_FUNCTION(pwm2),
  4049. SH_PFC_FUNCTION(pwm3),
  4050. SH_PFC_FUNCTION(pwm4),
  4051. SH_PFC_FUNCTION(pwm5),
  4052. SH_PFC_FUNCTION(pwm6),
  4053. SH_PFC_FUNCTION(sata0),
  4054. SH_PFC_FUNCTION(scif0),
  4055. SH_PFC_FUNCTION(scif1),
  4056. SH_PFC_FUNCTION(scif2),
  4057. SH_PFC_FUNCTION(scif3),
  4058. SH_PFC_FUNCTION(scif4),
  4059. SH_PFC_FUNCTION(scif5),
  4060. SH_PFC_FUNCTION(scif_clk),
  4061. SH_PFC_FUNCTION(sdhi0),
  4062. SH_PFC_FUNCTION(sdhi1),
  4063. SH_PFC_FUNCTION(sdhi2),
  4064. SH_PFC_FUNCTION(sdhi3),
  4065. SH_PFC_FUNCTION(ssi),
  4066. SH_PFC_FUNCTION(usb0),
  4067. SH_PFC_FUNCTION(usb1),
  4068. SH_PFC_FUNCTION(usb30),
  4069. };
  4070. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  4071. #define F_(x, y) FN_##y
  4072. #define FM(x) FN_##x
  4073. { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1) {
  4074. 0, 0,
  4075. 0, 0,
  4076. 0, 0,
  4077. 0, 0,
  4078. 0, 0,
  4079. 0, 0,
  4080. 0, 0,
  4081. 0, 0,
  4082. 0, 0,
  4083. 0, 0,
  4084. 0, 0,
  4085. 0, 0,
  4086. 0, 0,
  4087. 0, 0,
  4088. 0, 0,
  4089. 0, 0,
  4090. GP_0_15_FN, GPSR0_15,
  4091. GP_0_14_FN, GPSR0_14,
  4092. GP_0_13_FN, GPSR0_13,
  4093. GP_0_12_FN, GPSR0_12,
  4094. GP_0_11_FN, GPSR0_11,
  4095. GP_0_10_FN, GPSR0_10,
  4096. GP_0_9_FN, GPSR0_9,
  4097. GP_0_8_FN, GPSR0_8,
  4098. GP_0_7_FN, GPSR0_7,
  4099. GP_0_6_FN, GPSR0_6,
  4100. GP_0_5_FN, GPSR0_5,
  4101. GP_0_4_FN, GPSR0_4,
  4102. GP_0_3_FN, GPSR0_3,
  4103. GP_0_2_FN, GPSR0_2,
  4104. GP_0_1_FN, GPSR0_1,
  4105. GP_0_0_FN, GPSR0_0, }
  4106. },
  4107. { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1) {
  4108. 0, 0,
  4109. 0, 0,
  4110. 0, 0,
  4111. GP_1_28_FN, GPSR1_28,
  4112. GP_1_27_FN, GPSR1_27,
  4113. GP_1_26_FN, GPSR1_26,
  4114. GP_1_25_FN, GPSR1_25,
  4115. GP_1_24_FN, GPSR1_24,
  4116. GP_1_23_FN, GPSR1_23,
  4117. GP_1_22_FN, GPSR1_22,
  4118. GP_1_21_FN, GPSR1_21,
  4119. GP_1_20_FN, GPSR1_20,
  4120. GP_1_19_FN, GPSR1_19,
  4121. GP_1_18_FN, GPSR1_18,
  4122. GP_1_17_FN, GPSR1_17,
  4123. GP_1_16_FN, GPSR1_16,
  4124. GP_1_15_FN, GPSR1_15,
  4125. GP_1_14_FN, GPSR1_14,
  4126. GP_1_13_FN, GPSR1_13,
  4127. GP_1_12_FN, GPSR1_12,
  4128. GP_1_11_FN, GPSR1_11,
  4129. GP_1_10_FN, GPSR1_10,
  4130. GP_1_9_FN, GPSR1_9,
  4131. GP_1_8_FN, GPSR1_8,
  4132. GP_1_7_FN, GPSR1_7,
  4133. GP_1_6_FN, GPSR1_6,
  4134. GP_1_5_FN, GPSR1_5,
  4135. GP_1_4_FN, GPSR1_4,
  4136. GP_1_3_FN, GPSR1_3,
  4137. GP_1_2_FN, GPSR1_2,
  4138. GP_1_1_FN, GPSR1_1,
  4139. GP_1_0_FN, GPSR1_0, }
  4140. },
  4141. { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1) {
  4142. 0, 0,
  4143. 0, 0,
  4144. 0, 0,
  4145. 0, 0,
  4146. 0, 0,
  4147. 0, 0,
  4148. 0, 0,
  4149. 0, 0,
  4150. 0, 0,
  4151. 0, 0,
  4152. 0, 0,
  4153. 0, 0,
  4154. 0, 0,
  4155. 0, 0,
  4156. 0, 0,
  4157. 0, 0,
  4158. 0, 0,
  4159. GP_2_14_FN, GPSR2_14,
  4160. GP_2_13_FN, GPSR2_13,
  4161. GP_2_12_FN, GPSR2_12,
  4162. GP_2_11_FN, GPSR2_11,
  4163. GP_2_10_FN, GPSR2_10,
  4164. GP_2_9_FN, GPSR2_9,
  4165. GP_2_8_FN, GPSR2_8,
  4166. GP_2_7_FN, GPSR2_7,
  4167. GP_2_6_FN, GPSR2_6,
  4168. GP_2_5_FN, GPSR2_5,
  4169. GP_2_4_FN, GPSR2_4,
  4170. GP_2_3_FN, GPSR2_3,
  4171. GP_2_2_FN, GPSR2_2,
  4172. GP_2_1_FN, GPSR2_1,
  4173. GP_2_0_FN, GPSR2_0, }
  4174. },
  4175. { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1) {
  4176. 0, 0,
  4177. 0, 0,
  4178. 0, 0,
  4179. 0, 0,
  4180. 0, 0,
  4181. 0, 0,
  4182. 0, 0,
  4183. 0, 0,
  4184. 0, 0,
  4185. 0, 0,
  4186. 0, 0,
  4187. 0, 0,
  4188. 0, 0,
  4189. 0, 0,
  4190. 0, 0,
  4191. 0, 0,
  4192. GP_3_15_FN, GPSR3_15,
  4193. GP_3_14_FN, GPSR3_14,
  4194. GP_3_13_FN, GPSR3_13,
  4195. GP_3_12_FN, GPSR3_12,
  4196. GP_3_11_FN, GPSR3_11,
  4197. GP_3_10_FN, GPSR3_10,
  4198. GP_3_9_FN, GPSR3_9,
  4199. GP_3_8_FN, GPSR3_8,
  4200. GP_3_7_FN, GPSR3_7,
  4201. GP_3_6_FN, GPSR3_6,
  4202. GP_3_5_FN, GPSR3_5,
  4203. GP_3_4_FN, GPSR3_4,
  4204. GP_3_3_FN, GPSR3_3,
  4205. GP_3_2_FN, GPSR3_2,
  4206. GP_3_1_FN, GPSR3_1,
  4207. GP_3_0_FN, GPSR3_0, }
  4208. },
  4209. { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1) {
  4210. 0, 0,
  4211. 0, 0,
  4212. 0, 0,
  4213. 0, 0,
  4214. 0, 0,
  4215. 0, 0,
  4216. 0, 0,
  4217. 0, 0,
  4218. 0, 0,
  4219. 0, 0,
  4220. 0, 0,
  4221. 0, 0,
  4222. 0, 0,
  4223. 0, 0,
  4224. GP_4_17_FN, GPSR4_17,
  4225. GP_4_16_FN, GPSR4_16,
  4226. GP_4_15_FN, GPSR4_15,
  4227. GP_4_14_FN, GPSR4_14,
  4228. GP_4_13_FN, GPSR4_13,
  4229. GP_4_12_FN, GPSR4_12,
  4230. GP_4_11_FN, GPSR4_11,
  4231. GP_4_10_FN, GPSR4_10,
  4232. GP_4_9_FN, GPSR4_9,
  4233. GP_4_8_FN, GPSR4_8,
  4234. GP_4_7_FN, GPSR4_7,
  4235. GP_4_6_FN, GPSR4_6,
  4236. GP_4_5_FN, GPSR4_5,
  4237. GP_4_4_FN, GPSR4_4,
  4238. GP_4_3_FN, GPSR4_3,
  4239. GP_4_2_FN, GPSR4_2,
  4240. GP_4_1_FN, GPSR4_1,
  4241. GP_4_0_FN, GPSR4_0, }
  4242. },
  4243. { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1) {
  4244. 0, 0,
  4245. 0, 0,
  4246. 0, 0,
  4247. 0, 0,
  4248. 0, 0,
  4249. 0, 0,
  4250. GP_5_25_FN, GPSR5_25,
  4251. GP_5_24_FN, GPSR5_24,
  4252. GP_5_23_FN, GPSR5_23,
  4253. GP_5_22_FN, GPSR5_22,
  4254. GP_5_21_FN, GPSR5_21,
  4255. GP_5_20_FN, GPSR5_20,
  4256. GP_5_19_FN, GPSR5_19,
  4257. GP_5_18_FN, GPSR5_18,
  4258. GP_5_17_FN, GPSR5_17,
  4259. GP_5_16_FN, GPSR5_16,
  4260. GP_5_15_FN, GPSR5_15,
  4261. GP_5_14_FN, GPSR5_14,
  4262. GP_5_13_FN, GPSR5_13,
  4263. GP_5_12_FN, GPSR5_12,
  4264. GP_5_11_FN, GPSR5_11,
  4265. GP_5_10_FN, GPSR5_10,
  4266. GP_5_9_FN, GPSR5_9,
  4267. GP_5_8_FN, GPSR5_8,
  4268. GP_5_7_FN, GPSR5_7,
  4269. GP_5_6_FN, GPSR5_6,
  4270. GP_5_5_FN, GPSR5_5,
  4271. GP_5_4_FN, GPSR5_4,
  4272. GP_5_3_FN, GPSR5_3,
  4273. GP_5_2_FN, GPSR5_2,
  4274. GP_5_1_FN, GPSR5_1,
  4275. GP_5_0_FN, GPSR5_0, }
  4276. },
  4277. { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1) {
  4278. GP_6_31_FN, GPSR6_31,
  4279. GP_6_30_FN, GPSR6_30,
  4280. GP_6_29_FN, GPSR6_29,
  4281. GP_6_28_FN, GPSR6_28,
  4282. GP_6_27_FN, GPSR6_27,
  4283. GP_6_26_FN, GPSR6_26,
  4284. GP_6_25_FN, GPSR6_25,
  4285. GP_6_24_FN, GPSR6_24,
  4286. GP_6_23_FN, GPSR6_23,
  4287. GP_6_22_FN, GPSR6_22,
  4288. GP_6_21_FN, GPSR6_21,
  4289. GP_6_20_FN, GPSR6_20,
  4290. GP_6_19_FN, GPSR6_19,
  4291. GP_6_18_FN, GPSR6_18,
  4292. GP_6_17_FN, GPSR6_17,
  4293. GP_6_16_FN, GPSR6_16,
  4294. GP_6_15_FN, GPSR6_15,
  4295. GP_6_14_FN, GPSR6_14,
  4296. GP_6_13_FN, GPSR6_13,
  4297. GP_6_12_FN, GPSR6_12,
  4298. GP_6_11_FN, GPSR6_11,
  4299. GP_6_10_FN, GPSR6_10,
  4300. GP_6_9_FN, GPSR6_9,
  4301. GP_6_8_FN, GPSR6_8,
  4302. GP_6_7_FN, GPSR6_7,
  4303. GP_6_6_FN, GPSR6_6,
  4304. GP_6_5_FN, GPSR6_5,
  4305. GP_6_4_FN, GPSR6_4,
  4306. GP_6_3_FN, GPSR6_3,
  4307. GP_6_2_FN, GPSR6_2,
  4308. GP_6_1_FN, GPSR6_1,
  4309. GP_6_0_FN, GPSR6_0, }
  4310. },
  4311. { PINMUX_CFG_REG("GPSR7", 0xe606011c, 32, 1) {
  4312. 0, 0,
  4313. 0, 0,
  4314. 0, 0,
  4315. 0, 0,
  4316. 0, 0,
  4317. 0, 0,
  4318. 0, 0,
  4319. 0, 0,
  4320. 0, 0,
  4321. 0, 0,
  4322. 0, 0,
  4323. 0, 0,
  4324. 0, 0,
  4325. 0, 0,
  4326. 0, 0,
  4327. 0, 0,
  4328. 0, 0,
  4329. 0, 0,
  4330. 0, 0,
  4331. 0, 0,
  4332. 0, 0,
  4333. 0, 0,
  4334. 0, 0,
  4335. 0, 0,
  4336. 0, 0,
  4337. 0, 0,
  4338. 0, 0,
  4339. 0, 0,
  4340. GP_7_3_FN, GPSR7_3,
  4341. GP_7_2_FN, GPSR7_2,
  4342. GP_7_1_FN, GPSR7_1,
  4343. GP_7_0_FN, GPSR7_0, }
  4344. },
  4345. #undef F_
  4346. #undef FM
  4347. #define F_(x, y) x,
  4348. #define FM(x) FN_##x,
  4349. { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4) {
  4350. IP0_31_28
  4351. IP0_27_24
  4352. IP0_23_20
  4353. IP0_19_16
  4354. IP0_15_12
  4355. IP0_11_8
  4356. IP0_7_4
  4357. IP0_3_0 }
  4358. },
  4359. { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4) {
  4360. IP1_31_28
  4361. IP1_27_24
  4362. IP1_23_20
  4363. IP1_19_16
  4364. IP1_15_12
  4365. IP1_11_8
  4366. IP1_7_4
  4367. IP1_3_0 }
  4368. },
  4369. { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4) {
  4370. IP2_31_28
  4371. IP2_27_24
  4372. IP2_23_20
  4373. IP2_19_16
  4374. IP2_15_12
  4375. IP2_11_8
  4376. IP2_7_4
  4377. IP2_3_0 }
  4378. },
  4379. { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4) {
  4380. IP3_31_28
  4381. IP3_27_24
  4382. IP3_23_20
  4383. IP3_19_16
  4384. IP3_15_12
  4385. IP3_11_8
  4386. IP3_7_4
  4387. IP3_3_0 }
  4388. },
  4389. { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4) {
  4390. IP4_31_28
  4391. IP4_27_24
  4392. IP4_23_20
  4393. IP4_19_16
  4394. IP4_15_12
  4395. IP4_11_8
  4396. IP4_7_4
  4397. IP4_3_0 }
  4398. },
  4399. { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4) {
  4400. IP5_31_28
  4401. IP5_27_24
  4402. IP5_23_20
  4403. IP5_19_16
  4404. IP5_15_12
  4405. IP5_11_8
  4406. IP5_7_4
  4407. IP5_3_0 }
  4408. },
  4409. { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4) {
  4410. IP6_31_28
  4411. IP6_27_24
  4412. IP6_23_20
  4413. IP6_19_16
  4414. IP6_15_12
  4415. IP6_11_8
  4416. IP6_7_4
  4417. IP6_3_0 }
  4418. },
  4419. { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4) {
  4420. IP7_31_28
  4421. IP7_27_24
  4422. IP7_23_20
  4423. IP7_19_16
  4424. /* IP7_15_12 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4425. IP7_11_8
  4426. IP7_7_4
  4427. IP7_3_0 }
  4428. },
  4429. { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4) {
  4430. IP8_31_28
  4431. IP8_27_24
  4432. IP8_23_20
  4433. IP8_19_16
  4434. IP8_15_12
  4435. IP8_11_8
  4436. IP8_7_4
  4437. IP8_3_0 }
  4438. },
  4439. { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4) {
  4440. IP9_31_28
  4441. IP9_27_24
  4442. IP9_23_20
  4443. IP9_19_16
  4444. IP9_15_12
  4445. IP9_11_8
  4446. IP9_7_4
  4447. IP9_3_0 }
  4448. },
  4449. { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4) {
  4450. IP10_31_28
  4451. IP10_27_24
  4452. IP10_23_20
  4453. IP10_19_16
  4454. IP10_15_12
  4455. IP10_11_8
  4456. IP10_7_4
  4457. IP10_3_0 }
  4458. },
  4459. { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4) {
  4460. IP11_31_28
  4461. IP11_27_24
  4462. IP11_23_20
  4463. IP11_19_16
  4464. IP11_15_12
  4465. IP11_11_8
  4466. IP11_7_4
  4467. IP11_3_0 }
  4468. },
  4469. { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4) {
  4470. IP12_31_28
  4471. IP12_27_24
  4472. IP12_23_20
  4473. IP12_19_16
  4474. IP12_15_12
  4475. IP12_11_8
  4476. IP12_7_4
  4477. IP12_3_0 }
  4478. },
  4479. { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4) {
  4480. IP13_31_28
  4481. IP13_27_24
  4482. IP13_23_20
  4483. IP13_19_16
  4484. IP13_15_12
  4485. IP13_11_8
  4486. IP13_7_4
  4487. IP13_3_0 }
  4488. },
  4489. { PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4) {
  4490. IP14_31_28
  4491. IP14_27_24
  4492. IP14_23_20
  4493. IP14_19_16
  4494. IP14_15_12
  4495. IP14_11_8
  4496. IP14_7_4
  4497. IP14_3_0 }
  4498. },
  4499. { PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4) {
  4500. IP15_31_28
  4501. IP15_27_24
  4502. IP15_23_20
  4503. IP15_19_16
  4504. IP15_15_12
  4505. IP15_11_8
  4506. IP15_7_4
  4507. IP15_3_0 }
  4508. },
  4509. { PINMUX_CFG_REG("IPSR16", 0xe6060240, 32, 4) {
  4510. IP16_31_28
  4511. IP16_27_24
  4512. IP16_23_20
  4513. IP16_19_16
  4514. IP16_15_12
  4515. IP16_11_8
  4516. IP16_7_4
  4517. IP16_3_0 }
  4518. },
  4519. { PINMUX_CFG_REG("IPSR17", 0xe6060244, 32, 4) {
  4520. IP17_31_28
  4521. IP17_27_24
  4522. IP17_23_20
  4523. IP17_19_16
  4524. IP17_15_12
  4525. IP17_11_8
  4526. IP17_7_4
  4527. IP17_3_0 }
  4528. },
  4529. { PINMUX_CFG_REG("IPSR18", 0xe6060248, 32, 4) {
  4530. /* IP18_31_28 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4531. /* IP18_27_24 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4532. /* IP18_23_20 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4533. /* IP18_19_16 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4534. /* IP18_15_12 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4535. /* IP18_11_8 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4536. IP18_7_4
  4537. IP18_3_0 }
  4538. },
  4539. #undef F_
  4540. #undef FM
  4541. #define F_(x, y) x,
  4542. #define FM(x) FN_##x,
  4543. { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
  4544. 3, 2, 3, 1, 1, 1, 1, 1, 2, 1,
  4545. 1, 2, 1, 1, 1, 2, 2, 1, 2, 3) {
  4546. MOD_SEL0_31_30_29
  4547. MOD_SEL0_28_27
  4548. MOD_SEL0_26_25_24
  4549. MOD_SEL0_23
  4550. MOD_SEL0_22
  4551. MOD_SEL0_21
  4552. MOD_SEL0_20
  4553. MOD_SEL0_19
  4554. MOD_SEL0_18_17
  4555. MOD_SEL0_16
  4556. 0, 0, /* RESERVED 15 */
  4557. MOD_SEL0_14_13
  4558. MOD_SEL0_12
  4559. MOD_SEL0_11
  4560. MOD_SEL0_10
  4561. MOD_SEL0_9_8
  4562. MOD_SEL0_7_6
  4563. MOD_SEL0_5
  4564. MOD_SEL0_4_3
  4565. /* RESERVED 2, 1, 0 */
  4566. 0, 0, 0, 0, 0, 0, 0, 0 }
  4567. },
  4568. { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
  4569. 2, 3, 1, 2, 3, 1, 1, 2, 1,
  4570. 2, 1, 1, 1, 1, 1, 2, 1, 1, 1, 1, 1, 1, 1) {
  4571. MOD_SEL1_31_30
  4572. MOD_SEL1_29_28_27
  4573. MOD_SEL1_26
  4574. MOD_SEL1_25_24
  4575. MOD_SEL1_23_22_21
  4576. MOD_SEL1_20
  4577. MOD_SEL1_19
  4578. MOD_SEL1_18_17
  4579. MOD_SEL1_16
  4580. MOD_SEL1_15_14
  4581. MOD_SEL1_13
  4582. MOD_SEL1_12
  4583. MOD_SEL1_11
  4584. MOD_SEL1_10
  4585. MOD_SEL1_9
  4586. 0, 0, 0, 0, /* RESERVED 8, 7 */
  4587. MOD_SEL1_6
  4588. MOD_SEL1_5
  4589. MOD_SEL1_4
  4590. MOD_SEL1_3
  4591. MOD_SEL1_2
  4592. MOD_SEL1_1
  4593. MOD_SEL1_0 }
  4594. },
  4595. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xe6060508, 32,
  4596. 1, 1, 1, 2, 1, 3, 1, 1, 1, 1, 1, 1, 1,
  4597. 4, 4, 4, 3, 1) {
  4598. MOD_SEL2_31
  4599. MOD_SEL2_30
  4600. MOD_SEL2_29
  4601. MOD_SEL2_28_27
  4602. MOD_SEL2_26
  4603. MOD_SEL2_25_24_23
  4604. MOD_SEL2_22
  4605. MOD_SEL2_21
  4606. MOD_SEL2_20
  4607. MOD_SEL2_19
  4608. MOD_SEL2_18
  4609. MOD_SEL2_17
  4610. /* RESERVED 16 */
  4611. 0, 0,
  4612. /* RESERVED 15, 14, 13, 12 */
  4613. 0, 0, 0, 0, 0, 0, 0, 0,
  4614. 0, 0, 0, 0, 0, 0, 0, 0,
  4615. /* RESERVED 11, 10, 9, 8 */
  4616. 0, 0, 0, 0, 0, 0, 0, 0,
  4617. 0, 0, 0, 0, 0, 0, 0, 0,
  4618. /* RESERVED 7, 6, 5, 4 */
  4619. 0, 0, 0, 0, 0, 0, 0, 0,
  4620. 0, 0, 0, 0, 0, 0, 0, 0,
  4621. /* RESERVED 3, 2, 1 */
  4622. 0, 0, 0, 0, 0, 0, 0, 0,
  4623. MOD_SEL2_0 }
  4624. },
  4625. { },
  4626. };
  4627. static const struct pinmux_drive_reg pinmux_drive_regs[] = {
  4628. { PINMUX_DRIVE_REG("DRVCTRL0", 0xe6060300) {
  4629. { PIN_NUMBER('W', 3), 28, 2 }, /* QSPI0_SPCLK */
  4630. { PIN_A_NUMBER('C', 5), 24, 2 }, /* QSPI0_MOSI_IO0 */
  4631. { PIN_A_NUMBER('B', 4), 20, 2 }, /* QSPI0_MISO_IO1 */
  4632. { PIN_NUMBER('Y', 6), 16, 2 }, /* QSPI0_IO2 */
  4633. { PIN_A_NUMBER('B', 6), 12, 2 }, /* QSPI0_IO3 */
  4634. { PIN_NUMBER('Y', 3), 8, 2 }, /* QSPI0_SSL */
  4635. { PIN_NUMBER('V', 3), 4, 2 }, /* QSPI1_SPCLK */
  4636. { PIN_A_NUMBER('C', 7), 0, 2 }, /* QSPI1_MOSI_IO0 */
  4637. } },
  4638. { PINMUX_DRIVE_REG("DRVCTRL1", 0xe6060304) {
  4639. { PIN_A_NUMBER('E', 5), 28, 2 }, /* QSPI1_MISO_IO1 */
  4640. { PIN_A_NUMBER('E', 4), 24, 2 }, /* QSPI1_IO2 */
  4641. { PIN_A_NUMBER('C', 3), 20, 2 }, /* QSPI1_IO3 */
  4642. { PIN_NUMBER('V', 5), 16, 2 }, /* QSPI1_SSL */
  4643. { PIN_NUMBER('Y', 7), 12, 2 }, /* RPC_INT# */
  4644. { PIN_NUMBER('V', 6), 8, 2 }, /* RPC_WP# */
  4645. { PIN_NUMBER('V', 7), 4, 2 }, /* RPC_RESET# */
  4646. { PIN_NUMBER('A', 16), 0, 3 }, /* AVB_RX_CTL */
  4647. } },
  4648. { PINMUX_DRIVE_REG("DRVCTRL2", 0xe6060308) {
  4649. { PIN_NUMBER('B', 19), 28, 3 }, /* AVB_RXC */
  4650. { PIN_NUMBER('A', 13), 24, 3 }, /* AVB_RD0 */
  4651. { PIN_NUMBER('B', 13), 20, 3 }, /* AVB_RD1 */
  4652. { PIN_NUMBER('A', 14), 16, 3 }, /* AVB_RD2 */
  4653. { PIN_NUMBER('B', 14), 12, 3 }, /* AVB_RD3 */
  4654. { PIN_NUMBER('A', 8), 8, 3 }, /* AVB_TX_CTL */
  4655. { PIN_NUMBER('A', 19), 4, 3 }, /* AVB_TXC */
  4656. { PIN_NUMBER('A', 18), 0, 3 }, /* AVB_TD0 */
  4657. } },
  4658. { PINMUX_DRIVE_REG("DRVCTRL3", 0xe606030c) {
  4659. { PIN_NUMBER('B', 18), 28, 3 }, /* AVB_TD1 */
  4660. { PIN_NUMBER('A', 17), 24, 3 }, /* AVB_TD2 */
  4661. { PIN_NUMBER('B', 17), 20, 3 }, /* AVB_TD3 */
  4662. { PIN_NUMBER('A', 12), 16, 3 }, /* AVB_TXCREFCLK */
  4663. { PIN_NUMBER('A', 9), 12, 3 }, /* AVB_MDIO */
  4664. { RCAR_GP_PIN(2, 9), 8, 3 }, /* AVB_MDC */
  4665. { RCAR_GP_PIN(2, 10), 4, 3 }, /* AVB_MAGIC */
  4666. { RCAR_GP_PIN(2, 11), 0, 3 }, /* AVB_PHY_INT */
  4667. } },
  4668. { PINMUX_DRIVE_REG("DRVCTRL4", 0xe6060310) {
  4669. { RCAR_GP_PIN(2, 12), 28, 3 }, /* AVB_LINK */
  4670. { RCAR_GP_PIN(2, 13), 24, 3 }, /* AVB_AVTP_MATCH */
  4671. { RCAR_GP_PIN(2, 14), 20, 3 }, /* AVB_AVTP_CAPTURE */
  4672. { RCAR_GP_PIN(2, 0), 16, 3 }, /* IRQ0 */
  4673. { RCAR_GP_PIN(2, 1), 12, 3 }, /* IRQ1 */
  4674. { RCAR_GP_PIN(2, 2), 8, 3 }, /* IRQ2 */
  4675. { RCAR_GP_PIN(2, 3), 4, 3 }, /* IRQ3 */
  4676. { RCAR_GP_PIN(2, 4), 0, 3 }, /* IRQ4 */
  4677. } },
  4678. { PINMUX_DRIVE_REG("DRVCTRL5", 0xe6060314) {
  4679. { RCAR_GP_PIN(2, 5), 28, 3 }, /* IRQ5 */
  4680. { RCAR_GP_PIN(2, 6), 24, 3 }, /* PWM0 */
  4681. { RCAR_GP_PIN(2, 7), 20, 3 }, /* PWM1 */
  4682. { RCAR_GP_PIN(2, 8), 16, 3 }, /* PWM2 */
  4683. { RCAR_GP_PIN(1, 0), 12, 3 }, /* A0 */
  4684. { RCAR_GP_PIN(1, 1), 8, 3 }, /* A1 */
  4685. { RCAR_GP_PIN(1, 2), 4, 3 }, /* A2 */
  4686. { RCAR_GP_PIN(1, 3), 0, 3 }, /* A3 */
  4687. } },
  4688. { PINMUX_DRIVE_REG("DRVCTRL6", 0xe6060318) {
  4689. { RCAR_GP_PIN(1, 4), 28, 3 }, /* A4 */
  4690. { RCAR_GP_PIN(1, 5), 24, 3 }, /* A5 */
  4691. { RCAR_GP_PIN(1, 6), 20, 3 }, /* A6 */
  4692. { RCAR_GP_PIN(1, 7), 16, 3 }, /* A7 */
  4693. { RCAR_GP_PIN(1, 8), 12, 3 }, /* A8 */
  4694. { RCAR_GP_PIN(1, 9), 8, 3 }, /* A9 */
  4695. { RCAR_GP_PIN(1, 10), 4, 3 }, /* A10 */
  4696. { RCAR_GP_PIN(1, 11), 0, 3 }, /* A11 */
  4697. } },
  4698. { PINMUX_DRIVE_REG("DRVCTRL7", 0xe606031c) {
  4699. { RCAR_GP_PIN(1, 12), 28, 3 }, /* A12 */
  4700. { RCAR_GP_PIN(1, 13), 24, 3 }, /* A13 */
  4701. { RCAR_GP_PIN(1, 14), 20, 3 }, /* A14 */
  4702. { RCAR_GP_PIN(1, 15), 16, 3 }, /* A15 */
  4703. { RCAR_GP_PIN(1, 16), 12, 3 }, /* A16 */
  4704. { RCAR_GP_PIN(1, 17), 8, 3 }, /* A17 */
  4705. { RCAR_GP_PIN(1, 18), 4, 3 }, /* A18 */
  4706. { RCAR_GP_PIN(1, 19), 0, 3 }, /* A19 */
  4707. } },
  4708. { PINMUX_DRIVE_REG("DRVCTRL8", 0xe6060320) {
  4709. { RCAR_GP_PIN(1, 28), 28, 3 }, /* CLKOUT */
  4710. { RCAR_GP_PIN(1, 20), 24, 3 }, /* CS0 */
  4711. { RCAR_GP_PIN(1, 21), 20, 3 }, /* CS1_A26 */
  4712. { RCAR_GP_PIN(1, 22), 16, 3 }, /* BS */
  4713. { RCAR_GP_PIN(1, 23), 12, 3 }, /* RD */
  4714. { RCAR_GP_PIN(1, 24), 8, 3 }, /* RD_WR */
  4715. { RCAR_GP_PIN(1, 25), 4, 3 }, /* WE0 */
  4716. { RCAR_GP_PIN(1, 26), 0, 3 }, /* WE1 */
  4717. } },
  4718. { PINMUX_DRIVE_REG("DRVCTRL9", 0xe6060324) {
  4719. { RCAR_GP_PIN(1, 27), 28, 3 }, /* EX_WAIT0 */
  4720. { PIN_NUMBER('C', 1), 24, 3 }, /* PRESETOUT# */
  4721. { RCAR_GP_PIN(0, 0), 20, 3 }, /* D0 */
  4722. { RCAR_GP_PIN(0, 1), 16, 3 }, /* D1 */
  4723. { RCAR_GP_PIN(0, 2), 12, 3 }, /* D2 */
  4724. { RCAR_GP_PIN(0, 3), 8, 3 }, /* D3 */
  4725. { RCAR_GP_PIN(0, 4), 4, 3 }, /* D4 */
  4726. { RCAR_GP_PIN(0, 5), 0, 3 }, /* D5 */
  4727. } },
  4728. { PINMUX_DRIVE_REG("DRVCTRL10", 0xe6060328) {
  4729. { RCAR_GP_PIN(0, 6), 28, 3 }, /* D6 */
  4730. { RCAR_GP_PIN(0, 7), 24, 3 }, /* D7 */
  4731. { RCAR_GP_PIN(0, 8), 20, 3 }, /* D8 */
  4732. { RCAR_GP_PIN(0, 9), 16, 3 }, /* D9 */
  4733. { RCAR_GP_PIN(0, 10), 12, 3 }, /* D10 */
  4734. { RCAR_GP_PIN(0, 11), 8, 3 }, /* D11 */
  4735. { RCAR_GP_PIN(0, 12), 4, 3 }, /* D12 */
  4736. { RCAR_GP_PIN(0, 13), 0, 3 }, /* D13 */
  4737. } },
  4738. { PINMUX_DRIVE_REG("DRVCTRL11", 0xe606032c) {
  4739. { RCAR_GP_PIN(0, 14), 28, 3 }, /* D14 */
  4740. { RCAR_GP_PIN(0, 15), 24, 3 }, /* D15 */
  4741. { RCAR_GP_PIN(7, 0), 20, 3 }, /* AVS1 */
  4742. { RCAR_GP_PIN(7, 1), 16, 3 }, /* AVS2 */
  4743. { RCAR_GP_PIN(7, 2), 12, 3 }, /* HDMI0_CEC */
  4744. { RCAR_GP_PIN(7, 3), 8, 3 }, /* GP7_03 */
  4745. { PIN_A_NUMBER('P', 7), 4, 2 }, /* DU_DOTCLKIN0 */
  4746. { PIN_A_NUMBER('P', 8), 0, 2 }, /* DU_DOTCLKIN1 */
  4747. } },
  4748. { PINMUX_DRIVE_REG("DRVCTRL12", 0xe6060330) {
  4749. { PIN_A_NUMBER('R', 8), 28, 2 }, /* DU_DOTCLKIN3 */
  4750. { PIN_A_NUMBER('D', 38), 20, 2 }, /* FSCLKST */
  4751. { PIN_A_NUMBER('R', 30), 4, 2 }, /* TMS */
  4752. } },
  4753. { PINMUX_DRIVE_REG("DRVCTRL13", 0xe6060334) {
  4754. { PIN_A_NUMBER('T', 28), 28, 2 }, /* TDO */
  4755. { PIN_A_NUMBER('T', 30), 24, 2 }, /* ASEBRK */
  4756. { RCAR_GP_PIN(3, 0), 20, 3 }, /* SD0_CLK */
  4757. { RCAR_GP_PIN(3, 1), 16, 3 }, /* SD0_CMD */
  4758. { RCAR_GP_PIN(3, 2), 12, 3 }, /* SD0_DAT0 */
  4759. { RCAR_GP_PIN(3, 3), 8, 3 }, /* SD0_DAT1 */
  4760. { RCAR_GP_PIN(3, 4), 4, 3 }, /* SD0_DAT2 */
  4761. { RCAR_GP_PIN(3, 5), 0, 3 }, /* SD0_DAT3 */
  4762. } },
  4763. { PINMUX_DRIVE_REG("DRVCTRL14", 0xe6060338) {
  4764. { RCAR_GP_PIN(3, 6), 28, 3 }, /* SD1_CLK */
  4765. { RCAR_GP_PIN(3, 7), 24, 3 }, /* SD1_CMD */
  4766. { RCAR_GP_PIN(3, 8), 20, 3 }, /* SD1_DAT0 */
  4767. { RCAR_GP_PIN(3, 9), 16, 3 }, /* SD1_DAT1 */
  4768. { RCAR_GP_PIN(3, 10), 12, 3 }, /* SD1_DAT2 */
  4769. { RCAR_GP_PIN(3, 11), 8, 3 }, /* SD1_DAT3 */
  4770. { RCAR_GP_PIN(4, 0), 4, 3 }, /* SD2_CLK */
  4771. { RCAR_GP_PIN(4, 1), 0, 3 }, /* SD2_CMD */
  4772. } },
  4773. { PINMUX_DRIVE_REG("DRVCTRL15", 0xe606033c) {
  4774. { RCAR_GP_PIN(4, 2), 28, 3 }, /* SD2_DAT0 */
  4775. { RCAR_GP_PIN(4, 3), 24, 3 }, /* SD2_DAT1 */
  4776. { RCAR_GP_PIN(4, 4), 20, 3 }, /* SD2_DAT2 */
  4777. { RCAR_GP_PIN(4, 5), 16, 3 }, /* SD2_DAT3 */
  4778. { RCAR_GP_PIN(4, 6), 12, 3 }, /* SD2_DS */
  4779. { RCAR_GP_PIN(4, 7), 8, 3 }, /* SD3_CLK */
  4780. { RCAR_GP_PIN(4, 8), 4, 3 }, /* SD3_CMD */
  4781. { RCAR_GP_PIN(4, 9), 0, 3 }, /* SD3_DAT0 */
  4782. } },
  4783. { PINMUX_DRIVE_REG("DRVCTRL16", 0xe6060340) {
  4784. { RCAR_GP_PIN(4, 10), 28, 3 }, /* SD3_DAT1 */
  4785. { RCAR_GP_PIN(4, 11), 24, 3 }, /* SD3_DAT2 */
  4786. { RCAR_GP_PIN(4, 12), 20, 3 }, /* SD3_DAT3 */
  4787. { RCAR_GP_PIN(4, 13), 16, 3 }, /* SD3_DAT4 */
  4788. { RCAR_GP_PIN(4, 14), 12, 3 }, /* SD3_DAT5 */
  4789. { RCAR_GP_PIN(4, 15), 8, 3 }, /* SD3_DAT6 */
  4790. { RCAR_GP_PIN(4, 16), 4, 3 }, /* SD3_DAT7 */
  4791. { RCAR_GP_PIN(4, 17), 0, 3 }, /* SD3_DS */
  4792. } },
  4793. { PINMUX_DRIVE_REG("DRVCTRL17", 0xe6060344) {
  4794. { RCAR_GP_PIN(3, 12), 28, 3 }, /* SD0_CD */
  4795. { RCAR_GP_PIN(3, 13), 24, 3 }, /* SD0_WP */
  4796. { RCAR_GP_PIN(3, 14), 20, 3 }, /* SD1_CD */
  4797. { RCAR_GP_PIN(3, 15), 16, 3 }, /* SD1_WP */
  4798. { RCAR_GP_PIN(5, 0), 12, 3 }, /* SCK0 */
  4799. { RCAR_GP_PIN(5, 1), 8, 3 }, /* RX0 */
  4800. { RCAR_GP_PIN(5, 2), 4, 3 }, /* TX0 */
  4801. { RCAR_GP_PIN(5, 3), 0, 3 }, /* CTS0 */
  4802. } },
  4803. { PINMUX_DRIVE_REG("DRVCTRL18", 0xe6060348) {
  4804. { RCAR_GP_PIN(5, 4), 28, 3 }, /* RTS0 */
  4805. { RCAR_GP_PIN(5, 5), 24, 3 }, /* RX1 */
  4806. { RCAR_GP_PIN(5, 6), 20, 3 }, /* TX1 */
  4807. { RCAR_GP_PIN(5, 7), 16, 3 }, /* CTS1 */
  4808. { RCAR_GP_PIN(5, 8), 12, 3 }, /* RTS1 */
  4809. { RCAR_GP_PIN(5, 9), 8, 3 }, /* SCK2 */
  4810. { RCAR_GP_PIN(5, 10), 4, 3 }, /* TX2 */
  4811. { RCAR_GP_PIN(5, 11), 0, 3 }, /* RX2 */
  4812. } },
  4813. { PINMUX_DRIVE_REG("DRVCTRL19", 0xe606034c) {
  4814. { RCAR_GP_PIN(5, 12), 28, 3 }, /* HSCK0 */
  4815. { RCAR_GP_PIN(5, 13), 24, 3 }, /* HRX0 */
  4816. { RCAR_GP_PIN(5, 14), 20, 3 }, /* HTX0 */
  4817. { RCAR_GP_PIN(5, 15), 16, 3 }, /* HCTS0 */
  4818. { RCAR_GP_PIN(5, 16), 12, 3 }, /* HRTS0 */
  4819. { RCAR_GP_PIN(5, 17), 8, 3 }, /* MSIOF0_SCK */
  4820. { RCAR_GP_PIN(5, 18), 4, 3 }, /* MSIOF0_SYNC */
  4821. { RCAR_GP_PIN(5, 19), 0, 3 }, /* MSIOF0_SS1 */
  4822. } },
  4823. { PINMUX_DRIVE_REG("DRVCTRL20", 0xe6060350) {
  4824. { RCAR_GP_PIN(5, 20), 28, 3 }, /* MSIOF0_TXD */
  4825. { RCAR_GP_PIN(5, 21), 24, 3 }, /* MSIOF0_SS2 */
  4826. { RCAR_GP_PIN(5, 22), 20, 3 }, /* MSIOF0_RXD */
  4827. { RCAR_GP_PIN(5, 23), 16, 3 }, /* MLB_CLK */
  4828. { RCAR_GP_PIN(5, 24), 12, 3 }, /* MLB_SIG */
  4829. { RCAR_GP_PIN(5, 25), 8, 3 }, /* MLB_DAT */
  4830. { PIN_NUMBER('H', 37), 4, 3 }, /* MLB_REF */
  4831. { RCAR_GP_PIN(6, 0), 0, 3 }, /* SSI_SCK01239 */
  4832. } },
  4833. { PINMUX_DRIVE_REG("DRVCTRL21", 0xe6060354) {
  4834. { RCAR_GP_PIN(6, 1), 28, 3 }, /* SSI_WS01239 */
  4835. { RCAR_GP_PIN(6, 2), 24, 3 }, /* SSI_SDATA0 */
  4836. { RCAR_GP_PIN(6, 3), 20, 3 }, /* SSI_SDATA1 */
  4837. { RCAR_GP_PIN(6, 4), 16, 3 }, /* SSI_SDATA2 */
  4838. { RCAR_GP_PIN(6, 5), 12, 3 }, /* SSI_SCK349 */
  4839. { RCAR_GP_PIN(6, 6), 8, 3 }, /* SSI_WS349 */
  4840. { RCAR_GP_PIN(6, 7), 4, 3 }, /* SSI_SDATA3 */
  4841. { RCAR_GP_PIN(6, 8), 0, 3 }, /* SSI_SCK4 */
  4842. } },
  4843. { PINMUX_DRIVE_REG("DRVCTRL22", 0xe6060358) {
  4844. { RCAR_GP_PIN(6, 9), 28, 3 }, /* SSI_WS4 */
  4845. { RCAR_GP_PIN(6, 10), 24, 3 }, /* SSI_SDATA4 */
  4846. { RCAR_GP_PIN(6, 11), 20, 3 }, /* SSI_SCK5 */
  4847. { RCAR_GP_PIN(6, 12), 16, 3 }, /* SSI_WS5 */
  4848. { RCAR_GP_PIN(6, 13), 12, 3 }, /* SSI_SDATA5 */
  4849. { RCAR_GP_PIN(6, 14), 8, 3 }, /* SSI_SCK6 */
  4850. { RCAR_GP_PIN(6, 15), 4, 3 }, /* SSI_WS6 */
  4851. { RCAR_GP_PIN(6, 16), 0, 3 }, /* SSI_SDATA6 */
  4852. } },
  4853. { PINMUX_DRIVE_REG("DRVCTRL23", 0xe606035c) {
  4854. { RCAR_GP_PIN(6, 17), 28, 3 }, /* SSI_SCK78 */
  4855. { RCAR_GP_PIN(6, 18), 24, 3 }, /* SSI_WS78 */
  4856. { RCAR_GP_PIN(6, 19), 20, 3 }, /* SSI_SDATA7 */
  4857. { RCAR_GP_PIN(6, 20), 16, 3 }, /* SSI_SDATA8 */
  4858. { RCAR_GP_PIN(6, 21), 12, 3 }, /* SSI_SDATA9 */
  4859. { RCAR_GP_PIN(6, 22), 8, 3 }, /* AUDIO_CLKA */
  4860. { RCAR_GP_PIN(6, 23), 4, 3 }, /* AUDIO_CLKB */
  4861. { RCAR_GP_PIN(6, 24), 0, 3 }, /* USB0_PWEN */
  4862. } },
  4863. { PINMUX_DRIVE_REG("DRVCTRL24", 0xe6060360) {
  4864. { RCAR_GP_PIN(6, 25), 28, 3 }, /* USB0_OVC */
  4865. { RCAR_GP_PIN(6, 26), 24, 3 }, /* USB1_PWEN */
  4866. { RCAR_GP_PIN(6, 27), 20, 3 }, /* USB1_OVC */
  4867. { RCAR_GP_PIN(6, 28), 16, 3 }, /* USB30_PWEN */
  4868. { RCAR_GP_PIN(6, 29), 12, 3 }, /* USB30_OVC */
  4869. { RCAR_GP_PIN(6, 30), 8, 3 }, /* GP6_30 */
  4870. { RCAR_GP_PIN(6, 31), 4, 3 }, /* GP6_31 */
  4871. } },
  4872. { },
  4873. };
  4874. enum ioctrl_regs {
  4875. POCCTRL,
  4876. };
  4877. static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
  4878. [POCCTRL] = { 0xe6060380, },
  4879. { /* sentinel */ },
  4880. };
  4881. static int r8a77965_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
  4882. {
  4883. int bit = -EINVAL;
  4884. *pocctrl = pinmux_ioctrl_regs[POCCTRL].reg;
  4885. if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 11))
  4886. bit = pin & 0x1f;
  4887. if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 17))
  4888. bit = (pin & 0x1f) + 12;
  4889. return bit;
  4890. }
  4891. static const struct pinmux_bias_reg pinmux_bias_regs[] = {
  4892. { PINMUX_BIAS_REG("PUEN0", 0xe6060400, "PUD0", 0xe6060440) {
  4893. [ 0] = PIN_NUMBER('W', 3), /* QSPI0_SPCLK */
  4894. [ 1] = PIN_A_NUMBER('C', 5), /* QSPI0_MOSI_IO0 */
  4895. [ 2] = PIN_A_NUMBER('B', 4), /* QSPI0_MISO_IO1 */
  4896. [ 3] = PIN_NUMBER('Y', 6), /* QSPI0_IO2 */
  4897. [ 4] = PIN_A_NUMBER('B', 6), /* QSPI0_IO3 */
  4898. [ 5] = PIN_NUMBER('Y', 3), /* QSPI0_SSL */
  4899. [ 6] = PIN_NUMBER('V', 3), /* QSPI1_SPCLK */
  4900. [ 7] = PIN_A_NUMBER('C', 7), /* QSPI1_MOSI_IO0 */
  4901. [ 8] = PIN_A_NUMBER('E', 5), /* QSPI1_MISO_IO1 */
  4902. [ 9] = PIN_A_NUMBER('E', 4), /* QSPI1_IO2 */
  4903. [10] = PIN_A_NUMBER('C', 3), /* QSPI1_IO3 */
  4904. [11] = PIN_NUMBER('V', 5), /* QSPI1_SSL */
  4905. [12] = PIN_NUMBER('Y', 7), /* RPC_INT# */
  4906. [13] = PIN_NUMBER('V', 6), /* RPC_WP# */
  4907. [14] = PIN_NUMBER('V', 7), /* RPC_RESET# */
  4908. [15] = PIN_NUMBER('A', 16), /* AVB_RX_CTL */
  4909. [16] = PIN_NUMBER('B', 19), /* AVB_RXC */
  4910. [17] = PIN_NUMBER('A', 13), /* AVB_RD0 */
  4911. [18] = PIN_NUMBER('B', 13), /* AVB_RD1 */
  4912. [19] = PIN_NUMBER('A', 14), /* AVB_RD2 */
  4913. [20] = PIN_NUMBER('B', 14), /* AVB_RD3 */
  4914. [21] = PIN_NUMBER('A', 8), /* AVB_TX_CTL */
  4915. [22] = PIN_NUMBER('A', 19), /* AVB_TXC */
  4916. [23] = PIN_NUMBER('A', 18), /* AVB_TD0 */
  4917. [24] = PIN_NUMBER('B', 18), /* AVB_TD1 */
  4918. [25] = PIN_NUMBER('A', 17), /* AVB_TD2 */
  4919. [26] = PIN_NUMBER('B', 17), /* AVB_TD3 */
  4920. [27] = PIN_NUMBER('A', 12), /* AVB_TXCREFCLK */
  4921. [28] = PIN_NUMBER('A', 9), /* AVB_MDIO */
  4922. [29] = RCAR_GP_PIN(2, 9), /* AVB_MDC */
  4923. [30] = RCAR_GP_PIN(2, 10), /* AVB_MAGIC */
  4924. [31] = RCAR_GP_PIN(2, 11), /* AVB_PHY_INT */
  4925. } },
  4926. { PINMUX_BIAS_REG("PUEN1", 0xe6060404, "PUD1", 0xe6060444) {
  4927. [ 0] = RCAR_GP_PIN(2, 12), /* AVB_LINK */
  4928. [ 1] = RCAR_GP_PIN(2, 13), /* AVB_AVTP_MATCH_A */
  4929. [ 2] = RCAR_GP_PIN(2, 14), /* AVB_AVTP_CAPTURE_A */
  4930. [ 3] = RCAR_GP_PIN(2, 0), /* IRQ0 */
  4931. [ 4] = RCAR_GP_PIN(2, 1), /* IRQ1 */
  4932. [ 5] = RCAR_GP_PIN(2, 2), /* IRQ2 */
  4933. [ 6] = RCAR_GP_PIN(2, 3), /* IRQ3 */
  4934. [ 7] = RCAR_GP_PIN(2, 4), /* IRQ4 */
  4935. [ 8] = RCAR_GP_PIN(2, 5), /* IRQ5 */
  4936. [ 9] = RCAR_GP_PIN(2, 6), /* PWM0 */
  4937. [10] = RCAR_GP_PIN(2, 7), /* PWM1_A */
  4938. [11] = RCAR_GP_PIN(2, 8), /* PWM2_A */
  4939. [12] = RCAR_GP_PIN(1, 0), /* A0 */
  4940. [13] = RCAR_GP_PIN(1, 1), /* A1 */
  4941. [14] = RCAR_GP_PIN(1, 2), /* A2 */
  4942. [15] = RCAR_GP_PIN(1, 3), /* A3 */
  4943. [16] = RCAR_GP_PIN(1, 4), /* A4 */
  4944. [17] = RCAR_GP_PIN(1, 5), /* A5 */
  4945. [18] = RCAR_GP_PIN(1, 6), /* A6 */
  4946. [19] = RCAR_GP_PIN(1, 7), /* A7 */
  4947. [20] = RCAR_GP_PIN(1, 8), /* A8 */
  4948. [21] = RCAR_GP_PIN(1, 9), /* A9 */
  4949. [22] = RCAR_GP_PIN(1, 10), /* A10 */
  4950. [23] = RCAR_GP_PIN(1, 11), /* A11 */
  4951. [24] = RCAR_GP_PIN(1, 12), /* A12 */
  4952. [25] = RCAR_GP_PIN(1, 13), /* A13 */
  4953. [26] = RCAR_GP_PIN(1, 14), /* A14 */
  4954. [27] = RCAR_GP_PIN(1, 15), /* A15 */
  4955. [28] = RCAR_GP_PIN(1, 16), /* A16 */
  4956. [29] = RCAR_GP_PIN(1, 17), /* A17 */
  4957. [30] = RCAR_GP_PIN(1, 18), /* A18 */
  4958. [31] = RCAR_GP_PIN(1, 19), /* A19 */
  4959. } },
  4960. { PINMUX_BIAS_REG("PUEN2", 0xe6060408, "PUD2", 0xe6060448) {
  4961. [ 0] = RCAR_GP_PIN(1, 28), /* CLKOUT */
  4962. [ 1] = RCAR_GP_PIN(1, 20), /* CS0_N */
  4963. [ 2] = RCAR_GP_PIN(1, 21), /* CS1_N */
  4964. [ 3] = RCAR_GP_PIN(1, 22), /* BS_N */
  4965. [ 4] = RCAR_GP_PIN(1, 23), /* RD_N */
  4966. [ 5] = RCAR_GP_PIN(1, 24), /* RD_WR_N */
  4967. [ 6] = RCAR_GP_PIN(1, 25), /* WE0_N */
  4968. [ 7] = RCAR_GP_PIN(1, 26), /* WE1_N */
  4969. [ 8] = RCAR_GP_PIN(1, 27), /* EX_WAIT0_A */
  4970. [ 9] = PIN_NUMBER('C', 1), /* PRESETOUT# */
  4971. [10] = RCAR_GP_PIN(0, 0), /* D0 */
  4972. [11] = RCAR_GP_PIN(0, 1), /* D1 */
  4973. [12] = RCAR_GP_PIN(0, 2), /* D2 */
  4974. [13] = RCAR_GP_PIN(0, 3), /* D3 */
  4975. [14] = RCAR_GP_PIN(0, 4), /* D4 */
  4976. [15] = RCAR_GP_PIN(0, 5), /* D5 */
  4977. [16] = RCAR_GP_PIN(0, 6), /* D6 */
  4978. [17] = RCAR_GP_PIN(0, 7), /* D7 */
  4979. [18] = RCAR_GP_PIN(0, 8), /* D8 */
  4980. [19] = RCAR_GP_PIN(0, 9), /* D9 */
  4981. [20] = RCAR_GP_PIN(0, 10), /* D10 */
  4982. [21] = RCAR_GP_PIN(0, 11), /* D11 */
  4983. [22] = RCAR_GP_PIN(0, 12), /* D12 */
  4984. [23] = RCAR_GP_PIN(0, 13), /* D13 */
  4985. [24] = RCAR_GP_PIN(0, 14), /* D14 */
  4986. [25] = RCAR_GP_PIN(0, 15), /* D15 */
  4987. [26] = RCAR_GP_PIN(7, 0), /* AVS1 */
  4988. [27] = RCAR_GP_PIN(7, 1), /* AVS2 */
  4989. [28] = RCAR_GP_PIN(7, 2), /* HDMI0_CEC */
  4990. [29] = RCAR_GP_PIN(7, 3), /* GP7_03 */
  4991. [30] = PIN_A_NUMBER('P', 7), /* DU_DOTCLKIN0 */
  4992. [31] = PIN_A_NUMBER('P', 8), /* DU_DOTCLKIN1 */
  4993. } },
  4994. { PINMUX_BIAS_REG("PUEN3", 0xe606040c, "PUD3", 0xe606044c) {
  4995. [ 0] = PIN_A_NUMBER('R', 8), /* DU_DOTCLKIN2 */
  4996. [ 1] = PIN_NONE,
  4997. [ 2] = PIN_A_NUMBER('D', 38), /* FSCLKST */
  4998. [ 3] = PIN_A_NUMBER('D', 39), /* EXTALR*/
  4999. [ 4] = PIN_A_NUMBER('R', 26), /* TRST# */
  5000. [ 5] = PIN_A_NUMBER('T', 27), /* TCK */
  5001. [ 6] = PIN_A_NUMBER('R', 30), /* TMS */
  5002. [ 7] = PIN_A_NUMBER('R', 29), /* TDI */
  5003. [ 8] = PIN_NONE,
  5004. [ 9] = PIN_A_NUMBER('T', 30), /* ASEBRK */
  5005. [10] = RCAR_GP_PIN(3, 0), /* SD0_CLK */
  5006. [11] = RCAR_GP_PIN(3, 1), /* SD0_CMD */
  5007. [12] = RCAR_GP_PIN(3, 2), /* SD0_DAT0 */
  5008. [13] = RCAR_GP_PIN(3, 3), /* SD0_DAT1 */
  5009. [14] = RCAR_GP_PIN(3, 4), /* SD0_DAT2 */
  5010. [15] = RCAR_GP_PIN(3, 5), /* SD0_DAT3 */
  5011. [16] = RCAR_GP_PIN(3, 6), /* SD1_CLK */
  5012. [17] = RCAR_GP_PIN(3, 7), /* SD1_CMD */
  5013. [18] = RCAR_GP_PIN(3, 8), /* SD1_DAT0 */
  5014. [19] = RCAR_GP_PIN(3, 9), /* SD1_DAT1 */
  5015. [20] = RCAR_GP_PIN(3, 10), /* SD1_DAT2 */
  5016. [21] = RCAR_GP_PIN(3, 11), /* SD1_DAT3 */
  5017. [22] = RCAR_GP_PIN(4, 0), /* SD2_CLK */
  5018. [23] = RCAR_GP_PIN(4, 1), /* SD2_CMD */
  5019. [24] = RCAR_GP_PIN(4, 2), /* SD2_DAT0 */
  5020. [25] = RCAR_GP_PIN(4, 3), /* SD2_DAT1 */
  5021. [26] = RCAR_GP_PIN(4, 4), /* SD2_DAT2 */
  5022. [27] = RCAR_GP_PIN(4, 5), /* SD2_DAT3 */
  5023. [28] = RCAR_GP_PIN(4, 6), /* SD2_DS */
  5024. [29] = RCAR_GP_PIN(4, 7), /* SD3_CLK */
  5025. [30] = RCAR_GP_PIN(4, 8), /* SD3_CMD */
  5026. [31] = RCAR_GP_PIN(4, 9), /* SD3_DAT0 */
  5027. } },
  5028. { PINMUX_BIAS_REG("PUEN4", 0xe6060410, "PUD4", 0xe6060450) {
  5029. [ 0] = RCAR_GP_PIN(4, 10), /* SD3_DAT1 */
  5030. [ 1] = RCAR_GP_PIN(4, 11), /* SD3_DAT2 */
  5031. [ 2] = RCAR_GP_PIN(4, 12), /* SD3_DAT3 */
  5032. [ 3] = RCAR_GP_PIN(4, 13), /* SD3_DAT4 */
  5033. [ 4] = RCAR_GP_PIN(4, 14), /* SD3_DAT5 */
  5034. [ 5] = RCAR_GP_PIN(4, 15), /* SD3_DAT6 */
  5035. [ 6] = RCAR_GP_PIN(4, 16), /* SD3_DAT7 */
  5036. [ 7] = RCAR_GP_PIN(4, 17), /* SD3_DS */
  5037. [ 8] = RCAR_GP_PIN(3, 12), /* SD0_CD */
  5038. [ 9] = RCAR_GP_PIN(3, 13), /* SD0_WP */
  5039. [10] = RCAR_GP_PIN(3, 14), /* SD1_CD */
  5040. [11] = RCAR_GP_PIN(3, 15), /* SD1_WP */
  5041. [12] = RCAR_GP_PIN(5, 0), /* SCK0 */
  5042. [13] = RCAR_GP_PIN(5, 1), /* RX0 */
  5043. [14] = RCAR_GP_PIN(5, 2), /* TX0 */
  5044. [15] = RCAR_GP_PIN(5, 3), /* CTS0_N */
  5045. [16] = RCAR_GP_PIN(5, 4), /* RTS0_N */
  5046. [17] = RCAR_GP_PIN(5, 5), /* RX1_A */
  5047. [18] = RCAR_GP_PIN(5, 6), /* TX1_A */
  5048. [19] = RCAR_GP_PIN(5, 7), /* CTS1_N */
  5049. [20] = RCAR_GP_PIN(5, 8), /* RTS1_N */
  5050. [21] = RCAR_GP_PIN(5, 9), /* SCK2 */
  5051. [22] = RCAR_GP_PIN(5, 10), /* TX2_A */
  5052. [23] = RCAR_GP_PIN(5, 11), /* RX2_A */
  5053. [24] = RCAR_GP_PIN(5, 12), /* HSCK0 */
  5054. [25] = RCAR_GP_PIN(5, 13), /* HRX0 */
  5055. [26] = RCAR_GP_PIN(5, 14), /* HTX0 */
  5056. [27] = RCAR_GP_PIN(5, 15), /* HCTS0_N */
  5057. [28] = RCAR_GP_PIN(5, 16), /* HRTS0_N */
  5058. [29] = RCAR_GP_PIN(5, 17), /* MSIOF0_SCK */
  5059. [30] = RCAR_GP_PIN(5, 18), /* MSIOF0_SYNC */
  5060. [31] = RCAR_GP_PIN(5, 19), /* MSIOF0_SS1 */
  5061. } },
  5062. { PINMUX_BIAS_REG("PUEN5", 0xe6060414, "PUD5", 0xe6060454) {
  5063. [ 0] = RCAR_GP_PIN(5, 20), /* MSIOF0_TXD */
  5064. [ 1] = RCAR_GP_PIN(5, 21), /* MSIOF0_SS2 */
  5065. [ 2] = RCAR_GP_PIN(5, 22), /* MSIOF0_RXD */
  5066. [ 3] = RCAR_GP_PIN(5, 23), /* MLB_CLK */
  5067. [ 4] = RCAR_GP_PIN(5, 24), /* MLB_SIG */
  5068. [ 5] = RCAR_GP_PIN(5, 25), /* MLB_DAT */
  5069. [ 6] = PIN_NUMBER('H', 37), /* MLB_REF */
  5070. [ 7] = RCAR_GP_PIN(6, 0), /* SSI_SCK01239 */
  5071. [ 8] = RCAR_GP_PIN(6, 1), /* SSI_WS01239 */
  5072. [ 9] = RCAR_GP_PIN(6, 2), /* SSI_SDATA0 */
  5073. [10] = RCAR_GP_PIN(6, 3), /* SSI_SDATA1_A */
  5074. [11] = RCAR_GP_PIN(6, 4), /* SSI_SDATA2_A */
  5075. [12] = RCAR_GP_PIN(6, 5), /* SSI_SCK349 */
  5076. [13] = RCAR_GP_PIN(6, 6), /* SSI_WS349 */
  5077. [14] = RCAR_GP_PIN(6, 7), /* SSI_SDATA3 */
  5078. [15] = RCAR_GP_PIN(6, 8), /* SSI_SCK4 */
  5079. [16] = RCAR_GP_PIN(6, 9), /* SSI_WS4 */
  5080. [17] = RCAR_GP_PIN(6, 10), /* SSI_SDATA4 */
  5081. [18] = RCAR_GP_PIN(6, 11), /* SSI_SCK5 */
  5082. [19] = RCAR_GP_PIN(6, 12), /* SSI_WS5 */
  5083. [20] = RCAR_GP_PIN(6, 13), /* SSI_SDATA5 */
  5084. [21] = RCAR_GP_PIN(6, 14), /* SSI_SCK6 */
  5085. [22] = RCAR_GP_PIN(6, 15), /* SSI_WS6 */
  5086. [23] = RCAR_GP_PIN(6, 16), /* SSI_SDATA6 */
  5087. [24] = RCAR_GP_PIN(6, 17), /* SSI_SCK78 */
  5088. [25] = RCAR_GP_PIN(6, 18), /* SSI_WS78 */
  5089. [26] = RCAR_GP_PIN(6, 19), /* SSI_SDATA7 */
  5090. [27] = RCAR_GP_PIN(6, 20), /* SSI_SDATA8 */
  5091. [28] = RCAR_GP_PIN(6, 21), /* SSI_SDATA9_A */
  5092. [29] = RCAR_GP_PIN(6, 22), /* AUDIO_CLKA_A */
  5093. [30] = RCAR_GP_PIN(6, 23), /* AUDIO_CLKB_B */
  5094. [31] = RCAR_GP_PIN(6, 24), /* USB0_PWEN */
  5095. } },
  5096. { PINMUX_BIAS_REG("PUEN6", 0xe6060418, "PUD6", 0xe6060458) {
  5097. [ 0] = RCAR_GP_PIN(6, 25), /* USB0_OVC */
  5098. [ 1] = RCAR_GP_PIN(6, 26), /* USB1_PWEN */
  5099. [ 2] = RCAR_GP_PIN(6, 27), /* USB1_OVC */
  5100. [ 3] = RCAR_GP_PIN(6, 28), /* USB30_PWEN */
  5101. [ 4] = RCAR_GP_PIN(6, 29), /* USB30_OVC */
  5102. [ 5] = RCAR_GP_PIN(6, 30), /* GP6_30 */
  5103. [ 6] = RCAR_GP_PIN(6, 31), /* GP6_31 */
  5104. [ 7] = PIN_NONE,
  5105. [ 8] = PIN_NONE,
  5106. [ 9] = PIN_NONE,
  5107. [10] = PIN_NONE,
  5108. [11] = PIN_NONE,
  5109. [12] = PIN_NONE,
  5110. [13] = PIN_NONE,
  5111. [14] = PIN_NONE,
  5112. [15] = PIN_NONE,
  5113. [16] = PIN_NONE,
  5114. [17] = PIN_NONE,
  5115. [18] = PIN_NONE,
  5116. [19] = PIN_NONE,
  5117. [20] = PIN_NONE,
  5118. [21] = PIN_NONE,
  5119. [22] = PIN_NONE,
  5120. [23] = PIN_NONE,
  5121. [24] = PIN_NONE,
  5122. [25] = PIN_NONE,
  5123. [26] = PIN_NONE,
  5124. [27] = PIN_NONE,
  5125. [28] = PIN_NONE,
  5126. [29] = PIN_NONE,
  5127. [30] = PIN_NONE,
  5128. [31] = PIN_NONE,
  5129. } },
  5130. { /* sentinel */ },
  5131. };
  5132. static unsigned int r8a77965_pinmux_get_bias(struct sh_pfc *pfc,
  5133. unsigned int pin)
  5134. {
  5135. const struct pinmux_bias_reg *reg;
  5136. unsigned int bit;
  5137. reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit);
  5138. if (!reg)
  5139. return PIN_CONFIG_BIAS_DISABLE;
  5140. if (!(sh_pfc_read(pfc, reg->puen) & BIT(bit)))
  5141. return PIN_CONFIG_BIAS_DISABLE;
  5142. else if (sh_pfc_read(pfc, reg->pud) & BIT(bit))
  5143. return PIN_CONFIG_BIAS_PULL_UP;
  5144. else
  5145. return PIN_CONFIG_BIAS_PULL_DOWN;
  5146. }
  5147. static void r8a77965_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
  5148. unsigned int bias)
  5149. {
  5150. const struct pinmux_bias_reg *reg;
  5151. u32 enable, updown;
  5152. unsigned int bit;
  5153. reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit);
  5154. if (!reg)
  5155. return;
  5156. enable = sh_pfc_read(pfc, reg->puen) & ~BIT(bit);
  5157. if (bias != PIN_CONFIG_BIAS_DISABLE)
  5158. enable |= BIT(bit);
  5159. updown = sh_pfc_read(pfc, reg->pud) & ~BIT(bit);
  5160. if (bias == PIN_CONFIG_BIAS_PULL_UP)
  5161. updown |= BIT(bit);
  5162. sh_pfc_write(pfc, reg->pud, updown);
  5163. sh_pfc_write(pfc, reg->puen, enable);
  5164. }
  5165. static const struct sh_pfc_soc_operations r8a77965_pinmux_ops = {
  5166. .pin_to_pocctrl = r8a77965_pin_to_pocctrl,
  5167. .get_bias = r8a77965_pinmux_get_bias,
  5168. .set_bias = r8a77965_pinmux_set_bias,
  5169. };
  5170. const struct sh_pfc_soc_info r8a77965_pinmux_info = {
  5171. .name = "r8a77965_pfc",
  5172. .ops = &r8a77965_pinmux_ops,
  5173. .unlock_reg = 0xe6060000, /* PMMR */
  5174. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  5175. .pins = pinmux_pins,
  5176. .nr_pins = ARRAY_SIZE(pinmux_pins),
  5177. .groups = pinmux_groups,
  5178. .nr_groups = ARRAY_SIZE(pinmux_groups),
  5179. .functions = pinmux_functions,
  5180. .nr_functions = ARRAY_SIZE(pinmux_functions),
  5181. .cfg_regs = pinmux_config_regs,
  5182. .drive_regs = pinmux_drive_regs,
  5183. .bias_regs = pinmux_bias_regs,
  5184. .ioctrl_regs = pinmux_ioctrl_regs,
  5185. .pinmux_data = pinmux_data,
  5186. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  5187. };