pfc-r8a7778.c 106 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * r8a7778 processor support - PFC hardware block
  4. *
  5. * Copyright (C) 2013 Renesas Solutions Corp.
  6. * Copyright (C) 2013 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
  7. * Copyright (C) 2013 Cogent Embedded, Inc.
  8. * Copyright (C) 2015 Ulrich Hecht
  9. *
  10. * based on
  11. * Copyright (C) 2011 Renesas Solutions Corp.
  12. * Copyright (C) 2011 Magnus Damm
  13. */
  14. #include <linux/io.h>
  15. #include <linux/kernel.h>
  16. #include <linux/pinctrl/pinconf-generic.h>
  17. #include "core.h"
  18. #include "sh_pfc.h"
  19. #define PORT_GP_PUP_1(bank, pin, fn, sfx) \
  20. PORT_GP_CFG_1(bank, pin, fn, sfx, SH_PFC_PIN_CFG_PULL_UP)
  21. #define PORT_GP_PUP_27(bank, fn, sfx) \
  22. PORT_GP_PUP_1(bank, 0, fn, sfx), PORT_GP_PUP_1(bank, 1, fn, sfx), \
  23. PORT_GP_PUP_1(bank, 2, fn, sfx), PORT_GP_PUP_1(bank, 3, fn, sfx), \
  24. PORT_GP_PUP_1(bank, 4, fn, sfx), PORT_GP_PUP_1(bank, 5, fn, sfx), \
  25. PORT_GP_PUP_1(bank, 6, fn, sfx), PORT_GP_PUP_1(bank, 7, fn, sfx), \
  26. PORT_GP_PUP_1(bank, 8, fn, sfx), PORT_GP_PUP_1(bank, 9, fn, sfx), \
  27. PORT_GP_PUP_1(bank, 10, fn, sfx), PORT_GP_PUP_1(bank, 11, fn, sfx), \
  28. PORT_GP_PUP_1(bank, 12, fn, sfx), PORT_GP_PUP_1(bank, 13, fn, sfx), \
  29. PORT_GP_PUP_1(bank, 14, fn, sfx), PORT_GP_PUP_1(bank, 15, fn, sfx), \
  30. PORT_GP_PUP_1(bank, 16, fn, sfx), PORT_GP_PUP_1(bank, 17, fn, sfx), \
  31. PORT_GP_PUP_1(bank, 18, fn, sfx), PORT_GP_PUP_1(bank, 19, fn, sfx), \
  32. PORT_GP_PUP_1(bank, 20, fn, sfx), PORT_GP_PUP_1(bank, 21, fn, sfx), \
  33. PORT_GP_PUP_1(bank, 22, fn, sfx), PORT_GP_PUP_1(bank, 23, fn, sfx), \
  34. PORT_GP_PUP_1(bank, 24, fn, sfx), PORT_GP_PUP_1(bank, 25, fn, sfx), \
  35. PORT_GP_PUP_1(bank, 26, fn, sfx)
  36. #define CPU_ALL_PORT(fn, sfx) \
  37. PORT_GP_CFG_32(0, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  38. PORT_GP_CFG_32(1, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  39. PORT_GP_CFG_32(2, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  40. PORT_GP_CFG_32(3, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  41. PORT_GP_PUP_27(4, fn, sfx)
  42. enum {
  43. PINMUX_RESERVED = 0,
  44. PINMUX_DATA_BEGIN,
  45. GP_ALL(DATA), /* GP_0_0_DATA -> GP_4_26_DATA */
  46. PINMUX_DATA_END,
  47. PINMUX_FUNCTION_BEGIN,
  48. GP_ALL(FN), /* GP_0_0_FN -> GP_4_26_FN */
  49. /* GPSR0 */
  50. FN_IP0_1_0, FN_PENC0, FN_PENC1, FN_IP0_4_2,
  51. FN_IP0_7_5, FN_IP0_11_8, FN_IP0_14_12, FN_A1,
  52. FN_A2, FN_A3, FN_IP0_15, FN_IP0_16,
  53. FN_IP0_17, FN_IP0_18, FN_IP0_19, FN_IP0_20,
  54. FN_IP0_21, FN_IP0_22, FN_IP0_23, FN_IP0_24,
  55. FN_IP0_25, FN_IP0_26, FN_IP0_27, FN_IP0_28,
  56. FN_IP0_29, FN_IP0_30, FN_IP1_0, FN_IP1_1,
  57. FN_IP1_4_2, FN_IP1_7_5, FN_IP1_10_8, FN_IP1_14_11,
  58. /* GPSR1 */
  59. FN_IP1_23_21, FN_WE0, FN_IP1_24, FN_IP1_27_25,
  60. FN_IP1_29_28, FN_IP2_2_0, FN_IP2_5_3, FN_IP2_8_6,
  61. FN_IP2_11_9, FN_IP2_13_12, FN_IP2_16_14, FN_IP2_17,
  62. FN_IP2_30, FN_IP2_31, FN_IP3_1_0, FN_IP3_4_2,
  63. FN_IP3_7_5, FN_IP3_9_8, FN_IP3_12_10, FN_IP3_15_13,
  64. FN_IP3_18_16, FN_IP3_20_19, FN_IP3_23_21, FN_IP3_26_24,
  65. FN_IP3_27, FN_IP3_28, FN_IP3_29, FN_IP3_30,
  66. FN_IP3_31, FN_IP4_0, FN_IP4_3_1, FN_IP4_6_4,
  67. /* GPSR2 */
  68. FN_IP4_7, FN_IP4_8, FN_IP4_10_9, FN_IP4_12_11,
  69. FN_IP4_14_13, FN_IP4_16_15, FN_IP4_20_17, FN_IP4_24_21,
  70. FN_IP4_26_25, FN_IP4_28_27, FN_IP4_30_29, FN_IP5_1_0,
  71. FN_IP5_3_2, FN_IP5_5_4, FN_IP5_6, FN_IP5_7,
  72. FN_IP5_9_8, FN_IP5_11_10, FN_IP5_12, FN_IP5_14_13,
  73. FN_IP5_17_15, FN_IP5_20_18, FN_AUDIO_CLKA, FN_AUDIO_CLKB,
  74. FN_IP5_22_21, FN_IP5_25_23, FN_IP5_28_26, FN_IP5_30_29,
  75. FN_IP6_1_0, FN_IP6_4_2, FN_IP6_6_5, FN_IP6_7,
  76. /* GPSR3 */
  77. FN_IP6_8, FN_IP6_9, FN_SSI_SCK34, FN_IP6_10,
  78. FN_IP6_12_11, FN_IP6_13, FN_IP6_15_14, FN_IP6_16,
  79. FN_IP6_18_17, FN_IP6_20_19, FN_IP6_21, FN_IP6_23_22,
  80. FN_IP6_25_24, FN_IP6_27_26, FN_IP6_29_28, FN_IP6_31_30,
  81. FN_IP7_1_0, FN_IP7_3_2, FN_IP7_5_4, FN_IP7_8_6,
  82. FN_IP7_11_9, FN_IP7_14_12, FN_IP7_17_15, FN_IP7_20_18,
  83. FN_IP7_21, FN_IP7_24_22, FN_IP7_28_25, FN_IP7_31_29,
  84. FN_IP8_2_0, FN_IP8_5_3, FN_IP8_8_6, FN_IP8_10_9,
  85. /* GPSR4 */
  86. FN_IP8_13_11, FN_IP8_15_14, FN_IP8_18_16, FN_IP8_21_19,
  87. FN_IP8_23_22, FN_IP8_26_24, FN_IP8_29_27, FN_IP9_2_0,
  88. FN_IP9_5_3, FN_IP9_8_6, FN_IP9_11_9, FN_IP9_14_12,
  89. FN_IP9_17_15, FN_IP9_20_18, FN_IP9_23_21, FN_IP9_26_24,
  90. FN_IP9_29_27, FN_IP10_2_0, FN_IP10_5_3, FN_IP10_8_6,
  91. FN_IP10_12_9, FN_IP10_15_13, FN_IP10_18_16, FN_IP10_21_19,
  92. FN_IP10_24_22, FN_AVS1, FN_AVS2,
  93. /* IPSR0 */
  94. FN_PRESETOUT, FN_PWM1, FN_AUDATA0, FN_ARM_TRACEDATA_0,
  95. FN_GPSCLK_C, FN_USB_OVC0, FN_TX2_E, FN_SDA2_B,
  96. FN_AUDATA1, FN_ARM_TRACEDATA_1, FN_GPSIN_C,
  97. FN_USB_OVC1, FN_RX2_E, FN_SCL2_B, FN_SD1_DAT2_A,
  98. FN_MMC_D2, FN_BS, FN_ATADIR0_A, FN_SDSELF_A,
  99. FN_PWM4_B, FN_SD1_DAT3_A, FN_MMC_D3, FN_A0,
  100. FN_ATAG0_A, FN_REMOCON_B, FN_A4, FN_A5,
  101. FN_A6, FN_A7, FN_A8, FN_A9,
  102. FN_A10, FN_A11, FN_A12, FN_A13,
  103. FN_A14, FN_A15, FN_A16, FN_A17,
  104. FN_A18, FN_A19,
  105. /* IPSR1 */
  106. FN_A20, FN_HSPI_CS1_B, FN_A21, FN_HSPI_CLK1_B,
  107. FN_A22, FN_HRTS0_B, FN_RX2_B, FN_DREQ2_A,
  108. FN_A23, FN_HTX0_B, FN_TX2_B, FN_DACK2_A,
  109. FN_TS_SDEN0_A, FN_SD1_CD_A, FN_MMC_D6, FN_A24,
  110. FN_DREQ1_A, FN_HRX0_B, FN_TS_SPSYNC0_A,
  111. FN_SD1_WP_A, FN_MMC_D7, FN_A25, FN_DACK1_A,
  112. FN_HCTS0_B, FN_RX3_C, FN_TS_SDAT0_A, FN_CLKOUT,
  113. FN_HSPI_TX1_B, FN_PWM0_B, FN_CS0, FN_HSPI_RX1_B,
  114. FN_SSI_SCK1_B, FN_ATAG0_B, FN_CS1_A26, FN_SDA2_A,
  115. FN_SCK2_B, FN_MMC_D5, FN_ATADIR0_B, FN_RD_WR,
  116. FN_WE1, FN_ATAWR0_B, FN_SSI_WS1_B, FN_EX_CS0,
  117. FN_SCL2_A, FN_TX3_C, FN_TS_SCK0_A, FN_EX_CS1,
  118. FN_MMC_D4,
  119. /* IPSR2 */
  120. FN_SD1_CLK_A, FN_MMC_CLK, FN_ATACS00, FN_EX_CS2,
  121. FN_SD1_CMD_A, FN_MMC_CMD, FN_ATACS10, FN_EX_CS3,
  122. FN_SD1_DAT0_A, FN_MMC_D0, FN_ATARD0, FN_EX_CS4,
  123. FN_EX_WAIT1_A, FN_SD1_DAT1_A, FN_MMC_D1, FN_ATAWR0_A,
  124. FN_EX_CS5, FN_EX_WAIT2_A, FN_DREQ0_A, FN_RX3_A,
  125. FN_DACK0, FN_TX3_A, FN_DRACK0, FN_EX_WAIT0,
  126. FN_PWM0_C, FN_D0, FN_D1, FN_D2,
  127. FN_D3, FN_D4, FN_D5, FN_D6,
  128. FN_D7, FN_D8, FN_D9, FN_D10,
  129. FN_D11, FN_RD_WR_B, FN_IRQ0, FN_MLB_CLK,
  130. FN_IRQ1_A,
  131. /* IPSR3 */
  132. FN_MLB_SIG, FN_RX5_B, FN_SDA3_A, FN_IRQ2_A,
  133. FN_MLB_DAT, FN_TX5_B, FN_SCL3_A, FN_IRQ3_A,
  134. FN_SDSELF_B, FN_SD1_CMD_B, FN_SCIF_CLK, FN_AUDIO_CLKOUT_B,
  135. FN_CAN_CLK_B, FN_SDA3_B, FN_SD1_CLK_B, FN_HTX0_A,
  136. FN_TX0_A, FN_SD1_DAT0_B, FN_HRX0_A, FN_RX0_A,
  137. FN_SD1_DAT1_B, FN_HSCK0, FN_SCK0, FN_SCL3_B,
  138. FN_SD1_DAT2_B, FN_HCTS0_A, FN_CTS0, FN_SD1_DAT3_B,
  139. FN_HRTS0_A, FN_RTS0, FN_SSI_SCK4, FN_DU0_DR0,
  140. FN_LCDOUT0, FN_AUDATA2, FN_ARM_TRACEDATA_2,
  141. FN_SDA3_C, FN_ADICHS1, FN_TS_SDEN0_B, FN_SSI_WS4,
  142. FN_DU0_DR1, FN_LCDOUT1, FN_AUDATA3, FN_ARM_TRACEDATA_3,
  143. FN_SCL3_C, FN_ADICHS2, FN_TS_SPSYNC0_B,
  144. FN_DU0_DR2, FN_LCDOUT2, FN_DU0_DR3, FN_LCDOUT3,
  145. FN_DU0_DR4, FN_LCDOUT4, FN_DU0_DR5, FN_LCDOUT5,
  146. FN_DU0_DR6, FN_LCDOUT6,
  147. /* IPSR4 */
  148. FN_DU0_DR7, FN_LCDOUT7, FN_DU0_DG0, FN_LCDOUT8,
  149. FN_AUDATA4, FN_ARM_TRACEDATA_4, FN_TX1_D,
  150. FN_CAN0_TX_A, FN_ADICHS0, FN_DU0_DG1, FN_LCDOUT9,
  151. FN_AUDATA5, FN_ARM_TRACEDATA_5, FN_RX1_D,
  152. FN_CAN0_RX_A, FN_ADIDATA, FN_DU0_DG2, FN_LCDOUT10,
  153. FN_DU0_DG3, FN_LCDOUT11, FN_DU0_DG4, FN_LCDOUT12,
  154. FN_RX0_B, FN_DU0_DG5, FN_LCDOUT13, FN_TX0_B,
  155. FN_DU0_DG6, FN_LCDOUT14, FN_RX4_A, FN_DU0_DG7,
  156. FN_LCDOUT15, FN_TX4_A, FN_SSI_SCK2_B, FN_VI0_R0_B,
  157. FN_DU0_DB0, FN_LCDOUT16, FN_AUDATA6, FN_ARM_TRACEDATA_6,
  158. FN_GPSCLK_A, FN_PWM0_A, FN_ADICLK, FN_TS_SDAT0_B,
  159. FN_AUDIO_CLKC, FN_VI0_R1_B, FN_DU0_DB1, FN_LCDOUT17,
  160. FN_AUDATA7, FN_ARM_TRACEDATA_7, FN_GPSIN_A,
  161. FN_ADICS_SAMP, FN_TS_SCK0_B, FN_VI0_R2_B, FN_DU0_DB2,
  162. FN_LCDOUT18, FN_VI0_R3_B, FN_DU0_DB3, FN_LCDOUT19,
  163. FN_VI0_R4_B, FN_DU0_DB4, FN_LCDOUT20,
  164. /* IPSR5 */
  165. FN_VI0_R5_B, FN_DU0_DB5, FN_LCDOUT21, FN_VI1_DATA10_B,
  166. FN_DU0_DB6, FN_LCDOUT22, FN_VI1_DATA11_B,
  167. FN_DU0_DB7, FN_LCDOUT23, FN_DU0_DOTCLKIN,
  168. FN_QSTVA_QVS, FN_DU0_DOTCLKO_UT0, FN_QCLK,
  169. FN_DU0_DOTCLKO_UT1, FN_QSTVB_QVE, FN_AUDIO_CLKOUT_A,
  170. FN_REMOCON_C, FN_SSI_WS2_B, FN_DU0_EXHSYNC_DU0_HSYNC,
  171. FN_QSTH_QHS, FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
  172. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE,
  173. FN_QCPV_QDE, FN_FMCLK_D, FN_SSI_SCK1_A, FN_DU0_DISP,
  174. FN_QPOLA, FN_AUDCK, FN_ARM_TRACECLK,
  175. FN_BPFCLK_D, FN_SSI_WS1_A, FN_DU0_CDE, FN_QPOLB,
  176. FN_AUDSYNC, FN_ARM_TRACECTL, FN_FMIN_D,
  177. FN_SD1_CD_B, FN_SSI_SCK78, FN_HSPI_RX0_B, FN_TX1_B,
  178. FN_SD1_WP_B, FN_SSI_WS78, FN_HSPI_CLK0_B, FN_RX1_B,
  179. FN_CAN_CLK_D, FN_SSI_SDATA8, FN_SSI_SCK2_A, FN_HSPI_CS0_B,
  180. FN_TX2_A, FN_CAN0_TX_B, FN_SSI_SDATA7, FN_HSPI_TX0_B,
  181. FN_RX2_A, FN_CAN0_RX_B,
  182. /* IPSR6 */
  183. FN_SSI_SCK6, FN_HSPI_RX2_A, FN_FMCLK_B, FN_CAN1_TX_B,
  184. FN_SSI_WS6, FN_HSPI_CLK2_A, FN_BPFCLK_B, FN_CAN1_RX_B,
  185. FN_SSI_SDATA6, FN_HSPI_TX2_A, FN_FMIN_B, FN_SSI_SCK5,
  186. FN_RX4_C, FN_SSI_WS5, FN_TX4_C, FN_SSI_SDATA5,
  187. FN_RX0_D, FN_SSI_WS34, FN_ARM_TRACEDATA_8,
  188. FN_SSI_SDATA4, FN_SSI_WS2_A, FN_ARM_TRACEDATA_9,
  189. FN_SSI_SDATA3, FN_ARM_TRACEDATA_10,
  190. FN_SSI_SCK012, FN_ARM_TRACEDATA_11,
  191. FN_TX0_D, FN_SSI_WS012, FN_ARM_TRACEDATA_12,
  192. FN_SSI_SDATA2, FN_HSPI_CS2_A, FN_ARM_TRACEDATA_13,
  193. FN_SDA1_A, FN_SSI_SDATA1, FN_ARM_TRACEDATA_14,
  194. FN_SCL1_A, FN_SCK2_A, FN_SSI_SDATA0,
  195. FN_ARM_TRACEDATA_15,
  196. FN_SD0_CLK, FN_SUB_TDO, FN_SD0_CMD, FN_SUB_TRST,
  197. FN_SD0_DAT0, FN_SUB_TMS, FN_SD0_DAT1, FN_SUB_TCK,
  198. FN_SD0_DAT2, FN_SUB_TDI,
  199. /* IPSR7 */
  200. FN_SD0_DAT3, FN_IRQ1_B, FN_SD0_CD, FN_TX5_A,
  201. FN_SD0_WP, FN_RX5_A, FN_VI1_CLKENB, FN_HSPI_CLK0_A,
  202. FN_HTX1_A, FN_RTS1_C, FN_VI1_FIELD, FN_HSPI_CS0_A,
  203. FN_HRX1_A, FN_SCK1_C, FN_VI1_HSYNC, FN_HSPI_RX0_A,
  204. FN_HRTS1_A, FN_FMCLK_A, FN_RX1_C, FN_VI1_VSYNC,
  205. FN_HSPI_TX0, FN_HCTS1_A, FN_BPFCLK_A, FN_TX1_C,
  206. FN_TCLK0, FN_HSCK1_A, FN_FMIN_A, FN_IRQ2_C,
  207. FN_CTS1_C, FN_SPEEDIN, FN_VI0_CLK, FN_CAN_CLK_A,
  208. FN_VI0_CLKENB, FN_SD2_DAT2_B, FN_VI1_DATA0, FN_DU1_DG6,
  209. FN_HSPI_RX1_A, FN_RX4_B, FN_VI0_FIELD, FN_SD2_DAT3_B,
  210. FN_VI0_R3_C, FN_VI1_DATA1, FN_DU1_DG7, FN_HSPI_CLK1_A,
  211. FN_TX4_B, FN_VI0_HSYNC, FN_SD2_CD_B, FN_VI1_DATA2,
  212. FN_DU1_DR2, FN_HSPI_CS1_A, FN_RX3_B,
  213. /* IPSR8 */
  214. FN_VI0_VSYNC, FN_SD2_WP_B, FN_VI1_DATA3, FN_DU1_DR3,
  215. FN_HSPI_TX1_A, FN_TX3_B, FN_VI0_DATA0_VI0_B0,
  216. FN_DU1_DG2, FN_IRQ2_B, FN_RX3_D, FN_VI0_DATA1_VI0_B1,
  217. FN_DU1_DG3, FN_IRQ3_B, FN_TX3_D, FN_VI0_DATA2_VI0_B2,
  218. FN_DU1_DG4, FN_RX0_C, FN_VI0_DATA3_VI0_B3,
  219. FN_DU1_DG5, FN_TX1_A, FN_TX0_C, FN_VI0_DATA4_VI0_B4,
  220. FN_DU1_DB2, FN_RX1_A, FN_VI0_DATA5_VI0_B5,
  221. FN_DU1_DB3, FN_SCK1_A, FN_PWM4, FN_HSCK1_B,
  222. FN_VI0_DATA6_VI0_G0, FN_DU1_DB4, FN_CTS1_A,
  223. FN_PWM5, FN_VI0_DATA7_VI0_G1, FN_DU1_DB5,
  224. FN_RTS1_A, FN_VI0_G2, FN_SD2_CLK_B, FN_VI1_DATA4,
  225. FN_DU1_DR4, FN_HTX1_B, FN_VI0_G3, FN_SD2_CMD_B,
  226. FN_VI1_DATA5, FN_DU1_DR5, FN_HRX1_B,
  227. /* IPSR9 */
  228. FN_VI0_G4, FN_SD2_DAT0_B, FN_VI1_DATA6, FN_DU1_DR6,
  229. FN_HRTS1_B, FN_VI0_G5, FN_SD2_DAT1_B, FN_VI1_DATA7,
  230. FN_DU1_DR7, FN_HCTS1_B, FN_VI0_R0_A, FN_VI1_CLK,
  231. FN_ETH_REF_CLK, FN_DU1_DOTCLKIN, FN_VI0_R1_A,
  232. FN_VI1_DATA8, FN_DU1_DB6, FN_ETH_TXD0, FN_PWM2,
  233. FN_TCLK1, FN_VI0_R2_A, FN_VI1_DATA9, FN_DU1_DB7,
  234. FN_ETH_TXD1, FN_PWM3, FN_VI0_R3_A, FN_ETH_CRS_DV,
  235. FN_IECLK, FN_SCK2_C, FN_VI0_R4_A, FN_ETH_TX_EN,
  236. FN_IETX, FN_TX2_C, FN_VI0_R5_A, FN_ETH_RX_ER,
  237. FN_FMCLK_C, FN_IERX, FN_RX2_C, FN_VI1_DATA10_A,
  238. FN_DU1_DOTCLKOUT, FN_ETH_RXD0, FN_BPFCLK_C,
  239. FN_TX2_D, FN_SDA2_C, FN_VI1_DATA11_A,
  240. FN_DU1_EXHSYNC_DU1_HSYNC, FN_ETH_RXD1, FN_FMIN_C,
  241. FN_RX2_D, FN_SCL2_C,
  242. /* IPSR10 */
  243. FN_SD2_CLK_A, FN_DU1_EXVSYNC_DU1_VSYNC, FN_ATARD1,
  244. FN_ETH_MDC, FN_SDA1_B, FN_SD2_CMD_A,
  245. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_ATAWR1,
  246. FN_ETH_MDIO, FN_SCL1_B, FN_SD2_DAT0_A, FN_DU1_DISP,
  247. FN_ATACS01, FN_DREQ1_B, FN_ETH_LINK, FN_CAN1_RX_A,
  248. FN_SD2_DAT1_A, FN_DU1_CDE, FN_ATACS11, FN_DACK1_B,
  249. FN_ETH_MAGIC, FN_CAN1_TX_A, FN_PWM6, FN_SD2_DAT2_A,
  250. FN_VI1_DATA12, FN_DREQ2_B, FN_ATADIR1, FN_HSPI_CLK2_B,
  251. FN_GPSCLK_B, FN_SD2_DAT3_A, FN_VI1_DATA13, FN_DACK2_B,
  252. FN_ATAG1, FN_HSPI_CS2_B, FN_GPSIN_B, FN_SD2_CD_A,
  253. FN_VI1_DATA14, FN_EX_WAIT1_B, FN_DREQ0_B, FN_HSPI_RX2_B,
  254. FN_REMOCON_A, FN_SD2_WP_A, FN_VI1_DATA15, FN_EX_WAIT2_B,
  255. FN_DACK0_B, FN_HSPI_TX2_B, FN_CAN_CLK_C,
  256. /* SEL */
  257. FN_SEL_SCIF5_A, FN_SEL_SCIF5_B,
  258. FN_SEL_SCIF4_A, FN_SEL_SCIF4_B, FN_SEL_SCIF4_C,
  259. FN_SEL_SCIF3_A, FN_SEL_SCIF3_B, FN_SEL_SCIF3_C, FN_SEL_SCIF3_D,
  260. FN_SEL_SCIF2_A, FN_SEL_SCIF2_B, FN_SEL_SCIF2_C, FN_SEL_SCIF2_D, FN_SEL_SCIF2_E,
  261. FN_SEL_SCIF1_A, FN_SEL_SCIF1_B, FN_SEL_SCIF1_C, FN_SEL_SCIF1_D,
  262. FN_SEL_SCIF0_A, FN_SEL_SCIF0_B, FN_SEL_SCIF0_C, FN_SEL_SCIF0_D,
  263. FN_SEL_SSI2_A, FN_SEL_SSI2_B,
  264. FN_SEL_SSI1_A, FN_SEL_SSI1_B,
  265. FN_SEL_VI1_A, FN_SEL_VI1_B,
  266. FN_SEL_VI0_A, FN_SEL_VI0_B, FN_SEL_VI0_C, FN_SEL_VI0_D,
  267. FN_SEL_SD2_A, FN_SEL_SD2_B,
  268. FN_SEL_SD1_A, FN_SEL_SD1_B,
  269. FN_SEL_IRQ3_A, FN_SEL_IRQ3_B,
  270. FN_SEL_IRQ2_A, FN_SEL_IRQ2_B, FN_SEL_IRQ2_C,
  271. FN_SEL_IRQ1_A, FN_SEL_IRQ1_B,
  272. FN_SEL_DREQ2_A, FN_SEL_DREQ2_B,
  273. FN_SEL_DREQ1_A, FN_SEL_DREQ1_B,
  274. FN_SEL_DREQ0_A, FN_SEL_DREQ0_B,
  275. FN_SEL_WAIT2_A, FN_SEL_WAIT2_B,
  276. FN_SEL_WAIT1_A, FN_SEL_WAIT1_B,
  277. FN_SEL_CAN1_A, FN_SEL_CAN1_B,
  278. FN_SEL_CAN0_A, FN_SEL_CAN0_B,
  279. FN_SEL_CANCLK_A, FN_SEL_CANCLK_B,
  280. FN_SEL_CANCLK_C, FN_SEL_CANCLK_D,
  281. FN_SEL_HSCIF1_A, FN_SEL_HSCIF1_B,
  282. FN_SEL_HSCIF0_A, FN_SEL_HSCIF0_B,
  283. FN_SEL_REMOCON_A, FN_SEL_REMOCON_B, FN_SEL_REMOCON_C,
  284. FN_SEL_FM_A, FN_SEL_FM_B, FN_SEL_FM_C, FN_SEL_FM_D,
  285. FN_SEL_GPS_A, FN_SEL_GPS_B, FN_SEL_GPS_C,
  286. FN_SEL_TSIF0_A, FN_SEL_TSIF0_B,
  287. FN_SEL_HSPI2_A, FN_SEL_HSPI2_B,
  288. FN_SEL_HSPI1_A, FN_SEL_HSPI1_B,
  289. FN_SEL_HSPI0_A, FN_SEL_HSPI0_B,
  290. FN_SEL_I2C3_A, FN_SEL_I2C3_B, FN_SEL_I2C3_C,
  291. FN_SEL_I2C2_A, FN_SEL_I2C2_B, FN_SEL_I2C2_C,
  292. FN_SEL_I2C1_A, FN_SEL_I2C1_B,
  293. PINMUX_FUNCTION_END,
  294. PINMUX_MARK_BEGIN,
  295. /* GPSR0 */
  296. PENC0_MARK, PENC1_MARK, A1_MARK, A2_MARK, A3_MARK,
  297. /* GPSR1 */
  298. WE0_MARK,
  299. /* GPSR2 */
  300. AUDIO_CLKA_MARK,
  301. AUDIO_CLKB_MARK,
  302. /* GPSR3 */
  303. SSI_SCK34_MARK,
  304. /* GPSR4 */
  305. AVS1_MARK,
  306. AVS2_MARK,
  307. VI0_R0_C_MARK, /* see sel_vi0 */
  308. VI0_R1_C_MARK, /* see sel_vi0 */
  309. VI0_R2_C_MARK, /* see sel_vi0 */
  310. /* VI0_R3_C_MARK, */
  311. VI0_R4_C_MARK, /* see sel_vi0 */
  312. VI0_R5_C_MARK, /* see sel_vi0 */
  313. VI0_R0_D_MARK, /* see sel_vi0 */
  314. VI0_R1_D_MARK, /* see sel_vi0 */
  315. VI0_R2_D_MARK, /* see sel_vi0 */
  316. VI0_R3_D_MARK, /* see sel_vi0 */
  317. VI0_R4_D_MARK, /* see sel_vi0 */
  318. VI0_R5_D_MARK, /* see sel_vi0 */
  319. /* IPSR0 */
  320. PRESETOUT_MARK, PWM1_MARK, AUDATA0_MARK,
  321. ARM_TRACEDATA_0_MARK, GPSCLK_C_MARK, USB_OVC0_MARK,
  322. TX2_E_MARK, SDA2_B_MARK, AUDATA1_MARK, ARM_TRACEDATA_1_MARK,
  323. GPSIN_C_MARK, USB_OVC1_MARK, RX2_E_MARK, SCL2_B_MARK,
  324. SD1_DAT2_A_MARK, MMC_D2_MARK, BS_MARK,
  325. ATADIR0_A_MARK, SDSELF_A_MARK, PWM4_B_MARK, SD1_DAT3_A_MARK,
  326. MMC_D3_MARK, A0_MARK, ATAG0_A_MARK, REMOCON_B_MARK,
  327. A4_MARK, A5_MARK, A6_MARK, A7_MARK,
  328. A8_MARK, A9_MARK, A10_MARK, A11_MARK,
  329. A12_MARK, A13_MARK, A14_MARK, A15_MARK,
  330. A16_MARK, A17_MARK, A18_MARK, A19_MARK,
  331. /* IPSR1 */
  332. A20_MARK, HSPI_CS1_B_MARK, A21_MARK,
  333. HSPI_CLK1_B_MARK, A22_MARK, HRTS0_B_MARK,
  334. RX2_B_MARK, DREQ2_A_MARK, A23_MARK, HTX0_B_MARK,
  335. TX2_B_MARK, DACK2_A_MARK, TS_SDEN0_A_MARK,
  336. SD1_CD_A_MARK, MMC_D6_MARK, A24_MARK, DREQ1_A_MARK,
  337. HRX0_B_MARK, TS_SPSYNC0_A_MARK, SD1_WP_A_MARK,
  338. MMC_D7_MARK, A25_MARK, DACK1_A_MARK, HCTS0_B_MARK,
  339. RX3_C_MARK, TS_SDAT0_A_MARK, CLKOUT_MARK,
  340. HSPI_TX1_B_MARK, PWM0_B_MARK, CS0_MARK,
  341. HSPI_RX1_B_MARK, SSI_SCK1_B_MARK,
  342. ATAG0_B_MARK, CS1_A26_MARK, SDA2_A_MARK, SCK2_B_MARK,
  343. MMC_D5_MARK, ATADIR0_B_MARK, RD_WR_MARK, WE1_MARK,
  344. ATAWR0_B_MARK, SSI_WS1_B_MARK, EX_CS0_MARK, SCL2_A_MARK,
  345. TX3_C_MARK, TS_SCK0_A_MARK, EX_CS1_MARK, MMC_D4_MARK,
  346. /* IPSR2 */
  347. SD1_CLK_A_MARK, MMC_CLK_MARK, ATACS00_MARK, EX_CS2_MARK,
  348. SD1_CMD_A_MARK, MMC_CMD_MARK, ATACS10_MARK, EX_CS3_MARK,
  349. SD1_DAT0_A_MARK, MMC_D0_MARK, ATARD0_MARK,
  350. EX_CS4_MARK, EX_WAIT1_A_MARK, SD1_DAT1_A_MARK,
  351. MMC_D1_MARK, ATAWR0_A_MARK, EX_CS5_MARK, EX_WAIT2_A_MARK,
  352. DREQ0_A_MARK, RX3_A_MARK, DACK0_MARK, TX3_A_MARK,
  353. DRACK0_MARK, EX_WAIT0_MARK, PWM0_C_MARK, D0_MARK,
  354. D1_MARK, D2_MARK, D3_MARK, D4_MARK,
  355. D5_MARK, D6_MARK, D7_MARK, D8_MARK,
  356. D9_MARK, D10_MARK, D11_MARK, RD_WR_B_MARK,
  357. IRQ0_MARK, MLB_CLK_MARK, IRQ1_A_MARK,
  358. /* IPSR3 */
  359. MLB_SIG_MARK, RX5_B_MARK, SDA3_A_MARK, IRQ2_A_MARK,
  360. MLB_DAT_MARK, TX5_B_MARK, SCL3_A_MARK, IRQ3_A_MARK,
  361. SDSELF_B_MARK, SD1_CMD_B_MARK, SCIF_CLK_MARK, AUDIO_CLKOUT_B_MARK,
  362. CAN_CLK_B_MARK, SDA3_B_MARK, SD1_CLK_B_MARK, HTX0_A_MARK,
  363. TX0_A_MARK, SD1_DAT0_B_MARK, HRX0_A_MARK,
  364. RX0_A_MARK, SD1_DAT1_B_MARK, HSCK0_MARK,
  365. SCK0_MARK, SCL3_B_MARK, SD1_DAT2_B_MARK,
  366. HCTS0_A_MARK, CTS0_MARK, SD1_DAT3_B_MARK,
  367. HRTS0_A_MARK, RTS0_MARK, SSI_SCK4_MARK,
  368. DU0_DR0_MARK, LCDOUT0_MARK, AUDATA2_MARK, ARM_TRACEDATA_2_MARK,
  369. SDA3_C_MARK, ADICHS1_MARK, TS_SDEN0_B_MARK,
  370. SSI_WS4_MARK, DU0_DR1_MARK, LCDOUT1_MARK, AUDATA3_MARK,
  371. ARM_TRACEDATA_3_MARK, SCL3_C_MARK, ADICHS2_MARK,
  372. TS_SPSYNC0_B_MARK, DU0_DR2_MARK, LCDOUT2_MARK,
  373. DU0_DR3_MARK, LCDOUT3_MARK, DU0_DR4_MARK, LCDOUT4_MARK,
  374. DU0_DR5_MARK, LCDOUT5_MARK, DU0_DR6_MARK, LCDOUT6_MARK,
  375. /* IPSR4 */
  376. DU0_DR7_MARK, LCDOUT7_MARK, DU0_DG0_MARK, LCDOUT8_MARK,
  377. AUDATA4_MARK, ARM_TRACEDATA_4_MARK,
  378. TX1_D_MARK, CAN0_TX_A_MARK, ADICHS0_MARK, DU0_DG1_MARK,
  379. LCDOUT9_MARK, AUDATA5_MARK, ARM_TRACEDATA_5_MARK,
  380. RX1_D_MARK, CAN0_RX_A_MARK, ADIDATA_MARK, DU0_DG2_MARK,
  381. LCDOUT10_MARK, DU0_DG3_MARK, LCDOUT11_MARK, DU0_DG4_MARK,
  382. LCDOUT12_MARK, RX0_B_MARK, DU0_DG5_MARK, LCDOUT13_MARK,
  383. TX0_B_MARK, DU0_DG6_MARK, LCDOUT14_MARK, RX4_A_MARK,
  384. DU0_DG7_MARK, LCDOUT15_MARK, TX4_A_MARK, SSI_SCK2_B_MARK,
  385. VI0_R0_B_MARK, DU0_DB0_MARK, LCDOUT16_MARK, AUDATA6_MARK,
  386. ARM_TRACEDATA_6_MARK, GPSCLK_A_MARK, PWM0_A_MARK,
  387. ADICLK_MARK, TS_SDAT0_B_MARK, AUDIO_CLKC_MARK,
  388. VI0_R1_B_MARK, DU0_DB1_MARK, LCDOUT17_MARK, AUDATA7_MARK,
  389. ARM_TRACEDATA_7_MARK, GPSIN_A_MARK, ADICS_SAMP_MARK,
  390. TS_SCK0_B_MARK, VI0_R2_B_MARK, DU0_DB2_MARK, LCDOUT18_MARK,
  391. VI0_R3_B_MARK, DU0_DB3_MARK, LCDOUT19_MARK, VI0_R4_B_MARK,
  392. DU0_DB4_MARK, LCDOUT20_MARK,
  393. /* IPSR5 */
  394. VI0_R5_B_MARK, DU0_DB5_MARK, LCDOUT21_MARK, VI1_DATA10_B_MARK,
  395. DU0_DB6_MARK, LCDOUT22_MARK, VI1_DATA11_B_MARK,
  396. DU0_DB7_MARK, LCDOUT23_MARK, DU0_DOTCLKIN_MARK,
  397. QSTVA_QVS_MARK, DU0_DOTCLKO_UT0_MARK,
  398. QCLK_MARK, DU0_DOTCLKO_UT1_MARK, QSTVB_QVE_MARK,
  399. AUDIO_CLKOUT_A_MARK, REMOCON_C_MARK, SSI_WS2_B_MARK,
  400. DU0_EXHSYNC_DU0_HSYNC_MARK, QSTH_QHS_MARK,
  401. DU0_EXVSYNC_DU0_VSYNC_MARK, QSTB_QHE_MARK,
  402. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK,
  403. QCPV_QDE_MARK, FMCLK_D_MARK, SSI_SCK1_A_MARK,
  404. DU0_DISP_MARK, QPOLA_MARK, AUDCK_MARK, ARM_TRACECLK_MARK,
  405. BPFCLK_D_MARK, SSI_WS1_A_MARK, DU0_CDE_MARK, QPOLB_MARK,
  406. AUDSYNC_MARK, ARM_TRACECTL_MARK, FMIN_D_MARK,
  407. SD1_CD_B_MARK, SSI_SCK78_MARK, HSPI_RX0_B_MARK,
  408. TX1_B_MARK, SD1_WP_B_MARK, SSI_WS78_MARK, HSPI_CLK0_B_MARK,
  409. RX1_B_MARK, CAN_CLK_D_MARK, SSI_SDATA8_MARK,
  410. SSI_SCK2_A_MARK, HSPI_CS0_B_MARK,
  411. TX2_A_MARK, CAN0_TX_B_MARK, SSI_SDATA7_MARK,
  412. HSPI_TX0_B_MARK, RX2_A_MARK, CAN0_RX_B_MARK,
  413. /* IPSR6 */
  414. SSI_SCK6_MARK, HSPI_RX2_A_MARK, FMCLK_B_MARK,
  415. CAN1_TX_B_MARK, SSI_WS6_MARK, HSPI_CLK2_A_MARK,
  416. BPFCLK_B_MARK, CAN1_RX_B_MARK, SSI_SDATA6_MARK,
  417. HSPI_TX2_A_MARK, FMIN_B_MARK, SSI_SCK5_MARK,
  418. RX4_C_MARK, SSI_WS5_MARK, TX4_C_MARK, SSI_SDATA5_MARK,
  419. RX0_D_MARK, SSI_WS34_MARK, ARM_TRACEDATA_8_MARK,
  420. SSI_SDATA4_MARK, SSI_WS2_A_MARK, ARM_TRACEDATA_9_MARK,
  421. SSI_SDATA3_MARK, ARM_TRACEDATA_10_MARK,
  422. SSI_SCK012_MARK, ARM_TRACEDATA_11_MARK,
  423. TX0_D_MARK, SSI_WS012_MARK, ARM_TRACEDATA_12_MARK,
  424. SSI_SDATA2_MARK, HSPI_CS2_A_MARK,
  425. ARM_TRACEDATA_13_MARK, SDA1_A_MARK, SSI_SDATA1_MARK,
  426. ARM_TRACEDATA_14_MARK, SCL1_A_MARK, SCK2_A_MARK,
  427. SSI_SDATA0_MARK, ARM_TRACEDATA_15_MARK,
  428. SD0_CLK_MARK, SUB_TDO_MARK, SD0_CMD_MARK, SUB_TRST_MARK,
  429. SD0_DAT0_MARK, SUB_TMS_MARK, SD0_DAT1_MARK, SUB_TCK_MARK,
  430. SD0_DAT2_MARK, SUB_TDI_MARK,
  431. /* IPSR7 */
  432. SD0_DAT3_MARK, IRQ1_B_MARK, SD0_CD_MARK, TX5_A_MARK,
  433. SD0_WP_MARK, RX5_A_MARK, VI1_CLKENB_MARK,
  434. HSPI_CLK0_A_MARK, HTX1_A_MARK, RTS1_C_MARK, VI1_FIELD_MARK,
  435. HSPI_CS0_A_MARK, HRX1_A_MARK, SCK1_C_MARK, VI1_HSYNC_MARK,
  436. HSPI_RX0_A_MARK, HRTS1_A_MARK, FMCLK_A_MARK, RX1_C_MARK,
  437. VI1_VSYNC_MARK, HSPI_TX0_MARK, HCTS1_A_MARK, BPFCLK_A_MARK,
  438. TX1_C_MARK, TCLK0_MARK, HSCK1_A_MARK, FMIN_A_MARK,
  439. IRQ2_C_MARK, CTS1_C_MARK, SPEEDIN_MARK, VI0_CLK_MARK,
  440. CAN_CLK_A_MARK, VI0_CLKENB_MARK, SD2_DAT2_B_MARK,
  441. VI1_DATA0_MARK, DU1_DG6_MARK, HSPI_RX1_A_MARK,
  442. RX4_B_MARK, VI0_FIELD_MARK, SD2_DAT3_B_MARK,
  443. VI0_R3_C_MARK, VI1_DATA1_MARK, DU1_DG7_MARK, HSPI_CLK1_A_MARK,
  444. TX4_B_MARK, VI0_HSYNC_MARK, SD2_CD_B_MARK, VI1_DATA2_MARK,
  445. DU1_DR2_MARK, HSPI_CS1_A_MARK, RX3_B_MARK,
  446. /* IPSR8 */
  447. VI0_VSYNC_MARK, SD2_WP_B_MARK, VI1_DATA3_MARK, DU1_DR3_MARK,
  448. HSPI_TX1_A_MARK, TX3_B_MARK, VI0_DATA0_VI0_B0_MARK,
  449. DU1_DG2_MARK, IRQ2_B_MARK, RX3_D_MARK, VI0_DATA1_VI0_B1_MARK,
  450. DU1_DG3_MARK, IRQ3_B_MARK, TX3_D_MARK, VI0_DATA2_VI0_B2_MARK,
  451. DU1_DG4_MARK, RX0_C_MARK, VI0_DATA3_VI0_B3_MARK,
  452. DU1_DG5_MARK, TX1_A_MARK, TX0_C_MARK, VI0_DATA4_VI0_B4_MARK,
  453. DU1_DB2_MARK, RX1_A_MARK, VI0_DATA5_VI0_B5_MARK,
  454. DU1_DB3_MARK, SCK1_A_MARK, PWM4_MARK, HSCK1_B_MARK,
  455. VI0_DATA6_VI0_G0_MARK, DU1_DB4_MARK, CTS1_A_MARK,
  456. PWM5_MARK, VI0_DATA7_VI0_G1_MARK, DU1_DB5_MARK,
  457. RTS1_A_MARK, VI0_G2_MARK, SD2_CLK_B_MARK, VI1_DATA4_MARK,
  458. DU1_DR4_MARK, HTX1_B_MARK, VI0_G3_MARK, SD2_CMD_B_MARK,
  459. VI1_DATA5_MARK, DU1_DR5_MARK, HRX1_B_MARK,
  460. /* IPSR9 */
  461. VI0_G4_MARK, SD2_DAT0_B_MARK, VI1_DATA6_MARK,
  462. DU1_DR6_MARK, HRTS1_B_MARK, VI0_G5_MARK, SD2_DAT1_B_MARK,
  463. VI1_DATA7_MARK, DU1_DR7_MARK, HCTS1_B_MARK, VI0_R0_A_MARK,
  464. VI1_CLK_MARK, ETH_REF_CLK_MARK, DU1_DOTCLKIN_MARK,
  465. VI0_R1_A_MARK, VI1_DATA8_MARK, DU1_DB6_MARK, ETH_TXD0_MARK,
  466. PWM2_MARK, TCLK1_MARK, VI0_R2_A_MARK, VI1_DATA9_MARK,
  467. DU1_DB7_MARK, ETH_TXD1_MARK, PWM3_MARK, VI0_R3_A_MARK,
  468. ETH_CRS_DV_MARK, IECLK_MARK, SCK2_C_MARK,
  469. VI0_R4_A_MARK, ETH_TX_EN_MARK, IETX_MARK,
  470. TX2_C_MARK, VI0_R5_A_MARK, ETH_RX_ER_MARK, FMCLK_C_MARK,
  471. IERX_MARK, RX2_C_MARK, VI1_DATA10_A_MARK,
  472. DU1_DOTCLKOUT_MARK, ETH_RXD0_MARK,
  473. BPFCLK_C_MARK, TX2_D_MARK, SDA2_C_MARK, VI1_DATA11_A_MARK,
  474. DU1_EXHSYNC_DU1_HSYNC_MARK, ETH_RXD1_MARK, FMIN_C_MARK,
  475. RX2_D_MARK, SCL2_C_MARK,
  476. /* IPSR10 */
  477. SD2_CLK_A_MARK, DU1_EXVSYNC_DU1_VSYNC_MARK, ATARD1_MARK,
  478. ETH_MDC_MARK, SDA1_B_MARK, SD2_CMD_A_MARK,
  479. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, ATAWR1_MARK,
  480. ETH_MDIO_MARK, SCL1_B_MARK, SD2_DAT0_A_MARK,
  481. DU1_DISP_MARK, ATACS01_MARK, DREQ1_B_MARK, ETH_LINK_MARK,
  482. CAN1_RX_A_MARK, SD2_DAT1_A_MARK, DU1_CDE_MARK,
  483. ATACS11_MARK, DACK1_B_MARK, ETH_MAGIC_MARK, CAN1_TX_A_MARK,
  484. PWM6_MARK, SD2_DAT2_A_MARK, VI1_DATA12_MARK,
  485. DREQ2_B_MARK, ATADIR1_MARK, HSPI_CLK2_B_MARK,
  486. GPSCLK_B_MARK, SD2_DAT3_A_MARK, VI1_DATA13_MARK,
  487. DACK2_B_MARK, ATAG1_MARK, HSPI_CS2_B_MARK,
  488. GPSIN_B_MARK, SD2_CD_A_MARK, VI1_DATA14_MARK,
  489. EX_WAIT1_B_MARK, DREQ0_B_MARK, HSPI_RX2_B_MARK,
  490. REMOCON_A_MARK, SD2_WP_A_MARK, VI1_DATA15_MARK,
  491. EX_WAIT2_B_MARK, DACK0_B_MARK,
  492. HSPI_TX2_B_MARK, CAN_CLK_C_MARK,
  493. PINMUX_MARK_END,
  494. };
  495. static const u16 pinmux_data[] = {
  496. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  497. PINMUX_SINGLE(PENC0),
  498. PINMUX_SINGLE(PENC1),
  499. PINMUX_SINGLE(A1),
  500. PINMUX_SINGLE(A2),
  501. PINMUX_SINGLE(A3),
  502. PINMUX_SINGLE(WE0),
  503. PINMUX_SINGLE(AUDIO_CLKA),
  504. PINMUX_SINGLE(AUDIO_CLKB),
  505. PINMUX_SINGLE(SSI_SCK34),
  506. PINMUX_SINGLE(AVS1),
  507. PINMUX_SINGLE(AVS2),
  508. /* IPSR0 */
  509. PINMUX_IPSR_GPSR(IP0_1_0, PRESETOUT),
  510. PINMUX_IPSR_GPSR(IP0_1_0, PWM1),
  511. PINMUX_IPSR_GPSR(IP0_4_2, AUDATA0),
  512. PINMUX_IPSR_GPSR(IP0_4_2, ARM_TRACEDATA_0),
  513. PINMUX_IPSR_MSEL(IP0_4_2, GPSCLK_C, SEL_GPS_C),
  514. PINMUX_IPSR_GPSR(IP0_4_2, USB_OVC0),
  515. PINMUX_IPSR_GPSR(IP0_4_2, TX2_E),
  516. PINMUX_IPSR_MSEL(IP0_4_2, SDA2_B, SEL_I2C2_B),
  517. PINMUX_IPSR_GPSR(IP0_7_5, AUDATA1),
  518. PINMUX_IPSR_GPSR(IP0_7_5, ARM_TRACEDATA_1),
  519. PINMUX_IPSR_MSEL(IP0_7_5, GPSIN_C, SEL_GPS_C),
  520. PINMUX_IPSR_GPSR(IP0_7_5, USB_OVC1),
  521. PINMUX_IPSR_MSEL(IP0_7_5, RX2_E, SEL_SCIF2_E),
  522. PINMUX_IPSR_MSEL(IP0_7_5, SCL2_B, SEL_I2C2_B),
  523. PINMUX_IPSR_MSEL(IP0_11_8, SD1_DAT2_A, SEL_SD1_A),
  524. PINMUX_IPSR_GPSR(IP0_11_8, MMC_D2),
  525. PINMUX_IPSR_GPSR(IP0_11_8, BS),
  526. PINMUX_IPSR_GPSR(IP0_11_8, ATADIR0_A),
  527. PINMUX_IPSR_GPSR(IP0_11_8, SDSELF_A),
  528. PINMUX_IPSR_GPSR(IP0_11_8, PWM4_B),
  529. PINMUX_IPSR_MSEL(IP0_14_12, SD1_DAT3_A, SEL_SD1_A),
  530. PINMUX_IPSR_GPSR(IP0_14_12, MMC_D3),
  531. PINMUX_IPSR_GPSR(IP0_14_12, A0),
  532. PINMUX_IPSR_GPSR(IP0_14_12, ATAG0_A),
  533. PINMUX_IPSR_MSEL(IP0_14_12, REMOCON_B, SEL_REMOCON_B),
  534. PINMUX_IPSR_GPSR(IP0_15, A4),
  535. PINMUX_IPSR_GPSR(IP0_16, A5),
  536. PINMUX_IPSR_GPSR(IP0_17, A6),
  537. PINMUX_IPSR_GPSR(IP0_18, A7),
  538. PINMUX_IPSR_GPSR(IP0_19, A8),
  539. PINMUX_IPSR_GPSR(IP0_20, A9),
  540. PINMUX_IPSR_GPSR(IP0_21, A10),
  541. PINMUX_IPSR_GPSR(IP0_22, A11),
  542. PINMUX_IPSR_GPSR(IP0_23, A12),
  543. PINMUX_IPSR_GPSR(IP0_24, A13),
  544. PINMUX_IPSR_GPSR(IP0_25, A14),
  545. PINMUX_IPSR_GPSR(IP0_26, A15),
  546. PINMUX_IPSR_GPSR(IP0_27, A16),
  547. PINMUX_IPSR_GPSR(IP0_28, A17),
  548. PINMUX_IPSR_GPSR(IP0_29, A18),
  549. PINMUX_IPSR_GPSR(IP0_30, A19),
  550. /* IPSR1 */
  551. PINMUX_IPSR_GPSR(IP1_0, A20),
  552. PINMUX_IPSR_MSEL(IP1_0, HSPI_CS1_B, SEL_HSPI1_B),
  553. PINMUX_IPSR_GPSR(IP1_1, A21),
  554. PINMUX_IPSR_MSEL(IP1_1, HSPI_CLK1_B, SEL_HSPI1_B),
  555. PINMUX_IPSR_GPSR(IP1_4_2, A22),
  556. PINMUX_IPSR_MSEL(IP1_4_2, HRTS0_B, SEL_HSCIF0_B),
  557. PINMUX_IPSR_MSEL(IP1_4_2, RX2_B, SEL_SCIF2_B),
  558. PINMUX_IPSR_MSEL(IP1_4_2, DREQ2_A, SEL_DREQ2_A),
  559. PINMUX_IPSR_GPSR(IP1_7_5, A23),
  560. PINMUX_IPSR_GPSR(IP1_7_5, HTX0_B),
  561. PINMUX_IPSR_GPSR(IP1_7_5, TX2_B),
  562. PINMUX_IPSR_GPSR(IP1_7_5, DACK2_A),
  563. PINMUX_IPSR_MSEL(IP1_7_5, TS_SDEN0_A, SEL_TSIF0_A),
  564. PINMUX_IPSR_MSEL(IP1_10_8, SD1_CD_A, SEL_SD1_A),
  565. PINMUX_IPSR_GPSR(IP1_10_8, MMC_D6),
  566. PINMUX_IPSR_GPSR(IP1_10_8, A24),
  567. PINMUX_IPSR_MSEL(IP1_10_8, DREQ1_A, SEL_DREQ1_A),
  568. PINMUX_IPSR_MSEL(IP1_10_8, HRX0_B, SEL_HSCIF0_B),
  569. PINMUX_IPSR_MSEL(IP1_10_8, TS_SPSYNC0_A, SEL_TSIF0_A),
  570. PINMUX_IPSR_MSEL(IP1_14_11, SD1_WP_A, SEL_SD1_A),
  571. PINMUX_IPSR_GPSR(IP1_14_11, MMC_D7),
  572. PINMUX_IPSR_GPSR(IP1_14_11, A25),
  573. PINMUX_IPSR_GPSR(IP1_14_11, DACK1_A),
  574. PINMUX_IPSR_MSEL(IP1_14_11, HCTS0_B, SEL_HSCIF0_B),
  575. PINMUX_IPSR_MSEL(IP1_14_11, RX3_C, SEL_SCIF3_C),
  576. PINMUX_IPSR_MSEL(IP1_14_11, TS_SDAT0_A, SEL_TSIF0_A),
  577. PINMUX_IPSR_NOGP(IP1_16_15, CLKOUT),
  578. PINMUX_IPSR_NOGP(IP1_16_15, HSPI_TX1_B),
  579. PINMUX_IPSR_NOGP(IP1_16_15, PWM0_B),
  580. PINMUX_IPSR_NOGP(IP1_17, CS0),
  581. PINMUX_IPSR_NOGM(IP1_17, HSPI_RX1_B, SEL_HSPI1_B),
  582. PINMUX_IPSR_NOGM(IP1_20_18, SSI_SCK1_B, SEL_SSI1_B),
  583. PINMUX_IPSR_NOGP(IP1_20_18, ATAG0_B),
  584. PINMUX_IPSR_NOGP(IP1_20_18, CS1_A26),
  585. PINMUX_IPSR_NOGM(IP1_20_18, SDA2_A, SEL_I2C2_A),
  586. PINMUX_IPSR_NOGM(IP1_20_18, SCK2_B, SEL_SCIF2_B),
  587. PINMUX_IPSR_GPSR(IP1_23_21, MMC_D5),
  588. PINMUX_IPSR_GPSR(IP1_23_21, ATADIR0_B),
  589. PINMUX_IPSR_GPSR(IP1_23_21, RD_WR),
  590. PINMUX_IPSR_GPSR(IP1_24, WE1),
  591. PINMUX_IPSR_GPSR(IP1_24, ATAWR0_B),
  592. PINMUX_IPSR_MSEL(IP1_27_25, SSI_WS1_B, SEL_SSI1_B),
  593. PINMUX_IPSR_GPSR(IP1_27_25, EX_CS0),
  594. PINMUX_IPSR_MSEL(IP1_27_25, SCL2_A, SEL_I2C2_A),
  595. PINMUX_IPSR_GPSR(IP1_27_25, TX3_C),
  596. PINMUX_IPSR_MSEL(IP1_27_25, TS_SCK0_A, SEL_TSIF0_A),
  597. PINMUX_IPSR_GPSR(IP1_29_28, EX_CS1),
  598. PINMUX_IPSR_GPSR(IP1_29_28, MMC_D4),
  599. /* IPSR2 */
  600. PINMUX_IPSR_GPSR(IP2_2_0, SD1_CLK_A),
  601. PINMUX_IPSR_GPSR(IP2_2_0, MMC_CLK),
  602. PINMUX_IPSR_GPSR(IP2_2_0, ATACS00),
  603. PINMUX_IPSR_GPSR(IP2_2_0, EX_CS2),
  604. PINMUX_IPSR_MSEL(IP2_5_3, SD1_CMD_A, SEL_SD1_A),
  605. PINMUX_IPSR_GPSR(IP2_5_3, MMC_CMD),
  606. PINMUX_IPSR_GPSR(IP2_5_3, ATACS10),
  607. PINMUX_IPSR_GPSR(IP2_5_3, EX_CS3),
  608. PINMUX_IPSR_MSEL(IP2_8_6, SD1_DAT0_A, SEL_SD1_A),
  609. PINMUX_IPSR_GPSR(IP2_8_6, MMC_D0),
  610. PINMUX_IPSR_GPSR(IP2_8_6, ATARD0),
  611. PINMUX_IPSR_GPSR(IP2_8_6, EX_CS4),
  612. PINMUX_IPSR_MSEL(IP2_8_6, EX_WAIT1_A, SEL_WAIT1_A),
  613. PINMUX_IPSR_MSEL(IP2_11_9, SD1_DAT1_A, SEL_SD1_A),
  614. PINMUX_IPSR_GPSR(IP2_11_9, MMC_D1),
  615. PINMUX_IPSR_GPSR(IP2_11_9, ATAWR0_A),
  616. PINMUX_IPSR_GPSR(IP2_11_9, EX_CS5),
  617. PINMUX_IPSR_MSEL(IP2_11_9, EX_WAIT2_A, SEL_WAIT2_A),
  618. PINMUX_IPSR_MSEL(IP2_13_12, DREQ0_A, SEL_DREQ0_A),
  619. PINMUX_IPSR_MSEL(IP2_13_12, RX3_A, SEL_SCIF3_A),
  620. PINMUX_IPSR_GPSR(IP2_16_14, DACK0),
  621. PINMUX_IPSR_GPSR(IP2_16_14, TX3_A),
  622. PINMUX_IPSR_GPSR(IP2_16_14, DRACK0),
  623. PINMUX_IPSR_GPSR(IP2_17, EX_WAIT0),
  624. PINMUX_IPSR_GPSR(IP2_17, PWM0_C),
  625. PINMUX_IPSR_NOGP(IP2_18, D0),
  626. PINMUX_IPSR_NOGP(IP2_19, D1),
  627. PINMUX_IPSR_NOGP(IP2_20, D2),
  628. PINMUX_IPSR_NOGP(IP2_21, D3),
  629. PINMUX_IPSR_NOGP(IP2_22, D4),
  630. PINMUX_IPSR_NOGP(IP2_23, D5),
  631. PINMUX_IPSR_NOGP(IP2_24, D6),
  632. PINMUX_IPSR_NOGP(IP2_25, D7),
  633. PINMUX_IPSR_NOGP(IP2_26, D8),
  634. PINMUX_IPSR_NOGP(IP2_27, D9),
  635. PINMUX_IPSR_NOGP(IP2_28, D10),
  636. PINMUX_IPSR_NOGP(IP2_29, D11),
  637. PINMUX_IPSR_GPSR(IP2_30, RD_WR_B),
  638. PINMUX_IPSR_GPSR(IP2_30, IRQ0),
  639. PINMUX_IPSR_GPSR(IP2_31, MLB_CLK),
  640. PINMUX_IPSR_MSEL(IP2_31, IRQ1_A, SEL_IRQ1_A),
  641. /* IPSR3 */
  642. PINMUX_IPSR_GPSR(IP3_1_0, MLB_SIG),
  643. PINMUX_IPSR_MSEL(IP3_1_0, RX5_B, SEL_SCIF5_B),
  644. PINMUX_IPSR_MSEL(IP3_1_0, SDA3_A, SEL_I2C3_A),
  645. PINMUX_IPSR_MSEL(IP3_1_0, IRQ2_A, SEL_IRQ2_A),
  646. PINMUX_IPSR_GPSR(IP3_4_2, MLB_DAT),
  647. PINMUX_IPSR_GPSR(IP3_4_2, TX5_B),
  648. PINMUX_IPSR_MSEL(IP3_4_2, SCL3_A, SEL_I2C3_A),
  649. PINMUX_IPSR_MSEL(IP3_4_2, IRQ3_A, SEL_IRQ3_A),
  650. PINMUX_IPSR_GPSR(IP3_4_2, SDSELF_B),
  651. PINMUX_IPSR_MSEL(IP3_7_5, SD1_CMD_B, SEL_SD1_B),
  652. PINMUX_IPSR_GPSR(IP3_7_5, SCIF_CLK),
  653. PINMUX_IPSR_GPSR(IP3_7_5, AUDIO_CLKOUT_B),
  654. PINMUX_IPSR_MSEL(IP3_7_5, CAN_CLK_B, SEL_CANCLK_B),
  655. PINMUX_IPSR_MSEL(IP3_7_5, SDA3_B, SEL_I2C3_B),
  656. PINMUX_IPSR_GPSR(IP3_9_8, SD1_CLK_B),
  657. PINMUX_IPSR_GPSR(IP3_9_8, HTX0_A),
  658. PINMUX_IPSR_GPSR(IP3_9_8, TX0_A),
  659. PINMUX_IPSR_MSEL(IP3_12_10, SD1_DAT0_B, SEL_SD1_B),
  660. PINMUX_IPSR_MSEL(IP3_12_10, HRX0_A, SEL_HSCIF0_A),
  661. PINMUX_IPSR_MSEL(IP3_12_10, RX0_A, SEL_SCIF0_A),
  662. PINMUX_IPSR_MSEL(IP3_15_13, SD1_DAT1_B, SEL_SD1_B),
  663. PINMUX_IPSR_MSEL(IP3_15_13, HSCK0, SEL_HSCIF0_A),
  664. PINMUX_IPSR_GPSR(IP3_15_13, SCK0),
  665. PINMUX_IPSR_MSEL(IP3_15_13, SCL3_B, SEL_I2C3_B),
  666. PINMUX_IPSR_MSEL(IP3_18_16, SD1_DAT2_B, SEL_SD1_B),
  667. PINMUX_IPSR_MSEL(IP3_18_16, HCTS0_A, SEL_HSCIF0_A),
  668. PINMUX_IPSR_GPSR(IP3_18_16, CTS0),
  669. PINMUX_IPSR_MSEL(IP3_20_19, SD1_DAT3_B, SEL_SD1_B),
  670. PINMUX_IPSR_MSEL(IP3_20_19, HRTS0_A, SEL_HSCIF0_A),
  671. PINMUX_IPSR_GPSR(IP3_20_19, RTS0),
  672. PINMUX_IPSR_GPSR(IP3_23_21, SSI_SCK4),
  673. PINMUX_IPSR_GPSR(IP3_23_21, DU0_DR0),
  674. PINMUX_IPSR_GPSR(IP3_23_21, LCDOUT0),
  675. PINMUX_IPSR_GPSR(IP3_23_21, AUDATA2),
  676. PINMUX_IPSR_GPSR(IP3_23_21, ARM_TRACEDATA_2),
  677. PINMUX_IPSR_MSEL(IP3_23_21, SDA3_C, SEL_I2C3_C),
  678. PINMUX_IPSR_GPSR(IP3_23_21, ADICHS1),
  679. PINMUX_IPSR_MSEL(IP3_23_21, TS_SDEN0_B, SEL_TSIF0_B),
  680. PINMUX_IPSR_GPSR(IP3_26_24, SSI_WS4),
  681. PINMUX_IPSR_GPSR(IP3_26_24, DU0_DR1),
  682. PINMUX_IPSR_GPSR(IP3_26_24, LCDOUT1),
  683. PINMUX_IPSR_GPSR(IP3_26_24, AUDATA3),
  684. PINMUX_IPSR_GPSR(IP3_26_24, ARM_TRACEDATA_3),
  685. PINMUX_IPSR_MSEL(IP3_26_24, SCL3_C, SEL_I2C3_C),
  686. PINMUX_IPSR_GPSR(IP3_26_24, ADICHS2),
  687. PINMUX_IPSR_MSEL(IP3_26_24, TS_SPSYNC0_B, SEL_TSIF0_B),
  688. PINMUX_IPSR_GPSR(IP3_27, DU0_DR2),
  689. PINMUX_IPSR_GPSR(IP3_27, LCDOUT2),
  690. PINMUX_IPSR_GPSR(IP3_28, DU0_DR3),
  691. PINMUX_IPSR_GPSR(IP3_28, LCDOUT3),
  692. PINMUX_IPSR_GPSR(IP3_29, DU0_DR4),
  693. PINMUX_IPSR_GPSR(IP3_29, LCDOUT4),
  694. PINMUX_IPSR_GPSR(IP3_30, DU0_DR5),
  695. PINMUX_IPSR_GPSR(IP3_30, LCDOUT5),
  696. PINMUX_IPSR_GPSR(IP3_31, DU0_DR6),
  697. PINMUX_IPSR_GPSR(IP3_31, LCDOUT6),
  698. /* IPSR4 */
  699. PINMUX_IPSR_GPSR(IP4_0, DU0_DR7),
  700. PINMUX_IPSR_GPSR(IP4_0, LCDOUT7),
  701. PINMUX_IPSR_GPSR(IP4_3_1, DU0_DG0),
  702. PINMUX_IPSR_GPSR(IP4_3_1, LCDOUT8),
  703. PINMUX_IPSR_GPSR(IP4_3_1, AUDATA4),
  704. PINMUX_IPSR_GPSR(IP4_3_1, ARM_TRACEDATA_4),
  705. PINMUX_IPSR_GPSR(IP4_3_1, TX1_D),
  706. PINMUX_IPSR_GPSR(IP4_3_1, CAN0_TX_A),
  707. PINMUX_IPSR_GPSR(IP4_3_1, ADICHS0),
  708. PINMUX_IPSR_GPSR(IP4_6_4, DU0_DG1),
  709. PINMUX_IPSR_GPSR(IP4_6_4, LCDOUT9),
  710. PINMUX_IPSR_GPSR(IP4_6_4, AUDATA5),
  711. PINMUX_IPSR_GPSR(IP4_6_4, ARM_TRACEDATA_5),
  712. PINMUX_IPSR_MSEL(IP4_6_4, RX1_D, SEL_SCIF1_D),
  713. PINMUX_IPSR_MSEL(IP4_6_4, CAN0_RX_A, SEL_CAN0_A),
  714. PINMUX_IPSR_GPSR(IP4_6_4, ADIDATA),
  715. PINMUX_IPSR_GPSR(IP4_7, DU0_DG2),
  716. PINMUX_IPSR_GPSR(IP4_7, LCDOUT10),
  717. PINMUX_IPSR_GPSR(IP4_8, DU0_DG3),
  718. PINMUX_IPSR_GPSR(IP4_8, LCDOUT11),
  719. PINMUX_IPSR_GPSR(IP4_10_9, DU0_DG4),
  720. PINMUX_IPSR_GPSR(IP4_10_9, LCDOUT12),
  721. PINMUX_IPSR_MSEL(IP4_10_9, RX0_B, SEL_SCIF0_B),
  722. PINMUX_IPSR_GPSR(IP4_12_11, DU0_DG5),
  723. PINMUX_IPSR_GPSR(IP4_12_11, LCDOUT13),
  724. PINMUX_IPSR_GPSR(IP4_12_11, TX0_B),
  725. PINMUX_IPSR_GPSR(IP4_14_13, DU0_DG6),
  726. PINMUX_IPSR_GPSR(IP4_14_13, LCDOUT14),
  727. PINMUX_IPSR_MSEL(IP4_14_13, RX4_A, SEL_SCIF4_A),
  728. PINMUX_IPSR_GPSR(IP4_16_15, DU0_DG7),
  729. PINMUX_IPSR_GPSR(IP4_16_15, LCDOUT15),
  730. PINMUX_IPSR_GPSR(IP4_16_15, TX4_A),
  731. PINMUX_IPSR_MSEL(IP4_20_17, SSI_SCK2_B, SEL_SSI2_B),
  732. PINMUX_DATA(VI0_R0_B_MARK, FN_IP4_20_17, FN_VI0_R0_B, FN_SEL_VI0_B), /* see sel_vi0 */
  733. PINMUX_DATA(VI0_R0_D_MARK, FN_IP4_20_17, FN_VI0_R0_B, FN_SEL_VI0_D), /* see sel_vi0 */
  734. PINMUX_IPSR_GPSR(IP4_20_17, DU0_DB0),
  735. PINMUX_IPSR_GPSR(IP4_20_17, LCDOUT16),
  736. PINMUX_IPSR_GPSR(IP4_20_17, AUDATA6),
  737. PINMUX_IPSR_GPSR(IP4_20_17, ARM_TRACEDATA_6),
  738. PINMUX_IPSR_MSEL(IP4_20_17, GPSCLK_A, SEL_GPS_A),
  739. PINMUX_IPSR_GPSR(IP4_20_17, PWM0_A),
  740. PINMUX_IPSR_GPSR(IP4_20_17, ADICLK),
  741. PINMUX_IPSR_MSEL(IP4_20_17, TS_SDAT0_B, SEL_TSIF0_B),
  742. PINMUX_IPSR_GPSR(IP4_24_21, AUDIO_CLKC),
  743. PINMUX_DATA(VI0_R1_B_MARK, FN_IP4_24_21, FN_VI0_R1_B, FN_SEL_VI0_B), /* see sel_vi0 */
  744. PINMUX_DATA(VI0_R1_D_MARK, FN_IP4_24_21, FN_VI0_R1_B, FN_SEL_VI0_D), /* see sel_vi0 */
  745. PINMUX_IPSR_GPSR(IP4_24_21, DU0_DB1),
  746. PINMUX_IPSR_GPSR(IP4_24_21, LCDOUT17),
  747. PINMUX_IPSR_GPSR(IP4_24_21, AUDATA7),
  748. PINMUX_IPSR_GPSR(IP4_24_21, ARM_TRACEDATA_7),
  749. PINMUX_IPSR_MSEL(IP4_24_21, GPSIN_A, SEL_GPS_A),
  750. PINMUX_IPSR_GPSR(IP4_24_21, ADICS_SAMP),
  751. PINMUX_IPSR_MSEL(IP4_24_21, TS_SCK0_B, SEL_TSIF0_B),
  752. PINMUX_DATA(VI0_R2_B_MARK, FN_IP4_26_25, FN_VI0_R2_B, FN_SEL_VI0_B), /* see sel_vi0 */
  753. PINMUX_DATA(VI0_R2_D_MARK, FN_IP4_26_25, FN_VI0_R2_B, FN_SEL_VI0_D), /* see sel_vi0 */
  754. PINMUX_IPSR_GPSR(IP4_26_25, DU0_DB2),
  755. PINMUX_IPSR_GPSR(IP4_26_25, LCDOUT18),
  756. PINMUX_IPSR_MSEL(IP4_28_27, VI0_R3_B, SEL_VI0_B),
  757. PINMUX_IPSR_GPSR(IP4_28_27, DU0_DB3),
  758. PINMUX_IPSR_GPSR(IP4_28_27, LCDOUT19),
  759. PINMUX_DATA(VI0_R4_B_MARK, FN_IP4_30_29, FN_VI0_R4_B, FN_SEL_VI0_B), /* see sel_vi0 */
  760. PINMUX_DATA(VI0_R4_D_MARK, FN_IP4_30_29, FN_VI0_R4_B, FN_SEL_VI0_D), /* see sel_vi0 */
  761. PINMUX_IPSR_GPSR(IP4_30_29, DU0_DB4),
  762. PINMUX_IPSR_GPSR(IP4_30_29, LCDOUT20),
  763. /* IPSR5 */
  764. PINMUX_DATA(VI0_R5_B_MARK, FN_IP5_1_0, FN_VI0_R5_B, FN_SEL_VI0_B), /* see sel_vi0 */
  765. PINMUX_DATA(VI0_R5_D_MARK, FN_IP5_1_0, FN_VI0_R5_B, FN_SEL_VI0_D), /* see sel_vi0 */
  766. PINMUX_IPSR_GPSR(IP5_1_0, DU0_DB5),
  767. PINMUX_IPSR_GPSR(IP5_1_0, LCDOUT21),
  768. PINMUX_IPSR_MSEL(IP5_3_2, VI1_DATA10_B, SEL_VI1_B),
  769. PINMUX_IPSR_GPSR(IP5_3_2, DU0_DB6),
  770. PINMUX_IPSR_GPSR(IP5_3_2, LCDOUT22),
  771. PINMUX_IPSR_MSEL(IP5_5_4, VI1_DATA11_B, SEL_VI1_B),
  772. PINMUX_IPSR_GPSR(IP5_5_4, DU0_DB7),
  773. PINMUX_IPSR_GPSR(IP5_5_4, LCDOUT23),
  774. PINMUX_IPSR_GPSR(IP5_6, DU0_DOTCLKIN),
  775. PINMUX_IPSR_GPSR(IP5_6, QSTVA_QVS),
  776. PINMUX_IPSR_GPSR(IP5_7, DU0_DOTCLKO_UT0),
  777. PINMUX_IPSR_GPSR(IP5_7, QCLK),
  778. PINMUX_IPSR_GPSR(IP5_9_8, DU0_DOTCLKO_UT1),
  779. PINMUX_IPSR_GPSR(IP5_9_8, QSTVB_QVE),
  780. PINMUX_IPSR_GPSR(IP5_9_8, AUDIO_CLKOUT_A),
  781. PINMUX_IPSR_MSEL(IP5_9_8, REMOCON_C, SEL_REMOCON_C),
  782. PINMUX_IPSR_MSEL(IP5_11_10, SSI_WS2_B, SEL_SSI2_B),
  783. PINMUX_IPSR_GPSR(IP5_11_10, DU0_EXHSYNC_DU0_HSYNC),
  784. PINMUX_IPSR_GPSR(IP5_11_10, QSTH_QHS),
  785. PINMUX_IPSR_GPSR(IP5_12, DU0_EXVSYNC_DU0_VSYNC),
  786. PINMUX_IPSR_GPSR(IP5_12, QSTB_QHE),
  787. PINMUX_IPSR_GPSR(IP5_14_13, DU0_EXODDF_DU0_ODDF_DISP_CDE),
  788. PINMUX_IPSR_GPSR(IP5_14_13, QCPV_QDE),
  789. PINMUX_IPSR_MSEL(IP5_14_13, FMCLK_D, SEL_FM_D),
  790. PINMUX_IPSR_MSEL(IP5_17_15, SSI_SCK1_A, SEL_SSI1_A),
  791. PINMUX_IPSR_GPSR(IP5_17_15, DU0_DISP),
  792. PINMUX_IPSR_GPSR(IP5_17_15, QPOLA),
  793. PINMUX_IPSR_GPSR(IP5_17_15, AUDCK),
  794. PINMUX_IPSR_GPSR(IP5_17_15, ARM_TRACECLK),
  795. PINMUX_IPSR_GPSR(IP5_17_15, BPFCLK_D),
  796. PINMUX_IPSR_MSEL(IP5_20_18, SSI_WS1_A, SEL_SSI1_A),
  797. PINMUX_IPSR_GPSR(IP5_20_18, DU0_CDE),
  798. PINMUX_IPSR_GPSR(IP5_20_18, QPOLB),
  799. PINMUX_IPSR_GPSR(IP5_20_18, AUDSYNC),
  800. PINMUX_IPSR_GPSR(IP5_20_18, ARM_TRACECTL),
  801. PINMUX_IPSR_MSEL(IP5_20_18, FMIN_D, SEL_FM_D),
  802. PINMUX_IPSR_MSEL(IP5_22_21, SD1_CD_B, SEL_SD1_B),
  803. PINMUX_IPSR_GPSR(IP5_22_21, SSI_SCK78),
  804. PINMUX_IPSR_MSEL(IP5_22_21, HSPI_RX0_B, SEL_HSPI0_B),
  805. PINMUX_IPSR_GPSR(IP5_22_21, TX1_B),
  806. PINMUX_IPSR_MSEL(IP5_25_23, SD1_WP_B, SEL_SD1_B),
  807. PINMUX_IPSR_GPSR(IP5_25_23, SSI_WS78),
  808. PINMUX_IPSR_MSEL(IP5_25_23, HSPI_CLK0_B, SEL_HSPI0_B),
  809. PINMUX_IPSR_MSEL(IP5_25_23, RX1_B, SEL_SCIF1_B),
  810. PINMUX_IPSR_MSEL(IP5_25_23, CAN_CLK_D, SEL_CANCLK_D),
  811. PINMUX_IPSR_GPSR(IP5_28_26, SSI_SDATA8),
  812. PINMUX_IPSR_MSEL(IP5_28_26, SSI_SCK2_A, SEL_SSI2_A),
  813. PINMUX_IPSR_MSEL(IP5_28_26, HSPI_CS0_B, SEL_HSPI0_B),
  814. PINMUX_IPSR_GPSR(IP5_28_26, TX2_A),
  815. PINMUX_IPSR_GPSR(IP5_28_26, CAN0_TX_B),
  816. PINMUX_IPSR_GPSR(IP5_30_29, SSI_SDATA7),
  817. PINMUX_IPSR_GPSR(IP5_30_29, HSPI_TX0_B),
  818. PINMUX_IPSR_MSEL(IP5_30_29, RX2_A, SEL_SCIF2_A),
  819. PINMUX_IPSR_MSEL(IP5_30_29, CAN0_RX_B, SEL_CAN0_B),
  820. /* IPSR6 */
  821. PINMUX_IPSR_GPSR(IP6_1_0, SSI_SCK6),
  822. PINMUX_IPSR_MSEL(IP6_1_0, HSPI_RX2_A, SEL_HSPI2_A),
  823. PINMUX_IPSR_MSEL(IP6_1_0, FMCLK_B, SEL_FM_B),
  824. PINMUX_IPSR_GPSR(IP6_1_0, CAN1_TX_B),
  825. PINMUX_IPSR_GPSR(IP6_4_2, SSI_WS6),
  826. PINMUX_IPSR_MSEL(IP6_4_2, HSPI_CLK2_A, SEL_HSPI2_A),
  827. PINMUX_IPSR_GPSR(IP6_4_2, BPFCLK_B),
  828. PINMUX_IPSR_MSEL(IP6_4_2, CAN1_RX_B, SEL_CAN1_B),
  829. PINMUX_IPSR_GPSR(IP6_6_5, SSI_SDATA6),
  830. PINMUX_IPSR_GPSR(IP6_6_5, HSPI_TX2_A),
  831. PINMUX_IPSR_MSEL(IP6_6_5, FMIN_B, SEL_FM_B),
  832. PINMUX_IPSR_GPSR(IP6_7, SSI_SCK5),
  833. PINMUX_IPSR_MSEL(IP6_7, RX4_C, SEL_SCIF4_C),
  834. PINMUX_IPSR_GPSR(IP6_8, SSI_WS5),
  835. PINMUX_IPSR_GPSR(IP6_8, TX4_C),
  836. PINMUX_IPSR_GPSR(IP6_9, SSI_SDATA5),
  837. PINMUX_IPSR_MSEL(IP6_9, RX0_D, SEL_SCIF0_D),
  838. PINMUX_IPSR_GPSR(IP6_10, SSI_WS34),
  839. PINMUX_IPSR_GPSR(IP6_10, ARM_TRACEDATA_8),
  840. PINMUX_IPSR_GPSR(IP6_12_11, SSI_SDATA4),
  841. PINMUX_IPSR_MSEL(IP6_12_11, SSI_WS2_A, SEL_SSI2_A),
  842. PINMUX_IPSR_GPSR(IP6_12_11, ARM_TRACEDATA_9),
  843. PINMUX_IPSR_GPSR(IP6_13, SSI_SDATA3),
  844. PINMUX_IPSR_GPSR(IP6_13, ARM_TRACEDATA_10),
  845. PINMUX_IPSR_GPSR(IP6_15_14, SSI_SCK012),
  846. PINMUX_IPSR_GPSR(IP6_15_14, ARM_TRACEDATA_11),
  847. PINMUX_IPSR_GPSR(IP6_15_14, TX0_D),
  848. PINMUX_IPSR_GPSR(IP6_16, SSI_WS012),
  849. PINMUX_IPSR_GPSR(IP6_16, ARM_TRACEDATA_12),
  850. PINMUX_IPSR_GPSR(IP6_18_17, SSI_SDATA2),
  851. PINMUX_IPSR_MSEL(IP6_18_17, HSPI_CS2_A, SEL_HSPI2_A),
  852. PINMUX_IPSR_GPSR(IP6_18_17, ARM_TRACEDATA_13),
  853. PINMUX_IPSR_MSEL(IP6_18_17, SDA1_A, SEL_I2C1_A),
  854. PINMUX_IPSR_GPSR(IP6_20_19, SSI_SDATA1),
  855. PINMUX_IPSR_GPSR(IP6_20_19, ARM_TRACEDATA_14),
  856. PINMUX_IPSR_MSEL(IP6_20_19, SCL1_A, SEL_I2C1_A),
  857. PINMUX_IPSR_MSEL(IP6_20_19, SCK2_A, SEL_SCIF2_A),
  858. PINMUX_IPSR_GPSR(IP6_21, SSI_SDATA0),
  859. PINMUX_IPSR_GPSR(IP6_21, ARM_TRACEDATA_15),
  860. PINMUX_IPSR_GPSR(IP6_23_22, SD0_CLK),
  861. PINMUX_IPSR_GPSR(IP6_23_22, SUB_TDO),
  862. PINMUX_IPSR_GPSR(IP6_25_24, SD0_CMD),
  863. PINMUX_IPSR_GPSR(IP6_25_24, SUB_TRST),
  864. PINMUX_IPSR_GPSR(IP6_27_26, SD0_DAT0),
  865. PINMUX_IPSR_GPSR(IP6_27_26, SUB_TMS),
  866. PINMUX_IPSR_GPSR(IP6_29_28, SD0_DAT1),
  867. PINMUX_IPSR_GPSR(IP6_29_28, SUB_TCK),
  868. PINMUX_IPSR_GPSR(IP6_31_30, SD0_DAT2),
  869. PINMUX_IPSR_GPSR(IP6_31_30, SUB_TDI),
  870. /* IPSR7 */
  871. PINMUX_IPSR_GPSR(IP7_1_0, SD0_DAT3),
  872. PINMUX_IPSR_MSEL(IP7_1_0, IRQ1_B, SEL_IRQ1_B),
  873. PINMUX_IPSR_GPSR(IP7_3_2, SD0_CD),
  874. PINMUX_IPSR_GPSR(IP7_3_2, TX5_A),
  875. PINMUX_IPSR_GPSR(IP7_5_4, SD0_WP),
  876. PINMUX_IPSR_MSEL(IP7_5_4, RX5_A, SEL_SCIF5_A),
  877. PINMUX_IPSR_GPSR(IP7_8_6, VI1_CLKENB),
  878. PINMUX_IPSR_MSEL(IP7_8_6, HSPI_CLK0_A, SEL_HSPI0_A),
  879. PINMUX_IPSR_GPSR(IP7_8_6, HTX1_A),
  880. PINMUX_IPSR_MSEL(IP7_8_6, RTS1_C, SEL_SCIF1_C),
  881. PINMUX_IPSR_GPSR(IP7_11_9, VI1_FIELD),
  882. PINMUX_IPSR_MSEL(IP7_11_9, HSPI_CS0_A, SEL_HSPI0_A),
  883. PINMUX_IPSR_MSEL(IP7_11_9, HRX1_A, SEL_HSCIF1_A),
  884. PINMUX_IPSR_MSEL(IP7_11_9, SCK1_C, SEL_SCIF1_C),
  885. PINMUX_IPSR_GPSR(IP7_14_12, VI1_HSYNC),
  886. PINMUX_IPSR_MSEL(IP7_14_12, HSPI_RX0_A, SEL_HSPI0_A),
  887. PINMUX_IPSR_MSEL(IP7_14_12, HRTS1_A, SEL_HSCIF1_A),
  888. PINMUX_IPSR_MSEL(IP7_14_12, FMCLK_A, SEL_FM_A),
  889. PINMUX_IPSR_MSEL(IP7_14_12, RX1_C, SEL_SCIF1_C),
  890. PINMUX_IPSR_GPSR(IP7_17_15, VI1_VSYNC),
  891. PINMUX_IPSR_GPSR(IP7_17_15, HSPI_TX0),
  892. PINMUX_IPSR_MSEL(IP7_17_15, HCTS1_A, SEL_HSCIF1_A),
  893. PINMUX_IPSR_GPSR(IP7_17_15, BPFCLK_A),
  894. PINMUX_IPSR_GPSR(IP7_17_15, TX1_C),
  895. PINMUX_IPSR_GPSR(IP7_20_18, TCLK0),
  896. PINMUX_IPSR_MSEL(IP7_20_18, HSCK1_A, SEL_HSCIF1_A),
  897. PINMUX_IPSR_MSEL(IP7_20_18, FMIN_A, SEL_FM_A),
  898. PINMUX_IPSR_MSEL(IP7_20_18, IRQ2_C, SEL_IRQ2_C),
  899. PINMUX_IPSR_MSEL(IP7_20_18, CTS1_C, SEL_SCIF1_C),
  900. PINMUX_IPSR_GPSR(IP7_20_18, SPEEDIN),
  901. PINMUX_IPSR_GPSR(IP7_21, VI0_CLK),
  902. PINMUX_IPSR_MSEL(IP7_21, CAN_CLK_A, SEL_CANCLK_A),
  903. PINMUX_IPSR_GPSR(IP7_24_22, VI0_CLKENB),
  904. PINMUX_IPSR_MSEL(IP7_24_22, SD2_DAT2_B, SEL_SD2_B),
  905. PINMUX_IPSR_GPSR(IP7_24_22, VI1_DATA0),
  906. PINMUX_IPSR_GPSR(IP7_24_22, DU1_DG6),
  907. PINMUX_IPSR_MSEL(IP7_24_22, HSPI_RX1_A, SEL_HSPI1_A),
  908. PINMUX_IPSR_MSEL(IP7_24_22, RX4_B, SEL_SCIF4_B),
  909. PINMUX_IPSR_GPSR(IP7_28_25, VI0_FIELD),
  910. PINMUX_IPSR_MSEL(IP7_28_25, SD2_DAT3_B, SEL_SD2_B),
  911. PINMUX_DATA(VI0_R3_C_MARK, FN_IP7_28_25, FN_VI0_R3_C, FN_SEL_VI0_C), /* see sel_vi0 */
  912. PINMUX_DATA(VI0_R3_D_MARK, FN_IP7_28_25, FN_VI0_R3_C, FN_SEL_VI0_D), /* see sel_vi0 */
  913. PINMUX_IPSR_GPSR(IP7_28_25, VI1_DATA1),
  914. PINMUX_IPSR_GPSR(IP7_28_25, DU1_DG7),
  915. PINMUX_IPSR_MSEL(IP7_28_25, HSPI_CLK1_A, SEL_HSPI1_A),
  916. PINMUX_IPSR_GPSR(IP7_28_25, TX4_B),
  917. PINMUX_IPSR_GPSR(IP7_31_29, VI0_HSYNC),
  918. PINMUX_IPSR_MSEL(IP7_31_29, SD2_CD_B, SEL_SD2_B),
  919. PINMUX_IPSR_GPSR(IP7_31_29, VI1_DATA2),
  920. PINMUX_IPSR_GPSR(IP7_31_29, DU1_DR2),
  921. PINMUX_IPSR_MSEL(IP7_31_29, HSPI_CS1_A, SEL_HSPI1_A),
  922. PINMUX_IPSR_MSEL(IP7_31_29, RX3_B, SEL_SCIF3_B),
  923. /* IPSR8 */
  924. PINMUX_IPSR_GPSR(IP8_2_0, VI0_VSYNC),
  925. PINMUX_IPSR_MSEL(IP8_2_0, SD2_WP_B, SEL_SD2_B),
  926. PINMUX_IPSR_GPSR(IP8_2_0, VI1_DATA3),
  927. PINMUX_IPSR_GPSR(IP8_2_0, DU1_DR3),
  928. PINMUX_IPSR_GPSR(IP8_2_0, HSPI_TX1_A),
  929. PINMUX_IPSR_GPSR(IP8_2_0, TX3_B),
  930. PINMUX_IPSR_GPSR(IP8_5_3, VI0_DATA0_VI0_B0),
  931. PINMUX_IPSR_GPSR(IP8_5_3, DU1_DG2),
  932. PINMUX_IPSR_MSEL(IP8_5_3, IRQ2_B, SEL_IRQ2_B),
  933. PINMUX_IPSR_MSEL(IP8_5_3, RX3_D, SEL_SCIF3_D),
  934. PINMUX_IPSR_GPSR(IP8_8_6, VI0_DATA1_VI0_B1),
  935. PINMUX_IPSR_GPSR(IP8_8_6, DU1_DG3),
  936. PINMUX_IPSR_MSEL(IP8_8_6, IRQ3_B, SEL_IRQ3_B),
  937. PINMUX_IPSR_GPSR(IP8_8_6, TX3_D),
  938. PINMUX_IPSR_GPSR(IP8_10_9, VI0_DATA2_VI0_B2),
  939. PINMUX_IPSR_GPSR(IP8_10_9, DU1_DG4),
  940. PINMUX_IPSR_MSEL(IP8_10_9, RX0_C, SEL_SCIF0_C),
  941. PINMUX_IPSR_GPSR(IP8_13_11, VI0_DATA3_VI0_B3),
  942. PINMUX_IPSR_GPSR(IP8_13_11, DU1_DG5),
  943. PINMUX_IPSR_GPSR(IP8_13_11, TX1_A),
  944. PINMUX_IPSR_GPSR(IP8_13_11, TX0_C),
  945. PINMUX_IPSR_GPSR(IP8_15_14, VI0_DATA4_VI0_B4),
  946. PINMUX_IPSR_GPSR(IP8_15_14, DU1_DB2),
  947. PINMUX_IPSR_MSEL(IP8_15_14, RX1_A, SEL_SCIF1_A),
  948. PINMUX_IPSR_GPSR(IP8_18_16, VI0_DATA5_VI0_B5),
  949. PINMUX_IPSR_GPSR(IP8_18_16, DU1_DB3),
  950. PINMUX_IPSR_MSEL(IP8_18_16, SCK1_A, SEL_SCIF1_A),
  951. PINMUX_IPSR_GPSR(IP8_18_16, PWM4),
  952. PINMUX_IPSR_MSEL(IP8_18_16, HSCK1_B, SEL_HSCIF1_B),
  953. PINMUX_IPSR_GPSR(IP8_21_19, VI0_DATA6_VI0_G0),
  954. PINMUX_IPSR_GPSR(IP8_21_19, DU1_DB4),
  955. PINMUX_IPSR_MSEL(IP8_21_19, CTS1_A, SEL_SCIF1_A),
  956. PINMUX_IPSR_GPSR(IP8_21_19, PWM5),
  957. PINMUX_IPSR_GPSR(IP8_23_22, VI0_DATA7_VI0_G1),
  958. PINMUX_IPSR_GPSR(IP8_23_22, DU1_DB5),
  959. PINMUX_IPSR_MSEL(IP8_23_22, RTS1_A, SEL_SCIF1_A),
  960. PINMUX_IPSR_GPSR(IP8_26_24, VI0_G2),
  961. PINMUX_IPSR_GPSR(IP8_26_24, SD2_CLK_B),
  962. PINMUX_IPSR_GPSR(IP8_26_24, VI1_DATA4),
  963. PINMUX_IPSR_GPSR(IP8_26_24, DU1_DR4),
  964. PINMUX_IPSR_GPSR(IP8_26_24, HTX1_B),
  965. PINMUX_IPSR_GPSR(IP8_29_27, VI0_G3),
  966. PINMUX_IPSR_MSEL(IP8_29_27, SD2_CMD_B, SEL_SD2_B),
  967. PINMUX_IPSR_GPSR(IP8_29_27, VI1_DATA5),
  968. PINMUX_IPSR_GPSR(IP8_29_27, DU1_DR5),
  969. PINMUX_IPSR_MSEL(IP8_29_27, HRX1_B, SEL_HSCIF1_B),
  970. /* IPSR9 */
  971. PINMUX_IPSR_GPSR(IP9_2_0, VI0_G4),
  972. PINMUX_IPSR_MSEL(IP9_2_0, SD2_DAT0_B, SEL_SD2_B),
  973. PINMUX_IPSR_GPSR(IP9_2_0, VI1_DATA6),
  974. PINMUX_IPSR_GPSR(IP9_2_0, DU1_DR6),
  975. PINMUX_IPSR_MSEL(IP9_2_0, HRTS1_B, SEL_HSCIF1_B),
  976. PINMUX_IPSR_GPSR(IP9_5_3, VI0_G5),
  977. PINMUX_IPSR_MSEL(IP9_5_3, SD2_DAT1_B, SEL_SD2_B),
  978. PINMUX_IPSR_GPSR(IP9_5_3, VI1_DATA7),
  979. PINMUX_IPSR_GPSR(IP9_5_3, DU1_DR7),
  980. PINMUX_IPSR_MSEL(IP9_5_3, HCTS1_B, SEL_HSCIF1_B),
  981. PINMUX_DATA(VI0_R0_A_MARK, FN_IP9_8_6, FN_VI0_R0_A, FN_SEL_VI0_A), /* see sel_vi0 */
  982. PINMUX_DATA(VI0_R0_C_MARK, FN_IP9_8_6, FN_VI0_R0_A, FN_SEL_VI0_C), /* see sel_vi0 */
  983. PINMUX_IPSR_GPSR(IP9_8_6, VI1_CLK),
  984. PINMUX_IPSR_GPSR(IP9_8_6, ETH_REF_CLK),
  985. PINMUX_IPSR_GPSR(IP9_8_6, DU1_DOTCLKIN),
  986. PINMUX_DATA(VI0_R1_A_MARK, FN_IP9_11_9, FN_VI0_R1_A, FN_SEL_VI0_A), /* see sel_vi0 */
  987. PINMUX_DATA(VI0_R1_C_MARK, FN_IP9_11_9, FN_VI0_R1_A, FN_SEL_VI0_C), /* see sel_vi0 */
  988. PINMUX_IPSR_GPSR(IP9_11_9, VI1_DATA8),
  989. PINMUX_IPSR_GPSR(IP9_11_9, DU1_DB6),
  990. PINMUX_IPSR_GPSR(IP9_11_9, ETH_TXD0),
  991. PINMUX_IPSR_GPSR(IP9_11_9, PWM2),
  992. PINMUX_IPSR_GPSR(IP9_11_9, TCLK1),
  993. PINMUX_DATA(VI0_R2_A_MARK, FN_IP9_14_12, FN_VI0_R2_A, FN_SEL_VI0_A), /* see sel_vi0 */
  994. PINMUX_DATA(VI0_R2_C_MARK, FN_IP9_14_12, FN_VI0_R2_A, FN_SEL_VI0_C), /* see sel_vi0 */
  995. PINMUX_IPSR_GPSR(IP9_14_12, VI1_DATA9),
  996. PINMUX_IPSR_GPSR(IP9_14_12, DU1_DB7),
  997. PINMUX_IPSR_GPSR(IP9_14_12, ETH_TXD1),
  998. PINMUX_IPSR_GPSR(IP9_14_12, PWM3),
  999. PINMUX_IPSR_MSEL(IP9_17_15, VI0_R3_A, SEL_VI0_A),
  1000. PINMUX_IPSR_GPSR(IP9_17_15, ETH_CRS_DV),
  1001. PINMUX_IPSR_GPSR(IP9_17_15, IECLK),
  1002. PINMUX_IPSR_MSEL(IP9_17_15, SCK2_C, SEL_SCIF2_C),
  1003. PINMUX_DATA(VI0_R4_A_MARK, FN_IP9_20_18, FN_VI0_R4_A, FN_SEL_VI0_A), /* see sel_vi0 */
  1004. PINMUX_DATA(VI0_R3_C_MARK, FN_IP9_20_18, FN_VI0_R4_A, FN_SEL_VI0_C), /* see sel_vi0 */
  1005. PINMUX_IPSR_GPSR(IP9_20_18, ETH_TX_EN),
  1006. PINMUX_IPSR_GPSR(IP9_20_18, IETX),
  1007. PINMUX_IPSR_GPSR(IP9_20_18, TX2_C),
  1008. PINMUX_DATA(VI0_R5_A_MARK, FN_IP9_23_21, FN_VI0_R5_A, FN_SEL_VI0_A), /* see sel_vi0 */
  1009. PINMUX_DATA(VI0_R5_C_MARK, FN_IP9_23_21, FN_VI0_R5_A, FN_SEL_VI0_C), /* see sel_vi0 */
  1010. PINMUX_IPSR_GPSR(IP9_23_21, ETH_RX_ER),
  1011. PINMUX_IPSR_MSEL(IP9_23_21, FMCLK_C, SEL_FM_C),
  1012. PINMUX_IPSR_GPSR(IP9_23_21, IERX),
  1013. PINMUX_IPSR_MSEL(IP9_23_21, RX2_C, SEL_SCIF2_C),
  1014. PINMUX_IPSR_MSEL(IP9_26_24, VI1_DATA10_A, SEL_VI1_A),
  1015. PINMUX_IPSR_GPSR(IP9_26_24, DU1_DOTCLKOUT),
  1016. PINMUX_IPSR_GPSR(IP9_26_24, ETH_RXD0),
  1017. PINMUX_IPSR_GPSR(IP9_26_24, BPFCLK_C),
  1018. PINMUX_IPSR_GPSR(IP9_26_24, TX2_D),
  1019. PINMUX_IPSR_MSEL(IP9_26_24, SDA2_C, SEL_I2C2_C),
  1020. PINMUX_IPSR_MSEL(IP9_29_27, VI1_DATA11_A, SEL_VI1_A),
  1021. PINMUX_IPSR_GPSR(IP9_29_27, DU1_EXHSYNC_DU1_HSYNC),
  1022. PINMUX_IPSR_GPSR(IP9_29_27, ETH_RXD1),
  1023. PINMUX_IPSR_MSEL(IP9_29_27, FMIN_C, SEL_FM_C),
  1024. PINMUX_IPSR_MSEL(IP9_29_27, RX2_D, SEL_SCIF2_D),
  1025. PINMUX_IPSR_MSEL(IP9_29_27, SCL2_C, SEL_I2C2_C),
  1026. /* IPSR10 */
  1027. PINMUX_IPSR_GPSR(IP10_2_0, SD2_CLK_A),
  1028. PINMUX_IPSR_GPSR(IP10_2_0, DU1_EXVSYNC_DU1_VSYNC),
  1029. PINMUX_IPSR_GPSR(IP10_2_0, ATARD1),
  1030. PINMUX_IPSR_GPSR(IP10_2_0, ETH_MDC),
  1031. PINMUX_IPSR_MSEL(IP10_2_0, SDA1_B, SEL_I2C1_B),
  1032. PINMUX_IPSR_MSEL(IP10_5_3, SD2_CMD_A, SEL_SD2_A),
  1033. PINMUX_IPSR_GPSR(IP10_5_3, DU1_EXODDF_DU1_ODDF_DISP_CDE),
  1034. PINMUX_IPSR_GPSR(IP10_5_3, ATAWR1),
  1035. PINMUX_IPSR_GPSR(IP10_5_3, ETH_MDIO),
  1036. PINMUX_IPSR_MSEL(IP10_5_3, SCL1_B, SEL_I2C1_B),
  1037. PINMUX_IPSR_MSEL(IP10_8_6, SD2_DAT0_A, SEL_SD2_A),
  1038. PINMUX_IPSR_GPSR(IP10_8_6, DU1_DISP),
  1039. PINMUX_IPSR_GPSR(IP10_8_6, ATACS01),
  1040. PINMUX_IPSR_MSEL(IP10_8_6, DREQ1_B, SEL_DREQ1_B),
  1041. PINMUX_IPSR_GPSR(IP10_8_6, ETH_LINK),
  1042. PINMUX_IPSR_MSEL(IP10_8_6, CAN1_RX_A, SEL_CAN1_A),
  1043. PINMUX_IPSR_MSEL(IP10_12_9, SD2_DAT1_A, SEL_SD2_A),
  1044. PINMUX_IPSR_GPSR(IP10_12_9, DU1_CDE),
  1045. PINMUX_IPSR_GPSR(IP10_12_9, ATACS11),
  1046. PINMUX_IPSR_GPSR(IP10_12_9, DACK1_B),
  1047. PINMUX_IPSR_GPSR(IP10_12_9, ETH_MAGIC),
  1048. PINMUX_IPSR_GPSR(IP10_12_9, CAN1_TX_A),
  1049. PINMUX_IPSR_GPSR(IP10_12_9, PWM6),
  1050. PINMUX_IPSR_MSEL(IP10_15_13, SD2_DAT2_A, SEL_SD2_A),
  1051. PINMUX_IPSR_GPSR(IP10_15_13, VI1_DATA12),
  1052. PINMUX_IPSR_MSEL(IP10_15_13, DREQ2_B, SEL_DREQ2_B),
  1053. PINMUX_IPSR_GPSR(IP10_15_13, ATADIR1),
  1054. PINMUX_IPSR_MSEL(IP10_15_13, HSPI_CLK2_B, SEL_HSPI2_B),
  1055. PINMUX_IPSR_MSEL(IP10_15_13, GPSCLK_B, SEL_GPS_B),
  1056. PINMUX_IPSR_MSEL(IP10_18_16, SD2_DAT3_A, SEL_SD2_A),
  1057. PINMUX_IPSR_GPSR(IP10_18_16, VI1_DATA13),
  1058. PINMUX_IPSR_GPSR(IP10_18_16, DACK2_B),
  1059. PINMUX_IPSR_GPSR(IP10_18_16, ATAG1),
  1060. PINMUX_IPSR_MSEL(IP10_18_16, HSPI_CS2_B, SEL_HSPI2_B),
  1061. PINMUX_IPSR_MSEL(IP10_18_16, GPSIN_B, SEL_GPS_B),
  1062. PINMUX_IPSR_MSEL(IP10_21_19, SD2_CD_A, SEL_SD2_A),
  1063. PINMUX_IPSR_GPSR(IP10_21_19, VI1_DATA14),
  1064. PINMUX_IPSR_MSEL(IP10_21_19, EX_WAIT1_B, SEL_WAIT1_B),
  1065. PINMUX_IPSR_MSEL(IP10_21_19, DREQ0_B, SEL_DREQ0_B),
  1066. PINMUX_IPSR_MSEL(IP10_21_19, HSPI_RX2_B, SEL_HSPI2_B),
  1067. PINMUX_IPSR_MSEL(IP10_21_19, REMOCON_A, SEL_REMOCON_A),
  1068. PINMUX_IPSR_MSEL(IP10_24_22, SD2_WP_A, SEL_SD2_A),
  1069. PINMUX_IPSR_GPSR(IP10_24_22, VI1_DATA15),
  1070. PINMUX_IPSR_MSEL(IP10_24_22, EX_WAIT2_B, SEL_WAIT2_B),
  1071. PINMUX_IPSR_GPSR(IP10_24_22, DACK0_B),
  1072. PINMUX_IPSR_GPSR(IP10_24_22, HSPI_TX2_B),
  1073. PINMUX_IPSR_MSEL(IP10_24_22, CAN_CLK_C, SEL_CANCLK_C),
  1074. };
  1075. /* Pin numbers for pins without a corresponding GPIO port number are computed
  1076. * from the row and column numbers with a 1000 offset to avoid collisions with
  1077. * GPIO port numbers.
  1078. */
  1079. #define PIN_NUMBER(row, col) (1000+((row)-1)*25+(col)-1)
  1080. static const struct sh_pfc_pin pinmux_pins[] = {
  1081. PINMUX_GPIO_GP_ALL(),
  1082. /* Pins not associated with a GPIO port */
  1083. SH_PFC_PIN_NAMED(3, 20, C20),
  1084. SH_PFC_PIN_NAMED(20, 1, T1),
  1085. SH_PFC_PIN_NAMED(25, 2, Y2),
  1086. };
  1087. /* - macro */
  1088. #define SH_PFC_PINS(name, args...) \
  1089. static const unsigned int name ##_pins[] = { args }
  1090. #define SH_PFC_MUX1(name, arg1) \
  1091. static const unsigned int name ##_mux[] = { arg1##_MARK }
  1092. #define SH_PFC_MUX2(name, arg1, arg2) \
  1093. static const unsigned int name ##_mux[] = { arg1##_MARK, arg2##_MARK, }
  1094. #define SH_PFC_MUX3(name, arg1, arg2, arg3) \
  1095. static const unsigned int name ##_mux[] = { arg1##_MARK, arg2##_MARK, \
  1096. arg3##_MARK }
  1097. #define SH_PFC_MUX4(name, arg1, arg2, arg3, arg4) \
  1098. static const unsigned int name ##_mux[] = { arg1##_MARK, arg2##_MARK, \
  1099. arg3##_MARK, arg4##_MARK }
  1100. #define SH_PFC_MUX8(name, arg1, arg2, arg3, arg4, arg5, arg6, arg7, arg8) \
  1101. static const unsigned int name ##_mux[] = { arg1##_MARK, arg2##_MARK, \
  1102. arg3##_MARK, arg4##_MARK, \
  1103. arg5##_MARK, arg6##_MARK, \
  1104. arg7##_MARK, arg8##_MARK, }
  1105. /* - AUDIO macro -------------------------------------------------------------*/
  1106. #define AUDIO_PFC_PIN(name, pin) SH_PFC_PINS(name, pin)
  1107. #define AUDIO_PFC_DAT(name, pin) SH_PFC_MUX1(name, pin)
  1108. /* - AUDIO clock -------------------------------------------------------------*/
  1109. AUDIO_PFC_PIN(audio_clk_a, RCAR_GP_PIN(2, 22));
  1110. AUDIO_PFC_DAT(audio_clk_a, AUDIO_CLKA);
  1111. AUDIO_PFC_PIN(audio_clk_b, RCAR_GP_PIN(2, 23));
  1112. AUDIO_PFC_DAT(audio_clk_b, AUDIO_CLKB);
  1113. AUDIO_PFC_PIN(audio_clk_c, RCAR_GP_PIN(2, 7));
  1114. AUDIO_PFC_DAT(audio_clk_c, AUDIO_CLKC);
  1115. AUDIO_PFC_PIN(audio_clkout_a, RCAR_GP_PIN(2, 16));
  1116. AUDIO_PFC_DAT(audio_clkout_a, AUDIO_CLKOUT_A);
  1117. AUDIO_PFC_PIN(audio_clkout_b, RCAR_GP_PIN(1, 16));
  1118. AUDIO_PFC_DAT(audio_clkout_b, AUDIO_CLKOUT_B);
  1119. /* - CAN macro --------_----------------------------------------------------- */
  1120. #define CAN_PFC_PINS(name, args...) SH_PFC_PINS(name, args)
  1121. #define CAN_PFC_DATA(name, tx, rx) SH_PFC_MUX2(name, tx, rx)
  1122. #define CAN_PFC_CLK(name, clk) SH_PFC_MUX1(name, clk)
  1123. /* - CAN0 ------------------------------------------------------------------- */
  1124. CAN_PFC_PINS(can0_data_a, RCAR_GP_PIN(1, 30), RCAR_GP_PIN(1, 31));
  1125. CAN_PFC_DATA(can0_data_a, CAN0_TX_A, CAN0_RX_A);
  1126. CAN_PFC_PINS(can0_data_b, RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27));
  1127. CAN_PFC_DATA(can0_data_b, CAN0_TX_B, CAN0_RX_B);
  1128. /* - CAN1 ------------------------------------------------------------------- */
  1129. CAN_PFC_PINS(can1_data_a, RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19));
  1130. CAN_PFC_DATA(can1_data_a, CAN1_TX_A, CAN1_RX_A);
  1131. CAN_PFC_PINS(can1_data_b, RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 29));
  1132. CAN_PFC_DATA(can1_data_b, CAN1_TX_B, CAN1_RX_B);
  1133. /* - CAN_CLK --------------------------------------------------------------- */
  1134. CAN_PFC_PINS(can_clk_a, RCAR_GP_PIN(3, 24));
  1135. CAN_PFC_CLK(can_clk_a, CAN_CLK_A);
  1136. CAN_PFC_PINS(can_clk_b, RCAR_GP_PIN(1, 16));
  1137. CAN_PFC_CLK(can_clk_b, CAN_CLK_B);
  1138. CAN_PFC_PINS(can_clk_c, RCAR_GP_PIN(4, 24));
  1139. CAN_PFC_CLK(can_clk_c, CAN_CLK_C);
  1140. CAN_PFC_PINS(can_clk_d, RCAR_GP_PIN(2, 25));
  1141. CAN_PFC_CLK(can_clk_d, CAN_CLK_D);
  1142. /* - Ether ------------------------------------------------------------------ */
  1143. SH_PFC_PINS(ether_rmii, RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
  1144. RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 9),
  1145. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  1146. RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 14),
  1147. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17));
  1148. static const unsigned int ether_rmii_mux[] = {
  1149. ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REF_CLK_MARK,
  1150. ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_CRS_DV_MARK, ETH_RX_ER_MARK,
  1151. ETH_MDIO_MARK, ETH_MDC_MARK,
  1152. };
  1153. SH_PFC_PINS(ether_link, RCAR_GP_PIN(4, 19));
  1154. SH_PFC_MUX1(ether_link, ETH_LINK);
  1155. SH_PFC_PINS(ether_magic, RCAR_GP_PIN(4, 20));
  1156. SH_PFC_MUX1(ether_magic, ETH_MAGIC);
  1157. /* - SCIF macro ------------------------------------------------------------- */
  1158. #define SCIF_PFC_PIN(name, args...) SH_PFC_PINS(name, args)
  1159. #define SCIF_PFC_DAT(name, tx, rx) SH_PFC_MUX2(name, tx, rx)
  1160. #define SCIF_PFC_CTR(name, cts, rts) SH_PFC_MUX2(name, cts, rts)
  1161. #define SCIF_PFC_CLK(name, sck) SH_PFC_MUX1(name, sck)
  1162. /* - HSCIF0 ----------------------------------------------------------------- */
  1163. SCIF_PFC_PIN(hscif0_data_a, RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18));
  1164. SCIF_PFC_DAT(hscif0_data_a, HTX0_A, HRX0_A);
  1165. SCIF_PFC_PIN(hscif0_data_b, RCAR_GP_PIN(0, 29), RCAR_GP_PIN(0, 30));
  1166. SCIF_PFC_DAT(hscif0_data_b, HTX0_B, HRX0_B);
  1167. SCIF_PFC_PIN(hscif0_ctrl_a, RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21));
  1168. SCIF_PFC_CTR(hscif0_ctrl_a, HCTS0_A, HRTS0_A);
  1169. SCIF_PFC_PIN(hscif0_ctrl_b, RCAR_GP_PIN(0, 31), RCAR_GP_PIN(0, 28));
  1170. SCIF_PFC_CTR(hscif0_ctrl_b, HCTS0_B, HRTS0_B);
  1171. SCIF_PFC_PIN(hscif0_clk, RCAR_GP_PIN(1, 19));
  1172. SCIF_PFC_CLK(hscif0_clk, HSCK0);
  1173. /* - HSCIF1 ----------------------------------------------------------------- */
  1174. SCIF_PFC_PIN(hscif1_data_a, RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20));
  1175. SCIF_PFC_DAT(hscif1_data_a, HTX1_A, HRX1_A);
  1176. SCIF_PFC_PIN(hscif1_data_b, RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6));
  1177. SCIF_PFC_DAT(hscif1_data_b, HTX1_B, HRX1_B);
  1178. SCIF_PFC_PIN(hscif1_ctrl_a, RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21));
  1179. SCIF_PFC_CTR(hscif1_ctrl_a, HCTS1_A, HRTS1_A);
  1180. SCIF_PFC_PIN(hscif1_ctrl_b, RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 7));
  1181. SCIF_PFC_CTR(hscif1_ctrl_b, HCTS1_B, HRTS1_B);
  1182. SCIF_PFC_PIN(hscif1_clk_a, RCAR_GP_PIN(3, 23));
  1183. SCIF_PFC_CLK(hscif1_clk_a, HSCK1_A);
  1184. SCIF_PFC_PIN(hscif1_clk_b, RCAR_GP_PIN(4, 2));
  1185. SCIF_PFC_CLK(hscif1_clk_b, HSCK1_B);
  1186. /* - HSPI macro --------------------------------------------------------------*/
  1187. #define HSPI_PFC_PIN(name, args...) SH_PFC_PINS(name, args)
  1188. #define HSPI_PFC_DAT(name, clk, cs, rx, tx) SH_PFC_MUX4(name, clk, cs, rx, tx)
  1189. /* - HSPI0 -------------------------------------------------------------------*/
  1190. HSPI_PFC_PIN(hspi0_a, RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20),
  1191. RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 22));
  1192. HSPI_PFC_DAT(hspi0_a, HSPI_CLK0_A, HSPI_CS0_A,
  1193. HSPI_RX0_A, HSPI_TX0);
  1194. HSPI_PFC_PIN(hspi0_b, RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 26),
  1195. RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 27));
  1196. HSPI_PFC_DAT(hspi0_b, HSPI_CLK0_B, HSPI_CS0_B,
  1197. HSPI_RX0_B, HSPI_TX0_B);
  1198. /* - HSPI1 -------------------------------------------------------------------*/
  1199. HSPI_PFC_PIN(hspi1_a, RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27),
  1200. RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 28));
  1201. HSPI_PFC_DAT(hspi1_a, HSPI_CLK1_A, HSPI_CS1_A,
  1202. HSPI_RX1_A, HSPI_TX1_A);
  1203. HSPI_PFC_PIN(hspi1_b, RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 26),
  1204. PIN_NUMBER(20, 1), PIN_NUMBER(25, 2));
  1205. HSPI_PFC_DAT(hspi1_b, HSPI_CLK1_B, HSPI_CS1_B,
  1206. HSPI_RX1_B, HSPI_TX1_B);
  1207. /* - HSPI2 -------------------------------------------------------------------*/
  1208. HSPI_PFC_PIN(hspi2_a, RCAR_GP_PIN(2, 29), RCAR_GP_PIN(3, 8),
  1209. RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 30));
  1210. HSPI_PFC_DAT(hspi2_a, HSPI_CLK2_A, HSPI_CS2_A,
  1211. HSPI_RX2_A, HSPI_TX2_A);
  1212. HSPI_PFC_PIN(hspi2_b, RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 22),
  1213. RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24));
  1214. HSPI_PFC_DAT(hspi2_b, HSPI_CLK2_B, HSPI_CS2_B,
  1215. HSPI_RX2_B, HSPI_TX2_B);
  1216. /* - I2C macro ------------------------------------------------------------- */
  1217. #define I2C_PFC_PIN(name, args...) SH_PFC_PINS(name, args)
  1218. #define I2C_PFC_MUX(name, sda, scl) SH_PFC_MUX2(name, sda, scl)
  1219. /* - I2C1 ------------------------------------------------------------------ */
  1220. I2C_PFC_PIN(i2c1_a, RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9));
  1221. I2C_PFC_MUX(i2c1_a, SDA1_A, SCL1_A);
  1222. I2C_PFC_PIN(i2c1_b, RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18));
  1223. I2C_PFC_MUX(i2c1_b, SDA1_B, SCL1_B);
  1224. /* - I2C2 ------------------------------------------------------------------ */
  1225. I2C_PFC_PIN(i2c2_a, PIN_NUMBER(3, 20), RCAR_GP_PIN(1, 3));
  1226. I2C_PFC_MUX(i2c2_a, SDA2_A, SCL2_A);
  1227. I2C_PFC_PIN(i2c2_b, RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 4));
  1228. I2C_PFC_MUX(i2c2_b, SDA2_B, SCL2_B);
  1229. I2C_PFC_PIN(i2c2_c, RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16));
  1230. I2C_PFC_MUX(i2c2_c, SDA2_C, SCL2_C);
  1231. /* - I2C3 ------------------------------------------------------------------ */
  1232. I2C_PFC_PIN(i2c3_a, RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15));
  1233. I2C_PFC_MUX(i2c3_a, SDA3_A, SCL3_A);
  1234. I2C_PFC_PIN(i2c3_b, RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 19));
  1235. I2C_PFC_MUX(i2c3_b, SDA3_B, SCL3_B);
  1236. I2C_PFC_PIN(i2c3_c, RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 23));
  1237. I2C_PFC_MUX(i2c3_c, SDA3_C, SCL3_C);
  1238. /* - MMC macro -------------------------------------------------------------- */
  1239. #define MMC_PFC_PINS(name, args...) SH_PFC_PINS(name, args)
  1240. #define MMC_PFC_CTRL(name, clk, cmd) SH_PFC_MUX2(name, clk, cmd)
  1241. #define MMC_PFC_DAT1(name, d0) SH_PFC_MUX1(name, d0)
  1242. #define MMC_PFC_DAT4(name, d0, d1, d2, d3) SH_PFC_MUX4(name, d0, d1, d2, d3)
  1243. #define MMC_PFC_DAT8(name, d0, d1, d2, d3, d4, d5, d6, d7) \
  1244. SH_PFC_MUX8(name, d0, d1, d2, d3, d4, d5, d6, d7)
  1245. /* - MMC -------------------------------------------------------------------- */
  1246. MMC_PFC_PINS(mmc_ctrl, RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6));
  1247. MMC_PFC_CTRL(mmc_ctrl, MMC_CLK, MMC_CMD);
  1248. MMC_PFC_PINS(mmc_data1, RCAR_GP_PIN(1, 7));
  1249. MMC_PFC_DAT1(mmc_data1, MMC_D0);
  1250. MMC_PFC_PINS(mmc_data4, RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 8),
  1251. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6));
  1252. MMC_PFC_DAT4(mmc_data4, MMC_D0, MMC_D1,
  1253. MMC_D2, MMC_D3);
  1254. MMC_PFC_PINS(mmc_data8, RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 8),
  1255. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  1256. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 0),
  1257. RCAR_GP_PIN(0, 30), RCAR_GP_PIN(0, 31));
  1258. MMC_PFC_DAT8(mmc_data8, MMC_D0, MMC_D1,
  1259. MMC_D2, MMC_D3,
  1260. MMC_D4, MMC_D5,
  1261. MMC_D6, MMC_D7);
  1262. /* - SCIF CLOCK ------------------------------------------------------------- */
  1263. SCIF_PFC_PIN(scif_clk, RCAR_GP_PIN(1, 16));
  1264. SCIF_PFC_CLK(scif_clk, SCIF_CLK);
  1265. /* - SCIF0 ------------------------------------------------------------------ */
  1266. SCIF_PFC_PIN(scif0_data_a, RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18));
  1267. SCIF_PFC_DAT(scif0_data_a, TX0_A, RX0_A);
  1268. SCIF_PFC_PIN(scif0_data_b, RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2));
  1269. SCIF_PFC_DAT(scif0_data_b, TX0_B, RX0_B);
  1270. SCIF_PFC_PIN(scif0_data_c, RCAR_GP_PIN(4, 0), RCAR_GP_PIN(3, 31));
  1271. SCIF_PFC_DAT(scif0_data_c, TX0_C, RX0_C);
  1272. SCIF_PFC_PIN(scif0_data_d, RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 1));
  1273. SCIF_PFC_DAT(scif0_data_d, TX0_D, RX0_D);
  1274. SCIF_PFC_PIN(scif0_ctrl, RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21));
  1275. SCIF_PFC_CTR(scif0_ctrl, CTS0, RTS0);
  1276. SCIF_PFC_PIN(scif0_clk, RCAR_GP_PIN(1, 19));
  1277. SCIF_PFC_CLK(scif0_clk, SCK0);
  1278. /* - SCIF1 ------------------------------------------------------------------ */
  1279. SCIF_PFC_PIN(scif1_data_a, RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1));
  1280. SCIF_PFC_DAT(scif1_data_a, TX1_A, RX1_A);
  1281. SCIF_PFC_PIN(scif1_data_b, RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 25));
  1282. SCIF_PFC_DAT(scif1_data_b, TX1_B, RX1_B);
  1283. SCIF_PFC_PIN(scif1_data_c, RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21));
  1284. SCIF_PFC_DAT(scif1_data_c, TX1_C, RX1_C);
  1285. SCIF_PFC_PIN(scif1_data_d, RCAR_GP_PIN(1, 30), RCAR_GP_PIN(1, 31));
  1286. SCIF_PFC_DAT(scif1_data_d, TX1_D, RX1_D);
  1287. SCIF_PFC_PIN(scif1_ctrl_a, RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 4));
  1288. SCIF_PFC_CTR(scif1_ctrl_a, CTS1_A, RTS1_A);
  1289. SCIF_PFC_PIN(scif1_ctrl_c, RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 19));
  1290. SCIF_PFC_CTR(scif1_ctrl_c, CTS1_C, RTS1_C);
  1291. SCIF_PFC_PIN(scif1_clk_a, RCAR_GP_PIN(4, 2));
  1292. SCIF_PFC_CLK(scif1_clk_a, SCK1_A);
  1293. SCIF_PFC_PIN(scif1_clk_c, RCAR_GP_PIN(3, 20));
  1294. SCIF_PFC_CLK(scif1_clk_c, SCK1_C);
  1295. /* - SCIF2 ------------------------------------------------------------------ */
  1296. SCIF_PFC_PIN(scif2_data_a, RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27));
  1297. SCIF_PFC_DAT(scif2_data_a, TX2_A, RX2_A);
  1298. SCIF_PFC_PIN(scif2_data_b, RCAR_GP_PIN(0, 29), RCAR_GP_PIN(0, 28));
  1299. SCIF_PFC_DAT(scif2_data_b, TX2_B, RX2_B);
  1300. SCIF_PFC_PIN(scif2_data_c, RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14));
  1301. SCIF_PFC_DAT(scif2_data_c, TX2_C, RX2_C);
  1302. SCIF_PFC_PIN(scif2_data_d, RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16));
  1303. SCIF_PFC_DAT(scif2_data_d, TX2_D, RX2_D);
  1304. SCIF_PFC_PIN(scif2_data_e, RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 4));
  1305. SCIF_PFC_DAT(scif2_data_e, TX2_E, RX2_E);
  1306. SCIF_PFC_PIN(scif2_clk_a, RCAR_GP_PIN(3, 9));
  1307. SCIF_PFC_CLK(scif2_clk_a, SCK2_A);
  1308. SCIF_PFC_PIN(scif2_clk_b, PIN_NUMBER(3, 20));
  1309. SCIF_PFC_CLK(scif2_clk_b, SCK2_B);
  1310. SCIF_PFC_PIN(scif2_clk_c, RCAR_GP_PIN(4, 12));
  1311. SCIF_PFC_CLK(scif2_clk_c, SCK2_C);
  1312. /* - SCIF3 ------------------------------------------------------------------ */
  1313. SCIF_PFC_PIN(scif3_data_a, RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9));
  1314. SCIF_PFC_DAT(scif3_data_a, TX3_A, RX3_A);
  1315. SCIF_PFC_PIN(scif3_data_b, RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27));
  1316. SCIF_PFC_DAT(scif3_data_b, TX3_B, RX3_B);
  1317. SCIF_PFC_PIN(scif3_data_c, RCAR_GP_PIN(1, 3), RCAR_GP_PIN(0, 31));
  1318. SCIF_PFC_DAT(scif3_data_c, TX3_C, RX3_C);
  1319. SCIF_PFC_PIN(scif3_data_d, RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 29));
  1320. SCIF_PFC_DAT(scif3_data_d, TX3_D, RX3_D);
  1321. /* - SCIF4 ------------------------------------------------------------------ */
  1322. SCIF_PFC_PIN(scif4_data_a, RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4));
  1323. SCIF_PFC_DAT(scif4_data_a, TX4_A, RX4_A);
  1324. SCIF_PFC_PIN(scif4_data_b, RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 25));
  1325. SCIF_PFC_DAT(scif4_data_b, TX4_B, RX4_B);
  1326. SCIF_PFC_PIN(scif4_data_c, RCAR_GP_PIN(3, 0), RCAR_GP_PIN(2, 31));
  1327. SCIF_PFC_DAT(scif4_data_c, TX4_C, RX4_C);
  1328. /* - SCIF5 ------------------------------------------------------------------ */
  1329. SCIF_PFC_PIN(scif5_data_a, RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 18));
  1330. SCIF_PFC_DAT(scif5_data_a, TX5_A, RX5_A);
  1331. SCIF_PFC_PIN(scif5_data_b, RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14));
  1332. SCIF_PFC_DAT(scif5_data_b, TX5_B, RX5_B);
  1333. /* - SDHI macro ------------------------------------------------------------- */
  1334. #define SDHI_PFC_PINS(name, args...) SH_PFC_PINS(name, args)
  1335. #define SDHI_PFC_DAT1(name, d0) SH_PFC_MUX1(name, d0)
  1336. #define SDHI_PFC_DAT4(name, d0, d1, d2, d3) SH_PFC_MUX4(name, d0, d1, d2, d3)
  1337. #define SDHI_PFC_CTRL(name, clk, cmd) SH_PFC_MUX2(name, clk, cmd)
  1338. #define SDHI_PFC_CDPN(name, cd) SH_PFC_MUX1(name, cd)
  1339. #define SDHI_PFC_WPPN(name, wp) SH_PFC_MUX1(name, wp)
  1340. /* - SDHI0 ------------------------------------------------------------------ */
  1341. SDHI_PFC_PINS(sdhi0_cd, RCAR_GP_PIN(3, 17));
  1342. SDHI_PFC_CDPN(sdhi0_cd, SD0_CD);
  1343. SDHI_PFC_PINS(sdhi0_ctrl, RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12));
  1344. SDHI_PFC_CTRL(sdhi0_ctrl, SD0_CLK, SD0_CMD);
  1345. SDHI_PFC_PINS(sdhi0_data1, RCAR_GP_PIN(3, 13));
  1346. SDHI_PFC_DAT1(sdhi0_data1, SD0_DAT0);
  1347. SDHI_PFC_PINS(sdhi0_data4, RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 14),
  1348. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16));
  1349. SDHI_PFC_DAT4(sdhi0_data4, SD0_DAT0, SD0_DAT1,
  1350. SD0_DAT2, SD0_DAT3);
  1351. SDHI_PFC_PINS(sdhi0_wp, RCAR_GP_PIN(3, 18));
  1352. SDHI_PFC_WPPN(sdhi0_wp, SD0_WP);
  1353. /* - SDHI1 ------------------------------------------------------------------ */
  1354. SDHI_PFC_PINS(sdhi1_cd_a, RCAR_GP_PIN(0, 30));
  1355. SDHI_PFC_CDPN(sdhi1_cd_a, SD1_CD_A);
  1356. SDHI_PFC_PINS(sdhi1_cd_b, RCAR_GP_PIN(2, 24));
  1357. SDHI_PFC_CDPN(sdhi1_cd_b, SD1_CD_B);
  1358. SDHI_PFC_PINS(sdhi1_ctrl_a, RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6));
  1359. SDHI_PFC_CTRL(sdhi1_ctrl_a, SD1_CLK_A, SD1_CMD_A);
  1360. SDHI_PFC_PINS(sdhi1_ctrl_b, RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16));
  1361. SDHI_PFC_CTRL(sdhi1_ctrl_b, SD1_CLK_B, SD1_CMD_B);
  1362. SDHI_PFC_PINS(sdhi1_data1_a, RCAR_GP_PIN(1, 7));
  1363. SDHI_PFC_DAT1(sdhi1_data1_a, SD1_DAT0_A);
  1364. SDHI_PFC_PINS(sdhi1_data1_b, RCAR_GP_PIN(1, 18));
  1365. SDHI_PFC_DAT1(sdhi1_data1_b, SD1_DAT0_B);
  1366. SDHI_PFC_PINS(sdhi1_data4_a, RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 8),
  1367. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6));
  1368. SDHI_PFC_DAT4(sdhi1_data4_a, SD1_DAT0_A, SD1_DAT1_A,
  1369. SD1_DAT2_A, SD1_DAT3_A);
  1370. SDHI_PFC_PINS(sdhi1_data4_b, RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
  1371. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21));
  1372. SDHI_PFC_DAT4(sdhi1_data4_b, SD1_DAT0_B, SD1_DAT1_B,
  1373. SD1_DAT2_B, SD1_DAT3_B);
  1374. SDHI_PFC_PINS(sdhi1_wp_a, RCAR_GP_PIN(0, 31));
  1375. SDHI_PFC_WPPN(sdhi1_wp_a, SD1_WP_A);
  1376. SDHI_PFC_PINS(sdhi1_wp_b, RCAR_GP_PIN(2, 25));
  1377. SDHI_PFC_WPPN(sdhi1_wp_b, SD1_WP_B);
  1378. /* - SDH2 ------------------------------------------------------------------- */
  1379. SDHI_PFC_PINS(sdhi2_cd_a, RCAR_GP_PIN(4, 23));
  1380. SDHI_PFC_CDPN(sdhi2_cd_a, SD2_CD_A);
  1381. SDHI_PFC_PINS(sdhi2_cd_b, RCAR_GP_PIN(3, 27));
  1382. SDHI_PFC_CDPN(sdhi2_cd_b, SD2_CD_B);
  1383. SDHI_PFC_PINS(sdhi2_ctrl_a, RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18));
  1384. SDHI_PFC_CTRL(sdhi2_ctrl_a, SD2_CLK_A, SD2_CMD_A);
  1385. SDHI_PFC_PINS(sdhi2_ctrl_b, RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6));
  1386. SDHI_PFC_CTRL(sdhi2_ctrl_b, SD2_CLK_B, SD2_CMD_B);
  1387. SDHI_PFC_PINS(sdhi2_data1_a, RCAR_GP_PIN(4, 19));
  1388. SDHI_PFC_DAT1(sdhi2_data1_a, SD2_DAT0_A);
  1389. SDHI_PFC_PINS(sdhi2_data1_b, RCAR_GP_PIN(4, 7));
  1390. SDHI_PFC_DAT1(sdhi2_data1_b, SD2_DAT0_B);
  1391. SDHI_PFC_PINS(sdhi2_data4_a, RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
  1392. RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 22));
  1393. SDHI_PFC_DAT4(sdhi2_data4_a, SD2_DAT0_A, SD2_DAT1_A,
  1394. SD2_DAT2_A, SD2_DAT3_A);
  1395. SDHI_PFC_PINS(sdhi2_data4_b, RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
  1396. RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26));
  1397. SDHI_PFC_DAT4(sdhi2_data4_b, SD2_DAT0_B, SD2_DAT1_B,
  1398. SD2_DAT2_B, SD2_DAT3_B);
  1399. SDHI_PFC_PINS(sdhi2_wp_a, RCAR_GP_PIN(4, 24));
  1400. SDHI_PFC_WPPN(sdhi2_wp_a, SD2_WP_A);
  1401. SDHI_PFC_PINS(sdhi2_wp_b, RCAR_GP_PIN(3, 28));
  1402. SDHI_PFC_WPPN(sdhi2_wp_b, SD2_WP_B);
  1403. /* - SSI macro -------------------------------------------------------------- */
  1404. #define SSI_PFC_PINS(name, args...) SH_PFC_PINS(name, args)
  1405. #define SSI_PFC_CTRL(name, sck, ws) SH_PFC_MUX2(name, sck, ws)
  1406. #define SSI_PFC_DATA(name, d) SH_PFC_MUX1(name, d)
  1407. /* - SSI 0/1/2 -------------------------------------------------------------- */
  1408. SSI_PFC_PINS(ssi012_ctrl, RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7));
  1409. SSI_PFC_CTRL(ssi012_ctrl, SSI_SCK012, SSI_WS012);
  1410. SSI_PFC_PINS(ssi0_data, RCAR_GP_PIN(3, 10));
  1411. SSI_PFC_DATA(ssi0_data, SSI_SDATA0);
  1412. SSI_PFC_PINS(ssi1_a_ctrl, RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 21));
  1413. SSI_PFC_CTRL(ssi1_a_ctrl, SSI_SCK1_A, SSI_WS1_A);
  1414. SSI_PFC_PINS(ssi1_b_ctrl, PIN_NUMBER(3, 20), RCAR_GP_PIN(1, 3));
  1415. SSI_PFC_CTRL(ssi1_b_ctrl, SSI_SCK1_B, SSI_WS1_B);
  1416. SSI_PFC_PINS(ssi1_data, RCAR_GP_PIN(3, 9));
  1417. SSI_PFC_DATA(ssi1_data, SSI_SDATA1);
  1418. SSI_PFC_PINS(ssi2_a_ctrl, RCAR_GP_PIN(2, 26), RCAR_GP_PIN(3, 4));
  1419. SSI_PFC_CTRL(ssi2_a_ctrl, SSI_SCK2_A, SSI_WS2_A);
  1420. SSI_PFC_PINS(ssi2_b_ctrl, RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 17));
  1421. SSI_PFC_CTRL(ssi2_b_ctrl, SSI_SCK2_B, SSI_WS2_B);
  1422. SSI_PFC_PINS(ssi2_data, RCAR_GP_PIN(3, 8));
  1423. SSI_PFC_DATA(ssi2_data, SSI_SDATA2);
  1424. /* - SSI 3/4 ---------------------------------------------------------------- */
  1425. SSI_PFC_PINS(ssi34_ctrl, RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3));
  1426. SSI_PFC_CTRL(ssi34_ctrl, SSI_SCK34, SSI_WS34);
  1427. SSI_PFC_PINS(ssi3_data, RCAR_GP_PIN(3, 5));
  1428. SSI_PFC_DATA(ssi3_data, SSI_SDATA3);
  1429. SSI_PFC_PINS(ssi4_ctrl, RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 23));
  1430. SSI_PFC_CTRL(ssi4_ctrl, SSI_SCK4, SSI_WS4);
  1431. SSI_PFC_PINS(ssi4_data, RCAR_GP_PIN(3, 4));
  1432. SSI_PFC_DATA(ssi4_data, SSI_SDATA4);
  1433. /* - SSI 5 ------------------------------------------------------------------ */
  1434. SSI_PFC_PINS(ssi5_ctrl, RCAR_GP_PIN(2, 31), RCAR_GP_PIN(3, 0));
  1435. SSI_PFC_CTRL(ssi5_ctrl, SSI_SCK5, SSI_WS5);
  1436. SSI_PFC_PINS(ssi5_data, RCAR_GP_PIN(3, 1));
  1437. SSI_PFC_DATA(ssi5_data, SSI_SDATA5);
  1438. /* - SSI 6 ------------------------------------------------------------------ */
  1439. SSI_PFC_PINS(ssi6_ctrl, RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 29));
  1440. SSI_PFC_CTRL(ssi6_ctrl, SSI_SCK6, SSI_WS6);
  1441. SSI_PFC_PINS(ssi6_data, RCAR_GP_PIN(2, 30));
  1442. SSI_PFC_DATA(ssi6_data, SSI_SDATA6);
  1443. /* - SSI 7/8 --------------------------------------------------------------- */
  1444. SSI_PFC_PINS(ssi78_ctrl, RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 25));
  1445. SSI_PFC_CTRL(ssi78_ctrl, SSI_SCK78, SSI_WS78);
  1446. SSI_PFC_PINS(ssi7_data, RCAR_GP_PIN(2, 27));
  1447. SSI_PFC_DATA(ssi7_data, SSI_SDATA7);
  1448. SSI_PFC_PINS(ssi8_data, RCAR_GP_PIN(2, 26));
  1449. SSI_PFC_DATA(ssi8_data, SSI_SDATA8);
  1450. /* - USB0 ------------------------------------------------------------------- */
  1451. SH_PFC_PINS(usb0, RCAR_GP_PIN(0, 1));
  1452. SH_PFC_MUX1(usb0, PENC0);
  1453. SH_PFC_PINS(usb0_ovc, RCAR_GP_PIN(0, 3));
  1454. SH_PFC_MUX1(usb0_ovc, USB_OVC0);
  1455. /* - USB1 ------------------------------------------------------------------- */
  1456. SH_PFC_PINS(usb1, RCAR_GP_PIN(0, 2));
  1457. SH_PFC_MUX1(usb1, PENC1);
  1458. SH_PFC_PINS(usb1_ovc, RCAR_GP_PIN(0, 4));
  1459. SH_PFC_MUX1(usb1_ovc, USB_OVC1);
  1460. /* - VIN macros ------------------------------------------------------------- */
  1461. #define VIN_PFC_PINS(name, args...) SH_PFC_PINS(name, args)
  1462. #define VIN_PFC_DAT8(name, d0, d1, d2, d3, d4, d5, d6, d7) \
  1463. SH_PFC_MUX8(name, d0, d1, d2, d3, d4, d5, d6, d7)
  1464. #define VIN_PFC_CLK(name, clk) SH_PFC_MUX1(name, clk)
  1465. #define VIN_PFC_SYNC(name, hsync, vsync) SH_PFC_MUX2(name, hsync, vsync)
  1466. /* - VIN0 ------------------------------------------------------------------- */
  1467. VIN_PFC_PINS(vin0_data8, RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 30),
  1468. RCAR_GP_PIN(3, 31), RCAR_GP_PIN(4, 0),
  1469. RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
  1470. RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 4));
  1471. VIN_PFC_DAT8(vin0_data8, VI0_DATA0_VI0_B0, VI0_DATA1_VI0_B1,
  1472. VI0_DATA2_VI0_B2, VI0_DATA3_VI0_B3,
  1473. VI0_DATA4_VI0_B4, VI0_DATA5_VI0_B5,
  1474. VI0_DATA6_VI0_G0, VI0_DATA7_VI0_G1);
  1475. VIN_PFC_PINS(vin0_clk, RCAR_GP_PIN(3, 24));
  1476. VIN_PFC_CLK(vin0_clk, VI0_CLK);
  1477. VIN_PFC_PINS(vin0_sync, RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28));
  1478. VIN_PFC_SYNC(vin0_sync, VI0_HSYNC, VI0_VSYNC);
  1479. /* - VIN1 ------------------------------------------------------------------- */
  1480. VIN_PFC_PINS(vin1_data8, RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
  1481. RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28),
  1482. RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6),
  1483. RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8));
  1484. VIN_PFC_DAT8(vin1_data8, VI1_DATA0, VI1_DATA1,
  1485. VI1_DATA2, VI1_DATA3,
  1486. VI1_DATA4, VI1_DATA5,
  1487. VI1_DATA6, VI1_DATA7);
  1488. VIN_PFC_PINS(vin1_clk, RCAR_GP_PIN(4, 9));
  1489. VIN_PFC_CLK(vin1_clk, VI1_CLK);
  1490. VIN_PFC_PINS(vin1_sync, RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 22));
  1491. VIN_PFC_SYNC(vin1_sync, VI1_HSYNC, VI1_VSYNC);
  1492. static const struct sh_pfc_pin_group pinmux_groups[] = {
  1493. SH_PFC_PIN_GROUP(audio_clk_a),
  1494. SH_PFC_PIN_GROUP(audio_clk_b),
  1495. SH_PFC_PIN_GROUP(audio_clk_c),
  1496. SH_PFC_PIN_GROUP(audio_clkout_a),
  1497. SH_PFC_PIN_GROUP(audio_clkout_b),
  1498. SH_PFC_PIN_GROUP(can0_data_a),
  1499. SH_PFC_PIN_GROUP(can0_data_b),
  1500. SH_PFC_PIN_GROUP(can1_data_a),
  1501. SH_PFC_PIN_GROUP(can1_data_b),
  1502. SH_PFC_PIN_GROUP(can_clk_a),
  1503. SH_PFC_PIN_GROUP(can_clk_b),
  1504. SH_PFC_PIN_GROUP(can_clk_c),
  1505. SH_PFC_PIN_GROUP(can_clk_d),
  1506. SH_PFC_PIN_GROUP(ether_rmii),
  1507. SH_PFC_PIN_GROUP(ether_link),
  1508. SH_PFC_PIN_GROUP(ether_magic),
  1509. SH_PFC_PIN_GROUP(hscif0_data_a),
  1510. SH_PFC_PIN_GROUP(hscif0_data_b),
  1511. SH_PFC_PIN_GROUP(hscif0_ctrl_a),
  1512. SH_PFC_PIN_GROUP(hscif0_ctrl_b),
  1513. SH_PFC_PIN_GROUP(hscif0_clk),
  1514. SH_PFC_PIN_GROUP(hscif1_data_a),
  1515. SH_PFC_PIN_GROUP(hscif1_data_b),
  1516. SH_PFC_PIN_GROUP(hscif1_ctrl_a),
  1517. SH_PFC_PIN_GROUP(hscif1_ctrl_b),
  1518. SH_PFC_PIN_GROUP(hscif1_clk_a),
  1519. SH_PFC_PIN_GROUP(hscif1_clk_b),
  1520. SH_PFC_PIN_GROUP(hspi0_a),
  1521. SH_PFC_PIN_GROUP(hspi0_b),
  1522. SH_PFC_PIN_GROUP(hspi1_a),
  1523. SH_PFC_PIN_GROUP(hspi1_b),
  1524. SH_PFC_PIN_GROUP(hspi2_a),
  1525. SH_PFC_PIN_GROUP(hspi2_b),
  1526. SH_PFC_PIN_GROUP(i2c1_a),
  1527. SH_PFC_PIN_GROUP(i2c1_b),
  1528. SH_PFC_PIN_GROUP(i2c2_a),
  1529. SH_PFC_PIN_GROUP(i2c2_b),
  1530. SH_PFC_PIN_GROUP(i2c2_c),
  1531. SH_PFC_PIN_GROUP(i2c3_a),
  1532. SH_PFC_PIN_GROUP(i2c3_b),
  1533. SH_PFC_PIN_GROUP(i2c3_c),
  1534. SH_PFC_PIN_GROUP(mmc_ctrl),
  1535. SH_PFC_PIN_GROUP(mmc_data1),
  1536. SH_PFC_PIN_GROUP(mmc_data4),
  1537. SH_PFC_PIN_GROUP(mmc_data8),
  1538. SH_PFC_PIN_GROUP(scif_clk),
  1539. SH_PFC_PIN_GROUP(scif0_data_a),
  1540. SH_PFC_PIN_GROUP(scif0_data_b),
  1541. SH_PFC_PIN_GROUP(scif0_data_c),
  1542. SH_PFC_PIN_GROUP(scif0_data_d),
  1543. SH_PFC_PIN_GROUP(scif0_ctrl),
  1544. SH_PFC_PIN_GROUP(scif0_clk),
  1545. SH_PFC_PIN_GROUP(scif1_data_a),
  1546. SH_PFC_PIN_GROUP(scif1_data_b),
  1547. SH_PFC_PIN_GROUP(scif1_data_c),
  1548. SH_PFC_PIN_GROUP(scif1_data_d),
  1549. SH_PFC_PIN_GROUP(scif1_ctrl_a),
  1550. SH_PFC_PIN_GROUP(scif1_ctrl_c),
  1551. SH_PFC_PIN_GROUP(scif1_clk_a),
  1552. SH_PFC_PIN_GROUP(scif1_clk_c),
  1553. SH_PFC_PIN_GROUP(scif2_data_a),
  1554. SH_PFC_PIN_GROUP(scif2_data_b),
  1555. SH_PFC_PIN_GROUP(scif2_data_c),
  1556. SH_PFC_PIN_GROUP(scif2_data_d),
  1557. SH_PFC_PIN_GROUP(scif2_data_e),
  1558. SH_PFC_PIN_GROUP(scif2_clk_a),
  1559. SH_PFC_PIN_GROUP(scif2_clk_b),
  1560. SH_PFC_PIN_GROUP(scif2_clk_c),
  1561. SH_PFC_PIN_GROUP(scif3_data_a),
  1562. SH_PFC_PIN_GROUP(scif3_data_b),
  1563. SH_PFC_PIN_GROUP(scif3_data_c),
  1564. SH_PFC_PIN_GROUP(scif3_data_d),
  1565. SH_PFC_PIN_GROUP(scif4_data_a),
  1566. SH_PFC_PIN_GROUP(scif4_data_b),
  1567. SH_PFC_PIN_GROUP(scif4_data_c),
  1568. SH_PFC_PIN_GROUP(scif5_data_a),
  1569. SH_PFC_PIN_GROUP(scif5_data_b),
  1570. SH_PFC_PIN_GROUP(sdhi0_cd),
  1571. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  1572. SH_PFC_PIN_GROUP(sdhi0_data1),
  1573. SH_PFC_PIN_GROUP(sdhi0_data4),
  1574. SH_PFC_PIN_GROUP(sdhi0_wp),
  1575. SH_PFC_PIN_GROUP(sdhi1_cd_a),
  1576. SH_PFC_PIN_GROUP(sdhi1_cd_b),
  1577. SH_PFC_PIN_GROUP(sdhi1_ctrl_a),
  1578. SH_PFC_PIN_GROUP(sdhi1_ctrl_b),
  1579. SH_PFC_PIN_GROUP(sdhi1_data1_a),
  1580. SH_PFC_PIN_GROUP(sdhi1_data1_b),
  1581. SH_PFC_PIN_GROUP(sdhi1_data4_a),
  1582. SH_PFC_PIN_GROUP(sdhi1_data4_b),
  1583. SH_PFC_PIN_GROUP(sdhi1_wp_a),
  1584. SH_PFC_PIN_GROUP(sdhi1_wp_b),
  1585. SH_PFC_PIN_GROUP(sdhi2_cd_a),
  1586. SH_PFC_PIN_GROUP(sdhi2_cd_b),
  1587. SH_PFC_PIN_GROUP(sdhi2_ctrl_a),
  1588. SH_PFC_PIN_GROUP(sdhi2_ctrl_b),
  1589. SH_PFC_PIN_GROUP(sdhi2_data1_a),
  1590. SH_PFC_PIN_GROUP(sdhi2_data1_b),
  1591. SH_PFC_PIN_GROUP(sdhi2_data4_a),
  1592. SH_PFC_PIN_GROUP(sdhi2_data4_b),
  1593. SH_PFC_PIN_GROUP(sdhi2_wp_a),
  1594. SH_PFC_PIN_GROUP(sdhi2_wp_b),
  1595. SH_PFC_PIN_GROUP(ssi012_ctrl),
  1596. SH_PFC_PIN_GROUP(ssi0_data),
  1597. SH_PFC_PIN_GROUP(ssi1_a_ctrl),
  1598. SH_PFC_PIN_GROUP(ssi1_b_ctrl),
  1599. SH_PFC_PIN_GROUP(ssi1_data),
  1600. SH_PFC_PIN_GROUP(ssi2_a_ctrl),
  1601. SH_PFC_PIN_GROUP(ssi2_b_ctrl),
  1602. SH_PFC_PIN_GROUP(ssi2_data),
  1603. SH_PFC_PIN_GROUP(ssi34_ctrl),
  1604. SH_PFC_PIN_GROUP(ssi3_data),
  1605. SH_PFC_PIN_GROUP(ssi4_ctrl),
  1606. SH_PFC_PIN_GROUP(ssi4_data),
  1607. SH_PFC_PIN_GROUP(ssi5_ctrl),
  1608. SH_PFC_PIN_GROUP(ssi5_data),
  1609. SH_PFC_PIN_GROUP(ssi6_ctrl),
  1610. SH_PFC_PIN_GROUP(ssi6_data),
  1611. SH_PFC_PIN_GROUP(ssi78_ctrl),
  1612. SH_PFC_PIN_GROUP(ssi7_data),
  1613. SH_PFC_PIN_GROUP(ssi8_data),
  1614. SH_PFC_PIN_GROUP(usb0),
  1615. SH_PFC_PIN_GROUP(usb0_ovc),
  1616. SH_PFC_PIN_GROUP(usb1),
  1617. SH_PFC_PIN_GROUP(usb1_ovc),
  1618. SH_PFC_PIN_GROUP(vin0_data8),
  1619. SH_PFC_PIN_GROUP(vin0_clk),
  1620. SH_PFC_PIN_GROUP(vin0_sync),
  1621. SH_PFC_PIN_GROUP(vin1_data8),
  1622. SH_PFC_PIN_GROUP(vin1_clk),
  1623. SH_PFC_PIN_GROUP(vin1_sync),
  1624. };
  1625. static const char * const audio_clk_groups[] = {
  1626. "audio_clk_a",
  1627. "audio_clk_b",
  1628. "audio_clk_c",
  1629. "audio_clkout_a",
  1630. "audio_clkout_b",
  1631. };
  1632. static const char * const can0_groups[] = {
  1633. "can0_data_a",
  1634. "can0_data_b",
  1635. "can_clk_a",
  1636. "can_clk_b",
  1637. "can_clk_c",
  1638. "can_clk_d",
  1639. };
  1640. static const char * const can1_groups[] = {
  1641. "can1_data_a",
  1642. "can1_data_b",
  1643. "can_clk_a",
  1644. "can_clk_b",
  1645. "can_clk_c",
  1646. "can_clk_d",
  1647. };
  1648. static const char * const ether_groups[] = {
  1649. "ether_rmii",
  1650. "ether_link",
  1651. "ether_magic",
  1652. };
  1653. static const char * const hscif0_groups[] = {
  1654. "hscif0_data_a",
  1655. "hscif0_data_b",
  1656. "hscif0_ctrl_a",
  1657. "hscif0_ctrl_b",
  1658. "hscif0_clk",
  1659. };
  1660. static const char * const hscif1_groups[] = {
  1661. "hscif1_data_a",
  1662. "hscif1_data_b",
  1663. "hscif1_ctrl_a",
  1664. "hscif1_ctrl_b",
  1665. "hscif1_clk_a",
  1666. "hscif1_clk_b",
  1667. };
  1668. static const char * const hspi0_groups[] = {
  1669. "hspi0_a",
  1670. "hspi0_b",
  1671. };
  1672. static const char * const hspi1_groups[] = {
  1673. "hspi1_a",
  1674. "hspi1_b",
  1675. };
  1676. static const char * const hspi2_groups[] = {
  1677. "hspi2_a",
  1678. "hspi2_b",
  1679. };
  1680. static const char * const i2c1_groups[] = {
  1681. "i2c1_a",
  1682. "i2c1_b",
  1683. };
  1684. static const char * const i2c2_groups[] = {
  1685. "i2c2_a",
  1686. "i2c2_b",
  1687. "i2c2_c",
  1688. };
  1689. static const char * const i2c3_groups[] = {
  1690. "i2c3_a",
  1691. "i2c3_b",
  1692. "i2c3_c",
  1693. };
  1694. static const char * const mmc_groups[] = {
  1695. "mmc_ctrl",
  1696. "mmc_data1",
  1697. "mmc_data4",
  1698. "mmc_data8",
  1699. };
  1700. static const char * const scif_clk_groups[] = {
  1701. "scif_clk",
  1702. };
  1703. static const char * const scif0_groups[] = {
  1704. "scif0_data_a",
  1705. "scif0_data_b",
  1706. "scif0_data_c",
  1707. "scif0_data_d",
  1708. "scif0_ctrl",
  1709. "scif0_clk",
  1710. };
  1711. static const char * const scif1_groups[] = {
  1712. "scif1_data_a",
  1713. "scif1_data_b",
  1714. "scif1_data_c",
  1715. "scif1_data_d",
  1716. "scif1_ctrl_a",
  1717. "scif1_ctrl_c",
  1718. "scif1_clk_a",
  1719. "scif1_clk_c",
  1720. };
  1721. static const char * const scif2_groups[] = {
  1722. "scif2_data_a",
  1723. "scif2_data_b",
  1724. "scif2_data_c",
  1725. "scif2_data_d",
  1726. "scif2_data_e",
  1727. "scif2_clk_a",
  1728. "scif2_clk_b",
  1729. "scif2_clk_c",
  1730. };
  1731. static const char * const scif3_groups[] = {
  1732. "scif3_data_a",
  1733. "scif3_data_b",
  1734. "scif3_data_c",
  1735. "scif3_data_d",
  1736. };
  1737. static const char * const scif4_groups[] = {
  1738. "scif4_data_a",
  1739. "scif4_data_b",
  1740. "scif4_data_c",
  1741. };
  1742. static const char * const scif5_groups[] = {
  1743. "scif5_data_a",
  1744. "scif5_data_b",
  1745. };
  1746. static const char * const sdhi0_groups[] = {
  1747. "sdhi0_cd",
  1748. "sdhi0_ctrl",
  1749. "sdhi0_data1",
  1750. "sdhi0_data4",
  1751. "sdhi0_wp",
  1752. };
  1753. static const char * const sdhi1_groups[] = {
  1754. "sdhi1_cd_a",
  1755. "sdhi1_cd_b",
  1756. "sdhi1_ctrl_a",
  1757. "sdhi1_ctrl_b",
  1758. "sdhi1_data1_a",
  1759. "sdhi1_data1_b",
  1760. "sdhi1_data4_a",
  1761. "sdhi1_data4_b",
  1762. "sdhi1_wp_a",
  1763. "sdhi1_wp_b",
  1764. };
  1765. static const char * const sdhi2_groups[] = {
  1766. "sdhi2_cd_a",
  1767. "sdhi2_cd_b",
  1768. "sdhi2_ctrl_a",
  1769. "sdhi2_ctrl_b",
  1770. "sdhi2_data1_a",
  1771. "sdhi2_data1_b",
  1772. "sdhi2_data4_a",
  1773. "sdhi2_data4_b",
  1774. "sdhi2_wp_a",
  1775. "sdhi2_wp_b",
  1776. };
  1777. static const char * const ssi_groups[] = {
  1778. "ssi012_ctrl",
  1779. "ssi0_data",
  1780. "ssi1_a_ctrl",
  1781. "ssi1_b_ctrl",
  1782. "ssi1_data",
  1783. "ssi2_a_ctrl",
  1784. "ssi2_b_ctrl",
  1785. "ssi2_data",
  1786. "ssi34_ctrl",
  1787. "ssi3_data",
  1788. "ssi4_ctrl",
  1789. "ssi4_data",
  1790. "ssi5_ctrl",
  1791. "ssi5_data",
  1792. "ssi6_ctrl",
  1793. "ssi6_data",
  1794. "ssi78_ctrl",
  1795. "ssi7_data",
  1796. "ssi8_data",
  1797. };
  1798. static const char * const usb0_groups[] = {
  1799. "usb0",
  1800. "usb0_ovc",
  1801. };
  1802. static const char * const usb1_groups[] = {
  1803. "usb1",
  1804. "usb1_ovc",
  1805. };
  1806. static const char * const vin0_groups[] = {
  1807. "vin0_data8",
  1808. "vin0_clk",
  1809. "vin0_sync",
  1810. };
  1811. static const char * const vin1_groups[] = {
  1812. "vin1_data8",
  1813. "vin1_clk",
  1814. "vin1_sync",
  1815. };
  1816. static const struct sh_pfc_function pinmux_functions[] = {
  1817. SH_PFC_FUNCTION(audio_clk),
  1818. SH_PFC_FUNCTION(can0),
  1819. SH_PFC_FUNCTION(can1),
  1820. SH_PFC_FUNCTION(ether),
  1821. SH_PFC_FUNCTION(hscif0),
  1822. SH_PFC_FUNCTION(hscif1),
  1823. SH_PFC_FUNCTION(hspi0),
  1824. SH_PFC_FUNCTION(hspi1),
  1825. SH_PFC_FUNCTION(hspi2),
  1826. SH_PFC_FUNCTION(i2c1),
  1827. SH_PFC_FUNCTION(i2c2),
  1828. SH_PFC_FUNCTION(i2c3),
  1829. SH_PFC_FUNCTION(mmc),
  1830. SH_PFC_FUNCTION(scif_clk),
  1831. SH_PFC_FUNCTION(scif0),
  1832. SH_PFC_FUNCTION(scif1),
  1833. SH_PFC_FUNCTION(scif2),
  1834. SH_PFC_FUNCTION(scif3),
  1835. SH_PFC_FUNCTION(scif4),
  1836. SH_PFC_FUNCTION(scif5),
  1837. SH_PFC_FUNCTION(sdhi0),
  1838. SH_PFC_FUNCTION(sdhi1),
  1839. SH_PFC_FUNCTION(sdhi2),
  1840. SH_PFC_FUNCTION(ssi),
  1841. SH_PFC_FUNCTION(usb0),
  1842. SH_PFC_FUNCTION(usb1),
  1843. SH_PFC_FUNCTION(vin0),
  1844. SH_PFC_FUNCTION(vin1),
  1845. };
  1846. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  1847. { PINMUX_CFG_REG("GPSR0", 0xfffc0004, 32, 1) {
  1848. GP_0_31_FN, FN_IP1_14_11,
  1849. GP_0_30_FN, FN_IP1_10_8,
  1850. GP_0_29_FN, FN_IP1_7_5,
  1851. GP_0_28_FN, FN_IP1_4_2,
  1852. GP_0_27_FN, FN_IP1_1,
  1853. GP_0_26_FN, FN_IP1_0,
  1854. GP_0_25_FN, FN_IP0_30,
  1855. GP_0_24_FN, FN_IP0_29,
  1856. GP_0_23_FN, FN_IP0_28,
  1857. GP_0_22_FN, FN_IP0_27,
  1858. GP_0_21_FN, FN_IP0_26,
  1859. GP_0_20_FN, FN_IP0_25,
  1860. GP_0_19_FN, FN_IP0_24,
  1861. GP_0_18_FN, FN_IP0_23,
  1862. GP_0_17_FN, FN_IP0_22,
  1863. GP_0_16_FN, FN_IP0_21,
  1864. GP_0_15_FN, FN_IP0_20,
  1865. GP_0_14_FN, FN_IP0_19,
  1866. GP_0_13_FN, FN_IP0_18,
  1867. GP_0_12_FN, FN_IP0_17,
  1868. GP_0_11_FN, FN_IP0_16,
  1869. GP_0_10_FN, FN_IP0_15,
  1870. GP_0_9_FN, FN_A3,
  1871. GP_0_8_FN, FN_A2,
  1872. GP_0_7_FN, FN_A1,
  1873. GP_0_6_FN, FN_IP0_14_12,
  1874. GP_0_5_FN, FN_IP0_11_8,
  1875. GP_0_4_FN, FN_IP0_7_5,
  1876. GP_0_3_FN, FN_IP0_4_2,
  1877. GP_0_2_FN, FN_PENC1,
  1878. GP_0_1_FN, FN_PENC0,
  1879. GP_0_0_FN, FN_IP0_1_0 }
  1880. },
  1881. { PINMUX_CFG_REG("GPSR1", 0xfffc0008, 32, 1) {
  1882. GP_1_31_FN, FN_IP4_6_4,
  1883. GP_1_30_FN, FN_IP4_3_1,
  1884. GP_1_29_FN, FN_IP4_0,
  1885. GP_1_28_FN, FN_IP3_31,
  1886. GP_1_27_FN, FN_IP3_30,
  1887. GP_1_26_FN, FN_IP3_29,
  1888. GP_1_25_FN, FN_IP3_28,
  1889. GP_1_24_FN, FN_IP3_27,
  1890. GP_1_23_FN, FN_IP3_26_24,
  1891. GP_1_22_FN, FN_IP3_23_21,
  1892. GP_1_21_FN, FN_IP3_20_19,
  1893. GP_1_20_FN, FN_IP3_18_16,
  1894. GP_1_19_FN, FN_IP3_15_13,
  1895. GP_1_18_FN, FN_IP3_12_10,
  1896. GP_1_17_FN, FN_IP3_9_8,
  1897. GP_1_16_FN, FN_IP3_7_5,
  1898. GP_1_15_FN, FN_IP3_4_2,
  1899. GP_1_14_FN, FN_IP3_1_0,
  1900. GP_1_13_FN, FN_IP2_31,
  1901. GP_1_12_FN, FN_IP2_30,
  1902. GP_1_11_FN, FN_IP2_17,
  1903. GP_1_10_FN, FN_IP2_16_14,
  1904. GP_1_9_FN, FN_IP2_13_12,
  1905. GP_1_8_FN, FN_IP2_11_9,
  1906. GP_1_7_FN, FN_IP2_8_6,
  1907. GP_1_6_FN, FN_IP2_5_3,
  1908. GP_1_5_FN, FN_IP2_2_0,
  1909. GP_1_4_FN, FN_IP1_29_28,
  1910. GP_1_3_FN, FN_IP1_27_25,
  1911. GP_1_2_FN, FN_IP1_24,
  1912. GP_1_1_FN, FN_WE0,
  1913. GP_1_0_FN, FN_IP1_23_21 }
  1914. },
  1915. { PINMUX_CFG_REG("GPSR2", 0xfffc000c, 32, 1) {
  1916. GP_2_31_FN, FN_IP6_7,
  1917. GP_2_30_FN, FN_IP6_6_5,
  1918. GP_2_29_FN, FN_IP6_4_2,
  1919. GP_2_28_FN, FN_IP6_1_0,
  1920. GP_2_27_FN, FN_IP5_30_29,
  1921. GP_2_26_FN, FN_IP5_28_26,
  1922. GP_2_25_FN, FN_IP5_25_23,
  1923. GP_2_24_FN, FN_IP5_22_21,
  1924. GP_2_23_FN, FN_AUDIO_CLKB,
  1925. GP_2_22_FN, FN_AUDIO_CLKA,
  1926. GP_2_21_FN, FN_IP5_20_18,
  1927. GP_2_20_FN, FN_IP5_17_15,
  1928. GP_2_19_FN, FN_IP5_14_13,
  1929. GP_2_18_FN, FN_IP5_12,
  1930. GP_2_17_FN, FN_IP5_11_10,
  1931. GP_2_16_FN, FN_IP5_9_8,
  1932. GP_2_15_FN, FN_IP5_7,
  1933. GP_2_14_FN, FN_IP5_6,
  1934. GP_2_13_FN, FN_IP5_5_4,
  1935. GP_2_12_FN, FN_IP5_3_2,
  1936. GP_2_11_FN, FN_IP5_1_0,
  1937. GP_2_10_FN, FN_IP4_30_29,
  1938. GP_2_9_FN, FN_IP4_28_27,
  1939. GP_2_8_FN, FN_IP4_26_25,
  1940. GP_2_7_FN, FN_IP4_24_21,
  1941. GP_2_6_FN, FN_IP4_20_17,
  1942. GP_2_5_FN, FN_IP4_16_15,
  1943. GP_2_4_FN, FN_IP4_14_13,
  1944. GP_2_3_FN, FN_IP4_12_11,
  1945. GP_2_2_FN, FN_IP4_10_9,
  1946. GP_2_1_FN, FN_IP4_8,
  1947. GP_2_0_FN, FN_IP4_7 }
  1948. },
  1949. { PINMUX_CFG_REG("GPSR3", 0xfffc0010, 32, 1) {
  1950. GP_3_31_FN, FN_IP8_10_9,
  1951. GP_3_30_FN, FN_IP8_8_6,
  1952. GP_3_29_FN, FN_IP8_5_3,
  1953. GP_3_28_FN, FN_IP8_2_0,
  1954. GP_3_27_FN, FN_IP7_31_29,
  1955. GP_3_26_FN, FN_IP7_28_25,
  1956. GP_3_25_FN, FN_IP7_24_22,
  1957. GP_3_24_FN, FN_IP7_21,
  1958. GP_3_23_FN, FN_IP7_20_18,
  1959. GP_3_22_FN, FN_IP7_17_15,
  1960. GP_3_21_FN, FN_IP7_14_12,
  1961. GP_3_20_FN, FN_IP7_11_9,
  1962. GP_3_19_FN, FN_IP7_8_6,
  1963. GP_3_18_FN, FN_IP7_5_4,
  1964. GP_3_17_FN, FN_IP7_3_2,
  1965. GP_3_16_FN, FN_IP7_1_0,
  1966. GP_3_15_FN, FN_IP6_31_30,
  1967. GP_3_14_FN, FN_IP6_29_28,
  1968. GP_3_13_FN, FN_IP6_27_26,
  1969. GP_3_12_FN, FN_IP6_25_24,
  1970. GP_3_11_FN, FN_IP6_23_22,
  1971. GP_3_10_FN, FN_IP6_21,
  1972. GP_3_9_FN, FN_IP6_20_19,
  1973. GP_3_8_FN, FN_IP6_18_17,
  1974. GP_3_7_FN, FN_IP6_16,
  1975. GP_3_6_FN, FN_IP6_15_14,
  1976. GP_3_5_FN, FN_IP6_13,
  1977. GP_3_4_FN, FN_IP6_12_11,
  1978. GP_3_3_FN, FN_IP6_10,
  1979. GP_3_2_FN, FN_SSI_SCK34,
  1980. GP_3_1_FN, FN_IP6_9,
  1981. GP_3_0_FN, FN_IP6_8 }
  1982. },
  1983. { PINMUX_CFG_REG("GPSR4", 0xfffc0014, 32, 1) {
  1984. 0, 0,
  1985. 0, 0,
  1986. 0, 0,
  1987. 0, 0,
  1988. 0, 0,
  1989. GP_4_26_FN, FN_AVS2,
  1990. GP_4_25_FN, FN_AVS1,
  1991. GP_4_24_FN, FN_IP10_24_22,
  1992. GP_4_23_FN, FN_IP10_21_19,
  1993. GP_4_22_FN, FN_IP10_18_16,
  1994. GP_4_21_FN, FN_IP10_15_13,
  1995. GP_4_20_FN, FN_IP10_12_9,
  1996. GP_4_19_FN, FN_IP10_8_6,
  1997. GP_4_18_FN, FN_IP10_5_3,
  1998. GP_4_17_FN, FN_IP10_2_0,
  1999. GP_4_16_FN, FN_IP9_29_27,
  2000. GP_4_15_FN, FN_IP9_26_24,
  2001. GP_4_14_FN, FN_IP9_23_21,
  2002. GP_4_13_FN, FN_IP9_20_18,
  2003. GP_4_12_FN, FN_IP9_17_15,
  2004. GP_4_11_FN, FN_IP9_14_12,
  2005. GP_4_10_FN, FN_IP9_11_9,
  2006. GP_4_9_FN, FN_IP9_8_6,
  2007. GP_4_8_FN, FN_IP9_5_3,
  2008. GP_4_7_FN, FN_IP9_2_0,
  2009. GP_4_6_FN, FN_IP8_29_27,
  2010. GP_4_5_FN, FN_IP8_26_24,
  2011. GP_4_4_FN, FN_IP8_23_22,
  2012. GP_4_3_FN, FN_IP8_21_19,
  2013. GP_4_2_FN, FN_IP8_18_16,
  2014. GP_4_1_FN, FN_IP8_15_14,
  2015. GP_4_0_FN, FN_IP8_13_11 }
  2016. },
  2017. { PINMUX_CFG_REG_VAR("IPSR0", 0xfffc0020, 32,
  2018. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2019. 1, 1, 1, 1, 1, 1, 3, 4, 3, 3, 2) {
  2020. /* IP0_31 [1] */
  2021. 0, 0,
  2022. /* IP0_30 [1] */
  2023. FN_A19, 0,
  2024. /* IP0_29 [1] */
  2025. FN_A18, 0,
  2026. /* IP0_28 [1] */
  2027. FN_A17, 0,
  2028. /* IP0_27 [1] */
  2029. FN_A16, 0,
  2030. /* IP0_26 [1] */
  2031. FN_A15, 0,
  2032. /* IP0_25 [1] */
  2033. FN_A14, 0,
  2034. /* IP0_24 [1] */
  2035. FN_A13, 0,
  2036. /* IP0_23 [1] */
  2037. FN_A12, 0,
  2038. /* IP0_22 [1] */
  2039. FN_A11, 0,
  2040. /* IP0_21 [1] */
  2041. FN_A10, 0,
  2042. /* IP0_20 [1] */
  2043. FN_A9, 0,
  2044. /* IP0_19 [1] */
  2045. FN_A8, 0,
  2046. /* IP0_18 [1] */
  2047. FN_A7, 0,
  2048. /* IP0_17 [1] */
  2049. FN_A6, 0,
  2050. /* IP0_16 [1] */
  2051. FN_A5, 0,
  2052. /* IP0_15 [1] */
  2053. FN_A4, 0,
  2054. /* IP0_14_12 [3] */
  2055. FN_SD1_DAT3_A, FN_MMC_D3, 0, FN_A0,
  2056. FN_ATAG0_A, 0, FN_REMOCON_B, 0,
  2057. /* IP0_11_8 [4] */
  2058. FN_SD1_DAT2_A, FN_MMC_D2, 0, FN_BS,
  2059. FN_ATADIR0_A, 0, FN_SDSELF_B, 0,
  2060. FN_PWM4_B, 0, 0, 0,
  2061. 0, 0, 0, 0,
  2062. /* IP0_7_5 [3] */
  2063. FN_AUDATA1, FN_ARM_TRACEDATA_1, FN_GPSIN_C, FN_USB_OVC1,
  2064. FN_RX2_E, FN_SCL2_B, 0, 0,
  2065. /* IP0_4_2 [3] */
  2066. FN_AUDATA0, FN_ARM_TRACEDATA_0, FN_GPSCLK_C, FN_USB_OVC0,
  2067. FN_TX2_E, FN_SDA2_B, 0, 0,
  2068. /* IP0_1_0 [2] */
  2069. FN_PRESETOUT, 0, FN_PWM1, 0,
  2070. }
  2071. },
  2072. { PINMUX_CFG_REG_VAR("IPSR1", 0xfffc0024, 32,
  2073. 1, 1, 2, 3, 1, 3, 3, 1, 2, 4, 3, 3, 3, 1, 1) {
  2074. /* IP1_31 [1] */
  2075. 0, 0,
  2076. /* IP1_30 [1] */
  2077. 0, 0,
  2078. /* IP1_29_28 [2] */
  2079. FN_EX_CS1, FN_MMC_D4, 0, 0,
  2080. /* IP1_27_25 [3] */
  2081. FN_SSI_WS1_B, FN_EX_CS0, FN_SCL2_A, FN_TX3_C,
  2082. FN_TS_SCK0_A, 0, 0, 0,
  2083. /* IP1_24 [1] */
  2084. FN_WE1, FN_ATAWR0_B,
  2085. /* IP1_23_21 [3] */
  2086. FN_MMC_D5, FN_ATADIR0_B, 0, FN_RD_WR,
  2087. 0, 0, 0, 0,
  2088. /* IP1_20_18 [3] */
  2089. FN_SSI_SCK1_B, FN_ATAG0_B, FN_CS1_A26, FN_SDA2_A,
  2090. FN_SCK2_B, 0, 0, 0,
  2091. /* IP1_17 [1] */
  2092. FN_CS0, FN_HSPI_RX1_B,
  2093. /* IP1_16_15 [2] */
  2094. FN_CLKOUT, FN_HSPI_TX1_B, FN_PWM0_B, 0,
  2095. /* IP1_14_11 [4] */
  2096. FN_SD1_WP_A, FN_MMC_D7, 0, FN_A25,
  2097. FN_DACK1_A, 0, FN_HCTS0_B, FN_RX3_C,
  2098. FN_TS_SDAT0_A, 0, 0, 0,
  2099. 0, 0, 0, 0,
  2100. /* IP1_10_8 [3] */
  2101. FN_SD1_CLK_B, FN_MMC_D6, 0, FN_A24,
  2102. FN_DREQ1_A, 0, FN_HRX0_B, FN_TS_SPSYNC0_A,
  2103. /* IP1_7_5 [3] */
  2104. FN_A23, FN_HTX0_B, FN_TX2_B, FN_DACK2_A,
  2105. FN_TS_SDEN0_A, 0, 0, 0,
  2106. /* IP1_4_2 [3] */
  2107. FN_A22, FN_HRTS0_B, FN_RX2_B, FN_DREQ2_A,
  2108. 0, 0, 0, 0,
  2109. /* IP1_1 [1] */
  2110. FN_A21, FN_HSPI_CLK1_B,
  2111. /* IP1_0 [1] */
  2112. FN_A20, FN_HSPI_CS1_B,
  2113. }
  2114. },
  2115. { PINMUX_CFG_REG_VAR("IPSR2", 0xfffc0028, 32,
  2116. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2117. 1, 1, 1, 1, 3, 2, 3, 3, 3, 3) {
  2118. /* IP2_31 [1] */
  2119. FN_MLB_CLK, FN_IRQ1_A,
  2120. /* IP2_30 [1] */
  2121. FN_RD_WR_B, FN_IRQ0,
  2122. /* IP2_29 [1] */
  2123. FN_D11, 0,
  2124. /* IP2_28 [1] */
  2125. FN_D10, 0,
  2126. /* IP2_27 [1] */
  2127. FN_D9, 0,
  2128. /* IP2_26 [1] */
  2129. FN_D8, 0,
  2130. /* IP2_25 [1] */
  2131. FN_D7, 0,
  2132. /* IP2_24 [1] */
  2133. FN_D6, 0,
  2134. /* IP2_23 [1] */
  2135. FN_D5, 0,
  2136. /* IP2_22 [1] */
  2137. FN_D4, 0,
  2138. /* IP2_21 [1] */
  2139. FN_D3, 0,
  2140. /* IP2_20 [1] */
  2141. FN_D2, 0,
  2142. /* IP2_19 [1] */
  2143. FN_D1, 0,
  2144. /* IP2_18 [1] */
  2145. FN_D0, 0,
  2146. /* IP2_17 [1] */
  2147. FN_EX_WAIT0, FN_PWM0_C,
  2148. /* IP2_16_14 [3] */
  2149. FN_DACK0, 0, 0, FN_TX3_A,
  2150. FN_DRACK0, 0, 0, 0,
  2151. /* IP2_13_12 [2] */
  2152. FN_DREQ0_A, 0, 0, FN_RX3_A,
  2153. /* IP2_11_9 [3] */
  2154. FN_SD1_DAT1_A, FN_MMC_D1, 0, FN_ATAWR0_A,
  2155. FN_EX_CS5, FN_EX_WAIT2_A, 0, 0,
  2156. /* IP2_8_6 [3] */
  2157. FN_SD1_DAT0_A, FN_MMC_D0, 0, FN_ATARD0,
  2158. FN_EX_CS4, FN_EX_WAIT1_A, 0, 0,
  2159. /* IP2_5_3 [3] */
  2160. FN_SD1_CMD_A, FN_MMC_CMD, 0, FN_ATACS10,
  2161. FN_EX_CS3, 0, 0, 0,
  2162. /* IP2_2_0 [3] */
  2163. FN_SD1_CLK_A, FN_MMC_CLK, 0, FN_ATACS00,
  2164. FN_EX_CS2, 0, 0, 0,
  2165. }
  2166. },
  2167. { PINMUX_CFG_REG_VAR("IPSR3", 0xfffc002c, 32,
  2168. 1, 1, 1, 1, 1, 3, 3, 2,
  2169. 3, 3, 3, 2, 3, 3, 2) {
  2170. /* IP3_31 [1] */
  2171. FN_DU0_DR6, FN_LCDOUT6,
  2172. /* IP3_30 [1] */
  2173. FN_DU0_DR5, FN_LCDOUT5,
  2174. /* IP3_29 [1] */
  2175. FN_DU0_DR4, FN_LCDOUT4,
  2176. /* IP3_28 [1] */
  2177. FN_DU0_DR3, FN_LCDOUT3,
  2178. /* IP3_27 [1] */
  2179. FN_DU0_DR2, FN_LCDOUT2,
  2180. /* IP3_26_24 [3] */
  2181. FN_SSI_WS4, FN_DU0_DR1, FN_LCDOUT1, FN_AUDATA3,
  2182. FN_ARM_TRACEDATA_3, FN_SCL3_C, FN_ADICHS2, FN_TS_SPSYNC0_B,
  2183. /* IP3_23_21 [3] */
  2184. FN_SSI_SCK4, FN_DU0_DR0, FN_LCDOUT0, FN_AUDATA2,
  2185. FN_ARM_TRACEDATA_2, FN_SDA3_C, FN_ADICHS1, FN_TS_SDEN0_B,
  2186. /* IP3_20_19 [2] */
  2187. FN_SD1_DAT3_B, FN_HRTS0_A, FN_RTS0, 0,
  2188. /* IP3_18_16 [3] */
  2189. FN_SD1_DAT2_B, FN_HCTS0_A, FN_CTS0, 0,
  2190. 0, 0, 0, 0,
  2191. /* IP3_15_13 [3] */
  2192. FN_SD1_DAT1_B, FN_HSCK0, FN_SCK0, FN_SCL3_B,
  2193. 0, 0, 0, 0,
  2194. /* IP3_12_10 [3] */
  2195. FN_SD1_DAT0_B, FN_HRX0_A, FN_RX0_A, 0,
  2196. 0, 0, 0, 0,
  2197. /* IP3_9_8 [2] */
  2198. FN_SD1_CLK_B, FN_HTX0_A, FN_TX0_A, 0,
  2199. /* IP3_7_5 [3] */
  2200. FN_SD1_CMD_B, FN_SCIF_CLK, FN_AUDIO_CLKOUT_B, FN_CAN_CLK_B,
  2201. FN_SDA3_B, 0, 0, 0,
  2202. /* IP3_4_2 [3] */
  2203. FN_MLB_DAT, FN_TX5_B, FN_SCL3_A, FN_IRQ3_A,
  2204. FN_SDSELF_B, 0, 0, 0,
  2205. /* IP3_1_0 [2] */
  2206. FN_MLB_SIG, FN_RX5_B, FN_SDA3_A, FN_IRQ2_A,
  2207. }
  2208. },
  2209. { PINMUX_CFG_REG_VAR("IPSR4", 0xfffc0030, 32,
  2210. 1, 2, 2, 2, 4, 4, 2, 2, 2, 2, 1, 1, 3, 3, 1) {
  2211. /* IP4_31 [1] */
  2212. 0, 0,
  2213. /* IP4_30_29 [2] */
  2214. FN_VI0_R4_B, FN_DU0_DB4, FN_LCDOUT20, 0,
  2215. /* IP4_28_27 [2] */
  2216. FN_VI0_R3_B, FN_DU0_DB3, FN_LCDOUT19, 0,
  2217. /* IP4_26_25 [2] */
  2218. FN_VI0_R2_B, FN_DU0_DB2, FN_LCDOUT18, 0,
  2219. /* IP4_24_21 [4] */
  2220. FN_AUDIO_CLKC, FN_VI0_R1_B, FN_DU0_DB1, FN_LCDOUT17,
  2221. FN_AUDATA7, FN_ARM_TRACEDATA_7, FN_GPSIN_A, 0,
  2222. FN_ADICS_SAMP, FN_TS_SCK0_B, 0, 0,
  2223. 0, 0, 0, 0,
  2224. /* IP4_20_17 [4] */
  2225. FN_SSI_SCK2_B, FN_VI0_R0_B, FN_DU0_DB0, FN_LCDOUT16,
  2226. FN_AUDATA6, FN_ARM_TRACEDATA_6, FN_GPSCLK_A, FN_PWM0_A,
  2227. FN_ADICLK, FN_TS_SDAT0_B, 0, 0,
  2228. 0, 0, 0, 0,
  2229. /* IP4_16_15 [2] */
  2230. FN_DU0_DG7, FN_LCDOUT15, FN_TX4_A, 0,
  2231. /* IP4_14_13 [2] */
  2232. FN_DU0_DG6, FN_LCDOUT14, FN_RX4_A, 0,
  2233. /* IP4_12_11 [2] */
  2234. FN_DU0_DG5, FN_LCDOUT13, FN_TX0_B, 0,
  2235. /* IP4_10_9 [2] */
  2236. FN_DU0_DG4, FN_LCDOUT12, FN_RX0_B, 0,
  2237. /* IP4_8 [1] */
  2238. FN_DU0_DG3, FN_LCDOUT11,
  2239. /* IP4_7 [1] */
  2240. FN_DU0_DG2, FN_LCDOUT10,
  2241. /* IP4_6_4 [3] */
  2242. FN_DU0_DG1, FN_LCDOUT9, FN_AUDATA5, FN_ARM_TRACEDATA_5,
  2243. FN_RX1_D, FN_CAN0_RX_A, FN_ADIDATA, 0,
  2244. /* IP4_3_1 [3] */
  2245. FN_DU0_DG0, FN_LCDOUT8, FN_AUDATA4, FN_ARM_TRACEDATA_4,
  2246. FN_TX1_D, FN_CAN0_TX_A, FN_ADICHS0, 0,
  2247. /* IP4_0 [1] */
  2248. FN_DU0_DR7, FN_LCDOUT7,
  2249. }
  2250. },
  2251. { PINMUX_CFG_REG_VAR("IPSR5", 0xfffc0034, 32,
  2252. 1, 2, 3, 3, 2, 3, 3, 2, 1, 2, 2, 1, 1, 2, 2, 2) {
  2253. /* IP5_31 [1] */
  2254. 0, 0,
  2255. /* IP5_30_29 [2] */
  2256. FN_SSI_SDATA7, FN_HSPI_TX0_B, FN_RX2_A, FN_CAN0_RX_B,
  2257. /* IP5_28_26 [3] */
  2258. FN_SSI_SDATA8, FN_SSI_SCK2_A, FN_HSPI_CS0_B, FN_TX2_A,
  2259. FN_CAN0_TX_B, 0, 0, 0,
  2260. /* IP5_25_23 [3] */
  2261. FN_SD1_WP_B, FN_SSI_WS78, FN_HSPI_CLK0_B, FN_RX1_B,
  2262. FN_CAN_CLK_D, 0, 0, 0,
  2263. /* IP5_22_21 [2] */
  2264. FN_SD1_CD_B, FN_SSI_SCK78, FN_HSPI_RX0_B, FN_TX1_B,
  2265. /* IP5_20_18 [3] */
  2266. FN_SSI_WS1_A, FN_DU0_CDE, FN_QPOLB, FN_AUDSYNC,
  2267. FN_ARM_TRACECTL, FN_FMIN_D, 0, 0,
  2268. /* IP5_17_15 [3] */
  2269. FN_SSI_SCK1_A, FN_DU0_DISP, FN_QPOLA, FN_AUDCK,
  2270. FN_ARM_TRACECLK, FN_BPFCLK_D, 0, 0,
  2271. /* IP5_14_13 [2] */
  2272. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_QCPV_QDE,
  2273. FN_FMCLK_D, 0,
  2274. /* IP5_12 [1] */
  2275. FN_DU0_EXVSYNC_DU0_VSYNC, FN_QSTB_QHE,
  2276. /* IP5_11_10 [2] */
  2277. FN_SSI_WS2_B, FN_DU0_EXHSYNC_DU0_HSYNC,
  2278. FN_QSTH_QHS, 0,
  2279. /* IP5_9_8 [2] */
  2280. FN_DU0_DOTCLKO_UT1, FN_QSTVB_QVE,
  2281. FN_AUDIO_CLKOUT_A, FN_REMOCON_C,
  2282. /* IP5_7 [1] */
  2283. FN_DU0_DOTCLKO_UT0, FN_QCLK,
  2284. /* IP5_6 [1] */
  2285. FN_DU0_DOTCLKIN, FN_QSTVA_QVS,
  2286. /* IP5_5_4 [2] */
  2287. FN_VI1_DATA11_B, FN_DU0_DB7, FN_LCDOUT23, 0,
  2288. /* IP5_3_2 [2] */
  2289. FN_VI1_DATA10_B, FN_DU0_DB6, FN_LCDOUT22, 0,
  2290. /* IP5_1_0 [2] */
  2291. FN_VI0_R5_B, FN_DU0_DB5, FN_LCDOUT21, 0,
  2292. }
  2293. },
  2294. { PINMUX_CFG_REG_VAR("IPSR6", 0xfffc0038, 32,
  2295. 2, 2, 2, 2, 2, 1, 2, 2, 1, 2,
  2296. 1, 2, 1, 1, 1, 1, 2, 3, 2) {
  2297. /* IP6_31_30 [2] */
  2298. FN_SD0_DAT2, 0, FN_SUB_TDI, 0,
  2299. /* IP6_29_28 [2] */
  2300. FN_SD0_DAT1, 0, FN_SUB_TCK, 0,
  2301. /* IP6_27_26 [2] */
  2302. FN_SD0_DAT0, 0, FN_SUB_TMS, 0,
  2303. /* IP6_25_24 [2] */
  2304. FN_SD0_CMD, 0, FN_SUB_TRST, 0,
  2305. /* IP6_23_22 [2] */
  2306. FN_SD0_CLK, 0, FN_SUB_TDO, 0,
  2307. /* IP6_21 [1] */
  2308. FN_SSI_SDATA0, FN_ARM_TRACEDATA_15,
  2309. /* IP6_20_19 [2] */
  2310. FN_SSI_SDATA1, FN_ARM_TRACEDATA_14,
  2311. FN_SCL1_A, FN_SCK2_A,
  2312. /* IP6_18_17 [2] */
  2313. FN_SSI_SDATA2, FN_HSPI_CS2_A,
  2314. FN_ARM_TRACEDATA_13, FN_SDA1_A,
  2315. /* IP6_16 [1] */
  2316. FN_SSI_WS012, FN_ARM_TRACEDATA_12,
  2317. /* IP6_15_14 [2] */
  2318. FN_SSI_SCK012, FN_ARM_TRACEDATA_11,
  2319. FN_TX0_D, 0,
  2320. /* IP6_13 [1] */
  2321. FN_SSI_SDATA3, FN_ARM_TRACEDATA_10,
  2322. /* IP6_12_11 [2] */
  2323. FN_SSI_SDATA4, FN_SSI_WS2_A,
  2324. FN_ARM_TRACEDATA_9, 0,
  2325. /* IP6_10 [1] */
  2326. FN_SSI_WS34, FN_ARM_TRACEDATA_8,
  2327. /* IP6_9 [1] */
  2328. FN_SSI_SDATA5, FN_RX0_D,
  2329. /* IP6_8 [1] */
  2330. FN_SSI_WS5, FN_TX4_C,
  2331. /* IP6_7 [1] */
  2332. FN_SSI_SCK5, FN_RX4_C,
  2333. /* IP6_6_5 [2] */
  2334. FN_SSI_SDATA6, FN_HSPI_TX2_A,
  2335. FN_FMIN_B, 0,
  2336. /* IP6_4_2 [3] */
  2337. FN_SSI_WS6, FN_HSPI_CLK2_A,
  2338. FN_BPFCLK_B, FN_CAN1_RX_B,
  2339. 0, 0, 0, 0,
  2340. /* IP6_1_0 [2] */
  2341. FN_SSI_SCK6, FN_HSPI_RX2_A,
  2342. FN_FMCLK_B, FN_CAN1_TX_B,
  2343. }
  2344. },
  2345. { PINMUX_CFG_REG_VAR("IPSR7", 0xfffc003c, 32,
  2346. 3, 4, 3, 1, 3, 3, 3, 3, 3, 2, 2, 2) {
  2347. /* IP7_31_29 [3] */
  2348. FN_VI0_HSYNC, FN_SD2_CD_B, FN_VI1_DATA2, FN_DU1_DR2,
  2349. 0, FN_HSPI_CS1_A, FN_RX3_B, 0,
  2350. /* IP7_28_25 [4] */
  2351. FN_VI0_FIELD, FN_SD2_DAT3_B, FN_VI0_R3_C, FN_VI1_DATA1,
  2352. FN_DU1_DG7, 0, FN_HSPI_CLK1_A, FN_TX4_B,
  2353. 0, 0, 0, 0,
  2354. 0, 0, 0, 0,
  2355. /* IP7_24_22 [3] */
  2356. FN_VI0_CLKENB, FN_SD2_DAT2_B, FN_VI1_DATA0, FN_DU1_DG6,
  2357. 0, FN_HSPI_RX1_A, FN_RX4_B, 0,
  2358. /* IP7_21 [1] */
  2359. FN_VI0_CLK, FN_CAN_CLK_A,
  2360. /* IP7_20_18 [3] */
  2361. FN_TCLK0, FN_HSCK1_A, FN_FMIN_A, 0,
  2362. FN_IRQ2_C, FN_CTS1_C, FN_SPEEDIN, 0,
  2363. /* IP7_17_15 [3] */
  2364. FN_VI1_VSYNC, FN_HSPI_TX0, FN_HCTS1_A, FN_BPFCLK_A,
  2365. 0, FN_TX1_C, 0, 0,
  2366. /* IP7_14_12 [3] */
  2367. FN_VI1_HSYNC, FN_HSPI_RX0_A, FN_HRTS1_A, FN_FMCLK_A,
  2368. 0, FN_RX1_C, 0, 0,
  2369. /* IP7_11_9 [3] */
  2370. FN_VI1_FIELD, FN_HSPI_CS0_A, FN_HRX1_A, 0,
  2371. FN_SCK1_C, 0, 0, 0,
  2372. /* IP7_8_6 [3] */
  2373. FN_VI1_CLKENB, FN_HSPI_CLK0_A, FN_HTX1_A, 0,
  2374. FN_RTS1_C, 0, 0, 0,
  2375. /* IP7_5_4 [2] */
  2376. FN_SD0_WP, 0, FN_RX5_A, 0,
  2377. /* IP7_3_2 [2] */
  2378. FN_SD0_CD, 0, FN_TX5_A, 0,
  2379. /* IP7_1_0 [2] */
  2380. FN_SD0_DAT3, 0, FN_IRQ1_B, 0,
  2381. }
  2382. },
  2383. { PINMUX_CFG_REG_VAR("IPSR8", 0xfffc0040, 32,
  2384. 1, 1, 3, 3, 2, 3, 3, 2, 3, 2, 3, 3, 3) {
  2385. /* IP8_31 [1] */
  2386. 0, 0,
  2387. /* IP8_30 [1] */
  2388. 0, 0,
  2389. /* IP8_29_27 [3] */
  2390. FN_VI0_G3, FN_SD2_CMD_B, FN_VI1_DATA5, FN_DU1_DR5,
  2391. 0, FN_HRX1_B, 0, 0,
  2392. /* IP8_26_24 [3] */
  2393. FN_VI0_G2, FN_SD2_CLK_B, FN_VI1_DATA4, FN_DU1_DR4,
  2394. 0, FN_HTX1_B, 0, 0,
  2395. /* IP8_23_22 [2] */
  2396. FN_VI0_DATA7_VI0_G1, FN_DU1_DB5,
  2397. FN_RTS1_A, 0,
  2398. /* IP8_21_19 [3] */
  2399. FN_VI0_DATA6_VI0_G0, FN_DU1_DB4,
  2400. FN_CTS1_A, FN_PWM5,
  2401. 0, 0, 0, 0,
  2402. /* IP8_18_16 [3] */
  2403. FN_VI0_DATA5_VI0_B5, FN_DU1_DB3, FN_SCK1_A, FN_PWM4,
  2404. 0, FN_HSCK1_B, 0, 0,
  2405. /* IP8_15_14 [2] */
  2406. FN_VI0_DATA4_VI0_B4, FN_DU1_DB2, FN_RX1_A, 0,
  2407. /* IP8_13_11 [3] */
  2408. FN_VI0_DATA3_VI0_B3, FN_DU1_DG5, FN_TX1_A, FN_TX0_C,
  2409. 0, 0, 0, 0,
  2410. /* IP8_10_9 [2] */
  2411. FN_VI0_DATA2_VI0_B2, FN_DU1_DG4, FN_RX0_C, 0,
  2412. /* IP8_8_6 [3] */
  2413. FN_VI0_DATA1_VI0_B1, FN_DU1_DG3, FN_IRQ3_B, FN_TX3_D,
  2414. 0, 0, 0, 0,
  2415. /* IP8_5_3 [3] */
  2416. FN_VI0_DATA0_VI0_B0, FN_DU1_DG2, FN_IRQ2_B, FN_RX3_D,
  2417. 0, 0, 0, 0,
  2418. /* IP8_2_0 [3] */
  2419. FN_VI0_VSYNC, FN_SD2_WP_B, FN_VI1_DATA3, FN_DU1_DR3,
  2420. 0, FN_HSPI_TX1_A, FN_TX3_B, 0,
  2421. }
  2422. },
  2423. { PINMUX_CFG_REG_VAR("IPSR9", 0xfffc0044, 32,
  2424. 1, 1, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
  2425. /* IP9_31 [1] */
  2426. 0, 0,
  2427. /* IP9_30 [1] */
  2428. 0, 0,
  2429. /* IP9_29_27 [3] */
  2430. FN_VI1_DATA11_A, FN_DU1_EXHSYNC_DU1_HSYNC,
  2431. FN_ETH_RXD1, FN_FMIN_C,
  2432. 0, FN_RX2_D,
  2433. FN_SCL2_C, 0,
  2434. /* IP9_26_24 [3] */
  2435. FN_VI1_DATA10_A, FN_DU1_DOTCLKOUT,
  2436. FN_ETH_RXD0, FN_BPFCLK_C,
  2437. 0, FN_TX2_D,
  2438. FN_SDA2_C, 0,
  2439. /* IP9_23_21 [3] */
  2440. FN_VI0_R5_A, 0, FN_ETH_RX_ER, FN_FMCLK_C,
  2441. FN_IERX, FN_RX2_C, 0, 0,
  2442. /* IP9_20_18 [3] */
  2443. FN_VI0_R4_A, FN_ETH_TX_EN, 0, 0,
  2444. FN_IETX, FN_TX2_C, 0, 0,
  2445. /* IP9_17_15 [3] */
  2446. FN_VI0_R3_A, FN_ETH_CRS_DV, 0, FN_IECLK,
  2447. FN_SCK2_C, 0, 0, 0,
  2448. /* IP9_14_12 [3] */
  2449. FN_VI0_R2_A, FN_VI1_DATA9, FN_DU1_DB7, FN_ETH_TXD1,
  2450. 0, FN_PWM3, 0, 0,
  2451. /* IP9_11_9 [3] */
  2452. FN_VI0_R1_A, FN_VI1_DATA8, FN_DU1_DB6, FN_ETH_TXD0,
  2453. 0, FN_PWM2, FN_TCLK1, 0,
  2454. /* IP9_8_6 [3] */
  2455. FN_VI0_R0_A, FN_VI1_CLK, FN_ETH_REF_CLK, FN_DU1_DOTCLKIN,
  2456. 0, 0, 0, 0,
  2457. /* IP9_5_3 [3] */
  2458. FN_VI0_G5, FN_SD2_DAT1_B, FN_VI1_DATA7, FN_DU1_DR7,
  2459. 0, FN_HCTS1_B, 0, 0,
  2460. /* IP9_2_0 [3] */
  2461. FN_VI0_G4, FN_SD2_DAT0_B, FN_VI1_DATA6, FN_DU1_DR6,
  2462. 0, FN_HRTS1_B, 0, 0,
  2463. }
  2464. },
  2465. { PINMUX_CFG_REG_VAR("IPSR10", 0xfffc0048, 32,
  2466. 1, 1, 1, 1, 1, 1, 1, 3, 3, 3, 3, 4, 3, 3, 3) {
  2467. /* IP10_31 [1] */
  2468. 0, 0,
  2469. /* IP10_30 [1] */
  2470. 0, 0,
  2471. /* IP10_29 [1] */
  2472. 0, 0,
  2473. /* IP10_28 [1] */
  2474. 0, 0,
  2475. /* IP10_27 [1] */
  2476. 0, 0,
  2477. /* IP10_26 [1] */
  2478. 0, 0,
  2479. /* IP10_25 [1] */
  2480. 0, 0,
  2481. /* IP10_24_22 [3] */
  2482. FN_SD2_WP_A, FN_VI1_DATA15, FN_EX_WAIT2_B, FN_DACK0_B,
  2483. FN_HSPI_TX2_B, FN_CAN_CLK_C, 0, 0,
  2484. /* IP10_21_19 [3] */
  2485. FN_SD2_CD_A, FN_VI1_DATA14, FN_EX_WAIT1_B, FN_DREQ0_B,
  2486. FN_HSPI_RX2_B, FN_REMOCON_A, 0, 0,
  2487. /* IP10_18_16 [3] */
  2488. FN_SD2_DAT3_A, FN_VI1_DATA13, FN_DACK2_B, FN_ATAG1,
  2489. FN_HSPI_CS2_B, FN_GPSIN_B, 0, 0,
  2490. /* IP10_15_13 [3] */
  2491. FN_SD2_DAT2_A, FN_VI1_DATA12, FN_DREQ2_B, FN_ATADIR1,
  2492. FN_HSPI_CLK2_B, FN_GPSCLK_B, 0, 0,
  2493. /* IP10_12_9 [4] */
  2494. FN_SD2_DAT1_A, FN_DU1_CDE, FN_ATACS11, FN_DACK1_B,
  2495. FN_ETH_MAGIC, FN_CAN1_TX_A, 0, FN_PWM6,
  2496. 0, 0, 0, 0,
  2497. 0, 0, 0, 0,
  2498. /* IP10_8_6 [3] */
  2499. FN_SD2_DAT0_A, FN_DU1_DISP, FN_ATACS01, FN_DREQ1_B,
  2500. FN_ETH_LINK, FN_CAN1_RX_A, 0, 0,
  2501. /* IP10_5_3 [3] */
  2502. FN_SD2_CMD_A, FN_DU1_EXODDF_DU1_ODDF_DISP_CDE,
  2503. FN_ATAWR1, FN_ETH_MDIO,
  2504. FN_SCL1_B, 0,
  2505. 0, 0,
  2506. /* IP10_2_0 [3] */
  2507. FN_SD2_CLK_A, FN_DU1_EXVSYNC_DU1_VSYNC,
  2508. FN_ATARD1, FN_ETH_MDC,
  2509. FN_SDA1_B, 0,
  2510. 0, 0,
  2511. }
  2512. },
  2513. { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xfffc0050, 32,
  2514. 1, 1, 2, 2, 3, 2, 2, 1, 1, 1, 1, 2,
  2515. 1, 1, 1, 1, 2, 1, 1, 1, 1, 1, 1, 1) {
  2516. /* SEL 31 [1] */
  2517. 0, 0,
  2518. /* SEL_30 (SCIF5) [1] */
  2519. FN_SEL_SCIF5_A, FN_SEL_SCIF5_B,
  2520. /* SEL_29_28 (SCIF4) [2] */
  2521. FN_SEL_SCIF4_A, FN_SEL_SCIF4_B,
  2522. FN_SEL_SCIF4_C, 0,
  2523. /* SEL_27_26 (SCIF3) [2] */
  2524. FN_SEL_SCIF3_A, FN_SEL_SCIF3_B,
  2525. FN_SEL_SCIF3_C, FN_SEL_SCIF3_D,
  2526. /* SEL_25_23 (SCIF2) [3] */
  2527. FN_SEL_SCIF2_A, FN_SEL_SCIF2_B,
  2528. FN_SEL_SCIF2_C, FN_SEL_SCIF2_D,
  2529. FN_SEL_SCIF2_E, 0,
  2530. 0, 0,
  2531. /* SEL_22_21 (SCIF1) [2] */
  2532. FN_SEL_SCIF1_A, FN_SEL_SCIF1_B,
  2533. FN_SEL_SCIF1_C, FN_SEL_SCIF1_D,
  2534. /* SEL_20_19 (SCIF0) [2] */
  2535. FN_SEL_SCIF0_A, FN_SEL_SCIF0_B,
  2536. FN_SEL_SCIF0_C, FN_SEL_SCIF0_D,
  2537. /* SEL_18 [1] */
  2538. 0, 0,
  2539. /* SEL_17 (SSI2) [1] */
  2540. FN_SEL_SSI2_A, FN_SEL_SSI2_B,
  2541. /* SEL_16 (SSI1) [1] */
  2542. FN_SEL_SSI1_A, FN_SEL_SSI1_B,
  2543. /* SEL_15 (VI1) [1] */
  2544. FN_SEL_VI1_A, FN_SEL_VI1_B,
  2545. /* SEL_14_13 (VI0) [2] */
  2546. FN_SEL_VI0_A, FN_SEL_VI0_B,
  2547. FN_SEL_VI0_C, FN_SEL_VI0_D,
  2548. /* SEL_12 [1] */
  2549. 0, 0,
  2550. /* SEL_11 (SD2) [1] */
  2551. FN_SEL_SD2_A, FN_SEL_SD2_B,
  2552. /* SEL_10 (SD1) [1] */
  2553. FN_SEL_SD1_A, FN_SEL_SD1_B,
  2554. /* SEL_9 (IRQ3) [1] */
  2555. FN_SEL_IRQ3_A, FN_SEL_IRQ3_B,
  2556. /* SEL_8_7 (IRQ2) [2] */
  2557. FN_SEL_IRQ2_A, FN_SEL_IRQ2_B,
  2558. FN_SEL_IRQ2_C, 0,
  2559. /* SEL_6 (IRQ1) [1] */
  2560. FN_SEL_IRQ1_A, FN_SEL_IRQ1_B,
  2561. /* SEL_5 [1] */
  2562. 0, 0,
  2563. /* SEL_4 (DREQ2) [1] */
  2564. FN_SEL_DREQ2_A, FN_SEL_DREQ2_B,
  2565. /* SEL_3 (DREQ1) [1] */
  2566. FN_SEL_DREQ1_A, FN_SEL_DREQ1_B,
  2567. /* SEL_2 (DREQ0) [1] */
  2568. FN_SEL_DREQ0_A, FN_SEL_DREQ0_B,
  2569. /* SEL_1 (WAIT2) [1] */
  2570. FN_SEL_WAIT2_A, FN_SEL_WAIT2_B,
  2571. /* SEL_0 (WAIT1) [1] */
  2572. FN_SEL_WAIT1_A, FN_SEL_WAIT1_B,
  2573. }
  2574. },
  2575. { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xfffc0054, 32,
  2576. 1, 1, 1, 1, 1, 1, 2, 1, 1, 1, 1, 1, 1,
  2577. 1, 1, 1, 2, 2, 2, 1, 1, 1, 1, 2, 2, 1) {
  2578. /* SEL_31 [1] */
  2579. 0, 0,
  2580. /* SEL_30 [1] */
  2581. 0, 0,
  2582. /* SEL_29 [1] */
  2583. 0, 0,
  2584. /* SEL_28 [1] */
  2585. 0, 0,
  2586. /* SEL_27 (CAN1) [1] */
  2587. FN_SEL_CAN1_A, FN_SEL_CAN1_B,
  2588. /* SEL_26 (CAN0) [1] */
  2589. FN_SEL_CAN0_A, FN_SEL_CAN0_B,
  2590. /* SEL_25_24 (CANCLK) [2] */
  2591. FN_SEL_CANCLK_A, FN_SEL_CANCLK_B,
  2592. FN_SEL_CANCLK_C, FN_SEL_CANCLK_D,
  2593. /* SEL_23 (HSCIF1) [1] */
  2594. FN_SEL_HSCIF1_A, FN_SEL_HSCIF1_B,
  2595. /* SEL_22 (HSCIF0) [1] */
  2596. FN_SEL_HSCIF0_A, FN_SEL_HSCIF0_B,
  2597. /* SEL_21 [1] */
  2598. 0, 0,
  2599. /* SEL_20 [1] */
  2600. 0, 0,
  2601. /* SEL_19 [1] */
  2602. 0, 0,
  2603. /* SEL_18 [1] */
  2604. 0, 0,
  2605. /* SEL_17 [1] */
  2606. 0, 0,
  2607. /* SEL_16 [1] */
  2608. 0, 0,
  2609. /* SEL_15 [1] */
  2610. 0, 0,
  2611. /* SEL_14_13 (REMOCON) [2] */
  2612. FN_SEL_REMOCON_A, FN_SEL_REMOCON_B,
  2613. FN_SEL_REMOCON_C, 0,
  2614. /* SEL_12_11 (FM) [2] */
  2615. FN_SEL_FM_A, FN_SEL_FM_B,
  2616. FN_SEL_FM_C, FN_SEL_FM_D,
  2617. /* SEL_10_9 (GPS) [2] */
  2618. FN_SEL_GPS_A, FN_SEL_GPS_B,
  2619. FN_SEL_GPS_C, 0,
  2620. /* SEL_8 (TSIF0) [1] */
  2621. FN_SEL_TSIF0_A, FN_SEL_TSIF0_B,
  2622. /* SEL_7 (HSPI2) [1] */
  2623. FN_SEL_HSPI2_A, FN_SEL_HSPI2_B,
  2624. /* SEL_6 (HSPI1) [1] */
  2625. FN_SEL_HSPI1_A, FN_SEL_HSPI1_B,
  2626. /* SEL_5 (HSPI0) [1] */
  2627. FN_SEL_HSPI0_A, FN_SEL_HSPI0_B,
  2628. /* SEL_4_3 (I2C3) [2] */
  2629. FN_SEL_I2C3_A, FN_SEL_I2C3_B,
  2630. FN_SEL_I2C3_C, 0,
  2631. /* SEL_2_1 (I2C2) [2] */
  2632. FN_SEL_I2C2_A, FN_SEL_I2C2_B,
  2633. FN_SEL_I2C2_C, 0,
  2634. /* SEL_0 (I2C1) [1] */
  2635. FN_SEL_I2C1_A, FN_SEL_I2C1_B,
  2636. }
  2637. },
  2638. { },
  2639. };
  2640. #define PIN_NONE U16_MAX
  2641. static const struct pinmux_bias_reg pinmux_bias_regs[] = {
  2642. { PINMUX_BIAS_REG("PUPR0", 0x100, "N/A", 0) {
  2643. [ 0] = RCAR_GP_PIN(0, 6), /* A0 */
  2644. [ 1] = RCAR_GP_PIN(0, 7), /* A1 */
  2645. [ 2] = RCAR_GP_PIN(0, 8), /* A2 */
  2646. [ 3] = RCAR_GP_PIN(0, 9), /* A3 */
  2647. [ 4] = RCAR_GP_PIN(0, 10), /* A4 */
  2648. [ 5] = RCAR_GP_PIN(0, 11), /* A5 */
  2649. [ 6] = RCAR_GP_PIN(0, 12), /* A6 */
  2650. [ 7] = RCAR_GP_PIN(0, 13), /* A7 */
  2651. [ 8] = RCAR_GP_PIN(0, 14), /* A8 */
  2652. [ 9] = RCAR_GP_PIN(0, 15), /* A9 */
  2653. [10] = RCAR_GP_PIN(0, 16), /* A10 */
  2654. [11] = RCAR_GP_PIN(0, 17), /* A11 */
  2655. [12] = RCAR_GP_PIN(0, 18), /* A12 */
  2656. [13] = RCAR_GP_PIN(0, 19), /* A13 */
  2657. [14] = RCAR_GP_PIN(0, 20), /* A14 */
  2658. [15] = RCAR_GP_PIN(0, 21), /* A15 */
  2659. [16] = RCAR_GP_PIN(0, 22), /* A16 */
  2660. [17] = RCAR_GP_PIN(0, 23), /* A17 */
  2661. [18] = RCAR_GP_PIN(0, 24), /* A18 */
  2662. [19] = RCAR_GP_PIN(0, 25), /* A19 */
  2663. [20] = RCAR_GP_PIN(0, 26), /* A20 */
  2664. [21] = RCAR_GP_PIN(0, 27), /* A21 */
  2665. [22] = RCAR_GP_PIN(0, 28), /* A22 */
  2666. [23] = RCAR_GP_PIN(0, 29), /* A23 */
  2667. [24] = RCAR_GP_PIN(0, 30), /* A24 */
  2668. [25] = RCAR_GP_PIN(0, 31), /* A25 */
  2669. [26] = RCAR_GP_PIN(1, 3), /* /EX_CS0 */
  2670. [27] = RCAR_GP_PIN(1, 4), /* /EX_CS1 */
  2671. [28] = RCAR_GP_PIN(1, 5), /* /EX_CS2 */
  2672. [29] = RCAR_GP_PIN(1, 6), /* /EX_CS3 */
  2673. [30] = RCAR_GP_PIN(1, 7), /* /EX_CS4 */
  2674. [31] = RCAR_GP_PIN(1, 8), /* /EX_CS5 */
  2675. } },
  2676. { PINMUX_BIAS_REG("PUPR1", 0x104, "N/A", 0) {
  2677. [ 0] = RCAR_GP_PIN(0, 0), /* /PRESETOUT */
  2678. [ 1] = RCAR_GP_PIN(0, 5), /* /BS */
  2679. [ 2] = RCAR_GP_PIN(1, 0), /* RD//WR */
  2680. [ 3] = RCAR_GP_PIN(1, 1), /* /WE0 */
  2681. [ 4] = RCAR_GP_PIN(1, 2), /* /WE1 */
  2682. [ 5] = RCAR_GP_PIN(1, 11), /* EX_WAIT0 */
  2683. [ 6] = RCAR_GP_PIN(1, 9), /* DREQ0 */
  2684. [ 7] = RCAR_GP_PIN(1, 10), /* DACK0 */
  2685. [ 8] = RCAR_GP_PIN(1, 12), /* IRQ0 */
  2686. [ 9] = RCAR_GP_PIN(1, 13), /* IRQ1 */
  2687. [10] = PIN_NONE,
  2688. [11] = PIN_NONE,
  2689. [12] = PIN_NONE,
  2690. [13] = PIN_NONE,
  2691. [14] = PIN_NONE,
  2692. [15] = PIN_NONE,
  2693. [16] = PIN_NONE,
  2694. [17] = PIN_NONE,
  2695. [18] = PIN_NONE,
  2696. [19] = PIN_NONE,
  2697. [20] = PIN_NONE,
  2698. [21] = PIN_NONE,
  2699. [22] = PIN_NONE,
  2700. [23] = PIN_NONE,
  2701. [24] = PIN_NONE,
  2702. [25] = PIN_NONE,
  2703. [26] = PIN_NONE,
  2704. [27] = PIN_NONE,
  2705. [28] = PIN_NONE,
  2706. [29] = PIN_NONE,
  2707. [30] = PIN_NONE,
  2708. [31] = PIN_NONE,
  2709. } },
  2710. { PINMUX_BIAS_REG("PUPR2", 0x108, "N/A", 0) {
  2711. [ 0] = RCAR_GP_PIN(1, 22), /* DU0_DR0 */
  2712. [ 1] = RCAR_GP_PIN(1, 23), /* DU0_DR1 */
  2713. [ 2] = RCAR_GP_PIN(1, 24), /* DU0_DR2 */
  2714. [ 3] = RCAR_GP_PIN(1, 25), /* DU0_DR3 */
  2715. [ 4] = RCAR_GP_PIN(1, 26), /* DU0_DR4 */
  2716. [ 5] = RCAR_GP_PIN(1, 27), /* DU0_DR5 */
  2717. [ 6] = RCAR_GP_PIN(1, 28), /* DU0_DR6 */
  2718. [ 7] = RCAR_GP_PIN(1, 29), /* DU0_DR7 */
  2719. [ 8] = RCAR_GP_PIN(1, 30), /* DU0_DG0 */
  2720. [ 9] = RCAR_GP_PIN(1, 31), /* DU0_DG1 */
  2721. [10] = RCAR_GP_PIN(2, 0), /* DU0_DG2 */
  2722. [11] = RCAR_GP_PIN(2, 1), /* DU0_DG3 */
  2723. [12] = RCAR_GP_PIN(2, 2), /* DU0_DG4 */
  2724. [13] = RCAR_GP_PIN(2, 3), /* DU0_DG5 */
  2725. [14] = RCAR_GP_PIN(2, 4), /* DU0_DG6 */
  2726. [15] = RCAR_GP_PIN(2, 5), /* DU0_DG7 */
  2727. [16] = RCAR_GP_PIN(2, 6), /* DU0_DB0 */
  2728. [17] = RCAR_GP_PIN(2, 7), /* DU0_DB1 */
  2729. [18] = RCAR_GP_PIN(2, 8), /* DU0_DB2 */
  2730. [19] = RCAR_GP_PIN(2, 9), /* DU0_DB3 */
  2731. [20] = RCAR_GP_PIN(2, 10), /* DU0_DB4 */
  2732. [21] = RCAR_GP_PIN(2, 11), /* DU0_DB5 */
  2733. [22] = RCAR_GP_PIN(2, 12), /* DU0_DB6 */
  2734. [23] = RCAR_GP_PIN(2, 13), /* DU0_DB7 */
  2735. [24] = RCAR_GP_PIN(2, 14), /* DU0_DOTCLKIN */
  2736. [25] = RCAR_GP_PIN(2, 15), /* DU0_DOTCLKOUT0 */
  2737. [26] = RCAR_GP_PIN(2, 17), /* DU0_HSYNC */
  2738. [27] = RCAR_GP_PIN(2, 18), /* DU0_VSYNC */
  2739. [28] = RCAR_GP_PIN(2, 19), /* DU0_EXODDF */
  2740. [29] = RCAR_GP_PIN(2, 20), /* DU0_DISP */
  2741. [30] = RCAR_GP_PIN(2, 21), /* DU0_CDE */
  2742. [31] = RCAR_GP_PIN(2, 16), /* DU0_DOTCLKOUT1 */
  2743. } },
  2744. { PINMUX_BIAS_REG("PUPR3", 0x10c, "N/A", 0) {
  2745. [ 0] = RCAR_GP_PIN(3, 24), /* VI0_CLK */
  2746. [ 1] = RCAR_GP_PIN(3, 25), /* VI0_CLKENB */
  2747. [ 2] = RCAR_GP_PIN(3, 26), /* VI0_FIELD */
  2748. [ 3] = RCAR_GP_PIN(3, 27), /* /VI0_HSYNC */
  2749. [ 4] = RCAR_GP_PIN(3, 28), /* /VI0_VSYNC */
  2750. [ 5] = RCAR_GP_PIN(3, 29), /* VI0_DATA0 */
  2751. [ 6] = RCAR_GP_PIN(3, 30), /* VI0_DATA1 */
  2752. [ 7] = RCAR_GP_PIN(3, 31), /* VI0_DATA2 */
  2753. [ 8] = RCAR_GP_PIN(4, 0), /* VI0_DATA3 */
  2754. [ 9] = RCAR_GP_PIN(4, 1), /* VI0_DATA4 */
  2755. [10] = RCAR_GP_PIN(4, 2), /* VI0_DATA5 */
  2756. [11] = RCAR_GP_PIN(4, 3), /* VI0_DATA6 */
  2757. [12] = RCAR_GP_PIN(4, 4), /* VI0_DATA7 */
  2758. [13] = RCAR_GP_PIN(4, 5), /* VI0_G2 */
  2759. [14] = RCAR_GP_PIN(4, 6), /* VI0_G3 */
  2760. [15] = RCAR_GP_PIN(4, 7), /* VI0_G4 */
  2761. [16] = RCAR_GP_PIN(4, 8), /* VI0_G5 */
  2762. [17] = RCAR_GP_PIN(4, 21), /* VI1_DATA12 */
  2763. [18] = RCAR_GP_PIN(4, 22), /* VI1_DATA13 */
  2764. [19] = RCAR_GP_PIN(4, 23), /* VI1_DATA14 */
  2765. [20] = RCAR_GP_PIN(4, 24), /* VI1_DATA15 */
  2766. [21] = RCAR_GP_PIN(4, 9), /* ETH_REF_CLK */
  2767. [22] = RCAR_GP_PIN(4, 10), /* ETH_TXD0 */
  2768. [23] = RCAR_GP_PIN(4, 11), /* ETH_TXD1 */
  2769. [24] = RCAR_GP_PIN(4, 12), /* ETH_CRS_DV */
  2770. [25] = RCAR_GP_PIN(4, 13), /* ETH_TX_EN */
  2771. [26] = RCAR_GP_PIN(4, 14), /* ETH_RX_ER */
  2772. [27] = RCAR_GP_PIN(4, 15), /* ETH_RXD0 */
  2773. [28] = RCAR_GP_PIN(4, 16), /* ETH_RXD1 */
  2774. [29] = RCAR_GP_PIN(4, 17), /* ETH_MDC */
  2775. [30] = RCAR_GP_PIN(4, 18), /* ETH_MDIO */
  2776. [31] = RCAR_GP_PIN(4, 19), /* ETH_LINK */
  2777. } },
  2778. { PINMUX_BIAS_REG("PUPR4", 0x110, "N/A", 0) {
  2779. [ 0] = RCAR_GP_PIN(3, 6), /* SSI_SCK012 */
  2780. [ 1] = RCAR_GP_PIN(3, 7), /* SSI_WS012 */
  2781. [ 2] = RCAR_GP_PIN(3, 10), /* SSI_SDATA0 */
  2782. [ 3] = RCAR_GP_PIN(3, 9), /* SSI_SDATA1 */
  2783. [ 4] = RCAR_GP_PIN(3, 8), /* SSI_SDATA2 */
  2784. [ 5] = RCAR_GP_PIN(3, 2), /* SSI_SCK34 */
  2785. [ 6] = RCAR_GP_PIN(3, 3), /* SSI_WS34 */
  2786. [ 7] = RCAR_GP_PIN(3, 5), /* SSI_SDATA3 */
  2787. [ 8] = RCAR_GP_PIN(3, 4), /* SSI_SDATA4 */
  2788. [ 9] = RCAR_GP_PIN(2, 31), /* SSI_SCK5 */
  2789. [10] = RCAR_GP_PIN(3, 0), /* SSI_WS5 */
  2790. [11] = RCAR_GP_PIN(3, 1), /* SSI_SDATA5 */
  2791. [12] = RCAR_GP_PIN(2, 28), /* SSI_SCK6 */
  2792. [13] = RCAR_GP_PIN(2, 29), /* SSI_WS6 */
  2793. [14] = RCAR_GP_PIN(2, 30), /* SSI_SDATA6 */
  2794. [15] = RCAR_GP_PIN(2, 24), /* SSI_SCK78 */
  2795. [16] = RCAR_GP_PIN(2, 25), /* SSI_WS78 */
  2796. [17] = RCAR_GP_PIN(2, 27), /* SSI_SDATA7 */
  2797. [18] = RCAR_GP_PIN(2, 26), /* SSI_SDATA8 */
  2798. [19] = RCAR_GP_PIN(3, 23), /* TCLK0 */
  2799. [20] = RCAR_GP_PIN(3, 11), /* SD0_CLK */
  2800. [21] = RCAR_GP_PIN(3, 12), /* SD0_CMD */
  2801. [22] = RCAR_GP_PIN(3, 13), /* SD0_DAT0 */
  2802. [23] = RCAR_GP_PIN(3, 14), /* SD0_DAT1 */
  2803. [24] = RCAR_GP_PIN(3, 15), /* SD0_DAT2 */
  2804. [25] = RCAR_GP_PIN(3, 16), /* SD0_DAT3 */
  2805. [26] = RCAR_GP_PIN(3, 17), /* SD0_CD */
  2806. [27] = RCAR_GP_PIN(3, 18), /* SD0_WP */
  2807. [28] = RCAR_GP_PIN(2, 22), /* AUDIO_CLKA */
  2808. [29] = RCAR_GP_PIN(2, 23), /* AUDIO_CLKB */
  2809. [30] = RCAR_GP_PIN(1, 14), /* IRQ2 */
  2810. [31] = RCAR_GP_PIN(1, 15), /* IRQ3 */
  2811. } },
  2812. { PINMUX_BIAS_REG("PUPR5", 0x114, "N/A", 0) {
  2813. [ 0] = RCAR_GP_PIN(0, 1), /* PENC0 */
  2814. [ 1] = RCAR_GP_PIN(0, 2), /* PENC1 */
  2815. [ 2] = RCAR_GP_PIN(0, 3), /* USB_OVC0 */
  2816. [ 3] = RCAR_GP_PIN(0, 4), /* USB_OVC1 */
  2817. [ 4] = RCAR_GP_PIN(1, 16), /* SCIF_CLK */
  2818. [ 5] = RCAR_GP_PIN(1, 17), /* TX0 */
  2819. [ 6] = RCAR_GP_PIN(1, 18), /* RX0 */
  2820. [ 7] = RCAR_GP_PIN(1, 19), /* SCK0 */
  2821. [ 8] = RCAR_GP_PIN(1, 20), /* /CTS0 */
  2822. [ 9] = RCAR_GP_PIN(1, 21), /* /RTS0 */
  2823. [10] = RCAR_GP_PIN(3, 19), /* HSPI_CLK0 */
  2824. [11] = RCAR_GP_PIN(3, 20), /* /HSPI_CS0 */
  2825. [12] = RCAR_GP_PIN(3, 21), /* HSPI_RX0 */
  2826. [13] = RCAR_GP_PIN(3, 22), /* HSPI_TX0 */
  2827. [14] = RCAR_GP_PIN(4, 20), /* ETH_MAGIC */
  2828. [15] = RCAR_GP_PIN(4, 25), /* AVS1 */
  2829. [16] = RCAR_GP_PIN(4, 26), /* AVS2 */
  2830. [17] = PIN_NONE,
  2831. [18] = PIN_NONE,
  2832. [19] = PIN_NONE,
  2833. [20] = PIN_NONE,
  2834. [21] = PIN_NONE,
  2835. [22] = PIN_NONE,
  2836. [23] = PIN_NONE,
  2837. [24] = PIN_NONE,
  2838. [25] = PIN_NONE,
  2839. [26] = PIN_NONE,
  2840. [27] = PIN_NONE,
  2841. [28] = PIN_NONE,
  2842. [29] = PIN_NONE,
  2843. [30] = PIN_NONE,
  2844. [31] = PIN_NONE,
  2845. } },
  2846. { /* sentinel */ },
  2847. };
  2848. static unsigned int r8a7778_pinmux_get_bias(struct sh_pfc *pfc,
  2849. unsigned int pin)
  2850. {
  2851. const struct pinmux_bias_reg *reg;
  2852. void __iomem *addr;
  2853. unsigned int bit;
  2854. reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit);
  2855. if (!reg)
  2856. return PIN_CONFIG_BIAS_DISABLE;
  2857. addr = pfc->windows->virt + reg->puen;
  2858. if (ioread32(addr) & BIT(bit))
  2859. return PIN_CONFIG_BIAS_PULL_UP;
  2860. else
  2861. return PIN_CONFIG_BIAS_DISABLE;
  2862. }
  2863. static void r8a7778_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin,
  2864. unsigned int bias)
  2865. {
  2866. const struct pinmux_bias_reg *reg;
  2867. void __iomem *addr;
  2868. unsigned int bit;
  2869. u32 value;
  2870. reg = sh_pfc_pin_to_bias_reg(pfc, pin, &bit);
  2871. if (!reg)
  2872. return;
  2873. addr = pfc->windows->virt + reg->puen;
  2874. value = ioread32(addr) & ~BIT(bit);
  2875. if (bias == PIN_CONFIG_BIAS_PULL_UP)
  2876. value |= BIT(bit);
  2877. iowrite32(value, addr);
  2878. }
  2879. static const struct sh_pfc_soc_operations r8a7778_pfc_ops = {
  2880. .get_bias = r8a7778_pinmux_get_bias,
  2881. .set_bias = r8a7778_pinmux_set_bias,
  2882. };
  2883. const struct sh_pfc_soc_info r8a7778_pinmux_info = {
  2884. .name = "r8a7778_pfc",
  2885. .ops = &r8a7778_pfc_ops,
  2886. .unlock_reg = 0xfffc0000, /* PMMR */
  2887. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  2888. .pins = pinmux_pins,
  2889. .nr_pins = ARRAY_SIZE(pinmux_pins),
  2890. .groups = pinmux_groups,
  2891. .nr_groups = ARRAY_SIZE(pinmux_groups),
  2892. .functions = pinmux_functions,
  2893. .nr_functions = ARRAY_SIZE(pinmux_functions),
  2894. .cfg_regs = pinmux_config_regs,
  2895. .bias_regs = pinmux_bias_regs,
  2896. .pinmux_data = pinmux_data,
  2897. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  2898. };