pfc-r8a77470.c 94 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R8A77470 processor support - PFC hardware block.
  4. *
  5. * Copyright (C) 2018 Renesas Electronics Corp.
  6. */
  7. #include <linux/kernel.h>
  8. #include "sh_pfc.h"
  9. #define CPU_ALL_PORT(fn, sfx) \
  10. PORT_GP_23(0, fn, sfx), \
  11. PORT_GP_23(1, fn, sfx), \
  12. PORT_GP_32(2, fn, sfx), \
  13. PORT_GP_17(3, fn, sfx), \
  14. PORT_GP_1(3, 27, fn, sfx), \
  15. PORT_GP_1(3, 28, fn, sfx), \
  16. PORT_GP_1(3, 29, fn, sfx), \
  17. PORT_GP_26(4, fn, sfx), \
  18. PORT_GP_32(5, fn, sfx)
  19. enum {
  20. PINMUX_RESERVED = 0,
  21. PINMUX_DATA_BEGIN,
  22. GP_ALL(DATA),
  23. PINMUX_DATA_END,
  24. PINMUX_FUNCTION_BEGIN,
  25. GP_ALL(FN),
  26. /* GPSR0 */
  27. FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN, FN_USB1_OVC, FN_CLKOUT,
  28. FN_IP0_3_0, FN_IP0_7_4, FN_IP0_11_8, FN_IP0_15_12, FN_IP0_19_16,
  29. FN_IP0_23_20, FN_IP0_27_24, FN_IP0_31_28, FN_MMC0_CLK_SDHI1_CLK,
  30. FN_MMC0_CMD_SDHI1_CMD, FN_MMC0_D0_SDHI1_D0, FN_MMC0_D1_SDHI1_D1,
  31. FN_MMC0_D2_SDHI1_D2, FN_MMC0_D3_SDHI1_D3, FN_IP1_3_0,
  32. FN_IP1_7_4, FN_MMC0_D6, FN_MMC0_D7,
  33. /* GPSR1 */
  34. FN_IP1_11_8, FN_IP1_15_12, FN_IP1_19_16, FN_IP1_23_20, FN_IP1_27_24,
  35. FN_IP1_31_28, FN_IP2_3_0, FN_IP2_7_4, FN_IP2_11_8, FN_IP2_15_12,
  36. FN_IP2_19_16, FN_IP2_23_20, FN_IP2_27_24, FN_IP2_31_28, FN_IP3_3_0,
  37. FN_IP3_7_4, FN_IP3_11_8, FN_IP3_15_12, FN_IP3_19_16, FN_IP3_23_20,
  38. FN_IP3_27_24, FN_IP3_31_28, FN_IP4_3_0,
  39. /* GPSR2 */
  40. FN_IP4_7_4, FN_IP4_11_8, FN_IP4_15_12, FN_IP4_19_16, FN_IP4_23_20,
  41. FN_IP4_27_24, FN_IP4_31_28, FN_IP5_3_0, FN_IP5_7_4, FN_IP5_11_8,
  42. FN_IP5_15_12, FN_IP5_19_16, FN_IP5_23_20, FN_IP5_27_24, FN_IP5_31_28,
  43. FN_IP6_3_0, FN_IP6_7_4, FN_IP6_11_8, FN_IP6_15_12, FN_IP6_19_16,
  44. FN_IP6_23_20, FN_IP6_27_24, FN_IP6_31_28, FN_IP7_3_0, FN_IP7_7_4,
  45. FN_IP7_11_8, FN_IP7_15_12, FN_IP7_19_16, FN_IP7_23_20, FN_IP7_27_24,
  46. FN_IP7_31_28, FN_IP8_3_0,
  47. /* GPSR3 */
  48. FN_IP8_7_4, FN_IP8_11_8, FN_IP8_15_12, FN_IP8_19_16, FN_IP8_23_20,
  49. FN_IP8_27_24, FN_IP8_31_28, FN_IP9_3_0, FN_IP9_7_4, FN_IP9_11_8,
  50. FN_IP9_15_12, FN_IP9_19_16, FN_IP9_23_20, FN_IP9_27_24, FN_IP9_31_28,
  51. FN_IP10_3_0, FN_IP10_7_4, FN_IP10_11_8, FN_IP10_15_12, FN_IP10_19_16,
  52. /* GPSR4 */
  53. FN_IP10_23_20, FN_IP10_27_24, FN_IP10_31_28, FN_IP11_3_0, FN_IP11_7_4,
  54. FN_IP11_11_8, FN_IP11_15_12, FN_IP11_19_16, FN_IP11_23_20,
  55. FN_IP11_27_24, FN_IP11_31_28, FN_IP12_3_0, FN_IP12_7_4, FN_IP12_11_8,
  56. FN_IP12_15_12, FN_IP12_19_16, FN_IP12_23_20, FN_IP12_27_24,
  57. FN_IP12_31_28, FN_IP13_3_0, FN_IP13_7_4, FN_IP13_11_8, FN_IP13_15_12,
  58. FN_IP13_19_16, FN_IP13_23_20, FN_IP13_27_24,
  59. /* GPSR5 */
  60. FN_IP13_31_28, FN_IP14_3_0, FN_IP14_7_4, FN_IP14_11_8, FN_IP14_15_12,
  61. FN_IP14_19_16, FN_IP14_23_20, FN_IP14_27_24, FN_IP14_31_28,
  62. FN_IP15_3_0, FN_IP15_7_4, FN_IP15_11_8, FN_IP15_15_12, FN_IP15_19_16,
  63. FN_IP15_23_20, FN_IP15_27_24, FN_IP15_31_28, FN_IP16_3_0, FN_IP16_7_4,
  64. FN_IP16_11_8, FN_IP16_15_12, FN_IP16_19_16, FN_IP16_23_20,
  65. FN_IP16_27_24, FN_IP16_31_28, FN_IP17_3_0, FN_IP17_7_4, FN_IP17_11_8,
  66. FN_IP17_15_12, FN_IP17_19_16, FN_IP17_23_20, FN_IP17_27_24,
  67. /* IPSR0 */
  68. FN_SD0_CLK, FN_SSI_SCK1_C, FN_RX3_C,
  69. FN_SD0_CMD, FN_SSI_WS1_C, FN_TX3_C,
  70. FN_SD0_DAT0, FN_SSI_SDATA1_C, FN_RX4_E,
  71. FN_SD0_DAT1, FN_SSI_SCK0129_B, FN_TX4_E,
  72. FN_SD0_DAT2, FN_SSI_WS0129_B, FN_RX5_E,
  73. FN_SD0_DAT3, FN_SSI_SDATA0_B, FN_TX5_E,
  74. FN_SD0_CD, FN_CAN0_RX_A,
  75. FN_SD0_WP, FN_IRQ7, FN_CAN0_TX_A,
  76. /* IPSR1 */
  77. FN_MMC0_D4, FN_SD1_CD,
  78. FN_MMC0_D5, FN_SD1_WP,
  79. FN_D0, FN_SCL3_B, FN_RX5_B, FN_IRQ4, FN_MSIOF2_RXD_C, FN_SSI_SDATA5_B,
  80. FN_D1, FN_SDA3_B, FN_TX5_B, FN_MSIOF2_TXD_C, FN_SSI_WS5_B,
  81. FN_D2, FN_RX4_B, FN_SCL0_D, FN_PWM1_C, FN_MSIOF2_SCK_C, FN_SSI_SCK5_B,
  82. FN_D3, FN_TX4_B, FN_SDA0_D, FN_PWM0_A, FN_MSIOF2_SYNC_C,
  83. FN_D4, FN_IRQ3, FN_TCLK1_A, FN_PWM6_C,
  84. FN_D5, FN_HRX2, FN_SCL1_B, FN_PWM2_C, FN_TCLK2_B,
  85. /* IPSR2 */
  86. FN_D6, FN_HTX2, FN_SDA1_B, FN_PWM4_C,
  87. FN_D7, FN_HSCK2, FN_SCIF1_SCK_C, FN_IRQ6, FN_PWM5_C,
  88. FN_D8, FN_HCTS2_N, FN_RX1_C, FN_SCL1_D, FN_PWM3_C,
  89. FN_D9, FN_HRTS2_N, FN_TX1_C, FN_SDA1_D,
  90. FN_D10, FN_MSIOF2_RXD_A, FN_HRX0_B,
  91. FN_D11, FN_MSIOF2_TXD_A, FN_HTX0_B,
  92. FN_D12, FN_MSIOF2_SCK_A, FN_HSCK0, FN_CAN_CLK_C,
  93. FN_D13, FN_MSIOF2_SYNC_A, FN_RX4_C,
  94. /* IPSR3 */
  95. FN_D14, FN_MSIOF2_SS1, FN_TX4_C, FN_CAN1_RX_B, FN_AVB_AVTP_CAPTURE_A,
  96. FN_D15, FN_MSIOF2_SS2, FN_PWM4_A, FN_CAN1_TX_B, FN_IRQ2, FN_AVB_AVTP_MATCH_A,
  97. FN_QSPI0_SPCLK, FN_WE0_N,
  98. FN_QSPI0_MOSI_QSPI0_IO0, FN_BS_N,
  99. FN_QSPI0_MISO_QSPI0_IO1, FN_RD_WR_N,
  100. FN_QSPI0_IO2, FN_CS0_N,
  101. FN_QSPI0_IO3, FN_RD_N,
  102. FN_QSPI0_SSL, FN_WE1_N,
  103. /* IPSR4 */
  104. FN_EX_WAIT0, FN_CAN_CLK_B, FN_SCIF_CLK_A,
  105. FN_DU0_DR0, FN_RX5_C, FN_SCL2_D, FN_A0,
  106. FN_DU0_DR1, FN_TX5_C, FN_SDA2_D, FN_A1,
  107. FN_DU0_DR2, FN_RX0_D, FN_SCL0_E, FN_A2,
  108. FN_DU0_DR3, FN_TX0_D, FN_SDA0_E, FN_PWM0_B, FN_A3,
  109. FN_DU0_DR4, FN_RX1_D, FN_A4,
  110. FN_DU0_DR5, FN_TX1_D, FN_PWM1_B, FN_A5,
  111. FN_DU0_DR6, FN_RX2_C, FN_A6,
  112. /* IPSR5 */
  113. FN_DU0_DR7, FN_TX2_C, FN_PWM2_B, FN_A7,
  114. FN_DU0_DG0, FN_RX3_B, FN_SCL3_D, FN_A8,
  115. FN_DU0_DG1, FN_TX3_B, FN_SDA3_D, FN_PWM3_B, FN_A9,
  116. FN_DU0_DG2, FN_RX4_D, FN_A10,
  117. FN_DU0_DG3, FN_TX4_D, FN_PWM4_B, FN_A11,
  118. FN_DU0_DG4, FN_HRX0_A, FN_A12,
  119. FN_DU0_DG5, FN_HTX0_A, FN_PWM5_B, FN_A13,
  120. FN_DU0_DG6, FN_HRX1_C, FN_A14,
  121. /* IPSR6 */
  122. FN_DU0_DG7, FN_HTX1_C, FN_PWM6_B, FN_A15,
  123. FN_DU0_DB0, FN_SCL4_D, FN_CAN0_RX_C, FN_A16,
  124. FN_DU0_DB1, FN_SDA4_D, FN_CAN0_TX_C, FN_A17,
  125. FN_DU0_DB2, FN_HCTS0_N, FN_A18,
  126. FN_DU0_DB3, FN_HRTS0_N, FN_A19,
  127. FN_DU0_DB4, FN_HCTS1_N_C, FN_A20,
  128. FN_DU0_DB5, FN_HRTS1_N_C, FN_A21,
  129. FN_DU0_DB6, FN_A22,
  130. /* IPSR7 */
  131. FN_DU0_DB7, FN_A23,
  132. FN_DU0_DOTCLKIN, FN_A24,
  133. FN_DU0_DOTCLKOUT0, FN_A25,
  134. FN_DU0_DOTCLKOUT1, FN_MSIOF2_RXD_B, FN_CS1_N_A26,
  135. FN_DU0_EXHSYNC_DU0_HSYNC, FN_MSIOF2_TXD_B, FN_DREQ0_N,
  136. FN_DU0_EXVSYNC_DU0_VSYNC, FN_MSIOF2_SYNC_B, FN_DACK0,
  137. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_MSIOF2_SCK_B, FN_DRACK0,
  138. FN_DU0_DISP, FN_CAN1_RX_C,
  139. /* IPSR8 */
  140. FN_DU0_CDE, FN_CAN1_TX_C,
  141. FN_VI1_CLK, FN_AVB_RX_CLK, FN_ETH_REF_CLK,
  142. FN_VI1_DATA0, FN_AVB_RX_DV, FN_ETH_CRS_DV,
  143. FN_VI1_DATA1, FN_AVB_RXD0, FN_ETH_RXD0,
  144. FN_VI1_DATA2, FN_AVB_RXD1, FN_ETH_RXD1,
  145. FN_VI1_DATA3, FN_AVB_RXD2, FN_ETH_MDIO,
  146. FN_VI1_DATA4, FN_AVB_RXD3, FN_ETH_RX_ER,
  147. FN_VI1_DATA5, FN_AVB_RXD4, FN_ETH_LINK,
  148. /* IPSR9 */
  149. FN_VI1_DATA6, FN_AVB_RXD5, FN_ETH_TXD1,
  150. FN_VI1_DATA7, FN_AVB_RXD6, FN_ETH_TX_EN,
  151. FN_VI1_CLKENB, FN_SCL3_A, FN_AVB_RXD7, FN_ETH_MAGIC,
  152. FN_VI1_FIELD, FN_SDA3_A, FN_AVB_RX_ER, FN_ETH_TXD0,
  153. FN_VI1_HSYNC_N, FN_RX0_B, FN_SCL0_C, FN_AVB_GTXREFCLK, FN_ETH_MDC,
  154. FN_VI1_VSYNC_N, FN_TX0_B, FN_SDA0_C, FN_AUDIO_CLKOUT_B, FN_AVB_TX_CLK,
  155. FN_VI1_DATA8, FN_SCL2_B, FN_AVB_TX_EN,
  156. FN_VI1_DATA9, FN_SDA2_B, FN_AVB_TXD0,
  157. /* IPSR10 */
  158. FN_VI1_DATA10, FN_CAN0_RX_B, FN_AVB_TXD1,
  159. FN_VI1_DATA11, FN_CAN0_TX_B, FN_AVB_TXD2,
  160. FN_AVB_TXD3, FN_AUDIO_CLKA_B, FN_SSI_SCK1_D, FN_RX5_F, FN_MSIOF0_RXD_B,
  161. FN_AVB_TXD4, FN_AUDIO_CLKB_B, FN_SSI_WS1_D, FN_TX5_F, FN_MSIOF0_TXD_B,
  162. FN_AVB_TXD5, FN_SCIF_CLK_B, FN_AUDIO_CLKC_B, FN_SSI_SDATA1_D, FN_MSIOF0_SCK_B,
  163. FN_SCL0_A, FN_RX0_C, FN_PWM5_A, FN_TCLK1_B, FN_AVB_TXD6, FN_CAN1_RX_D, FN_MSIOF0_SYNC_B,
  164. FN_SDA0_A, FN_TX0_C, FN_IRQ5, FN_CAN_CLK_A, FN_AVB_GTX_CLK, FN_CAN1_TX_D, FN_DVC_MUTE,
  165. FN_SCL1_A, FN_RX4_A, FN_PWM5_D, FN_DU1_DR0, FN_SSI_SCK6_B, FN_VI0_G0,
  166. /* IPSR11 */
  167. FN_SDA1_A, FN_TX4_A, FN_DU1_DR1, FN_SSI_WS6_B, FN_VI0_G1,
  168. FN_MSIOF0_RXD_A, FN_RX5_A, FN_SCL2_C, FN_DU1_DR2, FN_QSPI1_MOSI_QSPI1_IO0, FN_SSI_SDATA6_B, FN_VI0_G2,
  169. FN_MSIOF0_TXD_A, FN_TX5_A, FN_SDA2_C, FN_DU1_DR3, FN_QSPI1_MISO_QSPI1_IO1, FN_SSI_WS78_B, FN_VI0_G3,
  170. FN_MSIOF0_SCK_A, FN_IRQ0, FN_DU1_DR4, FN_QSPI1_SPCLK, FN_SSI_SCK78_B, FN_VI0_G4,
  171. FN_MSIOF0_SYNC_A, FN_PWM1_A, FN_DU1_DR5, FN_QSPI1_IO2, FN_SSI_SDATA7_B,
  172. FN_MSIOF0_SS1_A, FN_DU1_DR6, FN_QSPI1_IO3, FN_SSI_SDATA8_B,
  173. FN_MSIOF0_SS2_A, FN_DU1_DR7, FN_QSPI1_SSL,
  174. FN_HRX1_A, FN_SCL4_A, FN_PWM6_A, FN_DU1_DG0, FN_RX0_A,
  175. /* IPSR12 */
  176. FN_HTX1_A, FN_SDA4_A, FN_DU1_DG1, FN_TX0_A,
  177. FN_HCTS1_N_A, FN_PWM2_A, FN_DU1_DG2, FN_REMOCON_B,
  178. FN_HRTS1_N_A, FN_DU1_DG3, FN_SSI_WS1_B, FN_IRQ1,
  179. FN_SD2_CLK, FN_HSCK1, FN_DU1_DG4, FN_SSI_SCK1_B,
  180. FN_SD2_CMD, FN_SCIF1_SCK_A, FN_TCLK2_A, FN_DU1_DG5, FN_SSI_SCK2_B, FN_PWM3_A,
  181. FN_SD2_DAT0, FN_RX1_A, FN_SCL1_E, FN_DU1_DG6, FN_SSI_SDATA1_B,
  182. FN_SD2_DAT1, FN_TX1_A, FN_SDA1_E, FN_DU1_DG7, FN_SSI_WS2_B,
  183. FN_SD2_DAT2, FN_RX2_A, FN_DU1_DB0, FN_SSI_SDATA2_B,
  184. /* IPSR13 */
  185. FN_SD2_DAT3, FN_TX2_A, FN_DU1_DB1, FN_SSI_WS9_B,
  186. FN_SD2_CD, FN_SCIF2_SCK_A, FN_DU1_DB2, FN_SSI_SCK9_B,
  187. FN_SD2_WP, FN_SCIF3_SCK, FN_DU1_DB3, FN_SSI_SDATA9_B,
  188. FN_RX3_A, FN_SCL1_C, FN_MSIOF1_RXD_B, FN_DU1_DB4, FN_AUDIO_CLKA_C, FN_SSI_SDATA4_B,
  189. FN_TX3_A, FN_SDA1_C, FN_MSIOF1_TXD_B, FN_DU1_DB5, FN_AUDIO_CLKB_C, FN_SSI_WS4_B,
  190. FN_SCL2_A, FN_MSIOF1_SCK_B, FN_DU1_DB6, FN_AUDIO_CLKC_C, FN_SSI_SCK4_B,
  191. FN_SDA2_A, FN_MSIOF1_SYNC_B, FN_DU1_DB7, FN_AUDIO_CLKOUT_C,
  192. FN_SSI_SCK5_A, FN_DU1_DOTCLKOUT1,
  193. /* IPSR14 */
  194. FN_SSI_WS5_A, FN_SCL3_C, FN_DU1_DOTCLKIN,
  195. FN_SSI_SDATA5_A, FN_SDA3_C, FN_DU1_DOTCLKOUT0,
  196. FN_SSI_SCK6_A, FN_DU1_EXODDF_DU1_ODDF_DISP_CDE,
  197. FN_SSI_WS6_A, FN_SCL4_C, FN_DU1_EXHSYNC_DU1_HSYNC,
  198. FN_SSI_SDATA6_A, FN_SDA4_C, FN_DU1_EXVSYNC_DU1_VSYNC,
  199. FN_SSI_SCK78_A, FN_SDA4_E, FN_DU1_DISP,
  200. FN_SSI_WS78_A, FN_SCL4_E, FN_DU1_CDE,
  201. FN_SSI_SDATA7_A, FN_IRQ8, FN_AUDIO_CLKA_D, FN_CAN_CLK_D, FN_VI0_G5,
  202. /* IPSR15 */
  203. FN_SSI_SCK0129_A, FN_MSIOF1_RXD_A, FN_RX5_D, FN_VI0_G6,
  204. FN_SSI_WS0129_A, FN_MSIOF1_TXD_A, FN_TX5_D, FN_VI0_G7,
  205. FN_SSI_SDATA0_A, FN_MSIOF1_SYNC_A, FN_PWM0_C, FN_VI0_R0,
  206. FN_SSI_SCK34, FN_MSIOF1_SCK_A, FN_AVB_MDC, FN_DACK1, FN_VI0_R1,
  207. FN_SSI_WS34, FN_MSIOF1_SS1_A, FN_AVB_MDIO, FN_CAN1_RX_A, FN_DREQ1_N, FN_VI0_R2,
  208. FN_SSI_SDATA3, FN_MSIOF1_SS2_A, FN_AVB_LINK, FN_CAN1_TX_A, FN_DREQ2_N, FN_VI0_R3,
  209. FN_SSI_SCK4_A, FN_AVB_MAGIC, FN_VI0_R4,
  210. FN_SSI_WS4_A, FN_AVB_PHY_INT, FN_VI0_R5,
  211. /* IPSR16 */
  212. FN_SSI_SDATA4_A, FN_AVB_CRS, FN_VI0_R6,
  213. FN_SSI_SCK1_A, FN_SCIF1_SCK_B, FN_PWM1_D, FN_IRQ9, FN_REMOCON_A, FN_DACK2, FN_VI0_CLK, FN_AVB_COL,
  214. FN_SSI_SDATA8_A, FN_RX1_B, FN_CAN0_RX_D, FN_AVB_AVTP_CAPTURE_B, FN_VI0_R7,
  215. FN_SSI_WS1_A, FN_TX1_B, FN_CAN0_TX_D, FN_AVB_AVTP_MATCH_B, FN_VI0_DATA0_VI0_B0,
  216. FN_SSI_SDATA1_A, FN_HRX1_B, FN_VI0_DATA1_VI0_B1,
  217. FN_SSI_SCK2_A, FN_HTX1_B, FN_AVB_TXD7, FN_VI0_DATA2_VI0_B2,
  218. FN_SSI_WS2_A, FN_HCTS1_N_B, FN_AVB_TX_ER, FN_VI0_DATA3_VI0_B3,
  219. FN_SSI_SDATA2_A, FN_HRTS1_N_B, FN_VI0_DATA4_VI0_B4,
  220. /* IPSR17 */
  221. FN_SSI_SCK9_A, FN_RX2_B, FN_SCL3_E, FN_EX_WAIT1, FN_VI0_DATA5_VI0_B5,
  222. FN_SSI_WS9_A, FN_TX2_B, FN_SDA3_E, FN_VI0_DATA6_VI0_B6,
  223. FN_SSI_SDATA9_A, FN_SCIF2_SCK_B, FN_PWM2_D, FN_VI0_DATA7_VI0_B7,
  224. FN_AUDIO_CLKA_A, FN_SCL0_B, FN_VI0_CLKENB,
  225. FN_AUDIO_CLKB_A, FN_SDA0_B, FN_VI0_FIELD,
  226. FN_AUDIO_CLKC_A, FN_SCL4_B, FN_VI0_HSYNC_N,
  227. FN_AUDIO_CLKOUT_A, FN_SDA4_B, FN_VI0_VSYNC_N,
  228. /* MOD_SEL0 */
  229. FN_SEL_ADGA_0, FN_SEL_ADGA_1, FN_SEL_ADGA_2, FN_SEL_ADGA_3,
  230. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
  231. FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
  232. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  233. FN_SEL_I2C04_0, FN_SEL_I2C04_1, FN_SEL_I2C04_2, FN_SEL_I2C04_3, FN_SEL_I2C04_4,
  234. FN_SEL_I2C03_0, FN_SEL_I2C03_1, FN_SEL_I2C03_2, FN_SEL_I2C03_3, FN_SEL_I2C03_4,
  235. FN_SEL_I2C02_0, FN_SEL_I2C02_1, FN_SEL_I2C02_2, FN_SEL_I2C02_3,
  236. FN_SEL_I2C01_0, FN_SEL_I2C01_1, FN_SEL_I2C01_2, FN_SEL_I2C01_3, FN_SEL_I2C01_4,
  237. FN_SEL_I2C00_0, FN_SEL_I2C00_1, FN_SEL_I2C00_2, FN_SEL_I2C00_3, FN_SEL_I2C00_4,
  238. FN_SEL_AVB_0, FN_SEL_AVB_1,
  239. /* MOD_SEL1 */
  240. FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
  241. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3, FN_SEL_SCIF5_4, FN_SEL_SCIF5_5,
  242. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3, FN_SEL_SCIF4_4,
  243. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2,
  244. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
  245. FN_SEL_SCIF2_CLK_0, FN_SEL_SCIF2_CLK_1,
  246. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  247. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  248. FN_SEL_MSIOF2_0, FN_SEL_MSIOF2_1, FN_SEL_MSIOF2_2,
  249. FN_SEL_MSIOF1_0, FN_SEL_MSIOF1_1,
  250. FN_SEL_MSIOF0_0, FN_SEL_MSIOF0_1,
  251. FN_SEL_RCN_0, FN_SEL_RCN_1,
  252. FN_SEL_TMU2_0, FN_SEL_TMU2_1,
  253. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  254. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
  255. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,
  256. /* MOD_SEL2 */
  257. FN_SEL_ADGB_0, FN_SEL_ADGB_1, FN_SEL_ADGB_2,
  258. FN_SEL_ADGC_0, FN_SEL_ADGC_1, FN_SEL_ADGC_2,
  259. FN_SEL_SSI9_0, FN_SEL_SSI9_1,
  260. FN_SEL_SSI8_0, FN_SEL_SSI8_1,
  261. FN_SEL_SSI7_0, FN_SEL_SSI7_1,
  262. FN_SEL_SSI6_0, FN_SEL_SSI6_1,
  263. FN_SEL_SSI5_0, FN_SEL_SSI5_1,
  264. FN_SEL_SSI4_0, FN_SEL_SSI4_1,
  265. FN_SEL_SSI2_0, FN_SEL_SSI2_1,
  266. FN_SEL_SSI1_0, FN_SEL_SSI1_1, FN_SEL_SSI1_2, FN_SEL_SSI1_3,
  267. FN_SEL_SSI0_0, FN_SEL_SSI0_1,
  268. PINMUX_FUNCTION_END,
  269. PINMUX_MARK_BEGIN,
  270. USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
  271. CLKOUT_MARK, MMC0_CLK_SDHI1_CLK_MARK, MMC0_CMD_SDHI1_CMD_MARK,
  272. MMC0_D0_SDHI1_D0_MARK, MMC0_D1_SDHI1_D1_MARK,
  273. MMC0_D2_SDHI1_D2_MARK, MMC0_D3_SDHI1_D3_MARK, MMC0_D6_MARK,
  274. MMC0_D7_MARK,
  275. /* IPSR0 */
  276. SD0_CLK_MARK, SSI_SCK1_C_MARK, RX3_C_MARK,
  277. SD0_CMD_MARK, SSI_WS1_C_MARK, TX3_C_MARK,
  278. SD0_DAT0_MARK, SSI_SDATA1_C_MARK, RX4_E_MARK,
  279. SD0_DAT1_MARK, SSI_SCK0129_B_MARK, TX4_E_MARK,
  280. SD0_DAT2_MARK, SSI_WS0129_B_MARK, RX5_E_MARK,
  281. SD0_DAT3_MARK, SSI_SDATA0_B_MARK, TX5_E_MARK,
  282. SD0_CD_MARK, CAN0_RX_A_MARK,
  283. SD0_WP_MARK, IRQ7_MARK, CAN0_TX_A_MARK,
  284. /* IPSR1 */
  285. MMC0_D4_MARK, SD1_CD_MARK,
  286. MMC0_D5_MARK, SD1_WP_MARK,
  287. D0_MARK, SCL3_B_MARK, RX5_B_MARK, IRQ4_MARK, MSIOF2_RXD_C_MARK, SSI_SDATA5_B_MARK,
  288. D1_MARK, SDA3_B_MARK, TX5_B_MARK, MSIOF2_TXD_C_MARK, SSI_WS5_B_MARK,
  289. D2_MARK, RX4_B_MARK, SCL0_D_MARK, PWM1_C_MARK, MSIOF2_SCK_C_MARK, SSI_SCK5_B_MARK,
  290. D3_MARK, TX4_B_MARK, SDA0_D_MARK, PWM0_A_MARK, MSIOF2_SYNC_C_MARK,
  291. D4_MARK, IRQ3_MARK, TCLK1_A_MARK, PWM6_C_MARK,
  292. D5_MARK, HRX2_MARK, SCL1_B_MARK, PWM2_C_MARK, TCLK2_B_MARK,
  293. /* IPSR2 */
  294. D6_MARK, HTX2_MARK, SDA1_B_MARK, PWM4_C_MARK,
  295. D7_MARK, HSCK2_MARK, SCIF1_SCK_C_MARK, IRQ6_MARK, PWM5_C_MARK,
  296. D8_MARK, HCTS2_N_MARK, RX1_C_MARK, SCL1_D_MARK, PWM3_C_MARK,
  297. D9_MARK, HRTS2_N_MARK, TX1_C_MARK, SDA1_D_MARK,
  298. D10_MARK, MSIOF2_RXD_A_MARK, HRX0_B_MARK,
  299. D11_MARK, MSIOF2_TXD_A_MARK, HTX0_B_MARK,
  300. D12_MARK, MSIOF2_SCK_A_MARK, HSCK0_MARK, CAN_CLK_C_MARK,
  301. D13_MARK, MSIOF2_SYNC_A_MARK, RX4_C_MARK,
  302. /* IPSR3 */
  303. D14_MARK, MSIOF2_SS1_MARK, TX4_C_MARK, CAN1_RX_B_MARK, AVB_AVTP_CAPTURE_A_MARK,
  304. D15_MARK, MSIOF2_SS2_MARK, PWM4_A_MARK, CAN1_TX_B_MARK, IRQ2_MARK, AVB_AVTP_MATCH_A_MARK,
  305. QSPI0_SPCLK_MARK, WE0_N_MARK,
  306. QSPI0_MOSI_QSPI0_IO0_MARK, BS_N_MARK,
  307. QSPI0_MISO_QSPI0_IO1_MARK, RD_WR_N_MARK,
  308. QSPI0_IO2_MARK, CS0_N_MARK,
  309. QSPI0_IO3_MARK, RD_N_MARK,
  310. QSPI0_SSL_MARK, WE1_N_MARK,
  311. /* IPSR4 */
  312. EX_WAIT0_MARK, CAN_CLK_B_MARK, SCIF_CLK_A_MARK,
  313. DU0_DR0_MARK, RX5_C_MARK, SCL2_D_MARK, A0_MARK,
  314. DU0_DR1_MARK, TX5_C_MARK, SDA2_D_MARK, A1_MARK,
  315. DU0_DR2_MARK, RX0_D_MARK, SCL0_E_MARK, A2_MARK,
  316. DU0_DR3_MARK, TX0_D_MARK, SDA0_E_MARK, PWM0_B_MARK, A3_MARK,
  317. DU0_DR4_MARK, RX1_D_MARK, A4_MARK,
  318. DU0_DR5_MARK, TX1_D_MARK, PWM1_B_MARK, A5_MARK,
  319. DU0_DR6_MARK, RX2_C_MARK, A6_MARK,
  320. /* IPSR5 */
  321. DU0_DR7_MARK, TX2_C_MARK, PWM2_B_MARK, A7_MARK,
  322. DU0_DG0_MARK, RX3_B_MARK, SCL3_D_MARK, A8_MARK,
  323. DU0_DG1_MARK, TX3_B_MARK, SDA3_D_MARK, PWM3_B_MARK, A9_MARK,
  324. DU0_DG2_MARK, RX4_D_MARK, A10_MARK,
  325. DU0_DG3_MARK, TX4_D_MARK, PWM4_B_MARK, A11_MARK,
  326. DU0_DG4_MARK, HRX0_A_MARK, A12_MARK,
  327. DU0_DG5_MARK, HTX0_A_MARK, PWM5_B_MARK, A13_MARK,
  328. DU0_DG6_MARK, HRX1_C_MARK, A14_MARK,
  329. /* IPSR6 */
  330. DU0_DG7_MARK, HTX1_C_MARK, PWM6_B_MARK, A15_MARK,
  331. DU0_DB0_MARK, SCL4_D_MARK, CAN0_RX_C_MARK, A16_MARK,
  332. DU0_DB1_MARK, SDA4_D_MARK, CAN0_TX_C_MARK, A17_MARK,
  333. DU0_DB2_MARK, HCTS0_N_MARK, A18_MARK,
  334. DU0_DB3_MARK, HRTS0_N_MARK, A19_MARK,
  335. DU0_DB4_MARK, HCTS1_N_C_MARK, A20_MARK,
  336. DU0_DB5_MARK, HRTS1_N_C_MARK, A21_MARK,
  337. DU0_DB6_MARK, A22_MARK,
  338. /* IPSR7 */
  339. DU0_DB7_MARK, A23_MARK,
  340. DU0_DOTCLKIN_MARK, A24_MARK,
  341. DU0_DOTCLKOUT0_MARK, A25_MARK,
  342. DU0_DOTCLKOUT1_MARK, MSIOF2_RXD_B_MARK, CS1_N_A26_MARK,
  343. DU0_EXHSYNC_DU0_HSYNC_MARK, MSIOF2_TXD_B_MARK, DREQ0_N_MARK,
  344. DU0_EXVSYNC_DU0_VSYNC_MARK, MSIOF2_SYNC_B_MARK, DACK0_MARK,
  345. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, MSIOF2_SCK_B_MARK, DRACK0_MARK,
  346. DU0_DISP_MARK, CAN1_RX_C_MARK,
  347. /* IPSR8 */
  348. DU0_CDE_MARK, CAN1_TX_C_MARK,
  349. VI1_CLK_MARK, AVB_RX_CLK_MARK, ETH_REF_CLK_MARK,
  350. VI1_DATA0_MARK, AVB_RX_DV_MARK, ETH_CRS_DV_MARK,
  351. VI1_DATA1_MARK, AVB_RXD0_MARK, ETH_RXD0_MARK,
  352. VI1_DATA2_MARK, AVB_RXD1_MARK, ETH_RXD1_MARK,
  353. VI1_DATA3_MARK, AVB_RXD2_MARK, ETH_MDIO_MARK,
  354. VI1_DATA4_MARK, AVB_RXD3_MARK, ETH_RX_ER_MARK,
  355. VI1_DATA5_MARK, AVB_RXD4_MARK, ETH_LINK_MARK,
  356. /* IPSR9 */
  357. VI1_DATA6_MARK, AVB_RXD5_MARK, ETH_TXD1_MARK,
  358. VI1_DATA7_MARK, AVB_RXD6_MARK, ETH_TX_EN_MARK,
  359. VI1_CLKENB_MARK, SCL3_A_MARK, AVB_RXD7_MARK, ETH_MAGIC_MARK,
  360. VI1_FIELD_MARK, SDA3_A_MARK, AVB_RX_ER_MARK, ETH_TXD0_MARK,
  361. VI1_HSYNC_N_MARK, RX0_B_MARK, SCL0_C_MARK, AVB_GTXREFCLK_MARK, ETH_MDC_MARK,
  362. VI1_VSYNC_N_MARK, TX0_B_MARK, SDA0_C_MARK, AUDIO_CLKOUT_B_MARK, AVB_TX_CLK_MARK,
  363. VI1_DATA8_MARK, SCL2_B_MARK, AVB_TX_EN_MARK,
  364. VI1_DATA9_MARK, SDA2_B_MARK, AVB_TXD0_MARK,
  365. /* IPSR10 */
  366. VI1_DATA10_MARK, CAN0_RX_B_MARK, AVB_TXD1_MARK,
  367. VI1_DATA11_MARK, CAN0_TX_B_MARK, AVB_TXD2_MARK,
  368. AVB_TXD3_MARK, AUDIO_CLKA_B_MARK, SSI_SCK1_D_MARK, RX5_F_MARK, MSIOF0_RXD_B_MARK,
  369. AVB_TXD4_MARK, AUDIO_CLKB_B_MARK, SSI_WS1_D_MARK, TX5_F_MARK, MSIOF0_TXD_B_MARK,
  370. AVB_TXD5_MARK, SCIF_CLK_B_MARK, AUDIO_CLKC_B_MARK, SSI_SDATA1_D_MARK, MSIOF0_SCK_B_MARK,
  371. SCL0_A_MARK, RX0_C_MARK, PWM5_A_MARK, TCLK1_B_MARK, AVB_TXD6_MARK, CAN1_RX_D_MARK, MSIOF0_SYNC_B_MARK,
  372. SDA0_A_MARK, TX0_C_MARK, IRQ5_MARK, CAN_CLK_A_MARK, AVB_GTX_CLK_MARK, CAN1_TX_D_MARK, DVC_MUTE_MARK,
  373. SCL1_A_MARK, RX4_A_MARK, PWM5_D_MARK, DU1_DR0_MARK, SSI_SCK6_B_MARK, VI0_G0_MARK,
  374. /* IPSR11 */
  375. SDA1_A_MARK, TX4_A_MARK, DU1_DR1_MARK, SSI_WS6_B_MARK, VI0_G1_MARK,
  376. MSIOF0_RXD_A_MARK, RX5_A_MARK, SCL2_C_MARK, DU1_DR2_MARK, QSPI1_MOSI_QSPI1_IO0_MARK, SSI_SDATA6_B_MARK, VI0_G2_MARK,
  377. MSIOF0_TXD_A_MARK, TX5_A_MARK, SDA2_C_MARK, DU1_DR3_MARK, QSPI1_MISO_QSPI1_IO1_MARK, SSI_WS78_B_MARK, VI0_G3_MARK,
  378. MSIOF0_SCK_A_MARK, IRQ0_MARK, DU1_DR4_MARK, QSPI1_SPCLK_MARK, SSI_SCK78_B_MARK, VI0_G4_MARK,
  379. MSIOF0_SYNC_A_MARK, PWM1_A_MARK, DU1_DR5_MARK, QSPI1_IO2_MARK, SSI_SDATA7_B_MARK,
  380. MSIOF0_SS1_A_MARK, DU1_DR6_MARK, QSPI1_IO3_MARK, SSI_SDATA8_B_MARK,
  381. MSIOF0_SS2_A_MARK, DU1_DR7_MARK, QSPI1_SSL_MARK,
  382. HRX1_A_MARK, SCL4_A_MARK, PWM6_A_MARK, DU1_DG0_MARK, RX0_A_MARK,
  383. /* IPSR12 */
  384. HTX1_A_MARK, SDA4_A_MARK, DU1_DG1_MARK, TX0_A_MARK,
  385. HCTS1_N_A_MARK, PWM2_A_MARK, DU1_DG2_MARK, REMOCON_B_MARK,
  386. HRTS1_N_A_MARK, DU1_DG3_MARK, SSI_WS1_B_MARK, IRQ1_MARK,
  387. SD2_CLK_MARK, HSCK1_MARK, DU1_DG4_MARK, SSI_SCK1_B_MARK,
  388. SD2_CMD_MARK, SCIF1_SCK_A_MARK, TCLK2_A_MARK, DU1_DG5_MARK, SSI_SCK2_B_MARK, PWM3_A_MARK,
  389. SD2_DAT0_MARK, RX1_A_MARK, SCL1_E_MARK, DU1_DG6_MARK, SSI_SDATA1_B_MARK,
  390. SD2_DAT1_MARK, TX1_A_MARK, SDA1_E_MARK, DU1_DG7_MARK, SSI_WS2_B_MARK,
  391. SD2_DAT2_MARK, RX2_A_MARK, DU1_DB0_MARK, SSI_SDATA2_B_MARK,
  392. /* IPSR13 */
  393. SD2_DAT3_MARK, TX2_A_MARK, DU1_DB1_MARK, SSI_WS9_B_MARK,
  394. SD2_CD_MARK, SCIF2_SCK_A_MARK, DU1_DB2_MARK, SSI_SCK9_B_MARK,
  395. SD2_WP_MARK, SCIF3_SCK_MARK, DU1_DB3_MARK, SSI_SDATA9_B_MARK,
  396. RX3_A_MARK, SCL1_C_MARK, MSIOF1_RXD_B_MARK, DU1_DB4_MARK, AUDIO_CLKA_C_MARK, SSI_SDATA4_B_MARK,
  397. TX3_A_MARK, SDA1_C_MARK, MSIOF1_TXD_B_MARK, DU1_DB5_MARK, AUDIO_CLKB_C_MARK, SSI_WS4_B_MARK,
  398. SCL2_A_MARK, MSIOF1_SCK_B_MARK, DU1_DB6_MARK, AUDIO_CLKC_C_MARK, SSI_SCK4_B_MARK,
  399. SDA2_A_MARK, MSIOF1_SYNC_B_MARK, DU1_DB7_MARK, AUDIO_CLKOUT_C_MARK,
  400. SSI_SCK5_A_MARK, DU1_DOTCLKOUT1_MARK,
  401. /* IPSR14 */
  402. SSI_WS5_A_MARK, SCL3_C_MARK, DU1_DOTCLKIN_MARK,
  403. SSI_SDATA5_A_MARK, SDA3_C_MARK, DU1_DOTCLKOUT0_MARK,
  404. SSI_SCK6_A_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
  405. SSI_WS6_A_MARK, SCL4_C_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
  406. SSI_SDATA6_A_MARK, SDA4_C_MARK, DU1_EXVSYNC_DU1_VSYNC_MARK,
  407. SSI_SCK78_A_MARK, SDA4_E_MARK, DU1_DISP_MARK,
  408. SSI_WS78_A_MARK, SCL4_E_MARK, DU1_CDE_MARK,
  409. SSI_SDATA7_A_MARK, IRQ8_MARK, AUDIO_CLKA_D_MARK, CAN_CLK_D_MARK, VI0_G5_MARK,
  410. /* IPSR15 */
  411. SSI_SCK0129_A_MARK, MSIOF1_RXD_A_MARK, RX5_D_MARK, VI0_G6_MARK,
  412. SSI_WS0129_A_MARK, MSIOF1_TXD_A_MARK, TX5_D_MARK, VI0_G7_MARK,
  413. SSI_SDATA0_A_MARK, MSIOF1_SYNC_A_MARK, PWM0_C_MARK, VI0_R0_MARK,
  414. SSI_SCK34_MARK, MSIOF1_SCK_A_MARK, AVB_MDC_MARK, DACK1_MARK, VI0_R1_MARK,
  415. SSI_WS34_MARK, MSIOF1_SS1_A_MARK, AVB_MDIO_MARK, CAN1_RX_A_MARK, DREQ1_N_MARK, VI0_R2_MARK,
  416. SSI_SDATA3_MARK, MSIOF1_SS2_A_MARK, AVB_LINK_MARK, CAN1_TX_A_MARK, DREQ2_N_MARK, VI0_R3_MARK,
  417. SSI_SCK4_A_MARK, AVB_MAGIC_MARK, VI0_R4_MARK,
  418. SSI_WS4_A_MARK, AVB_PHY_INT_MARK, VI0_R5_MARK,
  419. /* IPSR16 */
  420. SSI_SDATA4_A_MARK, AVB_CRS_MARK, VI0_R6_MARK,
  421. SSI_SCK1_A_MARK, SCIF1_SCK_B_MARK, PWM1_D_MARK, IRQ9_MARK, REMOCON_A_MARK, DACK2_MARK, VI0_CLK_MARK, AVB_COL_MARK,
  422. SSI_SDATA8_A_MARK, RX1_B_MARK, CAN0_RX_D_MARK, AVB_AVTP_CAPTURE_B_MARK, VI0_R7_MARK,
  423. SSI_WS1_A_MARK, TX1_B_MARK, CAN0_TX_D_MARK, AVB_AVTP_MATCH_B_MARK, VI0_DATA0_VI0_B0_MARK,
  424. SSI_SDATA1_A_MARK, HRX1_B_MARK, VI0_DATA1_VI0_B1_MARK,
  425. SSI_SCK2_A_MARK, HTX1_B_MARK, AVB_TXD7_MARK, VI0_DATA2_VI0_B2_MARK,
  426. SSI_WS2_A_MARK, HCTS1_N_B_MARK, AVB_TX_ER_MARK, VI0_DATA3_VI0_B3_MARK,
  427. SSI_SDATA2_A_MARK, HRTS1_N_B_MARK, VI0_DATA4_VI0_B4_MARK,
  428. /* IPSR17 */
  429. SSI_SCK9_A_MARK, RX2_B_MARK, SCL3_E_MARK, EX_WAIT1_MARK, VI0_DATA5_VI0_B5_MARK,
  430. SSI_WS9_A_MARK, TX2_B_MARK, SDA3_E_MARK, VI0_DATA6_VI0_B6_MARK,
  431. SSI_SDATA9_A_MARK, SCIF2_SCK_B_MARK, PWM2_D_MARK, VI0_DATA7_VI0_B7_MARK,
  432. AUDIO_CLKA_A_MARK, SCL0_B_MARK, VI0_CLKENB_MARK,
  433. AUDIO_CLKB_A_MARK, SDA0_B_MARK, VI0_FIELD_MARK,
  434. AUDIO_CLKC_A_MARK, SCL4_B_MARK, VI0_HSYNC_N_MARK,
  435. AUDIO_CLKOUT_A_MARK, SDA4_B_MARK, VI0_VSYNC_N_MARK,
  436. PINMUX_MARK_END,
  437. };
  438. static const u16 pinmux_data[] = {
  439. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  440. PINMUX_SINGLE(USB0_PWEN),
  441. PINMUX_SINGLE(USB0_OVC),
  442. PINMUX_SINGLE(USB1_PWEN),
  443. PINMUX_SINGLE(USB1_OVC),
  444. PINMUX_SINGLE(CLKOUT),
  445. PINMUX_SINGLE(MMC0_CLK_SDHI1_CLK),
  446. PINMUX_SINGLE(MMC0_CMD_SDHI1_CMD),
  447. PINMUX_SINGLE(MMC0_D0_SDHI1_D0),
  448. PINMUX_SINGLE(MMC0_D1_SDHI1_D1),
  449. PINMUX_SINGLE(MMC0_D2_SDHI1_D2),
  450. PINMUX_SINGLE(MMC0_D3_SDHI1_D3),
  451. PINMUX_SINGLE(MMC0_D6),
  452. PINMUX_SINGLE(MMC0_D7),
  453. /* IPSR0 */
  454. PINMUX_IPSR_GPSR(IP0_3_0, SD0_CLK),
  455. PINMUX_IPSR_MSEL(IP0_3_0, SSI_SCK1_C, SEL_SSI1_2),
  456. PINMUX_IPSR_MSEL(IP0_3_0, RX3_C, SEL_SCIF3_2),
  457. PINMUX_IPSR_GPSR(IP0_7_4, SD0_CMD),
  458. PINMUX_IPSR_MSEL(IP0_7_4, SSI_WS1_C, SEL_SSI1_2),
  459. PINMUX_IPSR_MSEL(IP0_7_4, TX3_C, SEL_SCIF3_2),
  460. PINMUX_IPSR_GPSR(IP0_11_8, SD0_DAT0),
  461. PINMUX_IPSR_MSEL(IP0_11_8, SSI_SDATA1_C, SEL_SSI1_2),
  462. PINMUX_IPSR_MSEL(IP0_11_8, RX4_E, SEL_SCIF4_4),
  463. PINMUX_IPSR_GPSR(IP0_15_12, SD0_DAT1),
  464. PINMUX_IPSR_MSEL(IP0_15_12, SSI_SCK0129_B, SEL_SSI0_1),
  465. PINMUX_IPSR_MSEL(IP0_15_12, TX4_E, SEL_SCIF4_4),
  466. PINMUX_IPSR_GPSR(IP0_19_16, SD0_DAT2),
  467. PINMUX_IPSR_MSEL(IP0_19_16, SSI_WS0129_B, SEL_SSI0_1),
  468. PINMUX_IPSR_MSEL(IP0_19_16, RX5_E, SEL_SCIF5_4),
  469. PINMUX_IPSR_GPSR(IP0_23_20, SD0_DAT3),
  470. PINMUX_IPSR_MSEL(IP0_23_20, SSI_SDATA0_B, SEL_SSI0_1),
  471. PINMUX_IPSR_MSEL(IP0_23_20, TX5_E, SEL_SCIF5_4),
  472. PINMUX_IPSR_GPSR(IP0_27_24, SD0_CD),
  473. PINMUX_IPSR_MSEL(IP0_27_24, CAN0_RX_A, SEL_CAN0_0),
  474. PINMUX_IPSR_GPSR(IP0_31_28, SD0_WP),
  475. PINMUX_IPSR_GPSR(IP0_31_28, IRQ7),
  476. PINMUX_IPSR_MSEL(IP0_31_28, CAN0_TX_A, SEL_CAN0_0),
  477. /* IPSR1 */
  478. PINMUX_IPSR_GPSR(IP1_3_0, MMC0_D4),
  479. PINMUX_IPSR_GPSR(IP1_3_0, SD1_CD),
  480. PINMUX_IPSR_GPSR(IP1_7_4, MMC0_D5),
  481. PINMUX_IPSR_GPSR(IP1_7_4, SD1_WP),
  482. PINMUX_IPSR_GPSR(IP1_11_8, D0),
  483. PINMUX_IPSR_MSEL(IP1_11_8, SCL3_B, SEL_I2C03_1),
  484. PINMUX_IPSR_MSEL(IP1_11_8, RX5_B, SEL_SCIF5_1),
  485. PINMUX_IPSR_GPSR(IP1_11_8, IRQ4),
  486. PINMUX_IPSR_MSEL(IP1_11_8, MSIOF2_RXD_C, SEL_MSIOF2_2),
  487. PINMUX_IPSR_MSEL(IP1_11_8, SSI_SDATA5_B, SEL_SSI5_1),
  488. PINMUX_IPSR_GPSR(IP1_15_12, D1),
  489. PINMUX_IPSR_MSEL(IP1_15_12, SDA3_B, SEL_I2C03_1),
  490. PINMUX_IPSR_MSEL(IP1_15_12, TX5_B, SEL_SCIF5_1),
  491. PINMUX_IPSR_MSEL(IP1_15_12, MSIOF2_TXD_C, SEL_MSIOF2_2),
  492. PINMUX_IPSR_MSEL(IP1_15_12, SSI_WS5_B, SEL_SSI5_1),
  493. PINMUX_IPSR_GPSR(IP1_19_16, D2),
  494. PINMUX_IPSR_MSEL(IP1_19_16, RX4_B, SEL_SCIF4_1),
  495. PINMUX_IPSR_MSEL(IP1_19_16, SCL0_D, SEL_I2C00_3),
  496. PINMUX_IPSR_GPSR(IP1_19_16, PWM1_C),
  497. PINMUX_IPSR_MSEL(IP1_19_16, MSIOF2_SCK_C, SEL_MSIOF2_2),
  498. PINMUX_IPSR_MSEL(IP1_19_16, SSI_SCK5_B, SEL_SSI5_1),
  499. PINMUX_IPSR_GPSR(IP1_23_20, D3),
  500. PINMUX_IPSR_MSEL(IP1_23_20, TX4_B, SEL_SCIF4_1),
  501. PINMUX_IPSR_MSEL(IP1_23_20, SDA0_D, SEL_I2C00_3),
  502. PINMUX_IPSR_GPSR(IP1_23_20, PWM0_A),
  503. PINMUX_IPSR_MSEL(IP1_23_20, MSIOF2_SYNC_C, SEL_MSIOF2_2),
  504. PINMUX_IPSR_GPSR(IP1_27_24, D4),
  505. PINMUX_IPSR_GPSR(IP1_27_24, IRQ3),
  506. PINMUX_IPSR_MSEL(IP1_27_24, TCLK1_A, SEL_TMU1_0),
  507. PINMUX_IPSR_GPSR(IP1_27_24, PWM6_C),
  508. PINMUX_IPSR_GPSR(IP1_31_28, D5),
  509. PINMUX_IPSR_GPSR(IP1_31_28, HRX2),
  510. PINMUX_IPSR_MSEL(IP1_31_28, SCL1_B, SEL_I2C01_1),
  511. PINMUX_IPSR_GPSR(IP1_31_28, PWM2_C),
  512. PINMUX_IPSR_MSEL(IP1_31_28, TCLK2_B, SEL_TMU2_1),
  513. /* IPSR2 */
  514. PINMUX_IPSR_GPSR(IP2_3_0, D6),
  515. PINMUX_IPSR_GPSR(IP2_3_0, HTX2),
  516. PINMUX_IPSR_MSEL(IP2_3_0, SDA1_B, SEL_I2C01_1),
  517. PINMUX_IPSR_GPSR(IP2_3_0, PWM4_C),
  518. PINMUX_IPSR_GPSR(IP2_7_4, D7),
  519. PINMUX_IPSR_GPSR(IP2_7_4, HSCK2),
  520. PINMUX_IPSR_MSEL(IP2_7_4, SCIF1_SCK_C, SEL_SCIF1_2),
  521. PINMUX_IPSR_GPSR(IP2_7_4, IRQ6),
  522. PINMUX_IPSR_GPSR(IP2_7_4, PWM5_C),
  523. PINMUX_IPSR_GPSR(IP2_11_8, D8),
  524. PINMUX_IPSR_GPSR(IP2_11_8, HCTS2_N),
  525. PINMUX_IPSR_MSEL(IP2_11_8, RX1_C, SEL_SCIF1_2),
  526. PINMUX_IPSR_MSEL(IP2_11_8, SCL1_D, SEL_I2C01_3),
  527. PINMUX_IPSR_GPSR(IP2_11_8, PWM3_C),
  528. PINMUX_IPSR_GPSR(IP2_15_12, D9),
  529. PINMUX_IPSR_GPSR(IP2_15_12, HRTS2_N),
  530. PINMUX_IPSR_MSEL(IP2_15_12, TX1_C, SEL_SCIF1_2),
  531. PINMUX_IPSR_MSEL(IP2_15_12, SDA1_D, SEL_I2C01_3),
  532. PINMUX_IPSR_GPSR(IP2_19_16, D10),
  533. PINMUX_IPSR_MSEL(IP2_19_16, MSIOF2_RXD_A, SEL_MSIOF2_0),
  534. PINMUX_IPSR_MSEL(IP2_19_16, HRX0_B, SEL_HSCIF0_1),
  535. PINMUX_IPSR_GPSR(IP2_23_20, D11),
  536. PINMUX_IPSR_MSEL(IP2_23_20, MSIOF2_TXD_A, SEL_MSIOF2_0),
  537. PINMUX_IPSR_MSEL(IP2_23_20, HTX0_B, SEL_HSCIF0_1),
  538. PINMUX_IPSR_GPSR(IP2_27_24, D12),
  539. PINMUX_IPSR_MSEL(IP2_27_24, MSIOF2_SCK_A, SEL_MSIOF2_0),
  540. PINMUX_IPSR_GPSR(IP2_27_24, HSCK0),
  541. PINMUX_IPSR_MSEL(IP2_27_24, CAN_CLK_C, SEL_CANCLK_2),
  542. PINMUX_IPSR_GPSR(IP2_31_28, D13),
  543. PINMUX_IPSR_MSEL(IP2_31_28, MSIOF2_SYNC_A, SEL_MSIOF2_0),
  544. PINMUX_IPSR_MSEL(IP2_31_28, RX4_C, SEL_SCIF4_2),
  545. /* IPSR3 */
  546. PINMUX_IPSR_GPSR(IP3_3_0, D14),
  547. PINMUX_IPSR_GPSR(IP3_3_0, MSIOF2_SS1),
  548. PINMUX_IPSR_MSEL(IP3_3_0, TX4_C, SEL_SCIF4_2),
  549. PINMUX_IPSR_MSEL(IP3_3_0, CAN1_RX_B, SEL_CAN1_1),
  550. PINMUX_IPSR_MSEL(IP3_3_0, AVB_AVTP_CAPTURE_A, SEL_AVB_0),
  551. PINMUX_IPSR_GPSR(IP3_7_4, D15),
  552. PINMUX_IPSR_GPSR(IP3_7_4, MSIOF2_SS2),
  553. PINMUX_IPSR_GPSR(IP3_7_4, PWM4_A),
  554. PINMUX_IPSR_MSEL(IP3_7_4, CAN1_TX_B, SEL_CAN1_1),
  555. PINMUX_IPSR_GPSR(IP3_7_4, IRQ2),
  556. PINMUX_IPSR_MSEL(IP3_7_4, AVB_AVTP_MATCH_A, SEL_AVB_0),
  557. PINMUX_IPSR_GPSR(IP3_11_8, QSPI0_SPCLK),
  558. PINMUX_IPSR_GPSR(IP3_11_8, WE0_N),
  559. PINMUX_IPSR_GPSR(IP3_15_12, QSPI0_MOSI_QSPI0_IO0),
  560. PINMUX_IPSR_GPSR(IP3_15_12, BS_N),
  561. PINMUX_IPSR_GPSR(IP3_19_16, QSPI0_MISO_QSPI0_IO1),
  562. PINMUX_IPSR_GPSR(IP3_19_16, RD_WR_N),
  563. PINMUX_IPSR_GPSR(IP3_23_20, QSPI0_IO2),
  564. PINMUX_IPSR_GPSR(IP3_23_20, CS0_N),
  565. PINMUX_IPSR_GPSR(IP3_27_24, QSPI0_IO3),
  566. PINMUX_IPSR_GPSR(IP3_27_24, RD_N),
  567. PINMUX_IPSR_GPSR(IP3_31_28, QSPI0_SSL),
  568. PINMUX_IPSR_GPSR(IP3_31_28, WE1_N),
  569. /* IPSR4 */
  570. PINMUX_IPSR_GPSR(IP4_3_0, EX_WAIT0),
  571. PINMUX_IPSR_MSEL(IP4_3_0, CAN_CLK_B, SEL_CANCLK_1),
  572. PINMUX_IPSR_MSEL(IP4_3_0, SCIF_CLK_A, SEL_SCIFCLK_0),
  573. PINMUX_IPSR_GPSR(IP4_7_4, DU0_DR0),
  574. PINMUX_IPSR_MSEL(IP4_7_4, RX5_C, SEL_SCIF5_2),
  575. PINMUX_IPSR_MSEL(IP4_7_4, SCL2_D, SEL_I2C02_3),
  576. PINMUX_IPSR_GPSR(IP4_7_4, A0),
  577. PINMUX_IPSR_GPSR(IP4_11_8, DU0_DR1),
  578. PINMUX_IPSR_MSEL(IP4_11_8, TX5_C, SEL_SCIF5_2),
  579. PINMUX_IPSR_MSEL(IP4_11_8, SDA2_D, SEL_I2C02_3),
  580. PINMUX_IPSR_GPSR(IP4_11_8, A1),
  581. PINMUX_IPSR_GPSR(IP4_15_12, DU0_DR2),
  582. PINMUX_IPSR_MSEL(IP4_15_12, RX0_D, SEL_SCIF0_3),
  583. PINMUX_IPSR_MSEL(IP4_15_12, SCL0_E, SEL_I2C00_4),
  584. PINMUX_IPSR_GPSR(IP4_15_12, A2),
  585. PINMUX_IPSR_GPSR(IP4_19_16, DU0_DR3),
  586. PINMUX_IPSR_MSEL(IP4_19_16, TX0_D, SEL_SCIF0_3),
  587. PINMUX_IPSR_MSEL(IP4_19_16, SDA0_E, SEL_I2C00_4),
  588. PINMUX_IPSR_GPSR(IP4_19_16, PWM0_B),
  589. PINMUX_IPSR_GPSR(IP4_19_16, A3),
  590. PINMUX_IPSR_GPSR(IP4_23_20, DU0_DR4),
  591. PINMUX_IPSR_MSEL(IP4_23_20, RX1_D, SEL_SCIF1_3),
  592. PINMUX_IPSR_GPSR(IP4_23_20, A4),
  593. PINMUX_IPSR_GPSR(IP4_27_24, DU0_DR5),
  594. PINMUX_IPSR_MSEL(IP4_27_24, TX1_D, SEL_SCIF1_3),
  595. PINMUX_IPSR_GPSR(IP4_27_24, PWM1_B),
  596. PINMUX_IPSR_GPSR(IP4_27_24, A5),
  597. PINMUX_IPSR_GPSR(IP4_31_28, DU0_DR6),
  598. PINMUX_IPSR_MSEL(IP4_31_28, RX2_C, SEL_SCIF2_2),
  599. PINMUX_IPSR_GPSR(IP4_31_28, A6),
  600. /* IPSR5 */
  601. PINMUX_IPSR_GPSR(IP5_3_0, DU0_DR7),
  602. PINMUX_IPSR_MSEL(IP5_3_0, TX2_C, SEL_SCIF2_2),
  603. PINMUX_IPSR_GPSR(IP5_3_0, PWM2_B),
  604. PINMUX_IPSR_GPSR(IP5_3_0, A7),
  605. PINMUX_IPSR_GPSR(IP5_7_4, DU0_DG0),
  606. PINMUX_IPSR_MSEL(IP5_7_4, RX3_B, SEL_SCIF3_1),
  607. PINMUX_IPSR_MSEL(IP5_7_4, SCL3_D, SEL_I2C03_3),
  608. PINMUX_IPSR_GPSR(IP5_7_4, A8),
  609. PINMUX_IPSR_GPSR(IP5_11_8, DU0_DG1),
  610. PINMUX_IPSR_MSEL(IP5_11_8, TX3_B, SEL_SCIF3_1),
  611. PINMUX_IPSR_MSEL(IP5_11_8, SDA3_D, SEL_I2C03_3),
  612. PINMUX_IPSR_GPSR(IP5_11_8, PWM3_B),
  613. PINMUX_IPSR_GPSR(IP5_11_8, A9),
  614. PINMUX_IPSR_GPSR(IP5_15_12, DU0_DG2),
  615. PINMUX_IPSR_MSEL(IP5_15_12, RX4_D, SEL_SCIF4_3),
  616. PINMUX_IPSR_GPSR(IP5_15_12, A10),
  617. PINMUX_IPSR_GPSR(IP5_19_16, DU0_DG3),
  618. PINMUX_IPSR_MSEL(IP5_19_16, TX4_D, SEL_SCIF4_3),
  619. PINMUX_IPSR_GPSR(IP5_19_16, PWM4_B),
  620. PINMUX_IPSR_GPSR(IP5_19_16, A11),
  621. PINMUX_IPSR_GPSR(IP5_23_20, DU0_DG4),
  622. PINMUX_IPSR_MSEL(IP5_23_20, HRX0_A, SEL_HSCIF0_0),
  623. PINMUX_IPSR_GPSR(IP5_23_20, A12),
  624. PINMUX_IPSR_GPSR(IP5_27_24, DU0_DG5),
  625. PINMUX_IPSR_MSEL(IP5_27_24, HTX0_A, SEL_HSCIF0_0),
  626. PINMUX_IPSR_GPSR(IP5_27_24, PWM5_B),
  627. PINMUX_IPSR_GPSR(IP5_27_24, A13),
  628. PINMUX_IPSR_GPSR(IP5_31_28, DU0_DG6),
  629. PINMUX_IPSR_MSEL(IP5_31_28, HRX1_C, SEL_HSCIF1_2),
  630. PINMUX_IPSR_GPSR(IP5_31_28, A14),
  631. /* IPSR6 */
  632. PINMUX_IPSR_GPSR(IP6_3_0, DU0_DG7),
  633. PINMUX_IPSR_MSEL(IP6_3_0, HTX1_C, SEL_HSCIF1_2),
  634. PINMUX_IPSR_GPSR(IP6_3_0, PWM6_B),
  635. PINMUX_IPSR_GPSR(IP6_3_0, A15),
  636. PINMUX_IPSR_GPSR(IP6_7_4, DU0_DB0),
  637. PINMUX_IPSR_MSEL(IP6_7_4, SCL4_D, SEL_I2C04_3),
  638. PINMUX_IPSR_MSEL(IP6_7_4, CAN0_RX_C, SEL_CAN0_2),
  639. PINMUX_IPSR_GPSR(IP6_7_4, A16),
  640. PINMUX_IPSR_GPSR(IP6_11_8, DU0_DB1),
  641. PINMUX_IPSR_MSEL(IP6_11_8, SDA4_D, SEL_I2C04_3),
  642. PINMUX_IPSR_MSEL(IP6_11_8, CAN0_TX_C, SEL_CAN0_2),
  643. PINMUX_IPSR_GPSR(IP6_11_8, A17),
  644. PINMUX_IPSR_GPSR(IP6_15_12, DU0_DB2),
  645. PINMUX_IPSR_GPSR(IP6_15_12, HCTS0_N),
  646. PINMUX_IPSR_GPSR(IP6_15_12, A18),
  647. PINMUX_IPSR_GPSR(IP6_19_16, DU0_DB3),
  648. PINMUX_IPSR_GPSR(IP6_19_16, HRTS0_N),
  649. PINMUX_IPSR_GPSR(IP6_19_16, A19),
  650. PINMUX_IPSR_GPSR(IP6_23_20, DU0_DB4),
  651. PINMUX_IPSR_MSEL(IP6_23_20, HCTS1_N_C, SEL_HSCIF1_2),
  652. PINMUX_IPSR_GPSR(IP6_23_20, A20),
  653. PINMUX_IPSR_GPSR(IP6_27_24, DU0_DB5),
  654. PINMUX_IPSR_MSEL(IP6_27_24, HRTS1_N_C, SEL_HSCIF1_2),
  655. PINMUX_IPSR_GPSR(IP6_27_24, A21),
  656. PINMUX_IPSR_GPSR(IP6_31_28, DU0_DB6),
  657. PINMUX_IPSR_GPSR(IP6_31_28, A22),
  658. /* IPSR7 */
  659. PINMUX_IPSR_GPSR(IP7_3_0, DU0_DB7),
  660. PINMUX_IPSR_GPSR(IP7_3_0, A23),
  661. PINMUX_IPSR_GPSR(IP7_7_4, DU0_DOTCLKIN),
  662. PINMUX_IPSR_GPSR(IP7_7_4, A24),
  663. PINMUX_IPSR_GPSR(IP7_11_8, DU0_DOTCLKOUT0),
  664. PINMUX_IPSR_GPSR(IP7_11_8, A25),
  665. PINMUX_IPSR_GPSR(IP7_15_12, DU0_DOTCLKOUT1),
  666. PINMUX_IPSR_MSEL(IP7_15_12, MSIOF2_RXD_B, SEL_MSIOF2_1),
  667. PINMUX_IPSR_GPSR(IP7_15_12, CS1_N_A26),
  668. PINMUX_IPSR_GPSR(IP7_19_16, DU0_EXHSYNC_DU0_HSYNC),
  669. PINMUX_IPSR_MSEL(IP7_19_16, MSIOF2_TXD_B, SEL_MSIOF2_1),
  670. PINMUX_IPSR_GPSR(IP7_19_16, DREQ0_N),
  671. PINMUX_IPSR_GPSR(IP7_23_20, DU0_EXVSYNC_DU0_VSYNC),
  672. PINMUX_IPSR_MSEL(IP7_23_20, MSIOF2_SYNC_B, SEL_MSIOF2_1),
  673. PINMUX_IPSR_GPSR(IP7_23_20, DACK0),
  674. PINMUX_IPSR_GPSR(IP7_27_24, DU0_EXODDF_DU0_ODDF_DISP_CDE),
  675. PINMUX_IPSR_MSEL(IP7_27_24, MSIOF2_SCK_B, SEL_MSIOF2_1),
  676. PINMUX_IPSR_GPSR(IP7_27_24, DRACK0),
  677. PINMUX_IPSR_GPSR(IP7_31_28, DU0_DISP),
  678. PINMUX_IPSR_MSEL(IP7_31_28, CAN1_RX_C, SEL_CAN1_2),
  679. /* IPSR8 */
  680. PINMUX_IPSR_GPSR(IP8_3_0, DU0_CDE),
  681. PINMUX_IPSR_MSEL(IP8_3_0, CAN1_TX_C, SEL_CAN1_2),
  682. PINMUX_IPSR_GPSR(IP8_7_4, VI1_CLK),
  683. PINMUX_IPSR_GPSR(IP8_7_4, AVB_RX_CLK),
  684. PINMUX_IPSR_GPSR(IP8_7_4, ETH_REF_CLK),
  685. PINMUX_IPSR_GPSR(IP8_11_8, VI1_DATA0),
  686. PINMUX_IPSR_GPSR(IP8_11_8, AVB_RX_DV),
  687. PINMUX_IPSR_GPSR(IP8_11_8, ETH_CRS_DV),
  688. PINMUX_IPSR_GPSR(IP8_15_12, VI1_DATA1),
  689. PINMUX_IPSR_GPSR(IP8_15_12, AVB_RXD0),
  690. PINMUX_IPSR_GPSR(IP8_15_12, ETH_RXD0),
  691. PINMUX_IPSR_GPSR(IP8_19_16, VI1_DATA2),
  692. PINMUX_IPSR_GPSR(IP8_19_16, AVB_RXD1),
  693. PINMUX_IPSR_GPSR(IP8_19_16, ETH_RXD1),
  694. PINMUX_IPSR_GPSR(IP8_23_20, VI1_DATA3),
  695. PINMUX_IPSR_GPSR(IP8_23_20, AVB_RXD2),
  696. PINMUX_IPSR_GPSR(IP8_23_20, ETH_MDIO),
  697. PINMUX_IPSR_GPSR(IP8_27_24, VI1_DATA4),
  698. PINMUX_IPSR_GPSR(IP8_27_24, AVB_RXD3),
  699. PINMUX_IPSR_GPSR(IP8_27_24, ETH_RX_ER),
  700. PINMUX_IPSR_GPSR(IP8_31_28, VI1_DATA5),
  701. PINMUX_IPSR_GPSR(IP8_31_28, AVB_RXD4),
  702. PINMUX_IPSR_GPSR(IP8_31_28, ETH_LINK),
  703. /* IPSR9 */
  704. PINMUX_IPSR_GPSR(IP9_3_0, VI1_DATA6),
  705. PINMUX_IPSR_GPSR(IP9_3_0, AVB_RXD5),
  706. PINMUX_IPSR_GPSR(IP9_3_0, ETH_TXD1),
  707. PINMUX_IPSR_GPSR(IP9_7_4, VI1_DATA7),
  708. PINMUX_IPSR_GPSR(IP9_7_4, AVB_RXD6),
  709. PINMUX_IPSR_GPSR(IP9_7_4, ETH_TX_EN),
  710. PINMUX_IPSR_GPSR(IP9_11_8, VI1_CLKENB),
  711. PINMUX_IPSR_MSEL(IP9_11_8, SCL3_A, SEL_I2C03_0),
  712. PINMUX_IPSR_GPSR(IP9_11_8, AVB_RXD7),
  713. PINMUX_IPSR_GPSR(IP9_11_8, ETH_MAGIC),
  714. PINMUX_IPSR_GPSR(IP9_15_12, VI1_FIELD),
  715. PINMUX_IPSR_MSEL(IP9_15_12, SDA3_A, SEL_I2C03_0),
  716. PINMUX_IPSR_GPSR(IP9_15_12, AVB_RX_ER),
  717. PINMUX_IPSR_GPSR(IP9_15_12, ETH_TXD0),
  718. PINMUX_IPSR_GPSR(IP9_19_16, VI1_HSYNC_N),
  719. PINMUX_IPSR_MSEL(IP9_19_16, RX0_B, SEL_SCIF0_1),
  720. PINMUX_IPSR_MSEL(IP9_19_16, SCL0_C, SEL_I2C00_2),
  721. PINMUX_IPSR_GPSR(IP9_19_16, AVB_GTXREFCLK),
  722. PINMUX_IPSR_GPSR(IP9_19_16, ETH_MDC),
  723. PINMUX_IPSR_GPSR(IP9_23_20, VI1_VSYNC_N),
  724. PINMUX_IPSR_MSEL(IP9_23_20, TX0_B, SEL_SCIF0_1),
  725. PINMUX_IPSR_MSEL(IP9_23_20, SDA0_C, SEL_I2C00_2),
  726. PINMUX_IPSR_GPSR(IP9_23_20, AUDIO_CLKOUT_B),
  727. PINMUX_IPSR_GPSR(IP9_23_20, AVB_TX_CLK),
  728. PINMUX_IPSR_GPSR(IP9_27_24, VI1_DATA8),
  729. PINMUX_IPSR_MSEL(IP9_27_24, SCL2_B, SEL_I2C02_1),
  730. PINMUX_IPSR_GPSR(IP9_27_24, AVB_TX_EN),
  731. PINMUX_IPSR_GPSR(IP9_31_28, VI1_DATA9),
  732. PINMUX_IPSR_MSEL(IP9_31_28, SDA2_B, SEL_I2C02_1),
  733. PINMUX_IPSR_GPSR(IP9_31_28, AVB_TXD0),
  734. /* IPSR10 */
  735. PINMUX_IPSR_GPSR(IP10_3_0, VI1_DATA10),
  736. PINMUX_IPSR_MSEL(IP10_3_0, CAN0_RX_B, SEL_CAN0_1),
  737. PINMUX_IPSR_GPSR(IP10_3_0, AVB_TXD1),
  738. PINMUX_IPSR_GPSR(IP10_7_4, VI1_DATA11),
  739. PINMUX_IPSR_MSEL(IP10_7_4, CAN0_TX_B, SEL_CAN0_1),
  740. PINMUX_IPSR_GPSR(IP10_7_4, AVB_TXD2),
  741. PINMUX_IPSR_GPSR(IP10_11_8, AVB_TXD3),
  742. PINMUX_IPSR_MSEL(IP10_11_8, AUDIO_CLKA_B, SEL_ADGA_1),
  743. PINMUX_IPSR_MSEL(IP10_11_8, SSI_SCK1_D, SEL_SSI1_3),
  744. PINMUX_IPSR_MSEL(IP10_11_8, RX5_F, SEL_SCIF5_5),
  745. PINMUX_IPSR_MSEL(IP10_11_8, MSIOF0_RXD_B, SEL_MSIOF0_1),
  746. PINMUX_IPSR_GPSR(IP10_15_12, AVB_TXD4),
  747. PINMUX_IPSR_MSEL(IP10_15_12, AUDIO_CLKB_B, SEL_ADGB_1),
  748. PINMUX_IPSR_MSEL(IP10_15_12, SSI_WS1_D, SEL_SSI1_3),
  749. PINMUX_IPSR_MSEL(IP10_15_12, TX5_F, SEL_SCIF5_5),
  750. PINMUX_IPSR_MSEL(IP10_15_12, MSIOF0_TXD_B, SEL_MSIOF0_1),
  751. PINMUX_IPSR_GPSR(IP10_19_16, AVB_TXD5),
  752. PINMUX_IPSR_MSEL(IP10_19_16, SCIF_CLK_B, SEL_SCIFCLK_1),
  753. PINMUX_IPSR_MSEL(IP10_19_16, AUDIO_CLKC_B, SEL_ADGC_1),
  754. PINMUX_IPSR_MSEL(IP10_19_16, SSI_SDATA1_D, SEL_SSI1_3),
  755. PINMUX_IPSR_MSEL(IP10_19_16, MSIOF0_SCK_B, SEL_MSIOF0_1),
  756. PINMUX_IPSR_MSEL(IP10_23_20, SCL0_A, SEL_I2C00_0),
  757. PINMUX_IPSR_MSEL(IP10_23_20, RX0_C, SEL_SCIF0_2),
  758. PINMUX_IPSR_GPSR(IP10_23_20, PWM5_A),
  759. PINMUX_IPSR_MSEL(IP10_23_20, TCLK1_B, SEL_TMU1_1),
  760. PINMUX_IPSR_GPSR(IP10_23_20, AVB_TXD6),
  761. PINMUX_IPSR_MSEL(IP10_23_20, CAN1_RX_D, SEL_CAN1_3),
  762. PINMUX_IPSR_MSEL(IP10_23_20, MSIOF0_SYNC_B, SEL_MSIOF0_1),
  763. PINMUX_IPSR_MSEL(IP10_27_24, SDA0_A, SEL_I2C00_0),
  764. PINMUX_IPSR_MSEL(IP10_27_24, TX0_C, SEL_SCIF0_2),
  765. PINMUX_IPSR_GPSR(IP10_27_24, IRQ5),
  766. PINMUX_IPSR_MSEL(IP10_27_24, CAN_CLK_A, SEL_CANCLK_0),
  767. PINMUX_IPSR_GPSR(IP10_27_24, AVB_GTX_CLK),
  768. PINMUX_IPSR_MSEL(IP10_27_24, CAN1_TX_D, SEL_CAN1_3),
  769. PINMUX_IPSR_GPSR(IP10_27_24, DVC_MUTE),
  770. PINMUX_IPSR_MSEL(IP10_31_28, SCL1_A, SEL_I2C01_0),
  771. PINMUX_IPSR_MSEL(IP10_31_28, RX4_A, SEL_SCIF4_0),
  772. PINMUX_IPSR_GPSR(IP10_31_28, PWM5_D),
  773. PINMUX_IPSR_GPSR(IP10_31_28, DU1_DR0),
  774. PINMUX_IPSR_MSEL(IP10_31_28, SSI_SCK6_B, SEL_SSI6_1),
  775. PINMUX_IPSR_GPSR(IP10_31_28, VI0_G0),
  776. /* IPSR11 */
  777. PINMUX_IPSR_MSEL(IP11_3_0, SDA1_A, SEL_I2C01_0),
  778. PINMUX_IPSR_MSEL(IP11_3_0, TX4_A, SEL_SCIF4_0),
  779. PINMUX_IPSR_GPSR(IP11_3_0, DU1_DR1),
  780. PINMUX_IPSR_MSEL(IP11_3_0, SSI_WS6_B, SEL_SSI6_1),
  781. PINMUX_IPSR_GPSR(IP11_3_0, VI0_G1),
  782. PINMUX_IPSR_MSEL(IP11_7_4, MSIOF0_RXD_A, SEL_MSIOF0_0),
  783. PINMUX_IPSR_MSEL(IP11_7_4, RX5_A, SEL_SCIF5_0),
  784. PINMUX_IPSR_MSEL(IP11_7_4, SCL2_C, SEL_I2C02_2),
  785. PINMUX_IPSR_GPSR(IP11_7_4, DU1_DR2),
  786. PINMUX_IPSR_GPSR(IP11_7_4, QSPI1_MOSI_QSPI1_IO0),
  787. PINMUX_IPSR_MSEL(IP11_7_4, SSI_SDATA6_B, SEL_SSI6_1),
  788. PINMUX_IPSR_GPSR(IP11_7_4, VI0_G2),
  789. PINMUX_IPSR_MSEL(IP11_11_8, MSIOF0_TXD_A, SEL_MSIOF0_0),
  790. PINMUX_IPSR_MSEL(IP11_11_8, TX5_A, SEL_SCIF5_0),
  791. PINMUX_IPSR_MSEL(IP11_11_8, SDA2_C, SEL_I2C02_2),
  792. PINMUX_IPSR_GPSR(IP11_11_8, DU1_DR3),
  793. PINMUX_IPSR_GPSR(IP11_11_8, QSPI1_MISO_QSPI1_IO1),
  794. PINMUX_IPSR_MSEL(IP11_11_8, SSI_WS78_B, SEL_SSI7_1),
  795. PINMUX_IPSR_GPSR(IP11_11_8, VI0_G3),
  796. PINMUX_IPSR_MSEL(IP11_15_12, MSIOF0_SCK_A, SEL_MSIOF0_0),
  797. PINMUX_IPSR_GPSR(IP11_15_12, IRQ0),
  798. PINMUX_IPSR_GPSR(IP11_15_12, DU1_DR4),
  799. PINMUX_IPSR_GPSR(IP11_15_12, QSPI1_SPCLK),
  800. PINMUX_IPSR_MSEL(IP11_15_12, SSI_SCK78_B, SEL_SSI7_1),
  801. PINMUX_IPSR_GPSR(IP11_15_12, VI0_G4),
  802. PINMUX_IPSR_MSEL(IP11_19_16, MSIOF0_SYNC_A, SEL_MSIOF0_0),
  803. PINMUX_IPSR_GPSR(IP11_19_16, PWM1_A),
  804. PINMUX_IPSR_GPSR(IP11_19_16, DU1_DR5),
  805. PINMUX_IPSR_GPSR(IP11_19_16, QSPI1_IO2),
  806. PINMUX_IPSR_MSEL(IP11_19_16, SSI_SDATA7_B, SEL_SSI7_1),
  807. PINMUX_IPSR_MSEL(IP11_23_20, MSIOF0_SS1_A, SEL_MSIOF0_0),
  808. PINMUX_IPSR_GPSR(IP11_23_20, DU1_DR6),
  809. PINMUX_IPSR_GPSR(IP11_23_20, QSPI1_IO3),
  810. PINMUX_IPSR_MSEL(IP11_23_20, SSI_SDATA8_B, SEL_SSI8_1),
  811. PINMUX_IPSR_MSEL(IP11_27_24, MSIOF0_SS2_A, SEL_MSIOF0_0),
  812. PINMUX_IPSR_GPSR(IP11_27_24, DU1_DR7),
  813. PINMUX_IPSR_GPSR(IP11_27_24, QSPI1_SSL),
  814. PINMUX_IPSR_MSEL(IP11_31_28, HRX1_A, SEL_HSCIF1_0),
  815. PINMUX_IPSR_MSEL(IP11_31_28, SCL4_A, SEL_I2C04_0),
  816. PINMUX_IPSR_GPSR(IP11_31_28, PWM6_A),
  817. PINMUX_IPSR_GPSR(IP11_31_28, DU1_DG0),
  818. PINMUX_IPSR_MSEL(IP11_31_28, RX0_A, SEL_SCIF0_0),
  819. /* IPSR12 */
  820. PINMUX_IPSR_MSEL(IP12_3_0, HTX1_A, SEL_HSCIF1_0),
  821. PINMUX_IPSR_MSEL(IP12_3_0, SDA4_A, SEL_I2C04_0),
  822. PINMUX_IPSR_GPSR(IP12_3_0, DU1_DG1),
  823. PINMUX_IPSR_MSEL(IP12_3_0, TX0_A, SEL_SCIF0_0),
  824. PINMUX_IPSR_MSEL(IP12_7_4, HCTS1_N_A, SEL_HSCIF1_0),
  825. PINMUX_IPSR_GPSR(IP12_7_4, PWM2_A),
  826. PINMUX_IPSR_GPSR(IP12_7_4, DU1_DG2),
  827. PINMUX_IPSR_MSEL(IP12_7_4, REMOCON_B, SEL_RCN_1),
  828. PINMUX_IPSR_MSEL(IP12_11_8, HRTS1_N_A, SEL_HSCIF1_0),
  829. PINMUX_IPSR_GPSR(IP12_11_8, DU1_DG3),
  830. PINMUX_IPSR_MSEL(IP12_11_8, SSI_WS1_B, SEL_SSI1_1),
  831. PINMUX_IPSR_GPSR(IP12_11_8, IRQ1),
  832. PINMUX_IPSR_GPSR(IP12_15_12, SD2_CLK),
  833. PINMUX_IPSR_GPSR(IP12_15_12, HSCK1),
  834. PINMUX_IPSR_GPSR(IP12_15_12, DU1_DG4),
  835. PINMUX_IPSR_MSEL(IP12_15_12, SSI_SCK1_B, SEL_SSI1_1),
  836. PINMUX_IPSR_GPSR(IP12_19_16, SD2_CMD),
  837. PINMUX_IPSR_MSEL(IP12_19_16, SCIF1_SCK_A, SEL_SCIF1_0),
  838. PINMUX_IPSR_MSEL(IP12_19_16, TCLK2_A, SEL_TMU2_0),
  839. PINMUX_IPSR_GPSR(IP12_19_16, DU1_DG5),
  840. PINMUX_IPSR_MSEL(IP12_19_16, SSI_SCK2_B, SEL_SSI2_1),
  841. PINMUX_IPSR_GPSR(IP12_19_16, PWM3_A),
  842. PINMUX_IPSR_GPSR(IP12_23_20, SD2_DAT0),
  843. PINMUX_IPSR_MSEL(IP12_23_20, RX1_A, SEL_SCIF1_0),
  844. PINMUX_IPSR_MSEL(IP12_23_20, SCL1_E, SEL_I2C01_4),
  845. PINMUX_IPSR_GPSR(IP12_23_20, DU1_DG6),
  846. PINMUX_IPSR_MSEL(IP12_23_20, SSI_SDATA1_B, SEL_SSI1_1),
  847. PINMUX_IPSR_GPSR(IP12_27_24, SD2_DAT1),
  848. PINMUX_IPSR_MSEL(IP12_27_24, TX1_A, SEL_SCIF1_0),
  849. PINMUX_IPSR_MSEL(IP12_27_24, SDA1_E, SEL_I2C01_4),
  850. PINMUX_IPSR_GPSR(IP12_27_24, DU1_DG7),
  851. PINMUX_IPSR_MSEL(IP12_27_24, SSI_WS2_B, SEL_SSI2_1),
  852. PINMUX_IPSR_GPSR(IP12_31_28, SD2_DAT2),
  853. PINMUX_IPSR_MSEL(IP12_31_28, RX2_A, SEL_SCIF2_0),
  854. PINMUX_IPSR_GPSR(IP12_31_28, DU1_DB0),
  855. PINMUX_IPSR_MSEL(IP12_31_28, SSI_SDATA2_B, SEL_SSI2_1),
  856. /* IPSR13 */
  857. PINMUX_IPSR_GPSR(IP13_3_0, SD2_DAT3),
  858. PINMUX_IPSR_MSEL(IP13_3_0, TX2_A, SEL_SCIF2_0),
  859. PINMUX_IPSR_GPSR(IP13_3_0, DU1_DB1),
  860. PINMUX_IPSR_MSEL(IP13_3_0, SSI_WS9_B, SEL_SSI9_1),
  861. PINMUX_IPSR_GPSR(IP13_7_4, SD2_CD),
  862. PINMUX_IPSR_MSEL(IP13_7_4, SCIF2_SCK_A, SEL_SCIF2_CLK_0),
  863. PINMUX_IPSR_GPSR(IP13_7_4, DU1_DB2),
  864. PINMUX_IPSR_MSEL(IP13_7_4, SSI_SCK9_B, SEL_SSI9_1),
  865. PINMUX_IPSR_GPSR(IP13_11_8, SD2_WP),
  866. PINMUX_IPSR_GPSR(IP13_11_8, SCIF3_SCK),
  867. PINMUX_IPSR_GPSR(IP13_11_8, DU1_DB3),
  868. PINMUX_IPSR_MSEL(IP13_11_8, SSI_SDATA9_B, SEL_SSI9_1),
  869. PINMUX_IPSR_MSEL(IP13_15_12, RX3_A, SEL_SCIF3_0),
  870. PINMUX_IPSR_MSEL(IP13_15_12, SCL1_C, SEL_I2C01_2),
  871. PINMUX_IPSR_MSEL(IP13_15_12, MSIOF1_RXD_B, SEL_MSIOF1_1),
  872. PINMUX_IPSR_GPSR(IP13_15_12, DU1_DB4),
  873. PINMUX_IPSR_MSEL(IP13_15_12, AUDIO_CLKA_C, SEL_ADGA_2),
  874. PINMUX_IPSR_MSEL(IP13_15_12, SSI_SDATA4_B, SEL_SSI4_1),
  875. PINMUX_IPSR_MSEL(IP13_19_16, TX3_A, SEL_SCIF3_0),
  876. PINMUX_IPSR_MSEL(IP13_19_16, SDA1_C, SEL_I2C01_2),
  877. PINMUX_IPSR_MSEL(IP13_19_16, MSIOF1_TXD_B, SEL_MSIOF1_1),
  878. PINMUX_IPSR_GPSR(IP13_19_16, DU1_DB5),
  879. PINMUX_IPSR_MSEL(IP13_19_16, AUDIO_CLKB_C, SEL_ADGB_2),
  880. PINMUX_IPSR_MSEL(IP13_19_16, SSI_WS4_B, SEL_SSI4_1),
  881. PINMUX_IPSR_MSEL(IP13_23_20, SCL2_A, SEL_I2C02_0),
  882. PINMUX_IPSR_MSEL(IP13_23_20, MSIOF1_SCK_B, SEL_MSIOF1_1),
  883. PINMUX_IPSR_GPSR(IP13_23_20, DU1_DB6),
  884. PINMUX_IPSR_MSEL(IP13_23_20, AUDIO_CLKC_C, SEL_ADGC_2),
  885. PINMUX_IPSR_MSEL(IP13_23_20, SSI_SCK4_B, SEL_SSI4_1),
  886. PINMUX_IPSR_MSEL(IP13_27_24, SDA2_A, SEL_I2C02_0),
  887. PINMUX_IPSR_MSEL(IP13_27_24, MSIOF1_SYNC_B, SEL_MSIOF1_1),
  888. PINMUX_IPSR_GPSR(IP13_27_24, DU1_DB7),
  889. PINMUX_IPSR_GPSR(IP13_27_24, AUDIO_CLKOUT_C),
  890. PINMUX_IPSR_MSEL(IP13_31_28, SSI_SCK5_A, SEL_SSI5_0),
  891. PINMUX_IPSR_GPSR(IP13_31_28, DU1_DOTCLKOUT1),
  892. /* IPSR14 */
  893. PINMUX_IPSR_MSEL(IP14_3_0, SSI_WS5_A, SEL_SSI5_0),
  894. PINMUX_IPSR_MSEL(IP14_3_0, SCL3_C, SEL_I2C03_2),
  895. PINMUX_IPSR_GPSR(IP14_3_0, DU1_DOTCLKIN),
  896. PINMUX_IPSR_MSEL(IP14_7_4, SSI_SDATA5_A, SEL_SSI5_0),
  897. PINMUX_IPSR_MSEL(IP14_7_4, SDA3_C, SEL_I2C03_2),
  898. PINMUX_IPSR_GPSR(IP14_7_4, DU1_DOTCLKOUT0),
  899. PINMUX_IPSR_MSEL(IP14_11_8, SSI_SCK6_A, SEL_SSI6_0),
  900. PINMUX_IPSR_GPSR(IP14_11_8, DU1_EXODDF_DU1_ODDF_DISP_CDE),
  901. PINMUX_IPSR_MSEL(IP14_15_12, SSI_WS6_A, SEL_SSI6_0),
  902. PINMUX_IPSR_MSEL(IP14_15_12, SCL4_C, SEL_I2C04_2),
  903. PINMUX_IPSR_GPSR(IP14_15_12, DU1_EXHSYNC_DU1_HSYNC),
  904. PINMUX_IPSR_MSEL(IP14_19_16, SSI_SDATA6_A, SEL_SSI6_0),
  905. PINMUX_IPSR_MSEL(IP14_19_16, SDA4_C, SEL_I2C04_2),
  906. PINMUX_IPSR_GPSR(IP14_19_16, DU1_EXVSYNC_DU1_VSYNC),
  907. PINMUX_IPSR_MSEL(IP14_23_20, SSI_SCK78_A, SEL_SSI7_0),
  908. PINMUX_IPSR_MSEL(IP14_23_20, SDA4_E, SEL_I2C04_4),
  909. PINMUX_IPSR_GPSR(IP14_23_20, DU1_DISP),
  910. PINMUX_IPSR_MSEL(IP14_27_24, SSI_WS78_A, SEL_SSI7_0),
  911. PINMUX_IPSR_MSEL(IP14_27_24, SCL4_E, SEL_I2C04_4),
  912. PINMUX_IPSR_GPSR(IP14_27_24, DU1_CDE),
  913. PINMUX_IPSR_MSEL(IP14_31_28, SSI_SDATA7_A, SEL_SSI7_0),
  914. PINMUX_IPSR_GPSR(IP14_31_28, IRQ8),
  915. PINMUX_IPSR_MSEL(IP14_31_28, AUDIO_CLKA_D, SEL_ADGA_3),
  916. PINMUX_IPSR_MSEL(IP14_31_28, CAN_CLK_D, SEL_CANCLK_3),
  917. PINMUX_IPSR_GPSR(IP14_31_28, VI0_G5),
  918. /* IPSR15 */
  919. PINMUX_IPSR_MSEL(IP15_3_0, SSI_SCK0129_A, SEL_SSI0_0),
  920. PINMUX_IPSR_MSEL(IP15_3_0, MSIOF1_RXD_A, SEL_MSIOF1_0),
  921. PINMUX_IPSR_MSEL(IP15_3_0, RX5_D, SEL_SCIF5_3),
  922. PINMUX_IPSR_GPSR(IP15_3_0, VI0_G6),
  923. PINMUX_IPSR_MSEL(IP15_7_4, SSI_WS0129_A, SEL_SSI0_0),
  924. PINMUX_IPSR_MSEL(IP15_7_4, MSIOF1_TXD_A, SEL_MSIOF1_0),
  925. PINMUX_IPSR_MSEL(IP15_7_4, TX5_D, SEL_SCIF5_3),
  926. PINMUX_IPSR_GPSR(IP15_7_4, VI0_G7),
  927. PINMUX_IPSR_MSEL(IP15_11_8, SSI_SDATA0_A, SEL_SSI0_0),
  928. PINMUX_IPSR_MSEL(IP15_11_8, MSIOF1_SYNC_A, SEL_MSIOF1_0),
  929. PINMUX_IPSR_GPSR(IP15_11_8, PWM0_C),
  930. PINMUX_IPSR_GPSR(IP15_11_8, VI0_R0),
  931. PINMUX_IPSR_GPSR(IP15_15_12, SSI_SCK34),
  932. PINMUX_IPSR_MSEL(IP15_15_12, MSIOF1_SCK_A, SEL_MSIOF1_0),
  933. PINMUX_IPSR_GPSR(IP15_15_12, AVB_MDC),
  934. PINMUX_IPSR_GPSR(IP15_15_12, DACK1),
  935. PINMUX_IPSR_GPSR(IP15_15_12, VI0_R1),
  936. PINMUX_IPSR_GPSR(IP15_19_16, SSI_WS34),
  937. PINMUX_IPSR_MSEL(IP15_19_16, MSIOF1_SS1_A, SEL_MSIOF1_0),
  938. PINMUX_IPSR_GPSR(IP15_19_16, AVB_MDIO),
  939. PINMUX_IPSR_MSEL(IP15_19_16, CAN1_RX_A, SEL_CAN1_0),
  940. PINMUX_IPSR_GPSR(IP15_19_16, DREQ1_N),
  941. PINMUX_IPSR_GPSR(IP15_19_16, VI0_R2),
  942. PINMUX_IPSR_GPSR(IP15_23_20, SSI_SDATA3),
  943. PINMUX_IPSR_MSEL(IP15_23_20, MSIOF1_SS2_A, SEL_MSIOF1_0),
  944. PINMUX_IPSR_GPSR(IP15_23_20, AVB_LINK),
  945. PINMUX_IPSR_MSEL(IP15_23_20, CAN1_TX_A, SEL_CAN1_0),
  946. PINMUX_IPSR_GPSR(IP15_23_20, DREQ2_N),
  947. PINMUX_IPSR_GPSR(IP15_23_20, VI0_R3),
  948. PINMUX_IPSR_MSEL(IP15_27_24, SSI_SCK4_A, SEL_SSI4_0),
  949. PINMUX_IPSR_GPSR(IP15_27_24, AVB_MAGIC),
  950. PINMUX_IPSR_GPSR(IP15_27_24, VI0_R4),
  951. PINMUX_IPSR_MSEL(IP15_31_28, SSI_WS4_A, SEL_SSI4_0),
  952. PINMUX_IPSR_GPSR(IP15_31_28, AVB_PHY_INT),
  953. PINMUX_IPSR_GPSR(IP15_31_28, VI0_R5),
  954. /* IPSR16 */
  955. PINMUX_IPSR_MSEL(IP16_3_0, SSI_SDATA4_A, SEL_SSI4_0),
  956. PINMUX_IPSR_GPSR(IP16_3_0, AVB_CRS),
  957. PINMUX_IPSR_GPSR(IP16_3_0, VI0_R6),
  958. PINMUX_IPSR_MSEL(IP16_7_4, SSI_SCK1_A, SEL_SSI1_0),
  959. PINMUX_IPSR_MSEL(IP16_7_4, SCIF1_SCK_B, SEL_SCIF1_1),
  960. PINMUX_IPSR_GPSR(IP16_7_4, PWM1_D),
  961. PINMUX_IPSR_GPSR(IP16_7_4, IRQ9),
  962. PINMUX_IPSR_MSEL(IP16_7_4, REMOCON_A, SEL_RCN_0),
  963. PINMUX_IPSR_GPSR(IP16_7_4, DACK2),
  964. PINMUX_IPSR_GPSR(IP16_7_4, VI0_CLK),
  965. PINMUX_IPSR_GPSR(IP16_7_4, AVB_COL),
  966. PINMUX_IPSR_MSEL(IP16_11_8, SSI_SDATA8_A, SEL_SSI8_0),
  967. PINMUX_IPSR_MSEL(IP16_11_8, RX1_B, SEL_SCIF1_1),
  968. PINMUX_IPSR_MSEL(IP16_11_8, CAN0_RX_D, SEL_CAN0_3),
  969. PINMUX_IPSR_MSEL(IP16_11_8, AVB_AVTP_CAPTURE_B, SEL_AVB_1),
  970. PINMUX_IPSR_GPSR(IP16_11_8, VI0_R7),
  971. PINMUX_IPSR_MSEL(IP16_15_12, SSI_WS1_A, SEL_SSI1_0),
  972. PINMUX_IPSR_MSEL(IP16_15_12, TX1_B, SEL_SCIF1_1),
  973. PINMUX_IPSR_MSEL(IP16_15_12, CAN0_TX_D, SEL_CAN0_3),
  974. PINMUX_IPSR_MSEL(IP16_15_12, AVB_AVTP_MATCH_B, SEL_AVB_1),
  975. PINMUX_IPSR_GPSR(IP16_15_12, VI0_DATA0_VI0_B0),
  976. PINMUX_IPSR_MSEL(IP16_19_16, SSI_SDATA1_A, SEL_SSI1_0),
  977. PINMUX_IPSR_MSEL(IP16_19_16, HRX1_B, SEL_HSCIF1_1),
  978. PINMUX_IPSR_GPSR(IP16_19_16, VI0_DATA1_VI0_B1),
  979. PINMUX_IPSR_MSEL(IP16_23_20, SSI_SCK2_A, SEL_SSI2_0),
  980. PINMUX_IPSR_MSEL(IP16_23_20, HTX1_B, SEL_HSCIF1_1),
  981. PINMUX_IPSR_GPSR(IP16_23_20, AVB_TXD7),
  982. PINMUX_IPSR_GPSR(IP16_23_20, VI0_DATA2_VI0_B2),
  983. PINMUX_IPSR_MSEL(IP16_27_24, SSI_WS2_A, SEL_SSI2_0),
  984. PINMUX_IPSR_MSEL(IP16_27_24, HCTS1_N_B, SEL_HSCIF1_1),
  985. PINMUX_IPSR_GPSR(IP16_27_24, AVB_TX_ER),
  986. PINMUX_IPSR_GPSR(IP16_27_24, VI0_DATA3_VI0_B3),
  987. PINMUX_IPSR_MSEL(IP16_31_28, SSI_SDATA2_A, SEL_SSI2_0),
  988. PINMUX_IPSR_MSEL(IP16_31_28, HRTS1_N_B, SEL_HSCIF1_1),
  989. PINMUX_IPSR_GPSR(IP16_31_28, VI0_DATA4_VI0_B4),
  990. /* IPSR17 */
  991. PINMUX_IPSR_MSEL(IP17_3_0, SSI_SCK9_A, SEL_SSI9_0),
  992. PINMUX_IPSR_MSEL(IP17_3_0, RX2_B, SEL_SCIF2_1),
  993. PINMUX_IPSR_MSEL(IP17_3_0, SCL3_E, SEL_I2C03_4),
  994. PINMUX_IPSR_GPSR(IP17_3_0, EX_WAIT1),
  995. PINMUX_IPSR_GPSR(IP17_3_0, VI0_DATA5_VI0_B5),
  996. PINMUX_IPSR_MSEL(IP17_7_4, SSI_WS9_A, SEL_SSI9_0),
  997. PINMUX_IPSR_MSEL(IP17_7_4, TX2_B, SEL_SCIF2_1),
  998. PINMUX_IPSR_MSEL(IP17_7_4, SDA3_E, SEL_I2C03_4),
  999. PINMUX_IPSR_GPSR(IP17_7_4, VI0_DATA6_VI0_B6),
  1000. PINMUX_IPSR_MSEL(IP17_11_8, SSI_SDATA9_A, SEL_SSI9_0),
  1001. PINMUX_IPSR_GPSR(IP17_11_8, SCIF2_SCK_B),
  1002. PINMUX_IPSR_GPSR(IP17_11_8, PWM2_D),
  1003. PINMUX_IPSR_GPSR(IP17_11_8, VI0_DATA7_VI0_B7),
  1004. PINMUX_IPSR_MSEL(IP17_15_12, AUDIO_CLKA_A, SEL_ADGA_0),
  1005. PINMUX_IPSR_MSEL(IP17_15_12, SCL0_B, SEL_I2C00_1),
  1006. PINMUX_IPSR_GPSR(IP17_15_12, VI0_CLKENB),
  1007. PINMUX_IPSR_MSEL(IP17_19_16, AUDIO_CLKB_A, SEL_ADGB_0),
  1008. PINMUX_IPSR_MSEL(IP17_19_16, SDA0_B, SEL_I2C00_1),
  1009. PINMUX_IPSR_GPSR(IP17_19_16, VI0_FIELD),
  1010. PINMUX_IPSR_MSEL(IP17_23_20, AUDIO_CLKC_A, SEL_ADGC_0),
  1011. PINMUX_IPSR_MSEL(IP17_23_20, SCL4_B, SEL_I2C04_1),
  1012. PINMUX_IPSR_GPSR(IP17_23_20, VI0_HSYNC_N),
  1013. PINMUX_IPSR_GPSR(IP17_27_24, AUDIO_CLKOUT_A),
  1014. PINMUX_IPSR_MSEL(IP17_27_24, SDA4_B, SEL_I2C04_1),
  1015. PINMUX_IPSR_GPSR(IP17_27_24, VI0_VSYNC_N),
  1016. };
  1017. static const struct sh_pfc_pin pinmux_pins[] = {
  1018. PINMUX_GPIO_GP_ALL(),
  1019. };
  1020. /* - AVB -------------------------------------------------------------------- */
  1021. static const unsigned int avb_col_pins[] = {
  1022. RCAR_GP_PIN(5, 18),
  1023. };
  1024. static const unsigned int avb_col_mux[] = {
  1025. AVB_COL_MARK,
  1026. };
  1027. static const unsigned int avb_crs_pins[] = {
  1028. RCAR_GP_PIN(5, 17),
  1029. };
  1030. static const unsigned int avb_crs_mux[] = {
  1031. AVB_CRS_MARK,
  1032. };
  1033. static const unsigned int avb_link_pins[] = {
  1034. RCAR_GP_PIN(5, 14),
  1035. };
  1036. static const unsigned int avb_link_mux[] = {
  1037. AVB_LINK_MARK,
  1038. };
  1039. static const unsigned int avb_magic_pins[] = {
  1040. RCAR_GP_PIN(5, 15),
  1041. };
  1042. static const unsigned int avb_magic_mux[] = {
  1043. AVB_MAGIC_MARK,
  1044. };
  1045. static const unsigned int avb_phy_int_pins[] = {
  1046. RCAR_GP_PIN(5, 16),
  1047. };
  1048. static const unsigned int avb_phy_int_mux[] = {
  1049. AVB_PHY_INT_MARK,
  1050. };
  1051. static const unsigned int avb_mdio_pins[] = {
  1052. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 13),
  1053. };
  1054. static const unsigned int avb_mdio_mux[] = {
  1055. AVB_MDC_MARK, AVB_MDIO_MARK,
  1056. };
  1057. static const unsigned int avb_mii_tx_rx_pins[] = {
  1058. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
  1059. RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 13),
  1060. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  1061. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 1),
  1062. RCAR_GP_PIN(3, 10),
  1063. };
  1064. static const unsigned int avb_mii_tx_rx_mux[] = {
  1065. AVB_TX_CLK_MARK, AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
  1066. AVB_TXD3_MARK, AVB_TX_EN_MARK,
  1067. AVB_RX_CLK_MARK, AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
  1068. AVB_RXD3_MARK, AVB_RX_DV_MARK, AVB_RX_ER_MARK,
  1069. };
  1070. static const unsigned int avb_mii_tx_er_pins[] = {
  1071. RCAR_GP_PIN(5, 23),
  1072. };
  1073. static const unsigned int avb_mii_tx_er_mux[] = {
  1074. AVB_TX_ER_MARK,
  1075. };
  1076. static const unsigned int avb_gmii_tx_rx_pins[] = {
  1077. RCAR_GP_PIN(4, 1), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
  1078. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 16),
  1079. RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
  1080. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(5, 22), RCAR_GP_PIN(3, 13),
  1081. RCAR_GP_PIN(5, 23),
  1082. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  1083. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
  1084. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  1085. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 10),
  1086. };
  1087. static const unsigned int avb_gmii_tx_rx_mux[] = {
  1088. AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK, AVB_TX_CLK_MARK, AVB_TXD0_MARK,
  1089. AVB_TXD1_MARK, AVB_TXD2_MARK, AVB_TXD3_MARK, AVB_TXD4_MARK,
  1090. AVB_TXD5_MARK, AVB_TXD6_MARK, AVB_TXD7_MARK, AVB_TX_EN_MARK,
  1091. AVB_TX_ER_MARK,
  1092. AVB_RX_CLK_MARK, AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
  1093. AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK, AVB_RXD6_MARK,
  1094. AVB_RXD7_MARK, AVB_RX_DV_MARK, AVB_RX_ER_MARK,
  1095. };
  1096. static const unsigned int avb_avtp_match_a_pins[] = {
  1097. RCAR_GP_PIN(1, 15),
  1098. };
  1099. static const unsigned int avb_avtp_match_a_mux[] = {
  1100. AVB_AVTP_MATCH_A_MARK,
  1101. };
  1102. static const unsigned int avb_avtp_capture_a_pins[] = {
  1103. RCAR_GP_PIN(1, 14),
  1104. };
  1105. static const unsigned int avb_avtp_capture_a_mux[] = {
  1106. AVB_AVTP_CAPTURE_A_MARK,
  1107. };
  1108. static const unsigned int avb_avtp_match_b_pins[] = {
  1109. RCAR_GP_PIN(5, 20),
  1110. };
  1111. static const unsigned int avb_avtp_match_b_mux[] = {
  1112. AVB_AVTP_MATCH_B_MARK,
  1113. };
  1114. static const unsigned int avb_avtp_capture_b_pins[] = {
  1115. RCAR_GP_PIN(5, 19),
  1116. };
  1117. static const unsigned int avb_avtp_capture_b_mux[] = {
  1118. AVB_AVTP_CAPTURE_B_MARK,
  1119. };
  1120. /* - DU --------------------------------------------------------------------- */
  1121. static const unsigned int du0_rgb666_pins[] = {
  1122. /* R[7:2], G[7:2], B[7:2] */
  1123. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 5),
  1124. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2),
  1125. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
  1126. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
  1127. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22), RCAR_GP_PIN(2, 21),
  1128. RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 18),
  1129. };
  1130. static const unsigned int du0_rgb666_mux[] = {
  1131. DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
  1132. DU0_DR3_MARK, DU0_DR2_MARK,
  1133. DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
  1134. DU0_DG3_MARK, DU0_DG2_MARK,
  1135. DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
  1136. DU0_DB3_MARK, DU0_DB2_MARK,
  1137. };
  1138. static const unsigned int du0_rgb888_pins[] = {
  1139. /* R[7:0], G[7:0], B[7:0] */
  1140. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 5),
  1141. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 2),
  1142. RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 0),
  1143. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
  1144. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 10),
  1145. RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 8),
  1146. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22), RCAR_GP_PIN(2, 21),
  1147. RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 18),
  1148. RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 16),
  1149. };
  1150. static const unsigned int du0_rgb888_mux[] = {
  1151. DU0_DR7_MARK, DU0_DR6_MARK, DU0_DR5_MARK, DU0_DR4_MARK,
  1152. DU0_DR3_MARK, DU0_DR2_MARK, DU0_DR1_MARK, DU0_DR0_MARK,
  1153. DU0_DG7_MARK, DU0_DG6_MARK, DU0_DG5_MARK, DU0_DG4_MARK,
  1154. DU0_DG3_MARK, DU0_DG2_MARK, DU0_DG1_MARK, DU0_DG0_MARK,
  1155. DU0_DB7_MARK, DU0_DB6_MARK, DU0_DB5_MARK, DU0_DB4_MARK,
  1156. DU0_DB3_MARK, DU0_DB2_MARK, DU0_DB1_MARK, DU0_DB0_MARK,
  1157. };
  1158. static const unsigned int du0_clk0_out_pins[] = {
  1159. /* DOTCLKOUT0 */
  1160. RCAR_GP_PIN(2, 25),
  1161. };
  1162. static const unsigned int du0_clk0_out_mux[] = {
  1163. DU0_DOTCLKOUT0_MARK
  1164. };
  1165. static const unsigned int du0_clk1_out_pins[] = {
  1166. /* DOTCLKOUT1 */
  1167. RCAR_GP_PIN(2, 26),
  1168. };
  1169. static const unsigned int du0_clk1_out_mux[] = {
  1170. DU0_DOTCLKOUT1_MARK
  1171. };
  1172. static const unsigned int du0_clk_in_pins[] = {
  1173. /* CLKIN */
  1174. RCAR_GP_PIN(2, 24),
  1175. };
  1176. static const unsigned int du0_clk_in_mux[] = {
  1177. DU0_DOTCLKIN_MARK
  1178. };
  1179. static const unsigned int du0_sync_pins[] = {
  1180. /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
  1181. RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 27),
  1182. };
  1183. static const unsigned int du0_sync_mux[] = {
  1184. DU0_EXVSYNC_DU0_VSYNC_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK
  1185. };
  1186. static const unsigned int du0_oddf_pins[] = {
  1187. /* EXODDF/ODDF/DISP/CDE */
  1188. RCAR_GP_PIN(2, 29),
  1189. };
  1190. static const unsigned int du0_oddf_mux[] = {
  1191. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK,
  1192. };
  1193. static const unsigned int du0_cde_pins[] = {
  1194. /* CDE */
  1195. RCAR_GP_PIN(2, 31),
  1196. };
  1197. static const unsigned int du0_cde_mux[] = {
  1198. DU0_CDE_MARK,
  1199. };
  1200. static const unsigned int du0_disp_pins[] = {
  1201. /* DISP */
  1202. RCAR_GP_PIN(2, 30),
  1203. };
  1204. static const unsigned int du0_disp_mux[] = {
  1205. DU0_DISP_MARK
  1206. };
  1207. /* - I2C4 ------------------------------------------------------------------- */
  1208. static const unsigned int i2c4_a_pins[] = {
  1209. /* SCL, SDA */
  1210. RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
  1211. };
  1212. static const unsigned int i2c4_a_mux[] = {
  1213. SCL4_A_MARK, SDA4_A_MARK,
  1214. };
  1215. static const unsigned int i2c4_b_pins[] = {
  1216. /* SCL, SDA */
  1217. RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 31),
  1218. };
  1219. static const unsigned int i2c4_b_mux[] = {
  1220. SCL4_B_MARK, SDA4_B_MARK,
  1221. };
  1222. static const unsigned int i2c4_c_pins[] = {
  1223. /* SCL, SDA */
  1224. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
  1225. };
  1226. static const unsigned int i2c4_c_mux[] = {
  1227. SCL4_C_MARK, SDA4_C_MARK,
  1228. };
  1229. static const unsigned int i2c4_d_pins[] = {
  1230. /* SCL, SDA */
  1231. RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
  1232. };
  1233. static const unsigned int i2c4_d_mux[] = {
  1234. SCL4_D_MARK, SDA4_D_MARK,
  1235. };
  1236. static const unsigned int i2c4_e_pins[] = {
  1237. /* SCL, SDA */
  1238. RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 6),
  1239. };
  1240. static const unsigned int i2c4_e_mux[] = {
  1241. SCL4_E_MARK, SDA4_E_MARK,
  1242. };
  1243. /* - MMC -------------------------------------------------------------------- */
  1244. static const unsigned int mmc_data1_pins[] = {
  1245. /* D0 */
  1246. RCAR_GP_PIN(0, 15),
  1247. };
  1248. static const unsigned int mmc_data1_mux[] = {
  1249. MMC0_D0_SDHI1_D0_MARK,
  1250. };
  1251. static const unsigned int mmc_data4_pins[] = {
  1252. /* D[0:3] */
  1253. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 16),
  1254. RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 18),
  1255. };
  1256. static const unsigned int mmc_data4_mux[] = {
  1257. MMC0_D0_SDHI1_D0_MARK, MMC0_D1_SDHI1_D1_MARK,
  1258. MMC0_D2_SDHI1_D2_MARK, MMC0_D3_SDHI1_D3_MARK,
  1259. };
  1260. static const unsigned int mmc_data8_pins[] = {
  1261. /* D[0:3] */
  1262. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 16),
  1263. RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 18),
  1264. RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 20),
  1265. RCAR_GP_PIN(0, 21), RCAR_GP_PIN(0, 22),
  1266. };
  1267. static const unsigned int mmc_data8_mux[] = {
  1268. MMC0_D0_SDHI1_D0_MARK, MMC0_D1_SDHI1_D1_MARK,
  1269. MMC0_D2_SDHI1_D2_MARK, MMC0_D3_SDHI1_D3_MARK,
  1270. MMC0_D4_MARK, MMC0_D5_MARK,
  1271. MMC0_D6_MARK, MMC0_D7_MARK,
  1272. };
  1273. static const unsigned int mmc_ctrl_pins[] = {
  1274. /* CLK, CMD */
  1275. RCAR_GP_PIN(0, 13), RCAR_GP_PIN(0, 14),
  1276. };
  1277. static const unsigned int mmc_ctrl_mux[] = {
  1278. MMC0_CLK_SDHI1_CLK_MARK, MMC0_CMD_SDHI1_CMD_MARK,
  1279. };
  1280. /* - QSPI ------------------------------------------------------------------- */
  1281. static const unsigned int qspi0_ctrl_pins[] = {
  1282. /* SPCLK, SSL */
  1283. RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 21),
  1284. };
  1285. static const unsigned int qspi0_ctrl_mux[] = {
  1286. QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
  1287. };
  1288. static const unsigned int qspi0_data2_pins[] = {
  1289. /* MOSI_IO0, MISO_IO1 */
  1290. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
  1291. };
  1292. static const unsigned int qspi0_data2_mux[] = {
  1293. QSPI0_MOSI_QSPI0_IO0_MARK, QSPI0_MISO_QSPI0_IO1_MARK,
  1294. };
  1295. static const unsigned int qspi0_data4_pins[] = {
  1296. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  1297. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18), RCAR_GP_PIN(1, 19),
  1298. RCAR_GP_PIN(1, 20),
  1299. };
  1300. static const unsigned int qspi0_data4_mux[] = {
  1301. QSPI0_MOSI_QSPI0_IO0_MARK, QSPI0_MISO_QSPI0_IO1_MARK,
  1302. QSPI0_IO2_MARK, QSPI0_IO3_MARK,
  1303. };
  1304. /* - SCIF0 ------------------------------------------------------------------ */
  1305. static const unsigned int scif0_data_a_pins[] = {
  1306. /* RX, TX */
  1307. RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
  1308. };
  1309. static const unsigned int scif0_data_a_mux[] = {
  1310. RX0_A_MARK, TX0_A_MARK,
  1311. };
  1312. static const unsigned int scif0_data_b_pins[] = {
  1313. /* RX, TX */
  1314. RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12),
  1315. };
  1316. static const unsigned int scif0_data_b_mux[] = {
  1317. RX0_B_MARK, TX0_B_MARK,
  1318. };
  1319. static const unsigned int scif0_data_c_pins[] = {
  1320. /* RX, TX */
  1321. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
  1322. };
  1323. static const unsigned int scif0_data_c_mux[] = {
  1324. RX0_C_MARK, TX0_C_MARK,
  1325. };
  1326. static const unsigned int scif0_data_d_pins[] = {
  1327. /* RX, TX */
  1328. RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
  1329. };
  1330. static const unsigned int scif0_data_d_mux[] = {
  1331. RX0_D_MARK, TX0_D_MARK,
  1332. };
  1333. /* - SCIF1 ------------------------------------------------------------------ */
  1334. static const unsigned int scif1_data_a_pins[] = {
  1335. /* RX, TX */
  1336. RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
  1337. };
  1338. static const unsigned int scif1_data_a_mux[] = {
  1339. RX1_A_MARK, TX1_A_MARK,
  1340. };
  1341. static const unsigned int scif1_clk_a_pins[] = {
  1342. /* SCK */
  1343. RCAR_GP_PIN(4, 15),
  1344. };
  1345. static const unsigned int scif1_clk_a_mux[] = {
  1346. SCIF1_SCK_A_MARK,
  1347. };
  1348. static const unsigned int scif1_data_b_pins[] = {
  1349. /* RX, TX */
  1350. RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
  1351. };
  1352. static const unsigned int scif1_data_b_mux[] = {
  1353. RX1_B_MARK, TX1_B_MARK,
  1354. };
  1355. static const unsigned int scif1_clk_b_pins[] = {
  1356. /* SCK */
  1357. RCAR_GP_PIN(5, 18),
  1358. };
  1359. static const unsigned int scif1_clk_b_mux[] = {
  1360. SCIF1_SCK_B_MARK,
  1361. };
  1362. static const unsigned int scif1_data_c_pins[] = {
  1363. /* RX, TX */
  1364. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 9),
  1365. };
  1366. static const unsigned int scif1_data_c_mux[] = {
  1367. RX1_C_MARK, TX1_C_MARK,
  1368. };
  1369. static const unsigned int scif1_clk_c_pins[] = {
  1370. /* SCK */
  1371. RCAR_GP_PIN(1, 7),
  1372. };
  1373. static const unsigned int scif1_clk_c_mux[] = {
  1374. SCIF1_SCK_C_MARK,
  1375. };
  1376. static const unsigned int scif1_data_d_pins[] = {
  1377. /* RX, TX */
  1378. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
  1379. };
  1380. static const unsigned int scif1_data_d_mux[] = {
  1381. RX1_D_MARK, TX1_D_MARK,
  1382. };
  1383. /* - SCIF2 ------------------------------------------------------------------ */
  1384. static const unsigned int scif2_data_a_pins[] = {
  1385. /* RX, TX */
  1386. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 19),
  1387. };
  1388. static const unsigned int scif2_data_a_mux[] = {
  1389. RX2_A_MARK, TX2_A_MARK,
  1390. };
  1391. static const unsigned int scif2_clk_a_pins[] = {
  1392. /* SCK */
  1393. RCAR_GP_PIN(4, 20),
  1394. };
  1395. static const unsigned int scif2_clk_a_mux[] = {
  1396. SCIF2_SCK_A_MARK,
  1397. };
  1398. static const unsigned int scif2_data_b_pins[] = {
  1399. /* RX, TX */
  1400. RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 26),
  1401. };
  1402. static const unsigned int scif2_data_b_mux[] = {
  1403. RX2_B_MARK, TX2_B_MARK,
  1404. };
  1405. static const unsigned int scif2_clk_b_pins[] = {
  1406. /* SCK */
  1407. RCAR_GP_PIN(5, 27),
  1408. };
  1409. static const unsigned int scif2_clk_b_mux[] = {
  1410. SCIF2_SCK_B_MARK,
  1411. };
  1412. static const unsigned int scif2_data_c_pins[] = {
  1413. /* RX, TX */
  1414. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  1415. };
  1416. static const unsigned int scif2_data_c_mux[] = {
  1417. RX2_C_MARK, TX2_C_MARK,
  1418. };
  1419. /* - SCIF3 ------------------------------------------------------------------ */
  1420. static const unsigned int scif3_data_a_pins[] = {
  1421. /* RX, TX */
  1422. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
  1423. };
  1424. static const unsigned int scif3_data_a_mux[] = {
  1425. RX3_A_MARK, TX3_A_MARK,
  1426. };
  1427. static const unsigned int scif3_clk_pins[] = {
  1428. /* SCK */
  1429. RCAR_GP_PIN(4, 21),
  1430. };
  1431. static const unsigned int scif3_clk_mux[] = {
  1432. SCIF3_SCK_MARK,
  1433. };
  1434. static const unsigned int scif3_data_b_pins[] = {
  1435. /* RX, TX */
  1436. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  1437. };
  1438. static const unsigned int scif3_data_b_mux[] = {
  1439. RX3_B_MARK, TX3_B_MARK,
  1440. };
  1441. static const unsigned int scif3_data_c_pins[] = {
  1442. /* RX, TX */
  1443. RCAR_GP_PIN(0, 5), RCAR_GP_PIN(0, 6),
  1444. };
  1445. static const unsigned int scif3_data_c_mux[] = {
  1446. RX3_C_MARK, TX3_C_MARK,
  1447. };
  1448. /* - SCIF4 ------------------------------------------------------------------ */
  1449. static const unsigned int scif4_data_a_pins[] = {
  1450. /* RX, TX */
  1451. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
  1452. };
  1453. static const unsigned int scif4_data_a_mux[] = {
  1454. RX4_A_MARK, TX4_A_MARK,
  1455. };
  1456. static const unsigned int scif4_data_b_pins[] = {
  1457. /* RX, TX */
  1458. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
  1459. };
  1460. static const unsigned int scif4_data_b_mux[] = {
  1461. RX4_B_MARK, TX4_B_MARK,
  1462. };
  1463. static const unsigned int scif4_data_c_pins[] = {
  1464. /* RX, TX */
  1465. RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 14),
  1466. };
  1467. static const unsigned int scif4_data_c_mux[] = {
  1468. RX4_C_MARK, TX4_C_MARK,
  1469. };
  1470. static const unsigned int scif4_data_d_pins[] = {
  1471. /* RX, TX */
  1472. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
  1473. };
  1474. static const unsigned int scif4_data_d_mux[] = {
  1475. RX4_D_MARK, TX4_D_MARK,
  1476. };
  1477. static const unsigned int scif4_data_e_pins[] = {
  1478. /* RX, TX */
  1479. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 8),
  1480. };
  1481. static const unsigned int scif4_data_e_mux[] = {
  1482. RX4_E_MARK, TX4_E_MARK,
  1483. };
  1484. /* - SCIF5 ------------------------------------------------------------------ */
  1485. static const unsigned int scif5_data_a_pins[] = {
  1486. /* RX, TX */
  1487. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
  1488. };
  1489. static const unsigned int scif5_data_a_mux[] = {
  1490. RX5_A_MARK, TX5_A_MARK,
  1491. };
  1492. static const unsigned int scif5_data_b_pins[] = {
  1493. /* RX, TX */
  1494. RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 1),
  1495. };
  1496. static const unsigned int scif5_data_b_mux[] = {
  1497. RX5_B_MARK, TX5_B_MARK,
  1498. };
  1499. static const unsigned int scif5_data_c_pins[] = {
  1500. /* RX, TX */
  1501. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  1502. };
  1503. static const unsigned int scif5_data_c_mux[] = {
  1504. RX5_C_MARK, TX5_C_MARK,
  1505. };
  1506. static const unsigned int scif5_data_d_pins[] = {
  1507. /* RX, TX */
  1508. RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
  1509. };
  1510. static const unsigned int scif5_data_d_mux[] = {
  1511. RX5_D_MARK, TX5_D_MARK,
  1512. };
  1513. static const unsigned int scif5_data_e_pins[] = {
  1514. /* RX, TX */
  1515. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
  1516. };
  1517. static const unsigned int scif5_data_e_mux[] = {
  1518. RX5_E_MARK, TX5_E_MARK,
  1519. };
  1520. static const unsigned int scif5_data_f_pins[] = {
  1521. /* RX, TX */
  1522. RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28),
  1523. };
  1524. static const unsigned int scif5_data_f_mux[] = {
  1525. RX5_F_MARK, TX5_F_MARK,
  1526. };
  1527. /* - SCIF Clock ------------------------------------------------------------- */
  1528. static const unsigned int scif_clk_a_pins[] = {
  1529. /* SCIF_CLK */
  1530. RCAR_GP_PIN(1, 22),
  1531. };
  1532. static const unsigned int scif_clk_a_mux[] = {
  1533. SCIF_CLK_A_MARK,
  1534. };
  1535. static const unsigned int scif_clk_b_pins[] = {
  1536. /* SCIF_CLK */
  1537. RCAR_GP_PIN(3, 29),
  1538. };
  1539. static const unsigned int scif_clk_b_mux[] = {
  1540. SCIF_CLK_B_MARK,
  1541. };
  1542. /* - SDHI2 ------------------------------------------------------------------ */
  1543. static const unsigned int sdhi2_data1_pins[] = {
  1544. /* D0 */
  1545. RCAR_GP_PIN(4, 16),
  1546. };
  1547. static const unsigned int sdhi2_data1_mux[] = {
  1548. SD2_DAT0_MARK,
  1549. };
  1550. static const unsigned int sdhi2_data4_pins[] = {
  1551. /* D[0:3] */
  1552. RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
  1553. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 19),
  1554. };
  1555. static const unsigned int sdhi2_data4_mux[] = {
  1556. SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
  1557. };
  1558. static const unsigned int sdhi2_ctrl_pins[] = {
  1559. /* CLK, CMD */
  1560. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
  1561. };
  1562. static const unsigned int sdhi2_ctrl_mux[] = {
  1563. SD2_CLK_MARK, SD2_CMD_MARK,
  1564. };
  1565. static const unsigned int sdhi2_cd_pins[] = {
  1566. /* CD */
  1567. RCAR_GP_PIN(4, 20),
  1568. };
  1569. static const unsigned int sdhi2_cd_mux[] = {
  1570. SD2_CD_MARK,
  1571. };
  1572. static const unsigned int sdhi2_wp_pins[] = {
  1573. /* WP */
  1574. RCAR_GP_PIN(4, 21),
  1575. };
  1576. static const unsigned int sdhi2_wp_mux[] = {
  1577. SD2_WP_MARK,
  1578. };
  1579. /* - USB0 ------------------------------------------------------------------- */
  1580. static const unsigned int usb0_pins[] = {
  1581. RCAR_GP_PIN(0, 0), /* PWEN */
  1582. RCAR_GP_PIN(0, 1), /* OVC */
  1583. };
  1584. static const unsigned int usb0_mux[] = {
  1585. USB0_PWEN_MARK,
  1586. USB0_OVC_MARK,
  1587. };
  1588. /* - USB1 ------------------------------------------------------------------- */
  1589. static const unsigned int usb1_pins[] = {
  1590. RCAR_GP_PIN(0, 2), /* PWEN */
  1591. RCAR_GP_PIN(0, 3), /* OVC */
  1592. };
  1593. static const unsigned int usb1_mux[] = {
  1594. USB1_PWEN_MARK,
  1595. USB1_OVC_MARK,
  1596. };
  1597. static const struct sh_pfc_pin_group pinmux_groups[] = {
  1598. SH_PFC_PIN_GROUP(avb_col),
  1599. SH_PFC_PIN_GROUP(avb_crs),
  1600. SH_PFC_PIN_GROUP(avb_link),
  1601. SH_PFC_PIN_GROUP(avb_magic),
  1602. SH_PFC_PIN_GROUP(avb_phy_int),
  1603. SH_PFC_PIN_GROUP(avb_mdio),
  1604. SH_PFC_PIN_GROUP(avb_mii_tx_rx),
  1605. SH_PFC_PIN_GROUP(avb_mii_tx_er),
  1606. SH_PFC_PIN_GROUP(avb_gmii_tx_rx),
  1607. SH_PFC_PIN_GROUP(avb_avtp_match_a),
  1608. SH_PFC_PIN_GROUP(avb_avtp_capture_a),
  1609. SH_PFC_PIN_GROUP(avb_avtp_match_b),
  1610. SH_PFC_PIN_GROUP(avb_avtp_capture_b),
  1611. SH_PFC_PIN_GROUP(du0_rgb666),
  1612. SH_PFC_PIN_GROUP(du0_rgb888),
  1613. SH_PFC_PIN_GROUP(du0_clk0_out),
  1614. SH_PFC_PIN_GROUP(du0_clk1_out),
  1615. SH_PFC_PIN_GROUP(du0_clk_in),
  1616. SH_PFC_PIN_GROUP(du0_sync),
  1617. SH_PFC_PIN_GROUP(du0_oddf),
  1618. SH_PFC_PIN_GROUP(du0_cde),
  1619. SH_PFC_PIN_GROUP(du0_disp),
  1620. SH_PFC_PIN_GROUP(i2c4_a),
  1621. SH_PFC_PIN_GROUP(i2c4_b),
  1622. SH_PFC_PIN_GROUP(i2c4_c),
  1623. SH_PFC_PIN_GROUP(i2c4_d),
  1624. SH_PFC_PIN_GROUP(i2c4_e),
  1625. SH_PFC_PIN_GROUP(mmc_data1),
  1626. SH_PFC_PIN_GROUP(mmc_data4),
  1627. SH_PFC_PIN_GROUP(mmc_data8),
  1628. SH_PFC_PIN_GROUP(mmc_ctrl),
  1629. SH_PFC_PIN_GROUP(qspi0_ctrl),
  1630. SH_PFC_PIN_GROUP(qspi0_data2),
  1631. SH_PFC_PIN_GROUP(qspi0_data4),
  1632. SH_PFC_PIN_GROUP(scif0_data_a),
  1633. SH_PFC_PIN_GROUP(scif0_data_b),
  1634. SH_PFC_PIN_GROUP(scif0_data_c),
  1635. SH_PFC_PIN_GROUP(scif0_data_d),
  1636. SH_PFC_PIN_GROUP(scif1_data_a),
  1637. SH_PFC_PIN_GROUP(scif1_clk_a),
  1638. SH_PFC_PIN_GROUP(scif1_data_b),
  1639. SH_PFC_PIN_GROUP(scif1_clk_b),
  1640. SH_PFC_PIN_GROUP(scif1_data_c),
  1641. SH_PFC_PIN_GROUP(scif1_clk_c),
  1642. SH_PFC_PIN_GROUP(scif1_data_d),
  1643. SH_PFC_PIN_GROUP(scif2_data_a),
  1644. SH_PFC_PIN_GROUP(scif2_clk_a),
  1645. SH_PFC_PIN_GROUP(scif2_data_b),
  1646. SH_PFC_PIN_GROUP(scif2_clk_b),
  1647. SH_PFC_PIN_GROUP(scif2_data_c),
  1648. SH_PFC_PIN_GROUP(scif3_data_a),
  1649. SH_PFC_PIN_GROUP(scif3_clk),
  1650. SH_PFC_PIN_GROUP(scif3_data_b),
  1651. SH_PFC_PIN_GROUP(scif3_data_c),
  1652. SH_PFC_PIN_GROUP(scif4_data_a),
  1653. SH_PFC_PIN_GROUP(scif4_data_b),
  1654. SH_PFC_PIN_GROUP(scif4_data_c),
  1655. SH_PFC_PIN_GROUP(scif4_data_d),
  1656. SH_PFC_PIN_GROUP(scif4_data_e),
  1657. SH_PFC_PIN_GROUP(scif5_data_a),
  1658. SH_PFC_PIN_GROUP(scif5_data_b),
  1659. SH_PFC_PIN_GROUP(scif5_data_c),
  1660. SH_PFC_PIN_GROUP(scif5_data_d),
  1661. SH_PFC_PIN_GROUP(scif5_data_e),
  1662. SH_PFC_PIN_GROUP(scif5_data_f),
  1663. SH_PFC_PIN_GROUP(scif_clk_a),
  1664. SH_PFC_PIN_GROUP(scif_clk_b),
  1665. SH_PFC_PIN_GROUP(sdhi2_data1),
  1666. SH_PFC_PIN_GROUP(sdhi2_data4),
  1667. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  1668. SH_PFC_PIN_GROUP(sdhi2_cd),
  1669. SH_PFC_PIN_GROUP(sdhi2_wp),
  1670. SH_PFC_PIN_GROUP(usb0),
  1671. SH_PFC_PIN_GROUP(usb1),
  1672. };
  1673. static const char * const avb_groups[] = {
  1674. "avb_col",
  1675. "avb_crs",
  1676. "avb_link",
  1677. "avb_magic",
  1678. "avb_phy_int",
  1679. "avb_mdio",
  1680. "avb_mii_tx_rx",
  1681. "avb_mii_tx_er",
  1682. "avb_gmii_tx_rx",
  1683. "avb_avtp_match_a",
  1684. "avb_avtp_capture_a",
  1685. "avb_avtp_match_b",
  1686. "avb_avtp_capture_b",
  1687. };
  1688. static const char * const du0_groups[] = {
  1689. "du0_rgb666",
  1690. "du0_rgb888",
  1691. "du0_clk0_out",
  1692. "du0_clk1_out",
  1693. "du0_clk_in",
  1694. "du0_sync",
  1695. "du0_oddf",
  1696. "du0_cde",
  1697. "du0_disp",
  1698. };
  1699. static const char * const i2c4_groups[] = {
  1700. "i2c4_a",
  1701. "i2c4_b",
  1702. "i2c4_c",
  1703. "i2c4_d",
  1704. "i2c4_e",
  1705. };
  1706. static const char * const mmc_groups[] = {
  1707. "mmc_data1",
  1708. "mmc_data4",
  1709. "mmc_data8",
  1710. "mmc_ctrl",
  1711. };
  1712. static const char * const qspi0_groups[] = {
  1713. "qspi0_ctrl",
  1714. "qspi0_data2",
  1715. "qspi0_data4",
  1716. };
  1717. static const char * const scif0_groups[] = {
  1718. "scif0_data_a",
  1719. "scif0_data_b",
  1720. "scif0_data_c",
  1721. "scif0_data_d",
  1722. };
  1723. static const char * const scif1_groups[] = {
  1724. "scif1_data_a",
  1725. "scif1_clk_a",
  1726. "scif1_data_b",
  1727. "scif1_clk_b",
  1728. "scif1_data_c",
  1729. "scif1_clk_c",
  1730. "scif1_data_d",
  1731. };
  1732. static const char * const scif2_groups[] = {
  1733. "scif2_data_a",
  1734. "scif2_clk_a",
  1735. "scif2_data_b",
  1736. "scif2_clk_b",
  1737. "scif2_data_c",
  1738. };
  1739. static const char * const scif3_groups[] = {
  1740. "scif3_data_a",
  1741. "scif3_clk",
  1742. "scif3_data_b",
  1743. "scif3_data_c",
  1744. };
  1745. static const char * const scif4_groups[] = {
  1746. "scif4_data_a",
  1747. "scif4_data_b",
  1748. "scif4_data_c",
  1749. "scif4_data_d",
  1750. "scif4_data_e",
  1751. };
  1752. static const char * const scif5_groups[] = {
  1753. "scif5_data_a",
  1754. "scif5_data_b",
  1755. "scif5_data_c",
  1756. "scif5_data_d",
  1757. "scif5_data_e",
  1758. "scif5_data_f",
  1759. };
  1760. static const char * const scif_clk_groups[] = {
  1761. "scif_clk_a",
  1762. "scif_clk_b",
  1763. };
  1764. static const char * const sdhi2_groups[] = {
  1765. "sdhi2_data1",
  1766. "sdhi2_data4",
  1767. "sdhi2_ctrl",
  1768. "sdhi2_cd",
  1769. "sdhi2_wp",
  1770. };
  1771. static const char * const usb0_groups[] = {
  1772. "usb0",
  1773. };
  1774. static const char * const usb1_groups[] = {
  1775. "usb1",
  1776. };
  1777. static const struct sh_pfc_function pinmux_functions[] = {
  1778. SH_PFC_FUNCTION(avb),
  1779. SH_PFC_FUNCTION(du0),
  1780. SH_PFC_FUNCTION(i2c4),
  1781. SH_PFC_FUNCTION(mmc),
  1782. SH_PFC_FUNCTION(qspi0),
  1783. SH_PFC_FUNCTION(scif0),
  1784. SH_PFC_FUNCTION(scif1),
  1785. SH_PFC_FUNCTION(scif2),
  1786. SH_PFC_FUNCTION(scif3),
  1787. SH_PFC_FUNCTION(scif4),
  1788. SH_PFC_FUNCTION(scif5),
  1789. SH_PFC_FUNCTION(scif_clk),
  1790. SH_PFC_FUNCTION(sdhi2),
  1791. SH_PFC_FUNCTION(usb0),
  1792. SH_PFC_FUNCTION(usb1),
  1793. };
  1794. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  1795. { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
  1796. 0, 0,
  1797. 0, 0,
  1798. 0, 0,
  1799. 0, 0,
  1800. 0, 0,
  1801. 0, 0,
  1802. 0, 0,
  1803. 0, 0,
  1804. 0, 0,
  1805. GP_0_22_FN, FN_MMC0_D7,
  1806. GP_0_21_FN, FN_MMC0_D6,
  1807. GP_0_20_FN, FN_IP1_7_4,
  1808. GP_0_19_FN, FN_IP1_3_0,
  1809. GP_0_18_FN, FN_MMC0_D3_SDHI1_D3,
  1810. GP_0_17_FN, FN_MMC0_D2_SDHI1_D2,
  1811. GP_0_16_FN, FN_MMC0_D1_SDHI1_D1,
  1812. GP_0_15_FN, FN_MMC0_D0_SDHI1_D0,
  1813. GP_0_14_FN, FN_MMC0_CMD_SDHI1_CMD,
  1814. GP_0_13_FN, FN_MMC0_CLK_SDHI1_CLK,
  1815. GP_0_12_FN, FN_IP0_31_28,
  1816. GP_0_11_FN, FN_IP0_27_24,
  1817. GP_0_10_FN, FN_IP0_23_20,
  1818. GP_0_9_FN, FN_IP0_19_16,
  1819. GP_0_8_FN, FN_IP0_15_12,
  1820. GP_0_7_FN, FN_IP0_11_8,
  1821. GP_0_6_FN, FN_IP0_7_4,
  1822. GP_0_5_FN, FN_IP0_3_0,
  1823. GP_0_4_FN, FN_CLKOUT,
  1824. GP_0_3_FN, FN_USB1_OVC,
  1825. GP_0_2_FN, FN_USB1_PWEN,
  1826. GP_0_1_FN, FN_USB0_OVC,
  1827. GP_0_0_FN, FN_USB0_PWEN, }
  1828. },
  1829. { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
  1830. 0, 0,
  1831. 0, 0,
  1832. 0, 0,
  1833. 0, 0,
  1834. 0, 0,
  1835. 0, 0,
  1836. 0, 0,
  1837. 0, 0,
  1838. 0, 0,
  1839. GP_1_22_FN, FN_IP4_3_0,
  1840. GP_1_21_FN, FN_IP3_31_28,
  1841. GP_1_20_FN, FN_IP3_27_24,
  1842. GP_1_19_FN, FN_IP3_23_20,
  1843. GP_1_18_FN, FN_IP3_19_16,
  1844. GP_1_17_FN, FN_IP3_15_12,
  1845. GP_1_16_FN, FN_IP3_11_8,
  1846. GP_1_15_FN, FN_IP3_7_4,
  1847. GP_1_14_FN, FN_IP3_3_0,
  1848. GP_1_13_FN, FN_IP2_31_28,
  1849. GP_1_12_FN, FN_IP2_27_24,
  1850. GP_1_11_FN, FN_IP2_23_20,
  1851. GP_1_10_FN, FN_IP2_19_16,
  1852. GP_1_9_FN, FN_IP2_15_12,
  1853. GP_1_8_FN, FN_IP2_11_8,
  1854. GP_1_7_FN, FN_IP2_7_4,
  1855. GP_1_6_FN, FN_IP2_3_0,
  1856. GP_1_5_FN, FN_IP1_31_28,
  1857. GP_1_4_FN, FN_IP1_27_24,
  1858. GP_1_3_FN, FN_IP1_23_20,
  1859. GP_1_2_FN, FN_IP1_19_16,
  1860. GP_1_1_FN, FN_IP1_15_12,
  1861. GP_1_0_FN, FN_IP1_11_8, }
  1862. },
  1863. { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
  1864. GP_2_31_FN, FN_IP8_3_0,
  1865. GP_2_30_FN, FN_IP7_31_28,
  1866. GP_2_29_FN, FN_IP7_27_24,
  1867. GP_2_28_FN, FN_IP7_23_20,
  1868. GP_2_27_FN, FN_IP7_19_16,
  1869. GP_2_26_FN, FN_IP7_15_12,
  1870. GP_2_25_FN, FN_IP7_11_8,
  1871. GP_2_24_FN, FN_IP7_7_4,
  1872. GP_2_23_FN, FN_IP7_3_0,
  1873. GP_2_22_FN, FN_IP6_31_28,
  1874. GP_2_21_FN, FN_IP6_27_24,
  1875. GP_2_20_FN, FN_IP6_23_20,
  1876. GP_2_19_FN, FN_IP6_19_16,
  1877. GP_2_18_FN, FN_IP6_15_12,
  1878. GP_2_17_FN, FN_IP6_11_8,
  1879. GP_2_16_FN, FN_IP6_7_4,
  1880. GP_2_15_FN, FN_IP6_3_0,
  1881. GP_2_14_FN, FN_IP5_31_28,
  1882. GP_2_13_FN, FN_IP5_27_24,
  1883. GP_2_12_FN, FN_IP5_23_20,
  1884. GP_2_11_FN, FN_IP5_19_16,
  1885. GP_2_10_FN, FN_IP5_15_12,
  1886. GP_2_9_FN, FN_IP5_11_8,
  1887. GP_2_8_FN, FN_IP5_7_4,
  1888. GP_2_7_FN, FN_IP5_3_0,
  1889. GP_2_6_FN, FN_IP4_31_28,
  1890. GP_2_5_FN, FN_IP4_27_24,
  1891. GP_2_4_FN, FN_IP4_23_20,
  1892. GP_2_3_FN, FN_IP4_19_16,
  1893. GP_2_2_FN, FN_IP4_15_12,
  1894. GP_2_1_FN, FN_IP4_11_8,
  1895. GP_2_0_FN, FN_IP4_7_4, }
  1896. },
  1897. { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
  1898. 0, 0,
  1899. 0, 0,
  1900. GP_3_29_FN, FN_IP10_19_16,
  1901. GP_3_28_FN, FN_IP10_15_12,
  1902. GP_3_27_FN, FN_IP10_11_8,
  1903. 0, 0,
  1904. 0, 0,
  1905. 0, 0,
  1906. 0, 0,
  1907. 0, 0,
  1908. 0, 0,
  1909. 0, 0,
  1910. 0, 0,
  1911. 0, 0,
  1912. 0, 0,
  1913. GP_3_16_FN, FN_IP10_7_4,
  1914. GP_3_15_FN, FN_IP10_3_0,
  1915. GP_3_14_FN, FN_IP9_31_28,
  1916. GP_3_13_FN, FN_IP9_27_24,
  1917. GP_3_12_FN, FN_IP9_23_20,
  1918. GP_3_11_FN, FN_IP9_19_16,
  1919. GP_3_10_FN, FN_IP9_15_12,
  1920. GP_3_9_FN, FN_IP9_11_8,
  1921. GP_3_8_FN, FN_IP9_7_4,
  1922. GP_3_7_FN, FN_IP9_3_0,
  1923. GP_3_6_FN, FN_IP8_31_28,
  1924. GP_3_5_FN, FN_IP8_27_24,
  1925. GP_3_4_FN, FN_IP8_23_20,
  1926. GP_3_3_FN, FN_IP8_19_16,
  1927. GP_3_2_FN, FN_IP8_15_12,
  1928. GP_3_1_FN, FN_IP8_11_8,
  1929. GP_3_0_FN, FN_IP8_7_4, }
  1930. },
  1931. { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
  1932. 0, 0,
  1933. 0, 0,
  1934. 0, 0,
  1935. 0, 0,
  1936. 0, 0,
  1937. 0, 0,
  1938. GP_4_25_FN, FN_IP13_27_24,
  1939. GP_4_24_FN, FN_IP13_23_20,
  1940. GP_4_23_FN, FN_IP13_19_16,
  1941. GP_4_22_FN, FN_IP13_15_12,
  1942. GP_4_21_FN, FN_IP13_11_8,
  1943. GP_4_20_FN, FN_IP13_7_4,
  1944. GP_4_19_FN, FN_IP13_3_0,
  1945. GP_4_18_FN, FN_IP12_31_28,
  1946. GP_4_17_FN, FN_IP12_27_24,
  1947. GP_4_16_FN, FN_IP12_23_20,
  1948. GP_4_15_FN, FN_IP12_19_16,
  1949. GP_4_14_FN, FN_IP12_15_12,
  1950. GP_4_13_FN, FN_IP12_11_8,
  1951. GP_4_12_FN, FN_IP12_7_4,
  1952. GP_4_11_FN, FN_IP12_3_0,
  1953. GP_4_10_FN, FN_IP11_31_28,
  1954. GP_4_9_FN, FN_IP11_27_24,
  1955. GP_4_8_FN, FN_IP11_23_20,
  1956. GP_4_7_FN, FN_IP11_19_16,
  1957. GP_4_6_FN, FN_IP11_15_12,
  1958. GP_4_5_FN, FN_IP11_11_8,
  1959. GP_4_4_FN, FN_IP11_7_4,
  1960. GP_4_3_FN, FN_IP11_3_0,
  1961. GP_4_2_FN, FN_IP10_31_28,
  1962. GP_4_1_FN, FN_IP10_27_24,
  1963. GP_4_0_FN, FN_IP10_23_20, }
  1964. },
  1965. { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
  1966. GP_5_31_FN, FN_IP17_27_24,
  1967. GP_5_30_FN, FN_IP17_23_20,
  1968. GP_5_29_FN, FN_IP17_19_16,
  1969. GP_5_28_FN, FN_IP17_15_12,
  1970. GP_5_27_FN, FN_IP17_11_8,
  1971. GP_5_26_FN, FN_IP17_7_4,
  1972. GP_5_25_FN, FN_IP17_3_0,
  1973. GP_5_24_FN, FN_IP16_31_28,
  1974. GP_5_23_FN, FN_IP16_27_24,
  1975. GP_5_22_FN, FN_IP16_23_20,
  1976. GP_5_21_FN, FN_IP16_19_16,
  1977. GP_5_20_FN, FN_IP16_15_12,
  1978. GP_5_19_FN, FN_IP16_11_8,
  1979. GP_5_18_FN, FN_IP16_7_4,
  1980. GP_5_17_FN, FN_IP16_3_0,
  1981. GP_5_16_FN, FN_IP15_31_28,
  1982. GP_5_15_FN, FN_IP15_27_24,
  1983. GP_5_14_FN, FN_IP15_23_20,
  1984. GP_5_13_FN, FN_IP15_19_16,
  1985. GP_5_12_FN, FN_IP15_15_12,
  1986. GP_5_11_FN, FN_IP15_11_8,
  1987. GP_5_10_FN, FN_IP15_7_4,
  1988. GP_5_9_FN, FN_IP15_3_0,
  1989. GP_5_8_FN, FN_IP14_31_28,
  1990. GP_5_7_FN, FN_IP14_27_24,
  1991. GP_5_6_FN, FN_IP14_23_20,
  1992. GP_5_5_FN, FN_IP14_19_16,
  1993. GP_5_4_FN, FN_IP14_15_12,
  1994. GP_5_3_FN, FN_IP14_11_8,
  1995. GP_5_2_FN, FN_IP14_7_4,
  1996. GP_5_1_FN, FN_IP14_3_0,
  1997. GP_5_0_FN, FN_IP13_31_28, }
  1998. },
  1999. { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060040, 32,
  2000. 4, 4, 4, 4, 4, 4, 4, 4) {
  2001. /* IP0_31_28 [4] */
  2002. FN_SD0_WP, FN_IRQ7, FN_CAN0_TX_A, 0, 0, 0, 0, 0,
  2003. 0, 0, 0, 0, 0, 0, 0, 0,
  2004. /* IP0_27_24 [4] */
  2005. FN_SD0_CD, 0, FN_CAN0_RX_A, 0, 0, 0, 0, 0,
  2006. 0, 0, 0, 0, 0, 0, 0, 0,
  2007. /* IP0_23_20 [4] */
  2008. FN_SD0_DAT3, 0, 0, FN_SSI_SDATA0_B, FN_TX5_E, 0, 0, 0,
  2009. 0, 0, 0, 0, 0, 0, 0, 0,
  2010. /* IP0_19_16 [4] */
  2011. FN_SD0_DAT2, 0, 0, FN_SSI_WS0129_B, FN_RX5_E, 0, 0, 0,
  2012. 0, 0, 0, 0, 0, 0, 0, 0,
  2013. /* IP0_15_12 [4] */
  2014. FN_SD0_DAT1, 0, 0, FN_SSI_SCK0129_B, FN_TX4_E, 0, 0, 0,
  2015. 0, 0, 0, 0, 0, 0, 0, 0,
  2016. /* IP0_11_8 [4] */
  2017. FN_SD0_DAT0, 0, 0, FN_SSI_SDATA1_C, FN_RX4_E, 0, 0, 0,
  2018. 0, 0, 0, 0, 0, 0, 0, 0,
  2019. /* IP0_7_4 [4] */
  2020. FN_SD0_CMD, 0, 0, FN_SSI_WS1_C, FN_TX3_C, 0, 0, 0,
  2021. 0, 0, 0, 0, 0, 0, 0, 0,
  2022. /* IP0_3_0 [4] */
  2023. FN_SD0_CLK, 0, 0, FN_SSI_SCK1_C, FN_RX3_C, 0, 0, 0,
  2024. 0, 0, 0, 0, 0, 0, 0, 0, }
  2025. },
  2026. { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060044, 32,
  2027. 4, 4, 4, 4, 4, 4, 4, 4) {
  2028. /* IP1_31_28 [4] */
  2029. FN_D5, FN_HRX2, FN_SCL1_B, FN_PWM2_C, FN_TCLK2_B, 0, 0, 0,
  2030. 0, 0, 0, 0, 0, 0, 0, 0,
  2031. /* IP1_27_24 [4] */
  2032. FN_D4, 0, FN_IRQ3, FN_TCLK1_A, FN_PWM6_C, 0, 0, 0,
  2033. 0, 0, 0, 0, 0, 0, 0, 0,
  2034. /* IP1_23_20 [4] */
  2035. FN_D3, 0, FN_TX4_B, FN_SDA0_D, FN_PWM0_A,
  2036. FN_MSIOF2_SYNC_C, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2037. /* IP1_19_16 [4] */
  2038. FN_D2, 0, FN_RX4_B, FN_SCL0_D, FN_PWM1_C,
  2039. FN_MSIOF2_SCK_C, FN_SSI_SCK5_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2040. /* IP1_15_12 [4] */
  2041. FN_D1, 0, FN_SDA3_B, FN_TX5_B, 0, FN_MSIOF2_TXD_C,
  2042. FN_SSI_WS5_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2043. /* IP1_11_8 [4] */
  2044. FN_D0, 0, FN_SCL3_B, FN_RX5_B, FN_IRQ4,
  2045. FN_MSIOF2_RXD_C, FN_SSI_SDATA5_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2046. /* IP1_7_4 [4] */
  2047. FN_MMC0_D5, FN_SD1_WP, 0, 0, 0, 0, 0, 0,
  2048. 0, 0, 0, 0, 0, 0, 0, 0,
  2049. /* IP1_3_0 [4] */
  2050. FN_MMC0_D4, FN_SD1_CD, 0, 0, 0, 0, 0, 0,
  2051. 0, 0, 0, 0, 0, 0, 0, 0, }
  2052. },
  2053. { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060048, 32,
  2054. 4, 4, 4, 4, 4, 4, 4, 4) {
  2055. /* IP2_31_28 [4] */
  2056. FN_D13, FN_MSIOF2_SYNC_A, 0, FN_RX4_C, 0, 0, 0, 0, 0,
  2057. 0, 0, 0, 0, 0, 0, 0,
  2058. /* IP2_27_24 [4] */
  2059. FN_D12, FN_MSIOF2_SCK_A, FN_HSCK0, 0, FN_CAN_CLK_C,
  2060. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2061. /* IP2_23_20 [4] */
  2062. FN_D11, FN_MSIOF2_TXD_A, FN_HTX0_B, 0, 0, 0, 0, 0, 0,
  2063. 0, 0, 0, 0, 0, 0, 0,
  2064. /* IP2_19_16 [4] */
  2065. FN_D10, FN_MSIOF2_RXD_A, FN_HRX0_B, 0, 0, 0, 0, 0, 0,
  2066. 0, 0, 0, 0, 0, 0, 0,
  2067. /* IP2_15_12 [4] */
  2068. FN_D9, FN_HRTS2_N, FN_TX1_C, FN_SDA1_D, 0, 0, 0,
  2069. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2070. /* IP2_11_8 [4] */
  2071. FN_D8, FN_HCTS2_N, FN_RX1_C, FN_SCL1_D, FN_PWM3_C, 0,
  2072. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2073. /* IP2_7_4 [4] */
  2074. FN_D7, FN_HSCK2, FN_SCIF1_SCK_C, FN_IRQ6, FN_PWM5_C,
  2075. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2076. /* IP2_3_0 [4] */
  2077. FN_D6, FN_HTX2, FN_SDA1_B, FN_PWM4_C, 0, 0, 0, 0,
  2078. 0, 0, 0, 0, 0, 0, 0, 0, }
  2079. },
  2080. { PINMUX_CFG_REG_VAR("IPSR3", 0xE606004C, 32,
  2081. 4, 4, 4, 4, 4, 4, 4, 4) {
  2082. /* IP3_31_28 [4] */
  2083. FN_QSPI0_SSL, FN_WE1_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2084. 0, 0,
  2085. /* IP3_27_24 [4] */
  2086. FN_QSPI0_IO3, FN_RD_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2087. 0, 0,
  2088. /* IP3_23_20 [4] */
  2089. FN_QSPI0_IO2, FN_CS0_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2090. 0, 0,
  2091. /* IP3_19_16 [4] */
  2092. FN_QSPI0_MISO_QSPI0_IO1, FN_RD_WR_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2093. 0, 0, 0, 0,
  2094. /* IP3_15_12 [4] */
  2095. FN_QSPI0_MOSI_QSPI0_IO0, FN_BS_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2096. 0, 0, 0,
  2097. /* IP3_11_8 [4] */
  2098. FN_QSPI0_SPCLK, FN_WE0_N, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2099. 0, 0,
  2100. /* IP3_7_4 [4] */
  2101. FN_D15, FN_MSIOF2_SS2, FN_PWM4_A, 0, FN_CAN1_TX_B, FN_IRQ2,
  2102. FN_AVB_AVTP_MATCH_A, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2103. /* IP3_3_0 [4] */
  2104. FN_D14, FN_MSIOF2_SS1, 0, FN_TX4_C, FN_CAN1_RX_B,
  2105. 0, FN_AVB_AVTP_CAPTURE_A,
  2106. 0, 0, 0, 0, 0, 0, 0, 0, 0, }
  2107. },
  2108. { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060050, 32,
  2109. 4, 4, 4, 4, 4, 4, 4, 4) {
  2110. /* IP4_31_28 [4] */
  2111. FN_DU0_DR6, 0, FN_RX2_C, 0, 0, 0, FN_A6, 0,
  2112. 0, 0, 0, 0, 0, 0, 0, 0,
  2113. /* IP4_27_24 [4] */
  2114. FN_DU0_DR5, 0, FN_TX1_D, 0, FN_PWM1_B, 0, FN_A5, 0,
  2115. 0, 0, 0, 0, 0, 0, 0, 0,
  2116. /* IP4_23_20 [4] */
  2117. FN_DU0_DR4, 0, FN_RX1_D, 0, 0, 0, FN_A4, 0, 0, 0, 0,
  2118. 0, 0, 0, 0, 0,
  2119. /* IP4_19_16 [4] */
  2120. FN_DU0_DR3, 0, FN_TX0_D, FN_SDA0_E, FN_PWM0_B, 0,
  2121. FN_A3, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2122. /* IP4_15_12 [4] */
  2123. FN_DU0_DR2, 0, FN_RX0_D, FN_SCL0_E, 0, 0, FN_A2, 0,
  2124. 0, 0, 0, 0, 0, 0, 0, 0,
  2125. /* IP4_11_8 [4] */
  2126. FN_DU0_DR1, 0, FN_TX5_C, FN_SDA2_D, 0, 0, FN_A1, 0,
  2127. 0, 0, 0, 0, 0, 0, 0, 0,
  2128. /* IP4_7_4 [4] */
  2129. FN_DU0_DR0, 0, FN_RX5_C, FN_SCL2_D, 0, 0, FN_A0, 0,
  2130. 0, 0, 0, 0, 0, 0, 0, 0,
  2131. /* IP4_3_0 [4] */
  2132. FN_EX_WAIT0, FN_CAN_CLK_B, FN_SCIF_CLK_A, 0, 0, 0, 0,
  2133. 0, 0, 0, 0, 0, 0, 0, 0, 0, }
  2134. },
  2135. { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060054, 32,
  2136. 4, 4, 4, 4, 4, 4, 4, 4) {
  2137. /* IP5_31_28 [4] */
  2138. FN_DU0_DG6, 0, FN_HRX1_C, 0, 0, 0, FN_A14, 0, 0, 0,
  2139. 0, 0, 0, 0, 0, 0,
  2140. /* IP5_27_24 [4] */
  2141. FN_DU0_DG5, 0, FN_HTX0_A, 0, FN_PWM5_B, 0, FN_A13,
  2142. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2143. /* IP5_23_20 [4] */
  2144. FN_DU0_DG4, 0, FN_HRX0_A, 0, 0, 0, FN_A12, 0, 0, 0,
  2145. 0, 0, 0, 0, 0, 0,
  2146. /* IP5_19_16 [4] */
  2147. FN_DU0_DG3, 0, FN_TX4_D, 0, FN_PWM4_B, 0, FN_A11, 0,
  2148. 0, 0, 0, 0, 0, 0, 0, 0,
  2149. /* IP5_15_12 [4] */
  2150. FN_DU0_DG2, 0, FN_RX4_D, 0, 0, 0, FN_A10, 0, 0, 0,
  2151. 0, 0, 0, 0, 0, 0,
  2152. /* IP5_11_8 [4] */
  2153. FN_DU0_DG1, 0, FN_TX3_B, FN_SDA3_D, FN_PWM3_B, 0,
  2154. FN_A9, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2155. /* IP5_7_4 [4] */
  2156. FN_DU0_DG0, 0, FN_RX3_B, FN_SCL3_D, 0, 0, FN_A8, 0,
  2157. 0, 0, 0, 0, 0, 0, 0, 0,
  2158. /* IP5_3_0 [4] */
  2159. FN_DU0_DR7, 0, FN_TX2_C, 0, FN_PWM2_B, 0, FN_A7, 0,
  2160. 0, 0, 0, 0, 0, 0, 0, 0, }
  2161. },
  2162. { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060058, 32,
  2163. 4, 4, 4, 4, 4, 4, 4, 4) {
  2164. /* IP6_31_28 [4] */
  2165. FN_DU0_DB6, 0, 0, 0, 0, 0, FN_A22, 0, 0,
  2166. 0, 0, 0, 0, 0, 0, 0,
  2167. /* IP6_27_24 [4] */
  2168. FN_DU0_DB5, 0, FN_HRTS1_N_C, 0, 0, 0,
  2169. FN_A21, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2170. /* IP6_23_20 [4] */
  2171. FN_DU0_DB4, 0, FN_HCTS1_N_C, 0, 0, 0,
  2172. FN_A20, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2173. /* IP6_19_16 [4] */
  2174. FN_DU0_DB3, 0, FN_HRTS0_N, 0, 0, 0, FN_A19, 0, 0, 0,
  2175. 0, 0, 0, 0, 0, 0,
  2176. /* IP6_15_12 [4] */
  2177. FN_DU0_DB2, 0, FN_HCTS0_N, 0, 0, 0, FN_A18, 0, 0, 0,
  2178. 0, 0, 0, 0, 0, 0,
  2179. /* IP6_11_8 [4] */
  2180. FN_DU0_DB1, 0, 0, FN_SDA4_D, FN_CAN0_TX_C, 0, FN_A17,
  2181. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2182. /* IP6_7_4 [4] */
  2183. FN_DU0_DB0, 0, 0, FN_SCL4_D, FN_CAN0_RX_C, 0, FN_A16,
  2184. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2185. /* IP6_3_0 [4] */
  2186. FN_DU0_DG7, 0, FN_HTX1_C, 0, FN_PWM6_B, 0, FN_A15,
  2187. 0, 0, 0, 0, 0, 0, 0, 0, 0, }
  2188. },
  2189. { PINMUX_CFG_REG_VAR("IPSR7", 0xE606005C, 32,
  2190. 4, 4, 4, 4, 4, 4, 4, 4) {
  2191. /* IP7_31_28 [4] */
  2192. FN_DU0_DISP, 0, 0, 0, FN_CAN1_RX_C, 0, 0, 0, 0, 0, 0,
  2193. 0, 0, 0, 0, 0,
  2194. /* IP7_27_24 [4] */
  2195. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, 0, FN_MSIOF2_SCK_B,
  2196. 0, 0, 0, FN_DRACK0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2197. /* IP7_23_20 [4] */
  2198. FN_DU0_EXVSYNC_DU0_VSYNC, 0, FN_MSIOF2_SYNC_B, 0,
  2199. 0, 0, FN_DACK0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2200. /* IP7_19_16 [4] */
  2201. FN_DU0_EXHSYNC_DU0_HSYNC, 0, FN_MSIOF2_TXD_B, 0,
  2202. 0, 0, FN_DREQ0_N, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2203. /* IP7_15_12 [4] */
  2204. FN_DU0_DOTCLKOUT1, 0, FN_MSIOF2_RXD_B, 0, 0, 0,
  2205. FN_CS1_N_A26, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2206. /* IP7_11_8 [4] */
  2207. FN_DU0_DOTCLKOUT0, 0, 0, 0, 0, 0, FN_A25, 0, 0, 0, 0,
  2208. 0, 0, 0, 0, 0,
  2209. /* IP7_7_4 [4] */
  2210. FN_DU0_DOTCLKIN, 0, 0, 0, 0, 0, FN_A24, 0, 0, 0,
  2211. 0, 0, 0, 0, 0, 0,
  2212. /* IP7_3_0 [4] */
  2213. FN_DU0_DB7, 0, 0, 0, 0, 0, FN_A23, 0, 0,
  2214. 0, 0, 0, 0, 0, 0, 0, }
  2215. },
  2216. { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060060, 32,
  2217. 4, 4, 4, 4, 4, 4, 4, 4) {
  2218. /* IP8_31_28 [4] */
  2219. FN_VI1_DATA5, 0, 0, 0, FN_AVB_RXD4, FN_ETH_LINK, 0, 0, 0, 0,
  2220. 0, 0, 0, 0, 0, 0,
  2221. /* IP8_27_24 [4] */
  2222. FN_VI1_DATA4, 0, 0, 0, FN_AVB_RXD3, FN_ETH_RX_ER, 0, 0, 0, 0,
  2223. 0, 0, 0, 0, 0, 0,
  2224. /* IP8_23_20 [4] */
  2225. FN_VI1_DATA3, 0, 0, 0, FN_AVB_RXD2, FN_ETH_MDIO, 0, 0, 0, 0,
  2226. 0, 0, 0, 0, 0, 0,
  2227. /* IP8_19_16 [4] */
  2228. FN_VI1_DATA2, 0, 0, 0, FN_AVB_RXD1, FN_ETH_RXD1, 0, 0, 0, 0,
  2229. 0, 0, 0, 0, 0, 0,
  2230. /* IP8_15_12 [4] */
  2231. FN_VI1_DATA1, 0, 0, 0, FN_AVB_RXD0, FN_ETH_RXD0, 0, 0, 0, 0,
  2232. 0, 0, 0, 0, 0, 0,
  2233. /* IP8_11_8 [4] */
  2234. FN_VI1_DATA0, 0, 0, 0, FN_AVB_RX_DV, FN_ETH_CRS_DV, 0, 0, 0,
  2235. 0, 0, 0, 0, 0, 0, 0,
  2236. /* IP8_7_4 [4] */
  2237. FN_VI1_CLK, 0, 0, 0, FN_AVB_RX_CLK, FN_ETH_REF_CLK, 0, 0, 0,
  2238. 0, 0, 0, 0, 0, 0, 0,
  2239. /* IP8_3_0 [4] */
  2240. FN_DU0_CDE, 0, 0, 0, FN_CAN1_TX_C, 0, 0, 0, 0, 0, 0, 0,
  2241. 0, 0, 0, 0, }
  2242. },
  2243. { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060064, 32,
  2244. 4, 4, 4, 4, 4, 4, 4, 4) {
  2245. /* IP9_31_28 [4] */
  2246. FN_VI1_DATA9, 0, 0, FN_SDA2_B, FN_AVB_TXD0, 0, 0, 0, 0, 0, 0,
  2247. 0, 0, 0, 0, 0,
  2248. /* IP9_27_24 [4] */
  2249. FN_VI1_DATA8, 0, 0, FN_SCL2_B, FN_AVB_TX_EN, 0, 0, 0, 0, 0, 0,
  2250. 0, 0, 0, 0, 0,
  2251. /* IP9_23_20 [4] */
  2252. FN_VI1_VSYNC_N, FN_TX0_B, FN_SDA0_C, FN_AUDIO_CLKOUT_B,
  2253. FN_AVB_TX_CLK, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2254. /* IP9_19_16 [4] */
  2255. FN_VI1_HSYNC_N, FN_RX0_B, FN_SCL0_C, 0, FN_AVB_GTXREFCLK,
  2256. FN_ETH_MDC, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2257. /* IP9_15_12 [4] */
  2258. FN_VI1_FIELD, FN_SDA3_A, 0, 0, FN_AVB_RX_ER, FN_ETH_TXD0, 0,
  2259. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2260. /* IP9_11_8 [4] */
  2261. FN_VI1_CLKENB, FN_SCL3_A, 0, 0, FN_AVB_RXD7, FN_ETH_MAGIC, 0,
  2262. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2263. /* IP9_7_4 [4] */
  2264. FN_VI1_DATA7, 0, 0, 0, FN_AVB_RXD6, FN_ETH_TX_EN, 0, 0, 0, 0,
  2265. 0, 0, 0, 0, 0, 0,
  2266. /* IP9_3_0 [4] */
  2267. FN_VI1_DATA6, 0, 0, 0, FN_AVB_RXD5, FN_ETH_TXD1, 0, 0, 0, 0,
  2268. 0, 0, 0, 0, 0, 0, }
  2269. },
  2270. { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060068, 32,
  2271. 4, 4, 4, 4, 4, 4, 4, 4) {
  2272. /* IP10_31_28 [4] */
  2273. FN_SCL1_A, FN_RX4_A, FN_PWM5_D, FN_DU1_DR0, 0, 0,
  2274. FN_SSI_SCK6_B, FN_VI0_G0, 0, 0, 0, 0, 0, 0, 0, 0,
  2275. /* IP10_27_24 [4] */
  2276. FN_SDA0_A, FN_TX0_C, FN_IRQ5, FN_CAN_CLK_A, FN_AVB_GTX_CLK,
  2277. FN_CAN1_TX_D, FN_DVC_MUTE, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2278. /* IP10_23_20 [4] */
  2279. FN_SCL0_A, FN_RX0_C, FN_PWM5_A, FN_TCLK1_B, FN_AVB_TXD6,
  2280. FN_CAN1_RX_D, FN_MSIOF0_SYNC_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2281. /* IP10_19_16 [4] */
  2282. FN_AVB_TXD5, FN_SCIF_CLK_B, FN_AUDIO_CLKC_B, 0,
  2283. FN_SSI_SDATA1_D, 0, FN_MSIOF0_SCK_B, 0, 0, 0, 0, 0, 0, 0,
  2284. 0, 0,
  2285. /* IP10_15_12 [4] */
  2286. FN_AVB_TXD4, 0, FN_AUDIO_CLKB_B, 0, FN_SSI_WS1_D, FN_TX5_F,
  2287. FN_MSIOF0_TXD_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2288. /* IP10_11_8 [4] */
  2289. FN_AVB_TXD3, 0, FN_AUDIO_CLKA_B, 0, FN_SSI_SCK1_D, FN_RX5_F,
  2290. FN_MSIOF0_RXD_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2291. /* IP10_7_4 [4] */
  2292. FN_VI1_DATA11, 0, 0, FN_CAN0_TX_B, FN_AVB_TXD2, 0, 0, 0, 0,
  2293. 0, 0, 0, 0, 0, 0, 0,
  2294. /* IP10_3_0 [4] */
  2295. FN_VI1_DATA10, 0, 0, FN_CAN0_RX_B, FN_AVB_TXD1, 0, 0, 0, 0,
  2296. 0, 0, 0, 0, 0, 0, 0, }
  2297. },
  2298. { PINMUX_CFG_REG_VAR("IPSR11", 0xE606006C, 32,
  2299. 4, 4, 4, 4, 4, 4, 4, 4) {
  2300. /* IP11_31_28 [4] */
  2301. FN_HRX1_A, FN_SCL4_A, FN_PWM6_A, FN_DU1_DG0, FN_RX0_A, 0, 0,
  2302. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2303. /* IP11_27_24 [4] */
  2304. FN_MSIOF0_SS2_A, 0, 0, FN_DU1_DR7, 0,
  2305. FN_QSPI1_SSL, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2306. /* IP11_23_20 [4] */
  2307. FN_MSIOF0_SS1_A, 0, 0, FN_DU1_DR6, 0,
  2308. FN_QSPI1_IO3, FN_SSI_SDATA8_B, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2309. /* IP11_19_16 [4] */
  2310. FN_MSIOF0_SYNC_A, FN_PWM1_A, 0, FN_DU1_DR5,
  2311. 0, FN_QSPI1_IO2, FN_SSI_SDATA7_B, 0, 0, 0, 0, 0,
  2312. 0, 0, 0, 0,
  2313. /* IP11_15_12 [4] */
  2314. FN_MSIOF0_SCK_A, FN_IRQ0, 0, FN_DU1_DR4,
  2315. 0, FN_QSPI1_SPCLK, FN_SSI_SCK78_B, FN_VI0_G4,
  2316. 0, 0, 0, 0, 0, 0, 0, 0,
  2317. /* IP11_11_8 [4] */
  2318. FN_MSIOF0_TXD_A, FN_TX5_A, FN_SDA2_C, FN_DU1_DR3, 0,
  2319. FN_QSPI1_MISO_QSPI1_IO1, FN_SSI_WS78_B, FN_VI0_G3,
  2320. 0, 0, 0, 0, 0, 0, 0, 0,
  2321. /* IP11_7_4 [4] */
  2322. FN_MSIOF0_RXD_A, FN_RX5_A, FN_SCL2_C, FN_DU1_DR2, 0,
  2323. FN_QSPI1_MOSI_QSPI1_IO0, FN_SSI_SDATA6_B, FN_VI0_G2,
  2324. 0, 0, 0, 0, 0, 0, 0, 0,
  2325. /* IP11_3_0 [4] */
  2326. FN_SDA1_A, FN_TX4_A, 0, FN_DU1_DR1, 0, 0, FN_SSI_WS6_B,
  2327. FN_VI0_G1, 0, 0, 0, 0, 0, 0, 0, 0, }
  2328. },
  2329. { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060070, 32,
  2330. 4, 4, 4, 4, 4, 4, 4, 4) {
  2331. /* IP12_31_28 [4] */
  2332. FN_SD2_DAT2, FN_RX2_A, 0, FN_DU1_DB0, FN_SSI_SDATA2_B, 0, 0,
  2333. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2334. /* IP12_27_24 [4] */
  2335. FN_SD2_DAT1, FN_TX1_A, FN_SDA1_E, FN_DU1_DG7, FN_SSI_WS2_B,
  2336. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2337. /* IP12_23_20 [4] */
  2338. FN_SD2_DAT0, FN_RX1_A, FN_SCL1_E, FN_DU1_DG6,
  2339. FN_SSI_SDATA1_B, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2340. /* IP12_19_16 [4] */
  2341. FN_SD2_CMD, FN_SCIF1_SCK_A, FN_TCLK2_A, FN_DU1_DG5,
  2342. FN_SSI_SCK2_B, FN_PWM3_A, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2343. /* IP12_15_12 [4] */
  2344. FN_SD2_CLK, FN_HSCK1, 0, FN_DU1_DG4, FN_SSI_SCK1_B, 0, 0, 0,
  2345. 0, 0, 0, 0, 0, 0, 0, 0,
  2346. /* IP12_11_8 [4] */
  2347. FN_HRTS1_N_A, 0, 0, FN_DU1_DG3, FN_SSI_WS1_B, FN_IRQ1, 0, 0,
  2348. 0, 0, 0, 0, 0, 0, 0, 0,
  2349. /* IP12_7_4 [4] */
  2350. FN_HCTS1_N_A, FN_PWM2_A, 0, FN_DU1_DG2, FN_REMOCON_B,
  2351. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2352. /* IP12_3_0 [4] */
  2353. FN_HTX1_A, FN_SDA4_A, 0, FN_DU1_DG1, FN_TX0_A, 0, 0, 0, 0, 0,
  2354. 0, 0, 0, 0, 0, 0, }
  2355. },
  2356. { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060074, 32,
  2357. 4, 4, 4, 4, 4, 4, 4, 4) {
  2358. /* IP13_31_28 [4] */
  2359. FN_SSI_SCK5_A, 0, 0, FN_DU1_DOTCLKOUT1, 0, 0, 0, 0, 0, 0, 0,
  2360. 0, 0, 0, 0, 0,
  2361. /* IP13_27_24 [4] */
  2362. FN_SDA2_A, 0, FN_MSIOF1_SYNC_B, FN_DU1_DB7, FN_AUDIO_CLKOUT_C,
  2363. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2364. /* IP13_23_20 [4] */
  2365. FN_SCL2_A, 0, FN_MSIOF1_SCK_B, FN_DU1_DB6, FN_AUDIO_CLKC_C,
  2366. FN_SSI_SCK4_B, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2367. /* IP13_19_16 [4] */
  2368. FN_TX3_A, FN_SDA1_C, FN_MSIOF1_TXD_B, FN_DU1_DB5,
  2369. FN_AUDIO_CLKB_C, FN_SSI_WS4_B, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2370. /* IP13_15_12 [4] */
  2371. FN_RX3_A, FN_SCL1_C, FN_MSIOF1_RXD_B, FN_DU1_DB4,
  2372. FN_AUDIO_CLKA_C, FN_SSI_SDATA4_B, 0, 0, 0, 0, 0, 0, 0, 0,
  2373. 0, 0,
  2374. /* IP13_11_8 [4] */
  2375. FN_SD2_WP, FN_SCIF3_SCK, 0, FN_DU1_DB3, FN_SSI_SDATA9_B, 0,
  2376. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2377. /* IP13_7_4 [4] */
  2378. FN_SD2_CD, FN_SCIF2_SCK_A, 0, FN_DU1_DB2, FN_SSI_SCK9_B, 0, 0,
  2379. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2380. /* IP13_3_0 [4] */
  2381. FN_SD2_DAT3, FN_TX2_A, 0, FN_DU1_DB1, FN_SSI_WS9_B, 0, 0, 0,
  2382. 0, 0, 0, 0, 0, 0, 0, 0, }
  2383. },
  2384. { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060078, 32,
  2385. 4, 4, 4, 4, 4, 4, 4, 4) {
  2386. /* IP14_31_28 [4] */
  2387. FN_SSI_SDATA7_A, 0, 0, FN_IRQ8, FN_AUDIO_CLKA_D, FN_CAN_CLK_D,
  2388. FN_VI0_G5, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2389. /* IP14_27_24 [4] */
  2390. FN_SSI_WS78_A, 0, FN_SCL4_E, FN_DU1_CDE, 0, 0, 0, 0, 0, 0, 0,
  2391. 0, 0, 0, 0, 0,
  2392. /* IP14_23_20 [4] */
  2393. FN_SSI_SCK78_A, 0, FN_SDA4_E, FN_DU1_DISP, 0, 0, 0, 0, 0, 0,
  2394. 0, 0, 0, 0, 0, 0,
  2395. /* IP14_19_16 [4] */
  2396. FN_SSI_SDATA6_A, 0, FN_SDA4_C, FN_DU1_EXVSYNC_DU1_VSYNC, 0, 0,
  2397. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2398. /* IP14_15_12 [4] */
  2399. FN_SSI_WS6_A, 0, FN_SCL4_C, FN_DU1_EXHSYNC_DU1_HSYNC, 0, 0, 0,
  2400. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2401. /* IP14_11_8 [4] */
  2402. FN_SSI_SCK6_A, 0, 0, FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, 0, 0,
  2403. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2404. /* IP14_7_4 [4] */
  2405. FN_SSI_SDATA5_A, 0, FN_SDA3_C, FN_DU1_DOTCLKOUT0, 0, 0, 0,
  2406. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2407. /* IP14_3_0 [4] */
  2408. FN_SSI_WS5_A, 0, FN_SCL3_C, FN_DU1_DOTCLKIN, 0, 0, 0, 0, 0, 0,
  2409. 0, 0, 0, 0, 0, 0, }
  2410. },
  2411. { PINMUX_CFG_REG_VAR("IPSR15", 0xE606007C, 32,
  2412. 4, 4, 4, 4, 4, 4, 4, 4) {
  2413. /* IP15_31_28 [4] */
  2414. FN_SSI_WS4_A, 0, FN_AVB_PHY_INT, 0, 0, 0, FN_VI0_R5, 0, 0, 0,
  2415. 0, 0, 0, 0, 0, 0,
  2416. /* IP15_27_24 [4] */
  2417. FN_SSI_SCK4_A, 0, FN_AVB_MAGIC, 0, 0, 0, FN_VI0_R4, 0, 0, 0,
  2418. 0, 0, 0, 0, 0, 0,
  2419. /* IP15_23_20 [4] */
  2420. FN_SSI_SDATA3, FN_MSIOF1_SS2_A, FN_AVB_LINK, 0, FN_CAN1_TX_A,
  2421. FN_DREQ2_N, FN_VI0_R3, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2422. /* IP15_19_16 [4] */
  2423. FN_SSI_WS34, FN_MSIOF1_SS1_A, FN_AVB_MDIO, 0, FN_CAN1_RX_A,
  2424. FN_DREQ1_N, FN_VI0_R2, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2425. /* IP15_15_12 [4] */
  2426. FN_SSI_SCK34, FN_MSIOF1_SCK_A, FN_AVB_MDC, 0, 0, FN_DACK1,
  2427. FN_VI0_R1, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2428. /* IP15_11_8 [4] */
  2429. FN_SSI_SDATA0_A, FN_MSIOF1_SYNC_A, FN_PWM0_C, 0, 0, 0,
  2430. FN_VI0_R0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2431. /* IP15_7_4 [4] */
  2432. FN_SSI_WS0129_A, FN_MSIOF1_TXD_A, FN_TX5_D, 0, 0, 0,
  2433. FN_VI0_G7, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2434. /* IP15_3_0 [4] */
  2435. FN_SSI_SCK0129_A, FN_MSIOF1_RXD_A, FN_RX5_D, 0, 0, 0,
  2436. FN_VI0_G6, 0, 0, 0, 0, 0, 0, 0, 0, 0, }
  2437. },
  2438. { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060080, 32,
  2439. 4, 4, 4, 4, 4, 4, 4, 4) {
  2440. /* IP16_31_28 [4] */
  2441. FN_SSI_SDATA2_A, FN_HRTS1_N_B, 0, 0, 0, 0,
  2442. FN_VI0_DATA4_VI0_B4, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2443. /* IP16_27_24 [4] */
  2444. FN_SSI_WS2_A, FN_HCTS1_N_B, 0, 0, 0, FN_AVB_TX_ER,
  2445. FN_VI0_DATA3_VI0_B3, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2446. /* IP16_23_20 [4] */
  2447. FN_SSI_SCK2_A, FN_HTX1_B, 0, 0, 0, FN_AVB_TXD7,
  2448. FN_VI0_DATA2_VI0_B2, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2449. /* IP16_19_16 [4] */
  2450. FN_SSI_SDATA1_A, FN_HRX1_B, 0, 0, 0, 0, FN_VI0_DATA1_VI0_B1,
  2451. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2452. /* IP16_15_12 [4] */
  2453. FN_SSI_WS1_A, FN_TX1_B, 0, 0, FN_CAN0_TX_D,
  2454. FN_AVB_AVTP_MATCH_B, FN_VI0_DATA0_VI0_B0, 0, 0, 0, 0, 0, 0,
  2455. 0, 0, 0,
  2456. /* IP16_11_8 [4] */
  2457. FN_SSI_SDATA8_A, FN_RX1_B, 0, 0, FN_CAN0_RX_D,
  2458. FN_AVB_AVTP_CAPTURE_B, FN_VI0_R7, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2459. /* IP16_7_4 [4] */
  2460. FN_SSI_SCK1_A, FN_SCIF1_SCK_B, FN_PWM1_D, FN_IRQ9, FN_REMOCON_A,
  2461. FN_DACK2, FN_VI0_CLK, FN_AVB_COL, 0, 0, 0, 0, 0, 0, 0, 0,
  2462. /* IP16_3_0 [4] */
  2463. FN_SSI_SDATA4_A, 0, FN_AVB_CRS, 0, 0, 0, FN_VI0_R6, 0, 0, 0,
  2464. 0, 0, 0, 0, 0, 0, }
  2465. },
  2466. { PINMUX_CFG_REG_VAR("IPSR17", 0xE6060084, 32,
  2467. 4, 4, 4, 4, 4, 4, 4, 4) {
  2468. /* IP17_31_28 [4] */
  2469. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2470. /* IP17_27_24 [4] */
  2471. FN_AUDIO_CLKOUT_A, FN_SDA4_B, 0, 0, 0, 0,
  2472. FN_VI0_VSYNC_N, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2473. /* IP17_23_20 [4] */
  2474. FN_AUDIO_CLKC_A, FN_SCL4_B, 0, 0, 0, 0,
  2475. FN_VI0_HSYNC_N, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2476. /* IP17_19_16 [4] */
  2477. FN_AUDIO_CLKB_A, FN_SDA0_B, 0, 0, 0, 0,
  2478. FN_VI0_FIELD, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2479. /* IP17_15_12 [4] */
  2480. FN_AUDIO_CLKA_A, FN_SCL0_B, 0, 0, 0, 0,
  2481. FN_VI0_CLKENB, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2482. /* IP17_11_8 [4] */
  2483. FN_SSI_SDATA9_A, FN_SCIF2_SCK_B, FN_PWM2_D, 0, 0, 0,
  2484. FN_VI0_DATA7_VI0_B7, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2485. /* IP17_7_4 [4] */
  2486. FN_SSI_WS9_A, FN_TX2_B, FN_SDA3_E, 0, 0, 0,
  2487. FN_VI0_DATA6_VI0_B6, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2488. /* IP17_3_0 [4] */
  2489. FN_SSI_SCK9_A, FN_RX2_B, FN_SCL3_E, 0, 0, FN_EX_WAIT1,
  2490. FN_VI0_DATA5_VI0_B5, 0, 0, 0, 0, 0, 0, 0, 0, 0, }
  2491. },
  2492. { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xE60600C0, 32,
  2493. 1, 1, 1, 1, 1, 2, 1, 1, 2, 2, 2, 1, 3, 3,
  2494. 1, 2, 3, 3, 1) {
  2495. /* RESERVED [1] */
  2496. 0, 0,
  2497. /* RESERVED [1] */
  2498. 0, 0,
  2499. /* RESERVED [1] */
  2500. 0, 0,
  2501. /* RESERVED [1] */
  2502. 0, 0,
  2503. /* RESERVED [1] */
  2504. 0, 0,
  2505. /* SEL_ADGA [2] */
  2506. FN_SEL_ADGA_0, FN_SEL_ADGA_1, FN_SEL_ADGA_2, FN_SEL_ADGA_3,
  2507. /* RESERVED [1] */
  2508. 0, 0,
  2509. /* RESERVED [1] */
  2510. 0, 0,
  2511. /* SEL_CANCLK [2] */
  2512. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2,
  2513. FN_SEL_CANCLK_3,
  2514. /* SEL_CAN1 [2] */
  2515. FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
  2516. /* SEL_CAN0 [2] */
  2517. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  2518. /* RESERVED [1] */
  2519. 0, 0,
  2520. /* SEL_I2C04 [3] */
  2521. FN_SEL_I2C04_0, FN_SEL_I2C04_1, FN_SEL_I2C04_2, FN_SEL_I2C04_3,
  2522. FN_SEL_I2C04_4, 0, 0, 0,
  2523. /* SEL_I2C03 [3] */
  2524. FN_SEL_I2C03_0, FN_SEL_I2C03_1, FN_SEL_I2C03_2, FN_SEL_I2C03_3,
  2525. FN_SEL_I2C03_4, 0, 0, 0,
  2526. /* RESERVED [1] */
  2527. 0, 0,
  2528. /* SEL_I2C02 [2] */
  2529. FN_SEL_I2C02_0, FN_SEL_I2C02_1, FN_SEL_I2C02_2, FN_SEL_I2C02_3,
  2530. /* SEL_I2C01 [3] */
  2531. FN_SEL_I2C01_0, FN_SEL_I2C01_1, FN_SEL_I2C01_2, FN_SEL_I2C01_3,
  2532. FN_SEL_I2C01_4, 0, 0, 0,
  2533. /* SEL_I2C00 [3] */
  2534. FN_SEL_I2C00_0, FN_SEL_I2C00_1, FN_SEL_I2C00_2, FN_SEL_I2C00_3,
  2535. FN_SEL_I2C00_4, 0, 0, 0,
  2536. /* SEL_AVB [1] */
  2537. FN_SEL_AVB_0, FN_SEL_AVB_1, }
  2538. },
  2539. { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xE60600C4, 32,
  2540. 1, 3, 3, 2, 2, 1, 2, 2,
  2541. 2, 1, 1, 1, 1, 1, 2, 1, 1, 2, 2, 1) {
  2542. /* SEL_SCIFCLK [1] */
  2543. FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
  2544. /* SEL_SCIF5 [3] */
  2545. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1, FN_SEL_SCIF5_2, FN_SEL_SCIF5_3,
  2546. FN_SEL_SCIF5_4, FN_SEL_SCIF5_5, 0, 0,
  2547. /* SEL_SCIF4 [3] */
  2548. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, FN_SEL_SCIF4_3,
  2549. FN_SEL_SCIF4_4, 0, 0, 0,
  2550. /* SEL_SCIF3 [2] */
  2551. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, 0,
  2552. /* SEL_SCIF2 [2] */
  2553. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, 0,
  2554. /* SEL_SCIF2_CLK [1] */
  2555. FN_SEL_SCIF2_CLK_0, FN_SEL_SCIF2_CLK_1,
  2556. /* SEL_SCIF1 [2] */
  2557. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  2558. /* SEL_SCIF0 [2] */
  2559. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  2560. /* SEL_MSIOF2 [2] */
  2561. FN_SEL_MSIOF2_0, FN_SEL_MSIOF2_1, FN_SEL_MSIOF2_2, 0,
  2562. /* RESERVED [1] */
  2563. 0, 0,
  2564. /* SEL_MSIOF1 [1] */
  2565. FN_SEL_MSIOF1_0, FN_SEL_MSIOF1_1,
  2566. /* RESERVED [1] */
  2567. 0, 0,
  2568. /* SEL_MSIOF0 [1] */
  2569. FN_SEL_MSIOF0_0, FN_SEL_MSIOF0_1,
  2570. /* SEL_RCN [1] */
  2571. FN_SEL_RCN_0, FN_SEL_RCN_1,
  2572. /* RESERVED [2] */
  2573. 0, 0, 0, 0,
  2574. /* SEL_TMU2 [1] */
  2575. FN_SEL_TMU2_0, FN_SEL_TMU2_1,
  2576. /* SEL_TMU1 [1] */
  2577. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  2578. /* RESERVED [2] */
  2579. 0, 0, 0, 0,
  2580. /* SEL_HSCIF1 [2] */
  2581. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, 0,
  2582. /* SEL_HSCIF0 [1] */
  2583. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1,}
  2584. },
  2585. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE60600C8, 32,
  2586. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2587. 2, 2, 2, 2, 2, 2, 2, 2, 2, 2, 2) {
  2588. /* RESERVED [1] */
  2589. 0, 0,
  2590. /* RESERVED [1] */
  2591. 0, 0,
  2592. /* RESERVED [1] */
  2593. 0, 0,
  2594. /* RESERVED [1] */
  2595. 0, 0,
  2596. /* RESERVED [1] */
  2597. 0, 0,
  2598. /* RESERVED [1] */
  2599. 0, 0,
  2600. /* RESERVED [1] */
  2601. 0, 0,
  2602. /* RESERVED [1] */
  2603. 0, 0,
  2604. /* RESERVED [1] */
  2605. 0, 0,
  2606. /* RESERVED [1] */
  2607. 0, 0,
  2608. /* SEL_ADGB [2] */
  2609. FN_SEL_ADGB_0, FN_SEL_ADGB_1, FN_SEL_ADGB_2, 0,
  2610. /* SEL_ADGC [2] */
  2611. FN_SEL_ADGC_0, FN_SEL_ADGC_1, FN_SEL_ADGC_2, 0,
  2612. /* SEL_SSI9 [2] */
  2613. FN_SEL_SSI9_0, FN_SEL_SSI9_1, 0, 0,
  2614. /* SEL_SSI8 [2] */
  2615. FN_SEL_SSI8_0, FN_SEL_SSI8_1, 0, 0,
  2616. /* SEL_SSI7 [2] */
  2617. FN_SEL_SSI7_0, FN_SEL_SSI7_1, 0, 0,
  2618. /* SEL_SSI6 [2] */
  2619. FN_SEL_SSI6_0, FN_SEL_SSI6_1, 0, 0,
  2620. /* SEL_SSI5 [2] */
  2621. FN_SEL_SSI5_0, FN_SEL_SSI5_1, 0, 0,
  2622. /* SEL_SSI4 [2] */
  2623. FN_SEL_SSI4_0, FN_SEL_SSI4_1, 0, 0,
  2624. /* SEL_SSI2 [2] */
  2625. FN_SEL_SSI2_0, FN_SEL_SSI2_1, 0, 0,
  2626. /* SEL_SSI1 [2] */
  2627. FN_SEL_SSI1_0, FN_SEL_SSI1_1, FN_SEL_SSI1_2, FN_SEL_SSI1_3,
  2628. /* SEL_SSI0 [2] */
  2629. FN_SEL_SSI0_0, FN_SEL_SSI0_1, 0, 0, }
  2630. },
  2631. { },
  2632. };
  2633. #ifdef CONFIG_PINCTRL_PFC_R8A77470
  2634. const struct sh_pfc_soc_info r8a77470_pinmux_info = {
  2635. .name = "r8a77470_pfc",
  2636. .unlock_reg = 0xe6060000, /* PMMR */
  2637. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  2638. .pins = pinmux_pins,
  2639. .nr_pins = ARRAY_SIZE(pinmux_pins),
  2640. .groups = pinmux_groups,
  2641. .nr_groups = ARRAY_SIZE(pinmux_groups),
  2642. .functions = pinmux_functions,
  2643. .nr_functions = ARRAY_SIZE(pinmux_functions),
  2644. .cfg_regs = pinmux_config_regs,
  2645. .pinmux_data = pinmux_data,
  2646. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  2647. };
  2648. #endif