pinctrl-meson-gxl.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858
  1. /*
  2. * Pin controller and GPIO driver for Amlogic Meson GXL.
  3. *
  4. * Copyright (C) 2016 Endless Mobile, Inc.
  5. * Author: Carlo Caione <carlo@endlessm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * version 2 as published by the Free Software Foundation.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  13. */
  14. #include <dt-bindings/gpio/meson-gxl-gpio.h>
  15. #include "pinctrl-meson.h"
  16. #include "pinctrl-meson8-pmx.h"
  17. static const struct pinctrl_pin_desc meson_gxl_periphs_pins[] = {
  18. MESON_PIN(GPIOZ_0),
  19. MESON_PIN(GPIOZ_1),
  20. MESON_PIN(GPIOZ_2),
  21. MESON_PIN(GPIOZ_3),
  22. MESON_PIN(GPIOZ_4),
  23. MESON_PIN(GPIOZ_5),
  24. MESON_PIN(GPIOZ_6),
  25. MESON_PIN(GPIOZ_7),
  26. MESON_PIN(GPIOZ_8),
  27. MESON_PIN(GPIOZ_9),
  28. MESON_PIN(GPIOZ_10),
  29. MESON_PIN(GPIOZ_11),
  30. MESON_PIN(GPIOZ_12),
  31. MESON_PIN(GPIOZ_13),
  32. MESON_PIN(GPIOZ_14),
  33. MESON_PIN(GPIOZ_15),
  34. MESON_PIN(GPIOH_0),
  35. MESON_PIN(GPIOH_1),
  36. MESON_PIN(GPIOH_2),
  37. MESON_PIN(GPIOH_3),
  38. MESON_PIN(GPIOH_4),
  39. MESON_PIN(GPIOH_5),
  40. MESON_PIN(GPIOH_6),
  41. MESON_PIN(GPIOH_7),
  42. MESON_PIN(GPIOH_8),
  43. MESON_PIN(GPIOH_9),
  44. MESON_PIN(BOOT_0),
  45. MESON_PIN(BOOT_1),
  46. MESON_PIN(BOOT_2),
  47. MESON_PIN(BOOT_3),
  48. MESON_PIN(BOOT_4),
  49. MESON_PIN(BOOT_5),
  50. MESON_PIN(BOOT_6),
  51. MESON_PIN(BOOT_7),
  52. MESON_PIN(BOOT_8),
  53. MESON_PIN(BOOT_9),
  54. MESON_PIN(BOOT_10),
  55. MESON_PIN(BOOT_11),
  56. MESON_PIN(BOOT_12),
  57. MESON_PIN(BOOT_13),
  58. MESON_PIN(BOOT_14),
  59. MESON_PIN(BOOT_15),
  60. MESON_PIN(CARD_0),
  61. MESON_PIN(CARD_1),
  62. MESON_PIN(CARD_2),
  63. MESON_PIN(CARD_3),
  64. MESON_PIN(CARD_4),
  65. MESON_PIN(CARD_5),
  66. MESON_PIN(CARD_6),
  67. MESON_PIN(GPIODV_0),
  68. MESON_PIN(GPIODV_1),
  69. MESON_PIN(GPIODV_2),
  70. MESON_PIN(GPIODV_3),
  71. MESON_PIN(GPIODV_4),
  72. MESON_PIN(GPIODV_5),
  73. MESON_PIN(GPIODV_6),
  74. MESON_PIN(GPIODV_7),
  75. MESON_PIN(GPIODV_8),
  76. MESON_PIN(GPIODV_9),
  77. MESON_PIN(GPIODV_10),
  78. MESON_PIN(GPIODV_11),
  79. MESON_PIN(GPIODV_12),
  80. MESON_PIN(GPIODV_13),
  81. MESON_PIN(GPIODV_14),
  82. MESON_PIN(GPIODV_15),
  83. MESON_PIN(GPIODV_16),
  84. MESON_PIN(GPIODV_17),
  85. MESON_PIN(GPIODV_18),
  86. MESON_PIN(GPIODV_19),
  87. MESON_PIN(GPIODV_20),
  88. MESON_PIN(GPIODV_21),
  89. MESON_PIN(GPIODV_22),
  90. MESON_PIN(GPIODV_23),
  91. MESON_PIN(GPIODV_24),
  92. MESON_PIN(GPIODV_25),
  93. MESON_PIN(GPIODV_26),
  94. MESON_PIN(GPIODV_27),
  95. MESON_PIN(GPIODV_28),
  96. MESON_PIN(GPIODV_29),
  97. MESON_PIN(GPIOX_0),
  98. MESON_PIN(GPIOX_1),
  99. MESON_PIN(GPIOX_2),
  100. MESON_PIN(GPIOX_3),
  101. MESON_PIN(GPIOX_4),
  102. MESON_PIN(GPIOX_5),
  103. MESON_PIN(GPIOX_6),
  104. MESON_PIN(GPIOX_7),
  105. MESON_PIN(GPIOX_8),
  106. MESON_PIN(GPIOX_9),
  107. MESON_PIN(GPIOX_10),
  108. MESON_PIN(GPIOX_11),
  109. MESON_PIN(GPIOX_12),
  110. MESON_PIN(GPIOX_13),
  111. MESON_PIN(GPIOX_14),
  112. MESON_PIN(GPIOX_15),
  113. MESON_PIN(GPIOX_16),
  114. MESON_PIN(GPIOX_17),
  115. MESON_PIN(GPIOX_18),
  116. MESON_PIN(GPIOCLK_0),
  117. MESON_PIN(GPIOCLK_1),
  118. };
  119. static const unsigned int emmc_nand_d07_pins[] = {
  120. BOOT_0, BOOT_1, BOOT_2, BOOT_3, BOOT_4, BOOT_5, BOOT_6, BOOT_7,
  121. };
  122. static const unsigned int emmc_clk_pins[] = { BOOT_8 };
  123. static const unsigned int emmc_cmd_pins[] = { BOOT_10 };
  124. static const unsigned int emmc_ds_pins[] = { BOOT_15 };
  125. static const unsigned int nor_d_pins[] = { BOOT_11 };
  126. static const unsigned int nor_q_pins[] = { BOOT_12 };
  127. static const unsigned int nor_c_pins[] = { BOOT_13 };
  128. static const unsigned int nor_cs_pins[] = { BOOT_15 };
  129. static const unsigned int spi_mosi_pins[] = { GPIOX_8 };
  130. static const unsigned int spi_miso_pins[] = { GPIOX_9 };
  131. static const unsigned int spi_ss0_pins[] = { GPIOX_10 };
  132. static const unsigned int spi_sclk_pins[] = { GPIOX_11 };
  133. static const unsigned int sdcard_d0_pins[] = { CARD_1 };
  134. static const unsigned int sdcard_d1_pins[] = { CARD_0 };
  135. static const unsigned int sdcard_d2_pins[] = { CARD_5 };
  136. static const unsigned int sdcard_d3_pins[] = { CARD_4 };
  137. static const unsigned int sdcard_cmd_pins[] = { CARD_3 };
  138. static const unsigned int sdcard_clk_pins[] = { CARD_2 };
  139. static const unsigned int sdio_d0_pins[] = { GPIOX_0 };
  140. static const unsigned int sdio_d1_pins[] = { GPIOX_1 };
  141. static const unsigned int sdio_d2_pins[] = { GPIOX_2 };
  142. static const unsigned int sdio_d3_pins[] = { GPIOX_3 };
  143. static const unsigned int sdio_cmd_pins[] = { GPIOX_4 };
  144. static const unsigned int sdio_clk_pins[] = { GPIOX_5 };
  145. static const unsigned int sdio_irq_pins[] = { GPIOX_7 };
  146. static const unsigned int nand_ce0_pins[] = { BOOT_8 };
  147. static const unsigned int nand_ce1_pins[] = { BOOT_9 };
  148. static const unsigned int nand_rb0_pins[] = { BOOT_10 };
  149. static const unsigned int nand_ale_pins[] = { BOOT_11 };
  150. static const unsigned int nand_cle_pins[] = { BOOT_12 };
  151. static const unsigned int nand_wen_clk_pins[] = { BOOT_13 };
  152. static const unsigned int nand_ren_wr_pins[] = { BOOT_14 };
  153. static const unsigned int nand_dqs_pins[] = { BOOT_15 };
  154. static const unsigned int uart_tx_a_pins[] = { GPIOX_12 };
  155. static const unsigned int uart_rx_a_pins[] = { GPIOX_13 };
  156. static const unsigned int uart_cts_a_pins[] = { GPIOX_14 };
  157. static const unsigned int uart_rts_a_pins[] = { GPIOX_15 };
  158. static const unsigned int uart_tx_b_pins[] = { GPIODV_24 };
  159. static const unsigned int uart_rx_b_pins[] = { GPIODV_25 };
  160. static const unsigned int uart_cts_b_pins[] = { GPIODV_26 };
  161. static const unsigned int uart_rts_b_pins[] = { GPIODV_27 };
  162. static const unsigned int uart_tx_c_pins[] = { GPIOX_8 };
  163. static const unsigned int uart_rx_c_pins[] = { GPIOX_9 };
  164. static const unsigned int uart_cts_c_pins[] = { GPIOX_10 };
  165. static const unsigned int uart_rts_c_pins[] = { GPIOX_11 };
  166. static const unsigned int i2c_sck_a_pins[] = { GPIODV_25 };
  167. static const unsigned int i2c_sda_a_pins[] = { GPIODV_24 };
  168. static const unsigned int i2c_sck_b_pins[] = { GPIODV_27 };
  169. static const unsigned int i2c_sda_b_pins[] = { GPIODV_26 };
  170. static const unsigned int i2c_sck_c_pins[] = { GPIODV_29 };
  171. static const unsigned int i2c_sda_c_pins[] = { GPIODV_28 };
  172. static const unsigned int i2c_sck_c_dv19_pins[] = { GPIODV_19 };
  173. static const unsigned int i2c_sda_c_dv18_pins[] = { GPIODV_18 };
  174. static const unsigned int eth_mdio_pins[] = { GPIOZ_0 };
  175. static const unsigned int eth_mdc_pins[] = { GPIOZ_1 };
  176. static const unsigned int eth_clk_rx_clk_pins[] = { GPIOZ_2 };
  177. static const unsigned int eth_rx_dv_pins[] = { GPIOZ_3 };
  178. static const unsigned int eth_rxd0_pins[] = { GPIOZ_4 };
  179. static const unsigned int eth_rxd1_pins[] = { GPIOZ_5 };
  180. static const unsigned int eth_rxd2_pins[] = { GPIOZ_6 };
  181. static const unsigned int eth_rxd3_pins[] = { GPIOZ_7 };
  182. static const unsigned int eth_rgmii_tx_clk_pins[] = { GPIOZ_8 };
  183. static const unsigned int eth_tx_en_pins[] = { GPIOZ_9 };
  184. static const unsigned int eth_txd0_pins[] = { GPIOZ_10 };
  185. static const unsigned int eth_txd1_pins[] = { GPIOZ_11 };
  186. static const unsigned int eth_txd2_pins[] = { GPIOZ_12 };
  187. static const unsigned int eth_txd3_pins[] = { GPIOZ_13 };
  188. static const unsigned int pwm_a_pins[] = { GPIOX_6 };
  189. static const unsigned int pwm_b_pins[] = { GPIODV_29 };
  190. static const unsigned int pwm_c_pins[] = { GPIOZ_15 };
  191. static const unsigned int pwm_d_pins[] = { GPIODV_28 };
  192. static const unsigned int pwm_e_pins[] = { GPIOX_16 };
  193. static const unsigned int pwm_f_clk_pins[] = { GPIOCLK_1 };
  194. static const unsigned int pwm_f_x_pins[] = { GPIOX_7 };
  195. static const unsigned int hdmi_hpd_pins[] = { GPIOH_0 };
  196. static const unsigned int hdmi_sda_pins[] = { GPIOH_1 };
  197. static const unsigned int hdmi_scl_pins[] = { GPIOH_2 };
  198. static const unsigned int i2s_am_clk_pins[] = { GPIOH_6 };
  199. static const unsigned int i2s_out_ao_clk_pins[] = { GPIOH_7 };
  200. static const unsigned int i2s_out_lr_clk_pins[] = { GPIOH_8 };
  201. static const unsigned int i2s_out_ch01_pins[] = { GPIOH_9 };
  202. static const unsigned int i2s_out_ch23_z_pins[] = { GPIOZ_5 };
  203. static const unsigned int i2s_out_ch45_z_pins[] = { GPIOZ_6 };
  204. static const unsigned int i2s_out_ch67_z_pins[] = { GPIOZ_7 };
  205. static const unsigned int spdif_out_h_pins[] = { GPIOH_4 };
  206. static const unsigned int eth_link_led_pins[] = { GPIOZ_14 };
  207. static const unsigned int eth_act_led_pins[] = { GPIOZ_15 };
  208. static const unsigned int tsin_a_d0_pins[] = { GPIODV_0 };
  209. static const unsigned int tsin_a_d0_x_pins[] = { GPIOX_10 };
  210. static const unsigned int tsin_a_clk_pins[] = { GPIODV_8 };
  211. static const unsigned int tsin_a_clk_x_pins[] = { GPIOX_11 };
  212. static const unsigned int tsin_a_sop_pins[] = { GPIODV_9 };
  213. static const unsigned int tsin_a_sop_x_pins[] = { GPIOX_8 };
  214. static const unsigned int tsin_a_d_valid_pins[] = { GPIODV_10 };
  215. static const unsigned int tsin_a_d_valid_x_pins[] = { GPIOX_9 };
  216. static const unsigned int tsin_a_fail_pins[] = { GPIODV_11 };
  217. static const unsigned int tsin_a_dp_pins[] = {
  218. GPIODV_1, GPIODV_2, GPIODV_3, GPIODV_4, GPIODV_5, GPIODV_6, GPIODV_7,
  219. };
  220. static const struct pinctrl_pin_desc meson_gxl_aobus_pins[] = {
  221. MESON_PIN(GPIOAO_0),
  222. MESON_PIN(GPIOAO_1),
  223. MESON_PIN(GPIOAO_2),
  224. MESON_PIN(GPIOAO_3),
  225. MESON_PIN(GPIOAO_4),
  226. MESON_PIN(GPIOAO_5),
  227. MESON_PIN(GPIOAO_6),
  228. MESON_PIN(GPIOAO_7),
  229. MESON_PIN(GPIOAO_8),
  230. MESON_PIN(GPIOAO_9),
  231. MESON_PIN(GPIO_TEST_N),
  232. };
  233. static const unsigned int uart_tx_ao_a_pins[] = { GPIOAO_0 };
  234. static const unsigned int uart_rx_ao_a_pins[] = { GPIOAO_1 };
  235. static const unsigned int uart_tx_ao_b_0_pins[] = { GPIOAO_0 };
  236. static const unsigned int uart_rx_ao_b_1_pins[] = { GPIOAO_1 };
  237. static const unsigned int uart_cts_ao_a_pins[] = { GPIOAO_2 };
  238. static const unsigned int uart_rts_ao_a_pins[] = { GPIOAO_3 };
  239. static const unsigned int uart_tx_ao_b_pins[] = { GPIOAO_4 };
  240. static const unsigned int uart_rx_ao_b_pins[] = { GPIOAO_5 };
  241. static const unsigned int uart_cts_ao_b_pins[] = { GPIOAO_2 };
  242. static const unsigned int uart_rts_ao_b_pins[] = { GPIOAO_3 };
  243. static const unsigned int i2c_sck_ao_pins[] = {GPIOAO_4 };
  244. static const unsigned int i2c_sda_ao_pins[] = {GPIOAO_5 };
  245. static const unsigned int i2c_slave_sck_ao_pins[] = {GPIOAO_4 };
  246. static const unsigned int i2c_slave_sda_ao_pins[] = {GPIOAO_5 };
  247. static const unsigned int remote_input_ao_pins[] = {GPIOAO_7 };
  248. static const unsigned int pwm_ao_a_3_pins[] = { GPIOAO_3 };
  249. static const unsigned int pwm_ao_a_8_pins[] = { GPIOAO_8 };
  250. static const unsigned int pwm_ao_b_pins[] = { GPIOAO_9 };
  251. static const unsigned int pwm_ao_b_6_pins[] = { GPIOAO_6 };
  252. static const unsigned int i2s_out_ch23_ao_pins[] = { GPIOAO_8 };
  253. static const unsigned int i2s_out_ch45_ao_pins[] = { GPIOAO_9 };
  254. static const unsigned int i2s_out_ch67_ao_pins[] = { GPIO_TEST_N };
  255. static const unsigned int spdif_out_ao_6_pins[] = { GPIOAO_6 };
  256. static const unsigned int spdif_out_ao_9_pins[] = { GPIOAO_9 };
  257. static const unsigned int ao_cec_pins[] = { GPIOAO_8 };
  258. static const unsigned int ee_cec_pins[] = { GPIOAO_8 };
  259. static struct meson_pmx_group meson_gxl_periphs_groups[] = {
  260. GPIO_GROUP(GPIOZ_0),
  261. GPIO_GROUP(GPIOZ_1),
  262. GPIO_GROUP(GPIOZ_2),
  263. GPIO_GROUP(GPIOZ_3),
  264. GPIO_GROUP(GPIOZ_4),
  265. GPIO_GROUP(GPIOZ_5),
  266. GPIO_GROUP(GPIOZ_6),
  267. GPIO_GROUP(GPIOZ_7),
  268. GPIO_GROUP(GPIOZ_8),
  269. GPIO_GROUP(GPIOZ_9),
  270. GPIO_GROUP(GPIOZ_10),
  271. GPIO_GROUP(GPIOZ_11),
  272. GPIO_GROUP(GPIOZ_12),
  273. GPIO_GROUP(GPIOZ_13),
  274. GPIO_GROUP(GPIOZ_14),
  275. GPIO_GROUP(GPIOZ_15),
  276. GPIO_GROUP(GPIOH_0),
  277. GPIO_GROUP(GPIOH_1),
  278. GPIO_GROUP(GPIOH_2),
  279. GPIO_GROUP(GPIOH_3),
  280. GPIO_GROUP(GPIOH_4),
  281. GPIO_GROUP(GPIOH_5),
  282. GPIO_GROUP(GPIOH_6),
  283. GPIO_GROUP(GPIOH_7),
  284. GPIO_GROUP(GPIOH_8),
  285. GPIO_GROUP(GPIOH_9),
  286. GPIO_GROUP(BOOT_0),
  287. GPIO_GROUP(BOOT_1),
  288. GPIO_GROUP(BOOT_2),
  289. GPIO_GROUP(BOOT_3),
  290. GPIO_GROUP(BOOT_4),
  291. GPIO_GROUP(BOOT_5),
  292. GPIO_GROUP(BOOT_6),
  293. GPIO_GROUP(BOOT_7),
  294. GPIO_GROUP(BOOT_8),
  295. GPIO_GROUP(BOOT_9),
  296. GPIO_GROUP(BOOT_10),
  297. GPIO_GROUP(BOOT_11),
  298. GPIO_GROUP(BOOT_12),
  299. GPIO_GROUP(BOOT_13),
  300. GPIO_GROUP(BOOT_14),
  301. GPIO_GROUP(BOOT_15),
  302. GPIO_GROUP(CARD_0),
  303. GPIO_GROUP(CARD_1),
  304. GPIO_GROUP(CARD_2),
  305. GPIO_GROUP(CARD_3),
  306. GPIO_GROUP(CARD_4),
  307. GPIO_GROUP(CARD_5),
  308. GPIO_GROUP(CARD_6),
  309. GPIO_GROUP(GPIODV_0),
  310. GPIO_GROUP(GPIODV_1),
  311. GPIO_GROUP(GPIODV_2),
  312. GPIO_GROUP(GPIODV_3),
  313. GPIO_GROUP(GPIODV_4),
  314. GPIO_GROUP(GPIODV_5),
  315. GPIO_GROUP(GPIODV_6),
  316. GPIO_GROUP(GPIODV_7),
  317. GPIO_GROUP(GPIODV_8),
  318. GPIO_GROUP(GPIODV_9),
  319. GPIO_GROUP(GPIODV_10),
  320. GPIO_GROUP(GPIODV_11),
  321. GPIO_GROUP(GPIODV_12),
  322. GPIO_GROUP(GPIODV_13),
  323. GPIO_GROUP(GPIODV_14),
  324. GPIO_GROUP(GPIODV_15),
  325. GPIO_GROUP(GPIODV_16),
  326. GPIO_GROUP(GPIODV_17),
  327. GPIO_GROUP(GPIODV_19),
  328. GPIO_GROUP(GPIODV_20),
  329. GPIO_GROUP(GPIODV_21),
  330. GPIO_GROUP(GPIODV_22),
  331. GPIO_GROUP(GPIODV_23),
  332. GPIO_GROUP(GPIODV_24),
  333. GPIO_GROUP(GPIODV_25),
  334. GPIO_GROUP(GPIODV_26),
  335. GPIO_GROUP(GPIODV_27),
  336. GPIO_GROUP(GPIODV_28),
  337. GPIO_GROUP(GPIODV_29),
  338. GPIO_GROUP(GPIOX_0),
  339. GPIO_GROUP(GPIOX_1),
  340. GPIO_GROUP(GPIOX_2),
  341. GPIO_GROUP(GPIOX_3),
  342. GPIO_GROUP(GPIOX_4),
  343. GPIO_GROUP(GPIOX_5),
  344. GPIO_GROUP(GPIOX_6),
  345. GPIO_GROUP(GPIOX_7),
  346. GPIO_GROUP(GPIOX_8),
  347. GPIO_GROUP(GPIOX_9),
  348. GPIO_GROUP(GPIOX_10),
  349. GPIO_GROUP(GPIOX_11),
  350. GPIO_GROUP(GPIOX_12),
  351. GPIO_GROUP(GPIOX_13),
  352. GPIO_GROUP(GPIOX_14),
  353. GPIO_GROUP(GPIOX_15),
  354. GPIO_GROUP(GPIOX_16),
  355. GPIO_GROUP(GPIOX_17),
  356. GPIO_GROUP(GPIOX_18),
  357. GPIO_GROUP(GPIOCLK_0),
  358. GPIO_GROUP(GPIOCLK_1),
  359. GPIO_GROUP(GPIO_TEST_N),
  360. /* Bank X */
  361. GROUP(sdio_d0, 5, 31),
  362. GROUP(sdio_d1, 5, 30),
  363. GROUP(sdio_d2, 5, 29),
  364. GROUP(sdio_d3, 5, 28),
  365. GROUP(sdio_clk, 5, 27),
  366. GROUP(sdio_cmd, 5, 26),
  367. GROUP(sdio_irq, 5, 24),
  368. GROUP(uart_tx_a, 5, 19),
  369. GROUP(uart_rx_a, 5, 18),
  370. GROUP(uart_cts_a, 5, 17),
  371. GROUP(uart_rts_a, 5, 16),
  372. GROUP(uart_tx_c, 5, 13),
  373. GROUP(uart_rx_c, 5, 12),
  374. GROUP(uart_cts_c, 5, 11),
  375. GROUP(uart_rts_c, 5, 10),
  376. GROUP(pwm_a, 5, 25),
  377. GROUP(pwm_e, 5, 15),
  378. GROUP(pwm_f_x, 5, 14),
  379. GROUP(spi_mosi, 5, 3),
  380. GROUP(spi_miso, 5, 2),
  381. GROUP(spi_ss0, 5, 1),
  382. GROUP(spi_sclk, 5, 0),
  383. GROUP(tsin_a_sop_x, 6, 3),
  384. GROUP(tsin_a_d_valid_x, 6, 2),
  385. GROUP(tsin_a_d0_x, 6, 1),
  386. GROUP(tsin_a_clk_x, 6, 0),
  387. /* Bank Z */
  388. GROUP(eth_mdio, 4, 23),
  389. GROUP(eth_mdc, 4, 22),
  390. GROUP(eth_clk_rx_clk, 4, 21),
  391. GROUP(eth_rx_dv, 4, 20),
  392. GROUP(eth_rxd0, 4, 19),
  393. GROUP(eth_rxd1, 4, 18),
  394. GROUP(eth_rxd2, 4, 17),
  395. GROUP(eth_rxd3, 4, 16),
  396. GROUP(eth_rgmii_tx_clk, 4, 15),
  397. GROUP(eth_tx_en, 4, 14),
  398. GROUP(eth_txd0, 4, 13),
  399. GROUP(eth_txd1, 4, 12),
  400. GROUP(eth_txd2, 4, 11),
  401. GROUP(eth_txd3, 4, 10),
  402. GROUP(pwm_c, 3, 20),
  403. GROUP(i2s_out_ch23_z, 3, 26),
  404. GROUP(i2s_out_ch45_z, 3, 25),
  405. GROUP(i2s_out_ch67_z, 3, 24),
  406. GROUP(eth_link_led, 4, 25),
  407. GROUP(eth_act_led, 4, 24),
  408. /* Bank H */
  409. GROUP(hdmi_hpd, 6, 31),
  410. GROUP(hdmi_sda, 6, 30),
  411. GROUP(hdmi_scl, 6, 29),
  412. GROUP(i2s_am_clk, 6, 26),
  413. GROUP(i2s_out_ao_clk, 6, 25),
  414. GROUP(i2s_out_lr_clk, 6, 24),
  415. GROUP(i2s_out_ch01, 6, 23),
  416. GROUP(spdif_out_h, 6, 28),
  417. /* Bank DV */
  418. GROUP(uart_tx_b, 2, 16),
  419. GROUP(uart_rx_b, 2, 15),
  420. GROUP(uart_cts_b, 2, 14),
  421. GROUP(uart_rts_b, 2, 13),
  422. GROUP(i2c_sda_c_dv18, 1, 17),
  423. GROUP(i2c_sck_c_dv19, 1, 16),
  424. GROUP(i2c_sda_a, 1, 15),
  425. GROUP(i2c_sck_a, 1, 14),
  426. GROUP(i2c_sda_b, 1, 13),
  427. GROUP(i2c_sck_b, 1, 12),
  428. GROUP(i2c_sda_c, 1, 11),
  429. GROUP(i2c_sck_c, 1, 10),
  430. GROUP(pwm_b, 2, 11),
  431. GROUP(pwm_d, 2, 12),
  432. GROUP(tsin_a_d0, 2, 4),
  433. GROUP(tsin_a_dp, 2, 3),
  434. GROUP(tsin_a_clk, 2, 2),
  435. GROUP(tsin_a_sop, 2, 1),
  436. GROUP(tsin_a_d_valid, 2, 0),
  437. GROUP(tsin_a_fail, 1, 31),
  438. /* Bank BOOT */
  439. GROUP(emmc_nand_d07, 7, 31),
  440. GROUP(emmc_clk, 7, 30),
  441. GROUP(emmc_cmd, 7, 29),
  442. GROUP(emmc_ds, 7, 28),
  443. GROUP(nor_d, 7, 13),
  444. GROUP(nor_q, 7, 12),
  445. GROUP(nor_c, 7, 11),
  446. GROUP(nor_cs, 7, 10),
  447. GROUP(nand_ce0, 7, 7),
  448. GROUP(nand_ce1, 7, 6),
  449. GROUP(nand_rb0, 7, 5),
  450. GROUP(nand_ale, 7, 4),
  451. GROUP(nand_cle, 7, 3),
  452. GROUP(nand_wen_clk, 7, 2),
  453. GROUP(nand_ren_wr, 7, 1),
  454. GROUP(nand_dqs, 7, 0),
  455. /* Bank CARD */
  456. GROUP(sdcard_d1, 6, 5),
  457. GROUP(sdcard_d0, 6, 4),
  458. GROUP(sdcard_d3, 6, 1),
  459. GROUP(sdcard_d2, 6, 0),
  460. GROUP(sdcard_cmd, 6, 2),
  461. GROUP(sdcard_clk, 6, 3),
  462. /* Bank CLK */
  463. GROUP(pwm_f_clk, 8, 30),
  464. };
  465. static struct meson_pmx_group meson_gxl_aobus_groups[] = {
  466. GPIO_GROUP(GPIOAO_0),
  467. GPIO_GROUP(GPIOAO_1),
  468. GPIO_GROUP(GPIOAO_2),
  469. GPIO_GROUP(GPIOAO_3),
  470. GPIO_GROUP(GPIOAO_4),
  471. GPIO_GROUP(GPIOAO_5),
  472. GPIO_GROUP(GPIOAO_6),
  473. GPIO_GROUP(GPIOAO_7),
  474. GPIO_GROUP(GPIOAO_8),
  475. GPIO_GROUP(GPIOAO_9),
  476. /* bank AO */
  477. GROUP(uart_tx_ao_b_0, 0, 26),
  478. GROUP(uart_rx_ao_b_1, 0, 25),
  479. GROUP(uart_tx_ao_b, 0, 24),
  480. GROUP(uart_rx_ao_b, 0, 23),
  481. GROUP(uart_tx_ao_a, 0, 12),
  482. GROUP(uart_rx_ao_a, 0, 11),
  483. GROUP(uart_cts_ao_a, 0, 10),
  484. GROUP(uart_rts_ao_a, 0, 9),
  485. GROUP(uart_cts_ao_b, 0, 8),
  486. GROUP(uart_rts_ao_b, 0, 7),
  487. GROUP(i2c_sck_ao, 0, 6),
  488. GROUP(i2c_sda_ao, 0, 5),
  489. GROUP(i2c_slave_sck_ao, 0, 2),
  490. GROUP(i2c_slave_sda_ao, 0, 1),
  491. GROUP(remote_input_ao, 0, 0),
  492. GROUP(pwm_ao_a_3, 0, 22),
  493. GROUP(pwm_ao_b_6, 0, 18),
  494. GROUP(pwm_ao_a_8, 0, 17),
  495. GROUP(pwm_ao_b, 0, 3),
  496. GROUP(i2s_out_ch23_ao, 1, 0),
  497. GROUP(i2s_out_ch45_ao, 1, 1),
  498. GROUP(spdif_out_ao_6, 0, 16),
  499. GROUP(spdif_out_ao_9, 0, 4),
  500. GROUP(ao_cec, 0, 15),
  501. GROUP(ee_cec, 0, 14),
  502. /* test n pin */
  503. GROUP(i2s_out_ch67_ao, 1, 2),
  504. };
  505. static const char * const gpio_periphs_groups[] = {
  506. "GPIOZ_0", "GPIOZ_1", "GPIOZ_2", "GPIOZ_3", "GPIOZ_4",
  507. "GPIOZ_5", "GPIOZ_6", "GPIOZ_7", "GPIOZ_8", "GPIOZ_9",
  508. "GPIOZ_10", "GPIOZ_11", "GPIOZ_12", "GPIOZ_13", "GPIOZ_14",
  509. "GPIOZ_15",
  510. "GPIOH_0", "GPIOH_1", "GPIOH_2", "GPIOH_3", "GPIOH_4",
  511. "GPIOH_5", "GPIOH_6", "GPIOH_7", "GPIOH_8", "GPIOH_9",
  512. "BOOT_0", "BOOT_1", "BOOT_2", "BOOT_3", "BOOT_4",
  513. "BOOT_5", "BOOT_6", "BOOT_7", "BOOT_8", "BOOT_9",
  514. "BOOT_10", "BOOT_11", "BOOT_12", "BOOT_13", "BOOT_14",
  515. "BOOT_15",
  516. "CARD_0", "CARD_1", "CARD_2", "CARD_3", "CARD_4",
  517. "CARD_5", "CARD_6",
  518. "GPIODV_0", "GPIODV_1", "GPIODV_2", "GPIODV_3", "GPIODV_4",
  519. "GPIODV_5", "GPIODV_6", "GPIODV_7", "GPIODV_8", "GPIODV_9",
  520. "GPIODV_10", "GPIODV_11", "GPIODV_12", "GPIODV_13", "GPIODV_14",
  521. "GPIODV_15", "GPIODV_16", "GPIODV_17", "GPIODV_18", "GPIODV_19",
  522. "GPIODV_20", "GPIODV_21", "GPIODV_22", "GPIODV_23", "GPIODV_24",
  523. "GPIODV_25", "GPIODV_26", "GPIODV_27", "GPIODV_28", "GPIODV_29",
  524. "GPIOX_0", "GPIOX_1", "GPIOX_2", "GPIOX_3", "GPIOX_4",
  525. "GPIOX_5", "GPIOX_6", "GPIOX_7", "GPIOX_8", "GPIOX_9",
  526. "GPIOX_10", "GPIOX_11", "GPIOX_12", "GPIOX_13", "GPIOX_14",
  527. "GPIOX_15", "GPIOX_16", "GPIOX_17", "GPIOX_18",
  528. };
  529. static const char * const emmc_groups[] = {
  530. "emmc_nand_d07", "emmc_clk", "emmc_cmd", "emmc_ds",
  531. };
  532. static const char * const nor_groups[] = {
  533. "nor_d", "nor_q", "nor_c", "nor_cs",
  534. };
  535. static const char * const spi_groups[] = {
  536. "spi_mosi", "spi_miso", "spi_ss0", "spi_sclk",
  537. };
  538. static const char * const sdcard_groups[] = {
  539. "sdcard_d0", "sdcard_d1", "sdcard_d2", "sdcard_d3",
  540. "sdcard_cmd", "sdcard_clk",
  541. };
  542. static const char * const sdio_groups[] = {
  543. "sdio_d0", "sdio_d1", "sdio_d2", "sdio_d3",
  544. "sdio_cmd", "sdio_clk", "sdio_irq",
  545. };
  546. static const char * const nand_groups[] = {
  547. "emmc_nand_d07", "nand_ce0", "nand_ce1", "nand_rb0", "nand_ale",
  548. "nand_cle", "nand_wen_clk", "nand_ren_wr", "nand_dqs",
  549. };
  550. static const char * const uart_a_groups[] = {
  551. "uart_tx_a", "uart_rx_a", "uart_cts_a", "uart_rts_a",
  552. };
  553. static const char * const uart_b_groups[] = {
  554. "uart_tx_b", "uart_rx_b", "uart_cts_b", "uart_rts_b",
  555. };
  556. static const char * const uart_c_groups[] = {
  557. "uart_tx_c", "uart_rx_c", "uart_cts_c", "uart_rts_c",
  558. };
  559. static const char * const i2c_a_groups[] = {
  560. "i2c_sck_a", "i2c_sda_a",
  561. };
  562. static const char * const i2c_b_groups[] = {
  563. "i2c_sck_b", "i2c_sda_b",
  564. };
  565. static const char * const i2c_c_groups[] = {
  566. "i2c_sck_c", "i2c_sda_c", "i2c_sda_c_dv18", "i2c_sck_c_dv19",
  567. };
  568. static const char * const eth_groups[] = {
  569. "eth_mdio", "eth_mdc", "eth_clk_rx_clk", "eth_rx_dv",
  570. "eth_rxd0", "eth_rxd1", "eth_rxd2", "eth_rxd3",
  571. "eth_rgmii_tx_clk", "eth_tx_en",
  572. "eth_txd0", "eth_txd1", "eth_txd2", "eth_txd3",
  573. };
  574. static const char * const pwm_a_groups[] = {
  575. "pwm_a",
  576. };
  577. static const char * const pwm_b_groups[] = {
  578. "pwm_b",
  579. };
  580. static const char * const pwm_c_groups[] = {
  581. "pwm_c",
  582. };
  583. static const char * const pwm_d_groups[] = {
  584. "pwm_d",
  585. };
  586. static const char * const pwm_e_groups[] = {
  587. "pwm_e",
  588. };
  589. static const char * const pwm_f_groups[] = {
  590. "pwm_f_clk", "pwm_f_x",
  591. };
  592. static const char * const hdmi_hpd_groups[] = {
  593. "hdmi_hpd",
  594. };
  595. static const char * const hdmi_i2c_groups[] = {
  596. "hdmi_sda", "hdmi_scl",
  597. };
  598. static const char * const i2s_out_groups[] = {
  599. "i2s_am_clk", "i2s_out_ao_clk", "i2s_out_lr_clk",
  600. "i2s_out_ch01", "i2s_out_ch23_z", "i2s_out_ch45_z", "i2s_out_ch67_z",
  601. };
  602. static const char * const spdif_out_groups[] = {
  603. "spdif_out_h",
  604. };
  605. static const char * const eth_led_groups[] = {
  606. "eth_link_led", "eth_act_led",
  607. };
  608. static const char * const tsin_a_groups[] = {
  609. "tsin_a_clk", "tsin_a_clk_x", "tsin_a_sop", "tsin_a_sop_x",
  610. "tsin_a_d_valid", "tsin_a_d_valid_x", "tsin_a_d0", "tsin_a_d0_x",
  611. "tsin_a_dp", "tsin_a_fail",
  612. };
  613. static const char * const gpio_aobus_groups[] = {
  614. "GPIOAO_0", "GPIOAO_1", "GPIOAO_2", "GPIOAO_3", "GPIOAO_4",
  615. "GPIOAO_5", "GPIOAO_6", "GPIOAO_7", "GPIOAO_8", "GPIOAO_9",
  616. "GPIO_TEST_N",
  617. };
  618. static const char * const uart_ao_groups[] = {
  619. "uart_tx_ao_a", "uart_rx_ao_a", "uart_cts_ao_a", "uart_rts_ao_a",
  620. };
  621. static const char * const uart_ao_b_groups[] = {
  622. "uart_tx_ao_b", "uart_rx_ao_b", "uart_cts_ao_b", "uart_rts_ao_b",
  623. "uart_tx_ao_b_0", "uart_rx_ao_b_1",
  624. };
  625. static const char * const i2c_ao_groups[] = {
  626. "i2c_sck_ao", "i2c_sda_ao",
  627. };
  628. static const char * const i2c_slave_ao_groups[] = {
  629. "i2c_slave_sck_ao", "i2c_slave_sda_ao",
  630. };
  631. static const char * const remote_input_ao_groups[] = {
  632. "remote_input_ao",
  633. };
  634. static const char * const pwm_ao_a_groups[] = {
  635. "pwm_ao_a_3", "pwm_ao_a_8",
  636. };
  637. static const char * const pwm_ao_b_groups[] = {
  638. "pwm_ao_b", "pwm_ao_b_6",
  639. };
  640. static const char * const i2s_out_ao_groups[] = {
  641. "i2s_out_ch23_ao", "i2s_out_ch45_ao", "i2s_out_ch67_ao",
  642. };
  643. static const char * const spdif_out_ao_groups[] = {
  644. "spdif_out_ao_6", "spdif_out_ao_9",
  645. };
  646. static const char * const cec_ao_groups[] = {
  647. "ao_cec", "ee_cec",
  648. };
  649. static struct meson_pmx_func meson_gxl_periphs_functions[] = {
  650. FUNCTION(gpio_periphs),
  651. FUNCTION(emmc),
  652. FUNCTION(nor),
  653. FUNCTION(spi),
  654. FUNCTION(sdcard),
  655. FUNCTION(sdio),
  656. FUNCTION(nand),
  657. FUNCTION(uart_a),
  658. FUNCTION(uart_b),
  659. FUNCTION(uart_c),
  660. FUNCTION(i2c_a),
  661. FUNCTION(i2c_b),
  662. FUNCTION(i2c_c),
  663. FUNCTION(eth),
  664. FUNCTION(pwm_a),
  665. FUNCTION(pwm_b),
  666. FUNCTION(pwm_c),
  667. FUNCTION(pwm_d),
  668. FUNCTION(pwm_e),
  669. FUNCTION(pwm_f),
  670. FUNCTION(hdmi_hpd),
  671. FUNCTION(hdmi_i2c),
  672. FUNCTION(i2s_out),
  673. FUNCTION(spdif_out),
  674. FUNCTION(eth_led),
  675. FUNCTION(tsin_a),
  676. };
  677. static struct meson_pmx_func meson_gxl_aobus_functions[] = {
  678. FUNCTION(gpio_aobus),
  679. FUNCTION(uart_ao),
  680. FUNCTION(uart_ao_b),
  681. FUNCTION(i2c_ao),
  682. FUNCTION(i2c_slave_ao),
  683. FUNCTION(remote_input_ao),
  684. FUNCTION(pwm_ao_a),
  685. FUNCTION(pwm_ao_b),
  686. FUNCTION(i2s_out_ao),
  687. FUNCTION(spdif_out_ao),
  688. FUNCTION(cec_ao),
  689. };
  690. static struct meson_bank meson_gxl_periphs_banks[] = {
  691. /* name first last irq pullen pull dir out in */
  692. BANK("X", GPIOX_0, GPIOX_18, 89, 107, 4, 0, 4, 0, 12, 0, 13, 0, 14, 0),
  693. BANK("DV", GPIODV_0, GPIODV_29, 83, 88, 0, 0, 0, 0, 0, 0, 1, 0, 2, 0),
  694. BANK("H", GPIOH_0, GPIOH_9, 26, 35, 1, 20, 1, 20, 3, 20, 4, 20, 5, 20),
  695. BANK("Z", GPIOZ_0, GPIOZ_15, 10, 25, 3, 0, 3, 0, 9, 0, 10, 0, 11, 0),
  696. BANK("CARD", CARD_0, CARD_6, 52, 58, 2, 20, 2, 20, 6, 20, 7, 20, 8, 20),
  697. BANK("BOOT", BOOT_0, BOOT_15, 36, 51, 2, 0, 2, 0, 6, 0, 7, 0, 8, 0),
  698. BANK("CLK", GPIOCLK_0, GPIOCLK_1, 108, 109, 3, 28, 3, 28, 9, 28, 10, 28, 11, 28),
  699. };
  700. static struct meson_bank meson_gxl_aobus_banks[] = {
  701. /* name first last irq pullen pull dir out in */
  702. BANK("AO", GPIOAO_0, GPIOAO_9, 0, 9, 0, 16, 0, 0, 0, 0, 0, 16, 1, 0),
  703. };
  704. static struct meson_pinctrl_data meson_gxl_periphs_pinctrl_data = {
  705. .name = "periphs-banks",
  706. .pins = meson_gxl_periphs_pins,
  707. .groups = meson_gxl_periphs_groups,
  708. .funcs = meson_gxl_periphs_functions,
  709. .banks = meson_gxl_periphs_banks,
  710. .num_pins = ARRAY_SIZE(meson_gxl_periphs_pins),
  711. .num_groups = ARRAY_SIZE(meson_gxl_periphs_groups),
  712. .num_funcs = ARRAY_SIZE(meson_gxl_periphs_functions),
  713. .num_banks = ARRAY_SIZE(meson_gxl_periphs_banks),
  714. .pmx_ops = &meson8_pmx_ops,
  715. };
  716. static struct meson_pinctrl_data meson_gxl_aobus_pinctrl_data = {
  717. .name = "aobus-banks",
  718. .pins = meson_gxl_aobus_pins,
  719. .groups = meson_gxl_aobus_groups,
  720. .funcs = meson_gxl_aobus_functions,
  721. .banks = meson_gxl_aobus_banks,
  722. .num_pins = ARRAY_SIZE(meson_gxl_aobus_pins),
  723. .num_groups = ARRAY_SIZE(meson_gxl_aobus_groups),
  724. .num_funcs = ARRAY_SIZE(meson_gxl_aobus_functions),
  725. .num_banks = ARRAY_SIZE(meson_gxl_aobus_banks),
  726. .pmx_ops = &meson8_pmx_ops,
  727. };
  728. static const struct of_device_id meson_gxl_pinctrl_dt_match[] = {
  729. {
  730. .compatible = "amlogic,meson-gxl-periphs-pinctrl",
  731. .data = &meson_gxl_periphs_pinctrl_data,
  732. },
  733. {
  734. .compatible = "amlogic,meson-gxl-aobus-pinctrl",
  735. .data = &meson_gxl_aobus_pinctrl_data,
  736. },
  737. { },
  738. };
  739. static struct platform_driver meson_gxl_pinctrl_driver = {
  740. .probe = meson_pinctrl_probe,
  741. .driver = {
  742. .name = "meson-gxl-pinctrl",
  743. .of_match_table = meson_gxl_pinctrl_dt_match,
  744. },
  745. };
  746. builtin_platform_driver(meson_gxl_pinctrl_driver);