quirks.c 179 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * This file contains work-arounds for many known PCI hardware bugs.
  4. * Devices present only on certain architectures (host bridges et cetera)
  5. * should be handled in arch-specific code.
  6. *
  7. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  8. *
  9. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  10. *
  11. * Init/reset quirks for USB host controllers should be in the USB quirks
  12. * file, where their drivers can use them.
  13. */
  14. #include <linux/types.h>
  15. #include <linux/kernel.h>
  16. #include <linux/export.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/delay.h>
  20. #include <linux/acpi.h>
  21. #include <linux/dmi.h>
  22. #include <linux/pci-aspm.h>
  23. #include <linux/ioport.h>
  24. #include <linux/sched.h>
  25. #include <linux/ktime.h>
  26. #include <linux/mm.h>
  27. #include <linux/nvme.h>
  28. #include <linux/platform_data/x86/apple.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/switchtec.h>
  31. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  32. #include "pci.h"
  33. static ktime_t fixup_debug_start(struct pci_dev *dev,
  34. void (*fn)(struct pci_dev *dev))
  35. {
  36. if (initcall_debug)
  37. pci_info(dev, "calling %pF @ %i\n", fn, task_pid_nr(current));
  38. return ktime_get();
  39. }
  40. static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
  41. void (*fn)(struct pci_dev *dev))
  42. {
  43. ktime_t delta, rettime;
  44. unsigned long long duration;
  45. rettime = ktime_get();
  46. delta = ktime_sub(rettime, calltime);
  47. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  48. if (initcall_debug || duration > 10000)
  49. pci_info(dev, "%pF took %lld usecs\n", fn, duration);
  50. }
  51. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  52. struct pci_fixup *end)
  53. {
  54. ktime_t calltime;
  55. for (; f < end; f++)
  56. if ((f->class == (u32) (dev->class >> f->class_shift) ||
  57. f->class == (u32) PCI_ANY_ID) &&
  58. (f->vendor == dev->vendor ||
  59. f->vendor == (u16) PCI_ANY_ID) &&
  60. (f->device == dev->device ||
  61. f->device == (u16) PCI_ANY_ID)) {
  62. void (*hook)(struct pci_dev *dev);
  63. #ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
  64. hook = offset_to_ptr(&f->hook_offset);
  65. #else
  66. hook = f->hook;
  67. #endif
  68. calltime = fixup_debug_start(dev, hook);
  69. hook(dev);
  70. fixup_debug_report(dev, calltime, hook);
  71. }
  72. }
  73. extern struct pci_fixup __start_pci_fixups_early[];
  74. extern struct pci_fixup __end_pci_fixups_early[];
  75. extern struct pci_fixup __start_pci_fixups_header[];
  76. extern struct pci_fixup __end_pci_fixups_header[];
  77. extern struct pci_fixup __start_pci_fixups_final[];
  78. extern struct pci_fixup __end_pci_fixups_final[];
  79. extern struct pci_fixup __start_pci_fixups_enable[];
  80. extern struct pci_fixup __end_pci_fixups_enable[];
  81. extern struct pci_fixup __start_pci_fixups_resume[];
  82. extern struct pci_fixup __end_pci_fixups_resume[];
  83. extern struct pci_fixup __start_pci_fixups_resume_early[];
  84. extern struct pci_fixup __end_pci_fixups_resume_early[];
  85. extern struct pci_fixup __start_pci_fixups_suspend[];
  86. extern struct pci_fixup __end_pci_fixups_suspend[];
  87. extern struct pci_fixup __start_pci_fixups_suspend_late[];
  88. extern struct pci_fixup __end_pci_fixups_suspend_late[];
  89. static bool pci_apply_fixup_final_quirks;
  90. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  91. {
  92. struct pci_fixup *start, *end;
  93. switch (pass) {
  94. case pci_fixup_early:
  95. start = __start_pci_fixups_early;
  96. end = __end_pci_fixups_early;
  97. break;
  98. case pci_fixup_header:
  99. start = __start_pci_fixups_header;
  100. end = __end_pci_fixups_header;
  101. break;
  102. case pci_fixup_final:
  103. if (!pci_apply_fixup_final_quirks)
  104. return;
  105. start = __start_pci_fixups_final;
  106. end = __end_pci_fixups_final;
  107. break;
  108. case pci_fixup_enable:
  109. start = __start_pci_fixups_enable;
  110. end = __end_pci_fixups_enable;
  111. break;
  112. case pci_fixup_resume:
  113. start = __start_pci_fixups_resume;
  114. end = __end_pci_fixups_resume;
  115. break;
  116. case pci_fixup_resume_early:
  117. start = __start_pci_fixups_resume_early;
  118. end = __end_pci_fixups_resume_early;
  119. break;
  120. case pci_fixup_suspend:
  121. start = __start_pci_fixups_suspend;
  122. end = __end_pci_fixups_suspend;
  123. break;
  124. case pci_fixup_suspend_late:
  125. start = __start_pci_fixups_suspend_late;
  126. end = __end_pci_fixups_suspend_late;
  127. break;
  128. default:
  129. /* stupid compiler warning, you would think with an enum... */
  130. return;
  131. }
  132. pci_do_fixups(dev, start, end);
  133. }
  134. EXPORT_SYMBOL(pci_fixup_device);
  135. static int __init pci_apply_final_quirks(void)
  136. {
  137. struct pci_dev *dev = NULL;
  138. u8 cls = 0;
  139. u8 tmp;
  140. if (pci_cache_line_size)
  141. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  142. pci_cache_line_size << 2);
  143. pci_apply_fixup_final_quirks = true;
  144. for_each_pci_dev(dev) {
  145. pci_fixup_device(pci_fixup_final, dev);
  146. /*
  147. * If arch hasn't set it explicitly yet, use the CLS
  148. * value shared by all PCI devices. If there's a
  149. * mismatch, fall back to the default value.
  150. */
  151. if (!pci_cache_line_size) {
  152. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  153. if (!cls)
  154. cls = tmp;
  155. if (!tmp || cls == tmp)
  156. continue;
  157. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
  158. cls << 2, tmp << 2,
  159. pci_dfl_cache_line_size << 2);
  160. pci_cache_line_size = pci_dfl_cache_line_size;
  161. }
  162. }
  163. if (!pci_cache_line_size) {
  164. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  165. cls << 2, pci_dfl_cache_line_size << 2);
  166. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  167. }
  168. return 0;
  169. }
  170. fs_initcall_sync(pci_apply_final_quirks);
  171. /*
  172. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  173. * conflict. But doing so may cause problems on host bridge and perhaps other
  174. * key system devices. For devices that need to have mmio decoding always-on,
  175. * we need to set the dev->mmio_always_on bit.
  176. */
  177. static void quirk_mmio_always_on(struct pci_dev *dev)
  178. {
  179. dev->mmio_always_on = 1;
  180. }
  181. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  182. PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  183. /*
  184. * The Mellanox Tavor device gives false positive parity errors. Mark this
  185. * device with a broken_parity_status to allow PCI scanning code to "skip"
  186. * this now blacklisted device.
  187. */
  188. static void quirk_mellanox_tavor(struct pci_dev *dev)
  189. {
  190. dev->broken_parity_status = 1; /* This device gives false positives */
  191. }
  192. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
  193. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
  194. /*
  195. * Deal with broken BIOSes that neglect to enable passive release,
  196. * which can cause problems in combination with the 82441FX/PPro MTRRs
  197. */
  198. static void quirk_passive_release(struct pci_dev *dev)
  199. {
  200. struct pci_dev *d = NULL;
  201. unsigned char dlc;
  202. /*
  203. * We have to make sure a particular bit is set in the PIIX3
  204. * ISA bridge, so we have to go out and find it.
  205. */
  206. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  207. pci_read_config_byte(d, 0x82, &dlc);
  208. if (!(dlc & 1<<1)) {
  209. pci_info(d, "PIIX3: Enabling Passive Release\n");
  210. dlc |= 1<<1;
  211. pci_write_config_byte(d, 0x82, dlc);
  212. }
  213. }
  214. }
  215. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  216. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  217. /*
  218. * The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a
  219. * workaround but VIA don't answer queries. If you happen to have good
  220. * contacts at VIA ask them for me please -- Alan
  221. *
  222. * This appears to be BIOS not version dependent. So presumably there is a
  223. * chipset level fix.
  224. */
  225. static void quirk_isa_dma_hangs(struct pci_dev *dev)
  226. {
  227. if (!isa_dma_bridge_buggy) {
  228. isa_dma_bridge_buggy = 1;
  229. pci_info(dev, "Activating ISA DMA hang workarounds\n");
  230. }
  231. }
  232. /*
  233. * It's not totally clear which chipsets are the problematic ones. We know
  234. * 82C586 and 82C596 variants are affected.
  235. */
  236. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  237. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  238. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  239. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  240. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  241. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  242. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  243. /*
  244. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  245. * for some HT machines to use C4 w/o hanging.
  246. */
  247. static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  248. {
  249. u32 pmbase;
  250. u16 pm1a;
  251. pci_read_config_dword(dev, 0x40, &pmbase);
  252. pmbase = pmbase & 0xff80;
  253. pm1a = inw(pmbase);
  254. if (pm1a & 0x10) {
  255. pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  256. outw(0x10, pmbase);
  257. }
  258. }
  259. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  260. /* Chipsets where PCI->PCI transfers vanish or hang */
  261. static void quirk_nopcipci(struct pci_dev *dev)
  262. {
  263. if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
  264. pci_info(dev, "Disabling direct PCI/PCI transfers\n");
  265. pci_pci_problems |= PCIPCI_FAIL;
  266. }
  267. }
  268. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  269. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  270. static void quirk_nopciamd(struct pci_dev *dev)
  271. {
  272. u8 rev;
  273. pci_read_config_byte(dev, 0x08, &rev);
  274. if (rev == 0x13) {
  275. /* Erratum 24 */
  276. pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  277. pci_pci_problems |= PCIAGP_FAIL;
  278. }
  279. }
  280. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  281. /* Triton requires workarounds to be used by the drivers */
  282. static void quirk_triton(struct pci_dev *dev)
  283. {
  284. if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
  285. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  286. pci_pci_problems |= PCIPCI_TRITON;
  287. }
  288. }
  289. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  290. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  291. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  292. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  293. /*
  294. * VIA Apollo KT133 needs PCI latency patch
  295. * Made according to a Windows driver-based patch by George E. Breese;
  296. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  297. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for the info on
  298. * which Mr Breese based his work.
  299. *
  300. * Updated based on further information from the site and also on
  301. * information provided by VIA
  302. */
  303. static void quirk_vialatency(struct pci_dev *dev)
  304. {
  305. struct pci_dev *p;
  306. u8 busarb;
  307. /*
  308. * Ok, we have a potential problem chipset here. Now see if we have
  309. * a buggy southbridge.
  310. */
  311. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  312. if (p != NULL) {
  313. /*
  314. * 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A;
  315. * thanks Dan Hollis.
  316. * Check for buggy part revisions
  317. */
  318. if (p->revision < 0x40 || p->revision > 0x42)
  319. goto exit;
  320. } else {
  321. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  322. if (p == NULL) /* No problem parts */
  323. goto exit;
  324. /* Check for buggy part revisions */
  325. if (p->revision < 0x10 || p->revision > 0x12)
  326. goto exit;
  327. }
  328. /*
  329. * Ok we have the problem. Now set the PCI master grant to occur
  330. * every master grant. The apparent bug is that under high PCI load
  331. * (quite common in Linux of course) you can get data loss when the
  332. * CPU is held off the bus for 3 bus master requests. This happens
  333. * to include the IDE controllers....
  334. *
  335. * VIA only apply this fix when an SB Live! is present but under
  336. * both Linux and Windows this isn't enough, and we have seen
  337. * corruption without SB Live! but with things like 3 UDMA IDE
  338. * controllers. So we ignore that bit of the VIA recommendation..
  339. */
  340. pci_read_config_byte(dev, 0x76, &busarb);
  341. /*
  342. * Set bit 4 and bit 5 of byte 76 to 0x01
  343. * "Master priority rotation on every PCI master grant"
  344. */
  345. busarb &= ~(1<<5);
  346. busarb |= (1<<4);
  347. pci_write_config_byte(dev, 0x76, busarb);
  348. pci_info(dev, "Applying VIA southbridge workaround\n");
  349. exit:
  350. pci_dev_put(p);
  351. }
  352. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  353. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  354. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  355. /* Must restore this on a resume from RAM */
  356. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  357. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  358. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  359. /* VIA Apollo VP3 needs ETBF on BT848/878 */
  360. static void quirk_viaetbf(struct pci_dev *dev)
  361. {
  362. if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
  363. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  364. pci_pci_problems |= PCIPCI_VIAETBF;
  365. }
  366. }
  367. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  368. static void quirk_vsfx(struct pci_dev *dev)
  369. {
  370. if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
  371. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  372. pci_pci_problems |= PCIPCI_VSFX;
  373. }
  374. }
  375. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  376. /*
  377. * ALi Magik requires workarounds to be used by the drivers that DMA to AGP
  378. * space. Latency must be set to 0xA and Triton workaround applied too.
  379. * [Info kindly provided by ALi]
  380. */
  381. static void quirk_alimagik(struct pci_dev *dev)
  382. {
  383. if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
  384. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  385. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  386. }
  387. }
  388. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  389. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  390. /* Natoma has some interesting boundary conditions with Zoran stuff at least */
  391. static void quirk_natoma(struct pci_dev *dev)
  392. {
  393. if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
  394. pci_info(dev, "Limiting direct PCI/PCI transfers\n");
  395. pci_pci_problems |= PCIPCI_NATOMA;
  396. }
  397. }
  398. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  399. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  400. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  401. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  402. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  403. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  404. /*
  405. * This chip can cause PCI parity errors if config register 0xA0 is read
  406. * while DMAs are occurring.
  407. */
  408. static void quirk_citrine(struct pci_dev *dev)
  409. {
  410. dev->cfg_size = 0xA0;
  411. }
  412. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  413. /*
  414. * This chip can cause bus lockups if config addresses above 0x600
  415. * are read or written.
  416. */
  417. static void quirk_nfp6000(struct pci_dev *dev)
  418. {
  419. dev->cfg_size = 0x600;
  420. }
  421. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
  422. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
  423. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP5000, quirk_nfp6000);
  424. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
  425. /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
  426. static void quirk_extend_bar_to_page(struct pci_dev *dev)
  427. {
  428. int i;
  429. for (i = 0; i <= PCI_STD_RESOURCE_END; i++) {
  430. struct resource *r = &dev->resource[i];
  431. if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
  432. r->end = PAGE_SIZE - 1;
  433. r->start = 0;
  434. r->flags |= IORESOURCE_UNSET;
  435. pci_info(dev, "expanded BAR %d to page size: %pR\n",
  436. i, r);
  437. }
  438. }
  439. }
  440. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
  441. /*
  442. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  443. * If it's needed, re-allocate the region.
  444. */
  445. static void quirk_s3_64M(struct pci_dev *dev)
  446. {
  447. struct resource *r = &dev->resource[0];
  448. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  449. r->flags |= IORESOURCE_UNSET;
  450. r->start = 0;
  451. r->end = 0x3ffffff;
  452. }
  453. }
  454. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  455. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  456. static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
  457. const char *name)
  458. {
  459. u32 region;
  460. struct pci_bus_region bus_region;
  461. struct resource *res = dev->resource + pos;
  462. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
  463. if (!region)
  464. return;
  465. res->name = pci_name(dev);
  466. res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
  467. res->flags |=
  468. (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
  469. region &= ~(size - 1);
  470. /* Convert from PCI bus to resource space */
  471. bus_region.start = region;
  472. bus_region.end = region + size - 1;
  473. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  474. pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
  475. name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
  476. }
  477. /*
  478. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  479. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  480. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  481. * (which conflicts w/ BAR1's memory range).
  482. *
  483. * CS553x's ISA PCI BARs may also be read-only (ref:
  484. * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
  485. */
  486. static void quirk_cs5536_vsa(struct pci_dev *dev)
  487. {
  488. static char *name = "CS5536 ISA bridge";
  489. if (pci_resource_len(dev, 0) != 8) {
  490. quirk_io(dev, 0, 8, name); /* SMB */
  491. quirk_io(dev, 1, 256, name); /* GPIO */
  492. quirk_io(dev, 2, 64, name); /* MFGPT */
  493. pci_info(dev, "%s bug detected (incorrect header); workaround applied\n",
  494. name);
  495. }
  496. }
  497. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  498. static void quirk_io_region(struct pci_dev *dev, int port,
  499. unsigned size, int nr, const char *name)
  500. {
  501. u16 region;
  502. struct pci_bus_region bus_region;
  503. struct resource *res = dev->resource + nr;
  504. pci_read_config_word(dev, port, &region);
  505. region &= ~(size - 1);
  506. if (!region)
  507. return;
  508. res->name = pci_name(dev);
  509. res->flags = IORESOURCE_IO;
  510. /* Convert from PCI bus to resource space */
  511. bus_region.start = region;
  512. bus_region.end = region + size - 1;
  513. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  514. if (!pci_claim_resource(dev, nr))
  515. pci_info(dev, "quirk: %pR claimed by %s\n", res, name);
  516. }
  517. /*
  518. * ATI Northbridge setups MCE the processor if you even read somewhere
  519. * between 0x3b0->0x3bb or read 0x3d3
  520. */
  521. static void quirk_ati_exploding_mce(struct pci_dev *dev)
  522. {
  523. pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  524. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  525. request_region(0x3b0, 0x0C, "RadeonIGP");
  526. request_region(0x3d3, 0x01, "RadeonIGP");
  527. }
  528. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  529. /*
  530. * In the AMD NL platform, this device ([1022:7912]) has a class code of
  531. * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
  532. * claim it.
  533. *
  534. * But the dwc3 driver is a more specific driver for this device, and we'd
  535. * prefer to use it instead of xhci. To prevent xhci from claiming the
  536. * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
  537. * defines as "USB device (not host controller)". The dwc3 driver can then
  538. * claim it based on its Vendor and Device ID.
  539. */
  540. static void quirk_amd_nl_class(struct pci_dev *pdev)
  541. {
  542. u32 class = pdev->class;
  543. /* Use "USB Device (not host controller)" class */
  544. pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
  545. pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
  546. class, pdev->class);
  547. }
  548. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
  549. quirk_amd_nl_class);
  550. /*
  551. * Let's make the southbridge information explicit instead of having to
  552. * worry about people probing the ACPI areas, for example.. (Yes, it
  553. * happens, and if you read the wrong ACPI register it will put the machine
  554. * to sleep with no way of waking it up again. Bummer).
  555. *
  556. * ALI M7101: Two IO regions pointed to by words at
  557. * 0xE0 (64 bytes of ACPI registers)
  558. * 0xE2 (32 bytes of SMB registers)
  559. */
  560. static void quirk_ali7101_acpi(struct pci_dev *dev)
  561. {
  562. quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  563. quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  564. }
  565. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  566. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  567. {
  568. u32 devres;
  569. u32 mask, size, base;
  570. pci_read_config_dword(dev, port, &devres);
  571. if ((devres & enable) != enable)
  572. return;
  573. mask = (devres >> 16) & 15;
  574. base = devres & 0xffff;
  575. size = 16;
  576. for (;;) {
  577. unsigned bit = size >> 1;
  578. if ((bit & mask) == bit)
  579. break;
  580. size = bit;
  581. }
  582. /*
  583. * For now we only print it out. Eventually we'll want to
  584. * reserve it (at least if it's in the 0x1000+ range), but
  585. * let's get enough confirmation reports first.
  586. */
  587. base &= -size;
  588. pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  589. }
  590. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  591. {
  592. u32 devres;
  593. u32 mask, size, base;
  594. pci_read_config_dword(dev, port, &devres);
  595. if ((devres & enable) != enable)
  596. return;
  597. base = devres & 0xffff0000;
  598. mask = (devres & 0x3f) << 16;
  599. size = 128 << 16;
  600. for (;;) {
  601. unsigned bit = size >> 1;
  602. if ((bit & mask) == bit)
  603. break;
  604. size = bit;
  605. }
  606. /*
  607. * For now we only print it out. Eventually we'll want to
  608. * reserve it, but let's get enough confirmation reports first.
  609. */
  610. base &= -size;
  611. pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  612. }
  613. /*
  614. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  615. * 0x40 (64 bytes of ACPI registers)
  616. * 0x90 (16 bytes of SMB registers)
  617. * and a few strange programmable PIIX4 device resources.
  618. */
  619. static void quirk_piix4_acpi(struct pci_dev *dev)
  620. {
  621. u32 res_a;
  622. quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  623. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  624. /* Device resource A has enables for some of the other ones */
  625. pci_read_config_dword(dev, 0x5c, &res_a);
  626. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  627. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  628. /* Device resource D is just bitfields for static resources */
  629. /* Device 12 enabled? */
  630. if (res_a & (1 << 29)) {
  631. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  632. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  633. }
  634. /* Device 13 enabled? */
  635. if (res_a & (1 << 30)) {
  636. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  637. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  638. }
  639. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  640. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  641. }
  642. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  643. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  644. #define ICH_PMBASE 0x40
  645. #define ICH_ACPI_CNTL 0x44
  646. #define ICH4_ACPI_EN 0x10
  647. #define ICH6_ACPI_EN 0x80
  648. #define ICH4_GPIOBASE 0x58
  649. #define ICH4_GPIO_CNTL 0x5c
  650. #define ICH4_GPIO_EN 0x10
  651. #define ICH6_GPIOBASE 0x48
  652. #define ICH6_GPIO_CNTL 0x4c
  653. #define ICH6_GPIO_EN 0x10
  654. /*
  655. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  656. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  657. * 0x58 (64 bytes of GPIO I/O space)
  658. */
  659. static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
  660. {
  661. u8 enable;
  662. /*
  663. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  664. * with low legacy (and fixed) ports. We don't know the decoding
  665. * priority and can't tell whether the legacy device or the one created
  666. * here is really at that address. This happens on boards with broken
  667. * BIOSes.
  668. */
  669. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  670. if (enable & ICH4_ACPI_EN)
  671. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  672. "ICH4 ACPI/GPIO/TCO");
  673. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  674. if (enable & ICH4_GPIO_EN)
  675. quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  676. "ICH4 GPIO");
  677. }
  678. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  679. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  680. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  681. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  682. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  683. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  684. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  685. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  686. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  687. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  688. static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
  689. {
  690. u8 enable;
  691. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  692. if (enable & ICH6_ACPI_EN)
  693. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  694. "ICH6 ACPI/GPIO/TCO");
  695. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  696. if (enable & ICH6_GPIO_EN)
  697. quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  698. "ICH6 GPIO");
  699. }
  700. static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
  701. const char *name, int dynsize)
  702. {
  703. u32 val;
  704. u32 size, base;
  705. pci_read_config_dword(dev, reg, &val);
  706. /* Enabled? */
  707. if (!(val & 1))
  708. return;
  709. base = val & 0xfffc;
  710. if (dynsize) {
  711. /*
  712. * This is not correct. It is 16, 32 or 64 bytes depending on
  713. * register D31:F0:ADh bits 5:4.
  714. *
  715. * But this gets us at least _part_ of it.
  716. */
  717. size = 16;
  718. } else {
  719. size = 128;
  720. }
  721. base &= ~(size-1);
  722. /*
  723. * Just print it out for now. We should reserve it after more
  724. * debugging.
  725. */
  726. pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  727. }
  728. static void quirk_ich6_lpc(struct pci_dev *dev)
  729. {
  730. /* Shared ACPI/GPIO decode with all ICH6+ */
  731. ich6_lpc_acpi_gpio(dev);
  732. /* ICH6-specific generic IO decode */
  733. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  734. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  735. }
  736. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  737. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  738. static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
  739. const char *name)
  740. {
  741. u32 val;
  742. u32 mask, base;
  743. pci_read_config_dword(dev, reg, &val);
  744. /* Enabled? */
  745. if (!(val & 1))
  746. return;
  747. /* IO base in bits 15:2, mask in bits 23:18, both are dword-based */
  748. base = val & 0xfffc;
  749. mask = (val >> 16) & 0xfc;
  750. mask |= 3;
  751. /*
  752. * Just print it out for now. We should reserve it after more
  753. * debugging.
  754. */
  755. pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  756. }
  757. /* ICH7-10 has the same common LPC generic IO decode registers */
  758. static void quirk_ich7_lpc(struct pci_dev *dev)
  759. {
  760. /* We share the common ACPI/GPIO decode with ICH6 */
  761. ich6_lpc_acpi_gpio(dev);
  762. /* And have 4 ICH7+ generic decodes */
  763. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  764. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  765. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  766. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  767. }
  768. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  769. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  770. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  771. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  772. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  773. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  774. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  775. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  776. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  777. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  778. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  779. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  780. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  781. /*
  782. * VIA ACPI: One IO region pointed to by longword at
  783. * 0x48 or 0x20 (256 bytes of ACPI registers)
  784. */
  785. static void quirk_vt82c586_acpi(struct pci_dev *dev)
  786. {
  787. if (dev->revision & 0x10)
  788. quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
  789. "vt82c586 ACPI");
  790. }
  791. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  792. /*
  793. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  794. * 0x48 (256 bytes of ACPI registers)
  795. * 0x70 (128 bytes of hardware monitoring register)
  796. * 0x90 (16 bytes of SMB registers)
  797. */
  798. static void quirk_vt82c686_acpi(struct pci_dev *dev)
  799. {
  800. quirk_vt82c586_acpi(dev);
  801. quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
  802. "vt82c686 HW-mon");
  803. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
  804. }
  805. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  806. /*
  807. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  808. * 0x88 (128 bytes of power management registers)
  809. * 0xd0 (16 bytes of SMB registers)
  810. */
  811. static void quirk_vt8235_acpi(struct pci_dev *dev)
  812. {
  813. quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  814. quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
  815. }
  816. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  817. /*
  818. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast
  819. * back-to-back: Disable fast back-to-back on the secondary bus segment
  820. */
  821. static void quirk_xio2000a(struct pci_dev *dev)
  822. {
  823. struct pci_dev *pdev;
  824. u16 command;
  825. pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
  826. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  827. pci_read_config_word(pdev, PCI_COMMAND, &command);
  828. if (command & PCI_COMMAND_FAST_BACK)
  829. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  830. }
  831. }
  832. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  833. quirk_xio2000a);
  834. #ifdef CONFIG_X86_IO_APIC
  835. #include <asm/io_apic.h>
  836. /*
  837. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  838. * devices to the external APIC.
  839. *
  840. * TODO: When we have device-specific interrupt routers, this code will go
  841. * away from quirks.
  842. */
  843. static void quirk_via_ioapic(struct pci_dev *dev)
  844. {
  845. u8 tmp;
  846. if (nr_ioapics < 1)
  847. tmp = 0; /* nothing routed to external APIC */
  848. else
  849. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  850. pci_info(dev, "%sbling VIA external APIC routing\n",
  851. tmp == 0 ? "Disa" : "Ena");
  852. /* Offset 0x58: External APIC IRQ output control */
  853. pci_write_config_byte(dev, 0x58, tmp);
  854. }
  855. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  856. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  857. /*
  858. * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
  859. * This leads to doubled level interrupt rates.
  860. * Set this bit to get rid of cycle wastage.
  861. * Otherwise uncritical.
  862. */
  863. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  864. {
  865. u8 misc_control2;
  866. #define BYPASS_APIC_DEASSERT 8
  867. pci_read_config_byte(dev, 0x5B, &misc_control2);
  868. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  869. pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  870. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  871. }
  872. }
  873. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  874. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  875. /*
  876. * The AMD IO-APIC can hang the box when an APIC IRQ is masked.
  877. * We check all revs >= B0 (yet not in the pre production!) as the bug
  878. * is currently marked NoFix
  879. *
  880. * We have multiple reports of hangs with this chipset that went away with
  881. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  882. * of course. However the advice is demonstrably good even if so.
  883. */
  884. static void quirk_amd_ioapic(struct pci_dev *dev)
  885. {
  886. if (dev->revision >= 0x02) {
  887. pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  888. pci_warn(dev, " : booting with the \"noapic\" option\n");
  889. }
  890. }
  891. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  892. #endif /* CONFIG_X86_IO_APIC */
  893. #if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
  894. static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
  895. {
  896. /* Fix for improper SR-IOV configuration on Cavium cn88xx RNM device */
  897. if (dev->subsystem_device == 0xa118)
  898. dev->sriov->link = dev->devfn;
  899. }
  900. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
  901. #endif
  902. /*
  903. * Some settings of MMRBC can lead to data corruption so block changes.
  904. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  905. */
  906. static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
  907. {
  908. if (dev->subordinate && dev->revision <= 0x12) {
  909. pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
  910. dev->revision);
  911. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  912. }
  913. }
  914. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  915. /*
  916. * FIXME: it is questionable that quirk_via_acpi() is needed. It shows up
  917. * as an ISA bridge, and does not support the PCI_INTERRUPT_LINE register
  918. * at all. Therefore it seems like setting the pci_dev's IRQ to the value
  919. * of the ACPI SCI interrupt is only done for convenience.
  920. * -jgarzik
  921. */
  922. static void quirk_via_acpi(struct pci_dev *d)
  923. {
  924. u8 irq;
  925. /* VIA ACPI device: SCI IRQ line in PCI config byte 0x42 */
  926. pci_read_config_byte(d, 0x42, &irq);
  927. irq &= 0xf;
  928. if (irq && (irq != 2))
  929. d->irq = irq;
  930. }
  931. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  932. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  933. /* VIA bridges which have VLink */
  934. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  935. static void quirk_via_bridge(struct pci_dev *dev)
  936. {
  937. /* See what bridge we have and find the device ranges */
  938. switch (dev->device) {
  939. case PCI_DEVICE_ID_VIA_82C686:
  940. /*
  941. * The VT82C686 is special; it attaches to PCI and can have
  942. * any device number. All its subdevices are functions of
  943. * that single device.
  944. */
  945. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  946. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  947. break;
  948. case PCI_DEVICE_ID_VIA_8237:
  949. case PCI_DEVICE_ID_VIA_8237A:
  950. via_vlink_dev_lo = 15;
  951. break;
  952. case PCI_DEVICE_ID_VIA_8235:
  953. via_vlink_dev_lo = 16;
  954. break;
  955. case PCI_DEVICE_ID_VIA_8231:
  956. case PCI_DEVICE_ID_VIA_8233_0:
  957. case PCI_DEVICE_ID_VIA_8233A:
  958. case PCI_DEVICE_ID_VIA_8233C_0:
  959. via_vlink_dev_lo = 17;
  960. break;
  961. }
  962. }
  963. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  964. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  965. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  966. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  967. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  968. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  969. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  970. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  971. /*
  972. * quirk_via_vlink - VIA VLink IRQ number update
  973. * @dev: PCI device
  974. *
  975. * If the device we are dealing with is on a PIC IRQ we need to ensure that
  976. * the IRQ line register which usually is not relevant for PCI cards, is
  977. * actually written so that interrupts get sent to the right place.
  978. *
  979. * We only do this on systems where a VIA south bridge was detected, and
  980. * only for VIA devices on the motherboard (see quirk_via_bridge above).
  981. */
  982. static void quirk_via_vlink(struct pci_dev *dev)
  983. {
  984. u8 irq, new_irq;
  985. /* Check if we have VLink at all */
  986. if (via_vlink_dev_lo == -1)
  987. return;
  988. new_irq = dev->irq;
  989. /* Don't quirk interrupts outside the legacy IRQ range */
  990. if (!new_irq || new_irq > 15)
  991. return;
  992. /* Internal device ? */
  993. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  994. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  995. return;
  996. /*
  997. * This is an internal VLink device on a PIC interrupt. The BIOS
  998. * ought to have set this but may not have, so we redo it.
  999. */
  1000. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  1001. if (new_irq != irq) {
  1002. pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n",
  1003. irq, new_irq);
  1004. udelay(15); /* unknown if delay really needed */
  1005. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  1006. }
  1007. }
  1008. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  1009. /*
  1010. * VIA VT82C598 has its device ID settable and many BIOSes set it to the ID
  1011. * of VT82C597 for backward compatibility. We need to switch it off to be
  1012. * able to recognize the real type of the chip.
  1013. */
  1014. static void quirk_vt82c598_id(struct pci_dev *dev)
  1015. {
  1016. pci_write_config_byte(dev, 0xfc, 0);
  1017. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  1018. }
  1019. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  1020. /*
  1021. * CardBus controllers have a legacy base address that enables them to
  1022. * respond as i82365 pcmcia controllers. We don't want them to do this
  1023. * even if the Linux CardBus driver is not loaded, because the Linux i82365
  1024. * driver does not (and should not) handle CardBus.
  1025. */
  1026. static void quirk_cardbus_legacy(struct pci_dev *dev)
  1027. {
  1028. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  1029. }
  1030. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  1031. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  1032. DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  1033. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  1034. /*
  1035. * Following the PCI ordering rules is optional on the AMD762. I'm not sure
  1036. * what the designers were smoking but let's not inhale...
  1037. *
  1038. * To be fair to AMD, it follows the spec by default, it's BIOS people who
  1039. * turn it off!
  1040. */
  1041. static void quirk_amd_ordering(struct pci_dev *dev)
  1042. {
  1043. u32 pcic;
  1044. pci_read_config_dword(dev, 0x4C, &pcic);
  1045. if ((pcic & 6) != 6) {
  1046. pcic |= 6;
  1047. pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  1048. pci_write_config_dword(dev, 0x4C, pcic);
  1049. pci_read_config_dword(dev, 0x84, &pcic);
  1050. pcic |= (1 << 23); /* Required in this mode */
  1051. pci_write_config_dword(dev, 0x84, pcic);
  1052. }
  1053. }
  1054. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  1055. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  1056. /*
  1057. * DreamWorks-provided workaround for Dunord I-3000 problem
  1058. *
  1059. * This card decodes and responds to addresses not apparently assigned to
  1060. * it. We force a larger allocation to ensure that nothing gets put too
  1061. * close to it.
  1062. */
  1063. static void quirk_dunord(struct pci_dev *dev)
  1064. {
  1065. struct resource *r = &dev->resource[1];
  1066. r->flags |= IORESOURCE_UNSET;
  1067. r->start = 0;
  1068. r->end = 0xffffff;
  1069. }
  1070. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  1071. /*
  1072. * i82380FB mobile docking controller: its PCI-to-PCI bridge is subtractive
  1073. * decoding (transparent), and does indicate this in the ProgIf.
  1074. * Unfortunately, the ProgIf value is wrong - 0x80 instead of 0x01.
  1075. */
  1076. static void quirk_transparent_bridge(struct pci_dev *dev)
  1077. {
  1078. dev->transparent = 1;
  1079. }
  1080. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  1081. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  1082. /*
  1083. * Common misconfiguration of the MediaGX/Geode PCI master that will reduce
  1084. * PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1 datasheets
  1085. * found at http://www.national.com/analog for info on what these bits do.
  1086. * <christer@weinigel.se>
  1087. */
  1088. static void quirk_mediagx_master(struct pci_dev *dev)
  1089. {
  1090. u8 reg;
  1091. pci_read_config_byte(dev, 0x41, &reg);
  1092. if (reg & 2) {
  1093. reg &= ~2;
  1094. pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
  1095. reg);
  1096. pci_write_config_byte(dev, 0x41, reg);
  1097. }
  1098. }
  1099. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  1100. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  1101. /*
  1102. * Ensure C0 rev restreaming is off. This is normally done by the BIOS but
  1103. * in the odd case it is not the results are corruption hence the presence
  1104. * of a Linux check.
  1105. */
  1106. static void quirk_disable_pxb(struct pci_dev *pdev)
  1107. {
  1108. u16 config;
  1109. if (pdev->revision != 0x04) /* Only C0 requires this */
  1110. return;
  1111. pci_read_config_word(pdev, 0x40, &config);
  1112. if (config & (1<<6)) {
  1113. config &= ~(1<<6);
  1114. pci_write_config_word(pdev, 0x40, config);
  1115. pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n");
  1116. }
  1117. }
  1118. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  1119. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  1120. static void quirk_amd_ide_mode(struct pci_dev *pdev)
  1121. {
  1122. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  1123. u8 tmp;
  1124. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  1125. if (tmp == 0x01) {
  1126. pci_read_config_byte(pdev, 0x40, &tmp);
  1127. pci_write_config_byte(pdev, 0x40, tmp|1);
  1128. pci_write_config_byte(pdev, 0x9, 1);
  1129. pci_write_config_byte(pdev, 0xa, 6);
  1130. pci_write_config_byte(pdev, 0x40, tmp);
  1131. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  1132. pci_info(pdev, "set SATA to AHCI mode\n");
  1133. }
  1134. }
  1135. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  1136. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  1137. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  1138. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  1139. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  1140. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  1141. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  1142. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  1143. /* Serverworks CSB5 IDE does not fully support native mode */
  1144. static void quirk_svwks_csb5ide(struct pci_dev *pdev)
  1145. {
  1146. u8 prog;
  1147. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1148. if (prog & 5) {
  1149. prog &= ~5;
  1150. pdev->class &= ~5;
  1151. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1152. /* PCI layer will sort out resources */
  1153. }
  1154. }
  1155. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  1156. /* Intel 82801CAM ICH3-M datasheet says IDE modes must be the same */
  1157. static void quirk_ide_samemode(struct pci_dev *pdev)
  1158. {
  1159. u8 prog;
  1160. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1161. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  1162. pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n");
  1163. prog &= ~5;
  1164. pdev->class &= ~5;
  1165. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1166. }
  1167. }
  1168. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  1169. /* Some ATA devices break if put into D3 */
  1170. static void quirk_no_ata_d3(struct pci_dev *pdev)
  1171. {
  1172. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  1173. }
  1174. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  1175. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
  1176. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1177. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  1178. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1179. /* ALi loses some register settings that we cannot then restore */
  1180. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
  1181. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1182. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  1183. occur when mode detecting */
  1184. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
  1185. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1186. /*
  1187. * This was originally an Alpha-specific thing, but it really fits here.
  1188. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  1189. */
  1190. static void quirk_eisa_bridge(struct pci_dev *dev)
  1191. {
  1192. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  1193. }
  1194. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  1195. /*
  1196. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  1197. * is not activated. The myth is that Asus said that they do not want the
  1198. * users to be irritated by just another PCI Device in the Win98 device
  1199. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  1200. * package 2.7.0 for details)
  1201. *
  1202. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1203. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1204. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1205. * is either the Host bridge (preferred) or on-board VGA controller.
  1206. *
  1207. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1208. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1209. * was done by SMM code, which could cause unsynchronized concurrent
  1210. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1211. * should be very careful when adding new entries: if SMM is accessing the
  1212. * Intel SMBus, this is a very good reason to leave it hidden.
  1213. *
  1214. * Likewise, many recent laptops use ACPI for thermal management. If the
  1215. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1216. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1217. * are about to add an entry in the table below, please first disassemble
  1218. * the DSDT and double-check that there is no code accessing the SMBus.
  1219. */
  1220. static int asus_hides_smbus;
  1221. static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1222. {
  1223. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1224. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1225. switch (dev->subsystem_device) {
  1226. case 0x8025: /* P4B-LX */
  1227. case 0x8070: /* P4B */
  1228. case 0x8088: /* P4B533 */
  1229. case 0x1626: /* L3C notebook */
  1230. asus_hides_smbus = 1;
  1231. }
  1232. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1233. switch (dev->subsystem_device) {
  1234. case 0x80b1: /* P4GE-V */
  1235. case 0x80b2: /* P4PE */
  1236. case 0x8093: /* P4B533-V */
  1237. asus_hides_smbus = 1;
  1238. }
  1239. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1240. switch (dev->subsystem_device) {
  1241. case 0x8030: /* P4T533 */
  1242. asus_hides_smbus = 1;
  1243. }
  1244. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1245. switch (dev->subsystem_device) {
  1246. case 0x8070: /* P4G8X Deluxe */
  1247. asus_hides_smbus = 1;
  1248. }
  1249. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1250. switch (dev->subsystem_device) {
  1251. case 0x80c9: /* PU-DLS */
  1252. asus_hides_smbus = 1;
  1253. }
  1254. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1255. switch (dev->subsystem_device) {
  1256. case 0x1751: /* M2N notebook */
  1257. case 0x1821: /* M5N notebook */
  1258. case 0x1897: /* A6L notebook */
  1259. asus_hides_smbus = 1;
  1260. }
  1261. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1262. switch (dev->subsystem_device) {
  1263. case 0x184b: /* W1N notebook */
  1264. case 0x186a: /* M6Ne notebook */
  1265. asus_hides_smbus = 1;
  1266. }
  1267. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1268. switch (dev->subsystem_device) {
  1269. case 0x80f2: /* P4P800-X */
  1270. asus_hides_smbus = 1;
  1271. }
  1272. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1273. switch (dev->subsystem_device) {
  1274. case 0x1882: /* M6V notebook */
  1275. case 0x1977: /* A6VA notebook */
  1276. asus_hides_smbus = 1;
  1277. }
  1278. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1279. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1280. switch (dev->subsystem_device) {
  1281. case 0x088C: /* HP Compaq nc8000 */
  1282. case 0x0890: /* HP Compaq nc6000 */
  1283. asus_hides_smbus = 1;
  1284. }
  1285. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1286. switch (dev->subsystem_device) {
  1287. case 0x12bc: /* HP D330L */
  1288. case 0x12bd: /* HP D530 */
  1289. case 0x006a: /* HP Compaq nx9500 */
  1290. asus_hides_smbus = 1;
  1291. }
  1292. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1293. switch (dev->subsystem_device) {
  1294. case 0x12bf: /* HP xw4100 */
  1295. asus_hides_smbus = 1;
  1296. }
  1297. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1298. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1299. switch (dev->subsystem_device) {
  1300. case 0xC00C: /* Samsung P35 notebook */
  1301. asus_hides_smbus = 1;
  1302. }
  1303. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1304. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1305. switch (dev->subsystem_device) {
  1306. case 0x0058: /* Compaq Evo N620c */
  1307. asus_hides_smbus = 1;
  1308. }
  1309. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1310. switch (dev->subsystem_device) {
  1311. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1312. /* Motherboard doesn't have Host bridge
  1313. * subvendor/subdevice IDs, therefore checking
  1314. * its on-board VGA controller */
  1315. asus_hides_smbus = 1;
  1316. }
  1317. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1318. switch (dev->subsystem_device) {
  1319. case 0x00b8: /* Compaq Evo D510 CMT */
  1320. case 0x00b9: /* Compaq Evo D510 SFF */
  1321. case 0x00ba: /* Compaq Evo D510 USDT */
  1322. /* Motherboard doesn't have Host bridge
  1323. * subvendor/subdevice IDs and on-board VGA
  1324. * controller is disabled if an AGP card is
  1325. * inserted, therefore checking USB UHCI
  1326. * Controller #1 */
  1327. asus_hides_smbus = 1;
  1328. }
  1329. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1330. switch (dev->subsystem_device) {
  1331. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1332. /* Motherboard doesn't have host bridge
  1333. * subvendor/subdevice IDs, therefore checking
  1334. * its on-board VGA controller */
  1335. asus_hides_smbus = 1;
  1336. }
  1337. }
  1338. }
  1339. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1340. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1341. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1342. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1343. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1344. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1345. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1346. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1347. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1348. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1349. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1350. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1351. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1352. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1353. {
  1354. u16 val;
  1355. if (likely(!asus_hides_smbus))
  1356. return;
  1357. pci_read_config_word(dev, 0xF2, &val);
  1358. if (val & 0x8) {
  1359. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1360. pci_read_config_word(dev, 0xF2, &val);
  1361. if (val & 0x8)
  1362. pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
  1363. val);
  1364. else
  1365. pci_info(dev, "Enabled i801 SMBus device\n");
  1366. }
  1367. }
  1368. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1369. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1370. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1371. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1372. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1373. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1374. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1375. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1376. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1377. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1378. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1379. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1380. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1381. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1382. /* It appears we just have one such device. If not, we have a warning */
  1383. static void __iomem *asus_rcba_base;
  1384. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1385. {
  1386. u32 rcba;
  1387. if (likely(!asus_hides_smbus))
  1388. return;
  1389. WARN_ON(asus_rcba_base);
  1390. pci_read_config_dword(dev, 0xF0, &rcba);
  1391. /* use bits 31:14, 16 kB aligned */
  1392. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1393. if (asus_rcba_base == NULL)
  1394. return;
  1395. }
  1396. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1397. {
  1398. u32 val;
  1399. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1400. return;
  1401. /* read the Function Disable register, dword mode only */
  1402. val = readl(asus_rcba_base + 0x3418);
  1403. /* enable the SMBus device */
  1404. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418);
  1405. }
  1406. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1407. {
  1408. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1409. return;
  1410. iounmap(asus_rcba_base);
  1411. asus_rcba_base = NULL;
  1412. pci_info(dev, "Enabled ICH6/i801 SMBus device\n");
  1413. }
  1414. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1415. {
  1416. asus_hides_smbus_lpc_ich6_suspend(dev);
  1417. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1418. asus_hides_smbus_lpc_ich6_resume(dev);
  1419. }
  1420. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1421. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1422. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1423. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1424. /* SiS 96x south bridge: BIOS typically hides SMBus device... */
  1425. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1426. {
  1427. u8 val = 0;
  1428. pci_read_config_byte(dev, 0x77, &val);
  1429. if (val & 0x10) {
  1430. pci_info(dev, "Enabling SiS 96x SMBus\n");
  1431. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1432. }
  1433. }
  1434. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1435. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1436. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1437. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1438. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1439. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1440. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1441. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1442. /*
  1443. * ... This is further complicated by the fact that some SiS96x south
  1444. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1445. * spotted a compatible north bridge to make sure.
  1446. * (pci_find_device() doesn't work yet)
  1447. *
  1448. * We can also enable the sis96x bit in the discovery register..
  1449. */
  1450. #define SIS_DETECT_REGISTER 0x40
  1451. static void quirk_sis_503(struct pci_dev *dev)
  1452. {
  1453. u8 reg;
  1454. u16 devid;
  1455. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1456. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1457. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1458. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1459. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1460. return;
  1461. }
  1462. /*
  1463. * Ok, it now shows up as a 96x. Run the 96x quirk by hand in case
  1464. * it has already been processed. (Depends on link order, which is
  1465. * apparently not guaranteed)
  1466. */
  1467. dev->device = devid;
  1468. quirk_sis_96x_smbus(dev);
  1469. }
  1470. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1471. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1472. /*
  1473. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1474. * and MC97 modem controller are disabled when a second PCI soundcard is
  1475. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1476. * -- bjd
  1477. */
  1478. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1479. {
  1480. u8 val;
  1481. int asus_hides_ac97 = 0;
  1482. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1483. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1484. asus_hides_ac97 = 1;
  1485. }
  1486. if (!asus_hides_ac97)
  1487. return;
  1488. pci_read_config_byte(dev, 0x50, &val);
  1489. if (val & 0xc0) {
  1490. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1491. pci_read_config_byte(dev, 0x50, &val);
  1492. if (val & 0xc0)
  1493. pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
  1494. val);
  1495. else
  1496. pci_info(dev, "Enabled onboard AC97/MC97 devices\n");
  1497. }
  1498. }
  1499. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1500. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1501. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1502. /*
  1503. * If we are using libata we can drive this chip properly but must do this
  1504. * early on to make the additional device appear during the PCI scanning.
  1505. */
  1506. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1507. {
  1508. u32 conf1, conf5, class;
  1509. u8 hdr;
  1510. /* Only poke fn 0 */
  1511. if (PCI_FUNC(pdev->devfn))
  1512. return;
  1513. pci_read_config_dword(pdev, 0x40, &conf1);
  1514. pci_read_config_dword(pdev, 0x80, &conf5);
  1515. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1516. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1517. switch (pdev->device) {
  1518. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1519. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1520. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1521. /* The controller should be in single function ahci mode */
  1522. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1523. break;
  1524. case PCI_DEVICE_ID_JMICRON_JMB365:
  1525. case PCI_DEVICE_ID_JMICRON_JMB366:
  1526. /* Redirect IDE second PATA port to the right spot */
  1527. conf5 |= (1 << 24);
  1528. /* Fall through */
  1529. case PCI_DEVICE_ID_JMICRON_JMB361:
  1530. case PCI_DEVICE_ID_JMICRON_JMB363:
  1531. case PCI_DEVICE_ID_JMICRON_JMB369:
  1532. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1533. /* Set the class codes correctly and then direct IDE 0 */
  1534. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1535. break;
  1536. case PCI_DEVICE_ID_JMICRON_JMB368:
  1537. /* The controller should be in single function IDE mode */
  1538. conf1 |= 0x00C00000; /* Set 22, 23 */
  1539. break;
  1540. }
  1541. pci_write_config_dword(pdev, 0x40, conf1);
  1542. pci_write_config_dword(pdev, 0x80, conf5);
  1543. /* Update pdev accordingly */
  1544. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1545. pdev->hdr_type = hdr & 0x7f;
  1546. pdev->multifunction = !!(hdr & 0x80);
  1547. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1548. pdev->class = class >> 8;
  1549. }
  1550. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1551. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1552. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1553. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1554. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1555. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1556. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1557. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1558. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1559. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1560. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1561. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1562. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1563. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1564. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1565. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1566. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1567. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1568. #endif
  1569. static void quirk_jmicron_async_suspend(struct pci_dev *dev)
  1570. {
  1571. if (dev->multifunction) {
  1572. device_disable_async_suspend(&dev->dev);
  1573. pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
  1574. }
  1575. }
  1576. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
  1577. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
  1578. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
  1579. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
  1580. #ifdef CONFIG_X86_IO_APIC
  1581. static void quirk_alder_ioapic(struct pci_dev *pdev)
  1582. {
  1583. int i;
  1584. if ((pdev->class >> 8) != 0xff00)
  1585. return;
  1586. /*
  1587. * The first BAR is the location of the IO-APIC... we must
  1588. * not touch this (and it's already covered by the fixmap), so
  1589. * forcibly insert it into the resource tree.
  1590. */
  1591. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1592. insert_resource(&iomem_resource, &pdev->resource[0]);
  1593. /*
  1594. * The next five BARs all seem to be rubbish, so just clean
  1595. * them out.
  1596. */
  1597. for (i = 1; i < 6; i++)
  1598. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1599. }
  1600. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1601. #endif
  1602. static void quirk_pcie_mch(struct pci_dev *pdev)
  1603. {
  1604. pdev->no_msi = 1;
  1605. }
  1606. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1607. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1608. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1609. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch);
  1610. /*
  1611. * It's possible for the MSI to get corrupted if SHPC and ACPI are used
  1612. * together on certain PXH-based systems.
  1613. */
  1614. static void quirk_pcie_pxh(struct pci_dev *dev)
  1615. {
  1616. dev->no_msi = 1;
  1617. pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1618. }
  1619. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1620. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1621. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1622. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1623. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1624. /*
  1625. * Some Intel PCI Express chipsets have trouble with downstream device
  1626. * power management.
  1627. */
  1628. static void quirk_intel_pcie_pm(struct pci_dev *dev)
  1629. {
  1630. pci_pm_d3_delay = 120;
  1631. dev->no_d1d2 = 1;
  1632. }
  1633. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1634. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1635. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1636. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1637. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1638. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1639. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1640. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1641. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1642. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1643. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1644. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1645. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1646. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1647. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1648. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1649. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1650. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1651. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1652. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1653. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1654. static void quirk_radeon_pm(struct pci_dev *dev)
  1655. {
  1656. if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
  1657. dev->subsystem_device == 0x00e2) {
  1658. if (dev->d3_delay < 20) {
  1659. dev->d3_delay = 20;
  1660. pci_info(dev, "extending delay after power-on from D3 to %d msec\n",
  1661. dev->d3_delay);
  1662. }
  1663. }
  1664. }
  1665. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
  1666. #ifdef CONFIG_X86_IO_APIC
  1667. static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
  1668. {
  1669. noioapicreroute = 1;
  1670. pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
  1671. return 0;
  1672. }
  1673. static const struct dmi_system_id boot_interrupt_dmi_table[] = {
  1674. /*
  1675. * Systems to exclude from boot interrupt reroute quirks
  1676. */
  1677. {
  1678. .callback = dmi_disable_ioapicreroute,
  1679. .ident = "ASUSTek Computer INC. M2N-LR",
  1680. .matches = {
  1681. DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
  1682. DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
  1683. },
  1684. },
  1685. {}
  1686. };
  1687. /*
  1688. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1689. * remap the original interrupt in the Linux kernel to the boot interrupt, so
  1690. * that a PCI device's interrupt handler is installed on the boot interrupt
  1691. * line instead.
  1692. */
  1693. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1694. {
  1695. dmi_check_system(boot_interrupt_dmi_table);
  1696. if (noioapicquirk || noioapicreroute)
  1697. return;
  1698. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1699. pci_info(dev, "rerouting interrupts for [%04x:%04x]\n",
  1700. dev->vendor, dev->device);
  1701. }
  1702. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1703. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1704. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1705. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1706. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1707. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1708. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1709. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1710. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1711. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1712. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1713. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1714. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1715. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1716. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1717. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1718. /*
  1719. * On some chipsets we can disable the generation of legacy INTx boot
  1720. * interrupts.
  1721. */
  1722. /*
  1723. * IO-APIC1 on 6300ESB generates boot interrupts, see Intel order no
  1724. * 300641-004US, section 5.7.3.
  1725. */
  1726. #define INTEL_6300_IOAPIC_ABAR 0x40
  1727. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1728. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1729. {
  1730. u16 pci_config_word;
  1731. if (noioapicquirk)
  1732. return;
  1733. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1734. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1735. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1736. pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1737. dev->vendor, dev->device);
  1738. }
  1739. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1740. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1741. /* Disable boot interrupts on HT-1000 */
  1742. #define BC_HT1000_FEATURE_REG 0x64
  1743. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1744. #define BC_HT1000_MAP_IDX 0xC00
  1745. #define BC_HT1000_MAP_DATA 0xC01
  1746. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1747. {
  1748. u32 pci_config_dword;
  1749. u8 irq;
  1750. if (noioapicquirk)
  1751. return;
  1752. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1753. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1754. BC_HT1000_PIC_REGS_ENABLE);
  1755. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1756. outb(irq, BC_HT1000_MAP_IDX);
  1757. outb(0x00, BC_HT1000_MAP_DATA);
  1758. }
  1759. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1760. pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1761. dev->vendor, dev->device);
  1762. }
  1763. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1764. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1765. /* Disable boot interrupts on AMD and ATI chipsets */
  1766. /*
  1767. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1768. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1769. * (due to an erratum).
  1770. */
  1771. #define AMD_813X_MISC 0x40
  1772. #define AMD_813X_NOIOAMODE (1<<0)
  1773. #define AMD_813X_REV_B1 0x12
  1774. #define AMD_813X_REV_B2 0x13
  1775. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1776. {
  1777. u32 pci_config_dword;
  1778. if (noioapicquirk)
  1779. return;
  1780. if ((dev->revision == AMD_813X_REV_B1) ||
  1781. (dev->revision == AMD_813X_REV_B2))
  1782. return;
  1783. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1784. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1785. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1786. pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1787. dev->vendor, dev->device);
  1788. }
  1789. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1790. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1791. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1792. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1793. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1794. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1795. {
  1796. u16 pci_config_word;
  1797. if (noioapicquirk)
  1798. return;
  1799. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1800. if (!pci_config_word) {
  1801. pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n",
  1802. dev->vendor, dev->device);
  1803. return;
  1804. }
  1805. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1806. pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1807. dev->vendor, dev->device);
  1808. }
  1809. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1810. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1811. #endif /* CONFIG_X86_IO_APIC */
  1812. /*
  1813. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1814. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1815. * Re-allocate the region if needed...
  1816. */
  1817. static void quirk_tc86c001_ide(struct pci_dev *dev)
  1818. {
  1819. struct resource *r = &dev->resource[0];
  1820. if (r->start & 0x8) {
  1821. r->flags |= IORESOURCE_UNSET;
  1822. r->start = 0;
  1823. r->end = 0xf;
  1824. }
  1825. }
  1826. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1827. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1828. quirk_tc86c001_ide);
  1829. /*
  1830. * PLX PCI 9050 PCI Target bridge controller has an erratum that prevents the
  1831. * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
  1832. * being read correctly if bit 7 of the base address is set.
  1833. * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
  1834. * Re-allocate the regions to a 256-byte boundary if necessary.
  1835. */
  1836. static void quirk_plx_pci9050(struct pci_dev *dev)
  1837. {
  1838. unsigned int bar;
  1839. /* Fixed in revision 2 (PCI 9052). */
  1840. if (dev->revision >= 2)
  1841. return;
  1842. for (bar = 0; bar <= 1; bar++)
  1843. if (pci_resource_len(dev, bar) == 0x80 &&
  1844. (pci_resource_start(dev, bar) & 0x80)) {
  1845. struct resource *r = &dev->resource[bar];
  1846. pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
  1847. bar);
  1848. r->flags |= IORESOURCE_UNSET;
  1849. r->start = 0;
  1850. r->end = 0xff;
  1851. }
  1852. }
  1853. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1854. quirk_plx_pci9050);
  1855. /*
  1856. * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
  1857. * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
  1858. * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
  1859. * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
  1860. *
  1861. * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
  1862. * driver.
  1863. */
  1864. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
  1865. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
  1866. static void quirk_netmos(struct pci_dev *dev)
  1867. {
  1868. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1869. unsigned int num_serial = dev->subsystem_device & 0xf;
  1870. /*
  1871. * These Netmos parts are multiport serial devices with optional
  1872. * parallel ports. Even when parallel ports are present, they
  1873. * are identified as class SERIAL, which means the serial driver
  1874. * will claim them. To prevent this, mark them as class OTHER.
  1875. * These combo devices should be claimed by parport_serial.
  1876. *
  1877. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1878. * of parallel ports and <S> is the number of serial ports.
  1879. */
  1880. switch (dev->device) {
  1881. case PCI_DEVICE_ID_NETMOS_9835:
  1882. /* Well, this rule doesn't hold for the following 9835 device */
  1883. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1884. dev->subsystem_device == 0x0299)
  1885. return;
  1886. /* else: fall through */
  1887. case PCI_DEVICE_ID_NETMOS_9735:
  1888. case PCI_DEVICE_ID_NETMOS_9745:
  1889. case PCI_DEVICE_ID_NETMOS_9845:
  1890. case PCI_DEVICE_ID_NETMOS_9855:
  1891. if (num_parallel) {
  1892. pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
  1893. dev->device, num_parallel, num_serial);
  1894. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1895. (dev->class & 0xff);
  1896. }
  1897. }
  1898. }
  1899. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
  1900. PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
  1901. static void quirk_e100_interrupt(struct pci_dev *dev)
  1902. {
  1903. u16 command, pmcsr;
  1904. u8 __iomem *csr;
  1905. u8 cmd_hi;
  1906. switch (dev->device) {
  1907. /* PCI IDs taken from drivers/net/e100.c */
  1908. case 0x1029:
  1909. case 0x1030 ... 0x1034:
  1910. case 0x1038 ... 0x103E:
  1911. case 0x1050 ... 0x1057:
  1912. case 0x1059:
  1913. case 0x1064 ... 0x106B:
  1914. case 0x1091 ... 0x1095:
  1915. case 0x1209:
  1916. case 0x1229:
  1917. case 0x2449:
  1918. case 0x2459:
  1919. case 0x245D:
  1920. case 0x27DC:
  1921. break;
  1922. default:
  1923. return;
  1924. }
  1925. /*
  1926. * Some firmware hands off the e100 with interrupts enabled,
  1927. * which can cause a flood of interrupts if packets are
  1928. * received before the driver attaches to the device. So
  1929. * disable all e100 interrupts here. The driver will
  1930. * re-enable them when it's ready.
  1931. */
  1932. pci_read_config_word(dev, PCI_COMMAND, &command);
  1933. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1934. return;
  1935. /*
  1936. * Check that the device is in the D0 power state. If it's not,
  1937. * there is no point to look any further.
  1938. */
  1939. if (dev->pm_cap) {
  1940. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1941. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1942. return;
  1943. }
  1944. /* Convert from PCI bus to resource space. */
  1945. csr = ioremap(pci_resource_start(dev, 0), 8);
  1946. if (!csr) {
  1947. pci_warn(dev, "Can't map e100 registers\n");
  1948. return;
  1949. }
  1950. cmd_hi = readb(csr + 3);
  1951. if (cmd_hi == 0) {
  1952. pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n");
  1953. writeb(1, csr + 3);
  1954. }
  1955. iounmap(csr);
  1956. }
  1957. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1958. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
  1959. /*
  1960. * The 82575 and 82598 may experience data corruption issues when transitioning
  1961. * out of L0S. To prevent this we need to disable L0S on the PCIe link.
  1962. */
  1963. static void quirk_disable_aspm_l0s(struct pci_dev *dev)
  1964. {
  1965. pci_info(dev, "Disabling L0s\n");
  1966. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1967. }
  1968. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1969. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1970. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1971. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1972. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1973. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1974. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1975. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1976. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1977. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1978. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1979. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1980. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1981. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1982. static void fixup_rev1_53c810(struct pci_dev *dev)
  1983. {
  1984. u32 class = dev->class;
  1985. /*
  1986. * rev 1 ncr53c810 chips don't set the class at all which means
  1987. * they don't get their resources remapped. Fix that here.
  1988. */
  1989. if (class)
  1990. return;
  1991. dev->class = PCI_CLASS_STORAGE_SCSI << 8;
  1992. pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
  1993. class, dev->class);
  1994. }
  1995. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1996. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1997. static void quirk_p64h2_1k_io(struct pci_dev *dev)
  1998. {
  1999. u16 en1k;
  2000. pci_read_config_word(dev, 0x40, &en1k);
  2001. if (en1k & 0x200) {
  2002. pci_info(dev, "Enable I/O Space to 1KB granularity\n");
  2003. dev->io_window_1k = 1;
  2004. }
  2005. }
  2006. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  2007. /*
  2008. * Under some circumstances, AER is not linked with extended capabilities.
  2009. * Force it to be linked by setting the corresponding control bit in the
  2010. * config space.
  2011. */
  2012. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  2013. {
  2014. uint8_t b;
  2015. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  2016. if (!(b & 0x20)) {
  2017. pci_write_config_byte(dev, 0xf41, b | 0x20);
  2018. pci_info(dev, "Linking AER extended capability\n");
  2019. }
  2020. }
  2021. }
  2022. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2023. quirk_nvidia_ck804_pcie_aer_ext_cap);
  2024. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2025. quirk_nvidia_ck804_pcie_aer_ext_cap);
  2026. static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  2027. {
  2028. /*
  2029. * Disable PCI Bus Parking and PCI Master read caching on CX700
  2030. * which causes unspecified timing errors with a VT6212L on the PCI
  2031. * bus leading to USB2.0 packet loss.
  2032. *
  2033. * This quirk is only enabled if a second (on the external PCI bus)
  2034. * VT6212L is found -- the CX700 core itself also contains a USB
  2035. * host controller with the same PCI ID as the VT6212L.
  2036. */
  2037. /* Count VT6212L instances */
  2038. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  2039. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  2040. uint8_t b;
  2041. /*
  2042. * p should contain the first (internal) VT6212L -- see if we have
  2043. * an external one by searching again.
  2044. */
  2045. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  2046. if (!p)
  2047. return;
  2048. pci_dev_put(p);
  2049. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  2050. if (b & 0x40) {
  2051. /* Turn off PCI Bus Parking */
  2052. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  2053. pci_info(dev, "Disabling VIA CX700 PCI parking\n");
  2054. }
  2055. }
  2056. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  2057. if (b != 0) {
  2058. /* Turn off PCI Master read caching */
  2059. pci_write_config_byte(dev, 0x72, 0x0);
  2060. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  2061. pci_write_config_byte(dev, 0x75, 0x1);
  2062. /* Disable "Read FIFO Timer" */
  2063. pci_write_config_byte(dev, 0x77, 0x0);
  2064. pci_info(dev, "Disabling VIA CX700 PCI caching\n");
  2065. }
  2066. }
  2067. }
  2068. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  2069. static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
  2070. {
  2071. u32 rev;
  2072. pci_read_config_dword(dev, 0xf4, &rev);
  2073. /* Only CAP the MRRS if the device is a 5719 A0 */
  2074. if (rev == 0x05719000) {
  2075. int readrq = pcie_get_readrq(dev);
  2076. if (readrq > 2048)
  2077. pcie_set_readrq(dev, 2048);
  2078. }
  2079. }
  2080. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
  2081. PCI_DEVICE_ID_TIGON3_5719,
  2082. quirk_brcm_5719_limit_mrrs);
  2083. #ifdef CONFIG_PCIE_IPROC_PLATFORM
  2084. static void quirk_paxc_bridge(struct pci_dev *pdev)
  2085. {
  2086. /*
  2087. * The PCI config space is shared with the PAXC root port and the first
  2088. * Ethernet device. So, we need to workaround this by telling the PCI
  2089. * code that the bridge is not an Ethernet device.
  2090. */
  2091. if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  2092. pdev->class = PCI_CLASS_BRIDGE_PCI << 8;
  2093. /*
  2094. * MPSS is not being set properly (as it is currently 0). This is
  2095. * because that area of the PCI config space is hard coded to zero, and
  2096. * is not modifiable by firmware. Set this to 2 (e.g., 512 byte MPS)
  2097. * so that the MPS can be set to the real max value.
  2098. */
  2099. pdev->pcie_mpss = 2;
  2100. }
  2101. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16cd, quirk_paxc_bridge);
  2102. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16f0, quirk_paxc_bridge);
  2103. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0xd750, quirk_paxc_bridge);
  2104. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0xd802, quirk_paxc_bridge);
  2105. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0xd804, quirk_paxc_bridge);
  2106. #endif
  2107. /*
  2108. * Originally in EDAC sources for i82875P: Intel tells BIOS developers to
  2109. * hide device 6 which configures the overflow device access containing the
  2110. * DRBs - this is where we expose device 6.
  2111. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  2112. */
  2113. static void quirk_unhide_mch_dev6(struct pci_dev *dev)
  2114. {
  2115. u8 reg;
  2116. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  2117. pci_info(dev, "Enabling MCH 'Overflow' Device\n");
  2118. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  2119. }
  2120. }
  2121. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  2122. quirk_unhide_mch_dev6);
  2123. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  2124. quirk_unhide_mch_dev6);
  2125. #ifdef CONFIG_PCI_MSI
  2126. /*
  2127. * Some chipsets do not support MSI. We cannot easily rely on setting
  2128. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually some
  2129. * other buses controlled by the chipset even if Linux is not aware of it.
  2130. * Instead of setting the flag on all buses in the machine, simply disable
  2131. * MSI globally.
  2132. */
  2133. static void quirk_disable_all_msi(struct pci_dev *dev)
  2134. {
  2135. pci_no_msi();
  2136. pci_warn(dev, "MSI quirk detected; MSI disabled\n");
  2137. }
  2138. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  2139. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  2140. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  2141. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  2142. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  2143. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  2144. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  2145. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
  2146. /* Disable MSI on chipsets that are known to not support it */
  2147. static void quirk_disable_msi(struct pci_dev *dev)
  2148. {
  2149. if (dev->subordinate) {
  2150. pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
  2151. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2152. }
  2153. }
  2154. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  2155. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  2156. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  2157. /*
  2158. * The APC bridge device in AMD 780 family northbridges has some random
  2159. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  2160. * we use the possible vendor/device IDs of the host bridge for the
  2161. * declared quirk, and search for the APC bridge by slot number.
  2162. */
  2163. static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  2164. {
  2165. struct pci_dev *apc_bridge;
  2166. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  2167. if (apc_bridge) {
  2168. if (apc_bridge->device == 0x9602)
  2169. quirk_disable_msi(apc_bridge);
  2170. pci_dev_put(apc_bridge);
  2171. }
  2172. }
  2173. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  2174. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  2175. /*
  2176. * Go through the list of HyperTransport capabilities and return 1 if a HT
  2177. * MSI capability is found and enabled.
  2178. */
  2179. static int msi_ht_cap_enabled(struct pci_dev *dev)
  2180. {
  2181. int pos, ttl = PCI_FIND_CAP_TTL;
  2182. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2183. while (pos && ttl--) {
  2184. u8 flags;
  2185. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2186. &flags) == 0) {
  2187. pci_info(dev, "Found %s HT MSI Mapping\n",
  2188. flags & HT_MSI_FLAGS_ENABLE ?
  2189. "enabled" : "disabled");
  2190. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  2191. }
  2192. pos = pci_find_next_ht_capability(dev, pos,
  2193. HT_CAPTYPE_MSI_MAPPING);
  2194. }
  2195. return 0;
  2196. }
  2197. /* Check the HyperTransport MSI mapping to know whether MSI is enabled or not */
  2198. static void quirk_msi_ht_cap(struct pci_dev *dev)
  2199. {
  2200. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  2201. pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
  2202. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2203. }
  2204. }
  2205. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  2206. quirk_msi_ht_cap);
  2207. /*
  2208. * The nVidia CK804 chipset may have 2 HT MSI mappings. MSI is supported
  2209. * if the MSI capability is set in any of these mappings.
  2210. */
  2211. static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  2212. {
  2213. struct pci_dev *pdev;
  2214. if (!dev->subordinate)
  2215. return;
  2216. /*
  2217. * Check HT MSI cap on this chipset and the root one. A single one
  2218. * having MSI is enough to be sure that MSI is supported.
  2219. */
  2220. pdev = pci_get_slot(dev->bus, 0);
  2221. if (!pdev)
  2222. return;
  2223. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  2224. pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
  2225. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2226. }
  2227. pci_dev_put(pdev);
  2228. }
  2229. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2230. quirk_nvidia_ck804_msi_ht_cap);
  2231. /* Force enable MSI mapping capability on HT bridges */
  2232. static void ht_enable_msi_mapping(struct pci_dev *dev)
  2233. {
  2234. int pos, ttl = PCI_FIND_CAP_TTL;
  2235. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2236. while (pos && ttl--) {
  2237. u8 flags;
  2238. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2239. &flags) == 0) {
  2240. pci_info(dev, "Enabling HT MSI Mapping\n");
  2241. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2242. flags | HT_MSI_FLAGS_ENABLE);
  2243. }
  2244. pos = pci_find_next_ht_capability(dev, pos,
  2245. HT_CAPTYPE_MSI_MAPPING);
  2246. }
  2247. }
  2248. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2249. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2250. ht_enable_msi_mapping);
  2251. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2252. ht_enable_msi_mapping);
  2253. /*
  2254. * The P5N32-SLI motherboards from Asus have a problem with MSI
  2255. * for the MCP55 NIC. It is not yet determined whether the MSI problem
  2256. * also affects other devices. As for now, turn off MSI for this device.
  2257. */
  2258. static void nvenet_msi_disable(struct pci_dev *dev)
  2259. {
  2260. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2261. if (board_name &&
  2262. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2263. strstr(board_name, "P5N32-E SLI"))) {
  2264. pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n");
  2265. dev->no_msi = 1;
  2266. }
  2267. }
  2268. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2269. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2270. nvenet_msi_disable);
  2271. /*
  2272. * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
  2273. * config register. This register controls the routing of legacy
  2274. * interrupts from devices that route through the MCP55. If this register
  2275. * is misprogrammed, interrupts are only sent to the BSP, unlike
  2276. * conventional systems where the IRQ is broadcast to all online CPUs. Not
  2277. * having this register set properly prevents kdump from booting up
  2278. * properly, so let's make sure that we have it set correctly.
  2279. * Note that this is an undocumented register.
  2280. */
  2281. static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2282. {
  2283. u32 cfg;
  2284. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2285. return;
  2286. pci_read_config_dword(dev, 0x74, &cfg);
  2287. if (cfg & ((1 << 2) | (1 << 15))) {
  2288. printk(KERN_INFO "Rewriting IRQ routing register on MCP55\n");
  2289. cfg &= ~((1 << 2) | (1 << 15));
  2290. pci_write_config_dword(dev, 0x74, cfg);
  2291. }
  2292. }
  2293. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2294. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2295. nvbridge_check_legacy_irq_routing);
  2296. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2297. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2298. nvbridge_check_legacy_irq_routing);
  2299. static int ht_check_msi_mapping(struct pci_dev *dev)
  2300. {
  2301. int pos, ttl = PCI_FIND_CAP_TTL;
  2302. int found = 0;
  2303. /* Check if there is HT MSI cap or enabled on this device */
  2304. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2305. while (pos && ttl--) {
  2306. u8 flags;
  2307. if (found < 1)
  2308. found = 1;
  2309. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2310. &flags) == 0) {
  2311. if (flags & HT_MSI_FLAGS_ENABLE) {
  2312. if (found < 2) {
  2313. found = 2;
  2314. break;
  2315. }
  2316. }
  2317. }
  2318. pos = pci_find_next_ht_capability(dev, pos,
  2319. HT_CAPTYPE_MSI_MAPPING);
  2320. }
  2321. return found;
  2322. }
  2323. static int host_bridge_with_leaf(struct pci_dev *host_bridge)
  2324. {
  2325. struct pci_dev *dev;
  2326. int pos;
  2327. int i, dev_no;
  2328. int found = 0;
  2329. dev_no = host_bridge->devfn >> 3;
  2330. for (i = dev_no + 1; i < 0x20; i++) {
  2331. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2332. if (!dev)
  2333. continue;
  2334. /* found next host bridge? */
  2335. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2336. if (pos != 0) {
  2337. pci_dev_put(dev);
  2338. break;
  2339. }
  2340. if (ht_check_msi_mapping(dev)) {
  2341. found = 1;
  2342. pci_dev_put(dev);
  2343. break;
  2344. }
  2345. pci_dev_put(dev);
  2346. }
  2347. return found;
  2348. }
  2349. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2350. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2351. static int is_end_of_ht_chain(struct pci_dev *dev)
  2352. {
  2353. int pos, ctrl_off;
  2354. int end = 0;
  2355. u16 flags, ctrl;
  2356. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2357. if (!pos)
  2358. goto out;
  2359. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2360. ctrl_off = ((flags >> 10) & 1) ?
  2361. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2362. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2363. if (ctrl & (1 << 6))
  2364. end = 1;
  2365. out:
  2366. return end;
  2367. }
  2368. static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2369. {
  2370. struct pci_dev *host_bridge;
  2371. int pos;
  2372. int i, dev_no;
  2373. int found = 0;
  2374. dev_no = dev->devfn >> 3;
  2375. for (i = dev_no; i >= 0; i--) {
  2376. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2377. if (!host_bridge)
  2378. continue;
  2379. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2380. if (pos != 0) {
  2381. found = 1;
  2382. break;
  2383. }
  2384. pci_dev_put(host_bridge);
  2385. }
  2386. if (!found)
  2387. return;
  2388. /* don't enable end_device/host_bridge with leaf directly here */
  2389. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2390. host_bridge_with_leaf(host_bridge))
  2391. goto out;
  2392. /* root did that ! */
  2393. if (msi_ht_cap_enabled(host_bridge))
  2394. goto out;
  2395. ht_enable_msi_mapping(dev);
  2396. out:
  2397. pci_dev_put(host_bridge);
  2398. }
  2399. static void ht_disable_msi_mapping(struct pci_dev *dev)
  2400. {
  2401. int pos, ttl = PCI_FIND_CAP_TTL;
  2402. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2403. while (pos && ttl--) {
  2404. u8 flags;
  2405. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2406. &flags) == 0) {
  2407. pci_info(dev, "Disabling HT MSI Mapping\n");
  2408. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2409. flags & ~HT_MSI_FLAGS_ENABLE);
  2410. }
  2411. pos = pci_find_next_ht_capability(dev, pos,
  2412. HT_CAPTYPE_MSI_MAPPING);
  2413. }
  2414. }
  2415. static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2416. {
  2417. struct pci_dev *host_bridge;
  2418. int pos;
  2419. int found;
  2420. if (!pci_msi_enabled())
  2421. return;
  2422. /* check if there is HT MSI cap or enabled on this device */
  2423. found = ht_check_msi_mapping(dev);
  2424. /* no HT MSI CAP */
  2425. if (found == 0)
  2426. return;
  2427. /*
  2428. * HT MSI mapping should be disabled on devices that are below
  2429. * a non-Hypertransport host bridge. Locate the host bridge...
  2430. */
  2431. host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0,
  2432. PCI_DEVFN(0, 0));
  2433. if (host_bridge == NULL) {
  2434. pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2435. return;
  2436. }
  2437. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2438. if (pos != 0) {
  2439. /* Host bridge is to HT */
  2440. if (found == 1) {
  2441. /* it is not enabled, try to enable it */
  2442. if (all)
  2443. ht_enable_msi_mapping(dev);
  2444. else
  2445. nv_ht_enable_msi_mapping(dev);
  2446. }
  2447. goto out;
  2448. }
  2449. /* HT MSI is not enabled */
  2450. if (found == 1)
  2451. goto out;
  2452. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2453. ht_disable_msi_mapping(dev);
  2454. out:
  2455. pci_dev_put(host_bridge);
  2456. }
  2457. static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2458. {
  2459. return __nv_msi_ht_cap_quirk(dev, 1);
  2460. }
  2461. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2462. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2463. static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2464. {
  2465. return __nv_msi_ht_cap_quirk(dev, 0);
  2466. }
  2467. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2468. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2469. static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2470. {
  2471. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2472. }
  2473. static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2474. {
  2475. struct pci_dev *p;
  2476. /*
  2477. * SB700 MSI issue will be fixed at HW level from revision A21;
  2478. * we need check PCI REVISION ID of SMBus controller to get SB700
  2479. * revision.
  2480. */
  2481. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2482. NULL);
  2483. if (!p)
  2484. return;
  2485. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2486. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2487. pci_dev_put(p);
  2488. }
  2489. static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
  2490. {
  2491. /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
  2492. if (dev->revision < 0x18) {
  2493. pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n");
  2494. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2495. }
  2496. }
  2497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2498. PCI_DEVICE_ID_TIGON3_5780,
  2499. quirk_msi_intx_disable_bug);
  2500. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2501. PCI_DEVICE_ID_TIGON3_5780S,
  2502. quirk_msi_intx_disable_bug);
  2503. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2504. PCI_DEVICE_ID_TIGON3_5714,
  2505. quirk_msi_intx_disable_bug);
  2506. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2507. PCI_DEVICE_ID_TIGON3_5714S,
  2508. quirk_msi_intx_disable_bug);
  2509. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2510. PCI_DEVICE_ID_TIGON3_5715,
  2511. quirk_msi_intx_disable_bug);
  2512. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2513. PCI_DEVICE_ID_TIGON3_5715S,
  2514. quirk_msi_intx_disable_bug);
  2515. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2516. quirk_msi_intx_disable_ati_bug);
  2517. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2518. quirk_msi_intx_disable_ati_bug);
  2519. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2520. quirk_msi_intx_disable_ati_bug);
  2521. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2522. quirk_msi_intx_disable_ati_bug);
  2523. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2524. quirk_msi_intx_disable_ati_bug);
  2525. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2526. quirk_msi_intx_disable_bug);
  2527. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2528. quirk_msi_intx_disable_bug);
  2529. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2530. quirk_msi_intx_disable_bug);
  2531. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
  2532. quirk_msi_intx_disable_bug);
  2533. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
  2534. quirk_msi_intx_disable_bug);
  2535. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
  2536. quirk_msi_intx_disable_bug);
  2537. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
  2538. quirk_msi_intx_disable_bug);
  2539. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
  2540. quirk_msi_intx_disable_bug);
  2541. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
  2542. quirk_msi_intx_disable_bug);
  2543. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
  2544. quirk_msi_intx_disable_qca_bug);
  2545. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
  2546. quirk_msi_intx_disable_qca_bug);
  2547. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
  2548. quirk_msi_intx_disable_qca_bug);
  2549. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
  2550. quirk_msi_intx_disable_qca_bug);
  2551. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
  2552. quirk_msi_intx_disable_qca_bug);
  2553. #endif /* CONFIG_PCI_MSI */
  2554. /*
  2555. * Allow manual resource allocation for PCI hotplug bridges via
  2556. * pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For some PCI-PCI
  2557. * hotplug bridges, like PLX 6254 (former HINT HB6), kernel fails to
  2558. * allocate resources when hotplug device is inserted and PCI bus is
  2559. * rescanned.
  2560. */
  2561. static void quirk_hotplug_bridge(struct pci_dev *dev)
  2562. {
  2563. dev->is_hotplug_bridge = 1;
  2564. }
  2565. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2566. /*
  2567. * This is a quirk for the Ricoh MMC controller found as a part of some
  2568. * multifunction chips.
  2569. *
  2570. * This is very similar and based on the ricoh_mmc driver written by
  2571. * Philip Langdale. Thank you for these magic sequences.
  2572. *
  2573. * These chips implement the four main memory card controllers (SD, MMC,
  2574. * MS, xD) and one or both of CardBus or FireWire.
  2575. *
  2576. * It happens that they implement SD and MMC support as separate
  2577. * controllers (and PCI functions). The Linux SDHCI driver supports MMC
  2578. * cards but the chip detects MMC cards in hardware and directs them to the
  2579. * MMC controller - so the SDHCI driver never sees them.
  2580. *
  2581. * To get around this, we must disable the useless MMC controller. At that
  2582. * point, the SDHCI controller will start seeing them. It seems to be the
  2583. * case that the relevant PCI registers to deactivate the MMC controller
  2584. * live on PCI function 0, which might be the CardBus controller or the
  2585. * FireWire controller, depending on the particular chip in question
  2586. *
  2587. * This has to be done early, because as soon as we disable the MMC controller
  2588. * other PCI functions shift up one level, e.g. function #2 becomes function
  2589. * #1, and this will confuse the PCI core.
  2590. */
  2591. #ifdef CONFIG_MMC_RICOH_MMC
  2592. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2593. {
  2594. u8 write_enable;
  2595. u8 write_target;
  2596. u8 disable;
  2597. /*
  2598. * Disable via CardBus interface
  2599. *
  2600. * This must be done via function #0
  2601. */
  2602. if (PCI_FUNC(dev->devfn))
  2603. return;
  2604. pci_read_config_byte(dev, 0xB7, &disable);
  2605. if (disable & 0x02)
  2606. return;
  2607. pci_read_config_byte(dev, 0x8E, &write_enable);
  2608. pci_write_config_byte(dev, 0x8E, 0xAA);
  2609. pci_read_config_byte(dev, 0x8D, &write_target);
  2610. pci_write_config_byte(dev, 0x8D, 0xB7);
  2611. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2612. pci_write_config_byte(dev, 0x8E, write_enable);
  2613. pci_write_config_byte(dev, 0x8D, write_target);
  2614. pci_notice(dev, "proprietary Ricoh MMC controller disabled (via CardBus function)\n");
  2615. pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
  2616. }
  2617. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2618. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2619. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2620. {
  2621. u8 write_enable;
  2622. u8 disable;
  2623. /*
  2624. * Disable via FireWire interface
  2625. *
  2626. * This must be done via function #0
  2627. */
  2628. if (PCI_FUNC(dev->devfn))
  2629. return;
  2630. /*
  2631. * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
  2632. * certain types of SD/MMC cards. Lowering the SD base clock
  2633. * frequency from 200Mhz to 50Mhz fixes this issue.
  2634. *
  2635. * 0x150 - SD2.0 mode enable for changing base clock
  2636. * frequency to 50Mhz
  2637. * 0xe1 - Base clock frequency
  2638. * 0x32 - 50Mhz new clock frequency
  2639. * 0xf9 - Key register for 0x150
  2640. * 0xfc - key register for 0xe1
  2641. */
  2642. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
  2643. dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2644. pci_write_config_byte(dev, 0xf9, 0xfc);
  2645. pci_write_config_byte(dev, 0x150, 0x10);
  2646. pci_write_config_byte(dev, 0xf9, 0x00);
  2647. pci_write_config_byte(dev, 0xfc, 0x01);
  2648. pci_write_config_byte(dev, 0xe1, 0x32);
  2649. pci_write_config_byte(dev, 0xfc, 0x00);
  2650. pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n");
  2651. }
  2652. pci_read_config_byte(dev, 0xCB, &disable);
  2653. if (disable & 0x02)
  2654. return;
  2655. pci_read_config_byte(dev, 0xCA, &write_enable);
  2656. pci_write_config_byte(dev, 0xCA, 0x57);
  2657. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2658. pci_write_config_byte(dev, 0xCA, write_enable);
  2659. pci_notice(dev, "proprietary Ricoh MMC controller disabled (via FireWire function)\n");
  2660. pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
  2661. }
  2662. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2663. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2664. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2665. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2666. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2667. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2668. #endif /*CONFIG_MMC_RICOH_MMC*/
  2669. #ifdef CONFIG_DMAR_TABLE
  2670. #define VTUNCERRMSK_REG 0x1ac
  2671. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2672. /*
  2673. * This is a quirk for masking VT-d spec-defined errors to platform error
  2674. * handling logic. Without this, platforms using Intel 7500, 5500 chipsets
  2675. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2676. * on the RAS config settings of the platform) when a VT-d fault happens.
  2677. * The resulting SMI caused the system to hang.
  2678. *
  2679. * VT-d spec-related errors are already handled by the VT-d OS code, so no
  2680. * need to report the same error through other channels.
  2681. */
  2682. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2683. {
  2684. u32 word;
  2685. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2686. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2687. }
  2688. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2689. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2690. #endif
  2691. static void fixup_ti816x_class(struct pci_dev *dev)
  2692. {
  2693. u32 class = dev->class;
  2694. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2695. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
  2696. pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n",
  2697. class, dev->class);
  2698. }
  2699. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
  2700. PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
  2701. /*
  2702. * Some PCIe devices do not work reliably with the claimed maximum
  2703. * payload size supported.
  2704. */
  2705. static void fixup_mpss_256(struct pci_dev *dev)
  2706. {
  2707. dev->pcie_mpss = 1; /* 256 bytes */
  2708. }
  2709. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2710. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2711. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2712. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2713. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2714. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2715. /*
  2716. * Intel 5000 and 5100 Memory controllers have an erratum with read completion
  2717. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2718. * Since there is no way of knowing what the PCIe MPS on each fabric will be
  2719. * until all of the devices are discovered and buses walked, read completion
  2720. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2721. * it is possible to hotplug a device with MPS of 256B.
  2722. */
  2723. static void quirk_intel_mc_errata(struct pci_dev *dev)
  2724. {
  2725. int err;
  2726. u16 rcc;
  2727. if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
  2728. pcie_bus_config == PCIE_BUS_DEFAULT)
  2729. return;
  2730. /*
  2731. * Intel erratum specifies bits to change but does not say what
  2732. * they are. Keeping them magical until such time as the registers
  2733. * and values can be explained.
  2734. */
  2735. err = pci_read_config_word(dev, 0x48, &rcc);
  2736. if (err) {
  2737. pci_err(dev, "Error attempting to read the read completion coalescing register\n");
  2738. return;
  2739. }
  2740. if (!(rcc & (1 << 10)))
  2741. return;
  2742. rcc &= ~(1 << 10);
  2743. err = pci_write_config_word(dev, 0x48, rcc);
  2744. if (err) {
  2745. pci_err(dev, "Error attempting to write the read completion coalescing register\n");
  2746. return;
  2747. }
  2748. pr_info_once("Read completion coalescing disabled due to hardware erratum relating to 256B MPS\n");
  2749. }
  2750. /* Intel 5000 series memory controllers and ports 2-7 */
  2751. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2752. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2753. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2754. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2755. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2756. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2757. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2758. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2759. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2760. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2761. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2762. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2763. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2764. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2765. /* Intel 5100 series memory controllers and ports 2-7 */
  2766. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2767. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2768. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2769. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2770. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2771. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2772. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2773. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2774. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2775. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2776. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2777. /*
  2778. * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum.
  2779. * To work around this, query the size it should be configured to by the
  2780. * device and modify the resource end to correspond to this new size.
  2781. */
  2782. static void quirk_intel_ntb(struct pci_dev *dev)
  2783. {
  2784. int rc;
  2785. u8 val;
  2786. rc = pci_read_config_byte(dev, 0x00D0, &val);
  2787. if (rc)
  2788. return;
  2789. dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
  2790. rc = pci_read_config_byte(dev, 0x00D1, &val);
  2791. if (rc)
  2792. return;
  2793. dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
  2794. }
  2795. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
  2796. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
  2797. /*
  2798. * Some BIOS implementations leave the Intel GPU interrupts enabled, even
  2799. * though no one is handling them (e.g., if the i915 driver is never
  2800. * loaded). Additionally the interrupt destination is not set up properly
  2801. * and the interrupt ends up -somewhere-.
  2802. *
  2803. * These spurious interrupts are "sticky" and the kernel disables the
  2804. * (shared) interrupt line after 100,000+ generated interrupts.
  2805. *
  2806. * Fix it by disabling the still enabled interrupts. This resolves crashes
  2807. * often seen on monitor unplug.
  2808. */
  2809. #define I915_DEIER_REG 0x4400c
  2810. static void disable_igfx_irq(struct pci_dev *dev)
  2811. {
  2812. void __iomem *regs = pci_iomap(dev, 0, 0);
  2813. if (regs == NULL) {
  2814. pci_warn(dev, "igfx quirk: Can't iomap PCI device\n");
  2815. return;
  2816. }
  2817. /* Check if any interrupt line is still enabled */
  2818. if (readl(regs + I915_DEIER_REG) != 0) {
  2819. pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
  2820. writel(0, regs + I915_DEIER_REG);
  2821. }
  2822. pci_iounmap(dev, regs);
  2823. }
  2824. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0042, disable_igfx_irq);
  2825. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0046, disable_igfx_irq);
  2826. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x004a, disable_igfx_irq);
  2827. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2828. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0106, disable_igfx_irq);
  2829. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2830. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
  2831. /*
  2832. * PCI devices which are on Intel chips can skip the 10ms delay
  2833. * before entering D3 mode.
  2834. */
  2835. static void quirk_remove_d3_delay(struct pci_dev *dev)
  2836. {
  2837. dev->d3_delay = 0;
  2838. }
  2839. /* C600 Series devices do not need 10ms d3_delay */
  2840. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
  2841. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
  2842. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
  2843. /* Lynxpoint-H PCH devices do not need 10ms d3_delay */
  2844. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
  2845. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
  2846. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
  2847. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
  2848. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
  2849. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
  2850. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
  2851. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
  2852. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
  2853. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
  2854. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
  2855. /* Intel Cherrytrail devices do not need 10ms d3_delay */
  2856. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
  2857. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
  2858. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
  2859. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
  2860. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
  2861. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
  2862. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
  2863. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
  2864. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
  2865. /*
  2866. * Some devices may pass our check in pci_intx_mask_supported() if
  2867. * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
  2868. * support this feature.
  2869. */
  2870. static void quirk_broken_intx_masking(struct pci_dev *dev)
  2871. {
  2872. dev->broken_intx_masking = 1;
  2873. }
  2874. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
  2875. quirk_broken_intx_masking);
  2876. DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
  2877. quirk_broken_intx_masking);
  2878. DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */
  2879. quirk_broken_intx_masking);
  2880. /*
  2881. * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
  2882. * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
  2883. *
  2884. * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
  2885. */
  2886. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
  2887. quirk_broken_intx_masking);
  2888. /*
  2889. * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
  2890. * DisINTx can be set but the interrupt status bit is non-functional.
  2891. */
  2892. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572, quirk_broken_intx_masking);
  2893. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574, quirk_broken_intx_masking);
  2894. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580, quirk_broken_intx_masking);
  2895. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581, quirk_broken_intx_masking);
  2896. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583, quirk_broken_intx_masking);
  2897. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584, quirk_broken_intx_masking);
  2898. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585, quirk_broken_intx_masking);
  2899. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586, quirk_broken_intx_masking);
  2900. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587, quirk_broken_intx_masking);
  2901. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588, quirk_broken_intx_masking);
  2902. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589, quirk_broken_intx_masking);
  2903. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a, quirk_broken_intx_masking);
  2904. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b, quirk_broken_intx_masking);
  2905. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0, quirk_broken_intx_masking);
  2906. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1, quirk_broken_intx_masking);
  2907. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2, quirk_broken_intx_masking);
  2908. static u16 mellanox_broken_intx_devs[] = {
  2909. PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
  2910. PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
  2911. PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
  2912. PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
  2913. PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
  2914. PCI_DEVICE_ID_MELLANOX_HERMON_EN,
  2915. PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
  2916. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
  2917. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
  2918. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
  2919. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
  2920. PCI_DEVICE_ID_MELLANOX_CONNECTX2,
  2921. PCI_DEVICE_ID_MELLANOX_CONNECTX3,
  2922. PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
  2923. };
  2924. #define CONNECTX_4_CURR_MAX_MINOR 99
  2925. #define CONNECTX_4_INTX_SUPPORT_MINOR 14
  2926. /*
  2927. * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
  2928. * If so, don't mark it as broken.
  2929. * FW minor > 99 means older FW version format and no INTx masking support.
  2930. * FW minor < 14 means new FW version format and no INTx masking support.
  2931. */
  2932. static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
  2933. {
  2934. __be32 __iomem *fw_ver;
  2935. u16 fw_major;
  2936. u16 fw_minor;
  2937. u16 fw_subminor;
  2938. u32 fw_maj_min;
  2939. u32 fw_sub_min;
  2940. int i;
  2941. for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
  2942. if (pdev->device == mellanox_broken_intx_devs[i]) {
  2943. pdev->broken_intx_masking = 1;
  2944. return;
  2945. }
  2946. }
  2947. /*
  2948. * Getting here means Connect-IB cards and up. Connect-IB has no INTx
  2949. * support so shouldn't be checked further
  2950. */
  2951. if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
  2952. return;
  2953. if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
  2954. pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
  2955. return;
  2956. /* For ConnectX-4 and ConnectX-4LX, need to check FW support */
  2957. if (pci_enable_device_mem(pdev)) {
  2958. pci_warn(pdev, "Can't enable device memory\n");
  2959. return;
  2960. }
  2961. fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
  2962. if (!fw_ver) {
  2963. pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n");
  2964. goto out;
  2965. }
  2966. /* Reading from resource space should be 32b aligned */
  2967. fw_maj_min = ioread32be(fw_ver);
  2968. fw_sub_min = ioread32be(fw_ver + 1);
  2969. fw_major = fw_maj_min & 0xffff;
  2970. fw_minor = fw_maj_min >> 16;
  2971. fw_subminor = fw_sub_min & 0xffff;
  2972. if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
  2973. fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
  2974. pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
  2975. fw_major, fw_minor, fw_subminor, pdev->device ==
  2976. PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
  2977. pdev->broken_intx_masking = 1;
  2978. }
  2979. iounmap(fw_ver);
  2980. out:
  2981. pci_disable_device(pdev);
  2982. }
  2983. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
  2984. mellanox_check_broken_intx_masking);
  2985. static void quirk_no_bus_reset(struct pci_dev *dev)
  2986. {
  2987. dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
  2988. }
  2989. /*
  2990. * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
  2991. * The device will throw a Link Down error on AER-capable systems and
  2992. * regardless of AER, config space of the device is never accessible again
  2993. * and typically causes the system to hang or reset when access is attempted.
  2994. * http://www.spinics.net/lists/linux-pci/msg34797.html
  2995. */
  2996. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
  2997. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
  2998. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
  2999. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
  3000. /*
  3001. * Root port on some Cavium CN8xxx chips do not successfully complete a bus
  3002. * reset when used with certain child devices. After the reset, config
  3003. * accesses to the child may fail.
  3004. */
  3005. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset);
  3006. static void quirk_no_pm_reset(struct pci_dev *dev)
  3007. {
  3008. /*
  3009. * We can't do a bus reset on root bus devices, but an ineffective
  3010. * PM reset may be better than nothing.
  3011. */
  3012. if (!pci_is_root_bus(dev->bus))
  3013. dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
  3014. }
  3015. /*
  3016. * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
  3017. * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
  3018. * to have no effect on the device: it retains the framebuffer contents and
  3019. * monitor sync. Advertising this support makes other layers, like VFIO,
  3020. * assume pci_reset_function() is viable for this device. Mark it as
  3021. * unavailable to skip it when testing reset methods.
  3022. */
  3023. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  3024. PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
  3025. /*
  3026. * Thunderbolt controllers with broken MSI hotplug signaling:
  3027. * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
  3028. * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
  3029. */
  3030. static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
  3031. {
  3032. if (pdev->is_hotplug_bridge &&
  3033. (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
  3034. pdev->revision <= 1))
  3035. pdev->no_msi = 1;
  3036. }
  3037. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
  3038. quirk_thunderbolt_hotplug_msi);
  3039. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
  3040. quirk_thunderbolt_hotplug_msi);
  3041. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
  3042. quirk_thunderbolt_hotplug_msi);
  3043. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  3044. quirk_thunderbolt_hotplug_msi);
  3045. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
  3046. quirk_thunderbolt_hotplug_msi);
  3047. #ifdef CONFIG_ACPI
  3048. /*
  3049. * Apple: Shutdown Cactus Ridge Thunderbolt controller.
  3050. *
  3051. * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
  3052. * shutdown before suspend. Otherwise the native host interface (NHI) will not
  3053. * be present after resume if a device was plugged in before suspend.
  3054. *
  3055. * The Thunderbolt controller consists of a PCIe switch with downstream
  3056. * bridges leading to the NHI and to the tunnel PCI bridges.
  3057. *
  3058. * This quirk cuts power to the whole chip. Therefore we have to apply it
  3059. * during suspend_noirq of the upstream bridge.
  3060. *
  3061. * Power is automagically restored before resume. No action is needed.
  3062. */
  3063. static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
  3064. {
  3065. acpi_handle bridge, SXIO, SXFP, SXLV;
  3066. if (!x86_apple_machine)
  3067. return;
  3068. if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
  3069. return;
  3070. bridge = ACPI_HANDLE(&dev->dev);
  3071. if (!bridge)
  3072. return;
  3073. /*
  3074. * SXIO and SXLV are present only on machines requiring this quirk.
  3075. * Thunderbolt bridges in external devices might have the same
  3076. * device ID as those on the host, but they will not have the
  3077. * associated ACPI methods. This implicitly checks that we are at
  3078. * the right bridge.
  3079. */
  3080. if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
  3081. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
  3082. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
  3083. return;
  3084. pci_info(dev, "quirk: cutting power to Thunderbolt controller...\n");
  3085. /* magic sequence */
  3086. acpi_execute_simple_method(SXIO, NULL, 1);
  3087. acpi_execute_simple_method(SXFP, NULL, 0);
  3088. msleep(300);
  3089. acpi_execute_simple_method(SXLV, NULL, 0);
  3090. acpi_execute_simple_method(SXIO, NULL, 0);
  3091. acpi_execute_simple_method(SXLV, NULL, 0);
  3092. }
  3093. DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
  3094. PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  3095. quirk_apple_poweroff_thunderbolt);
  3096. /*
  3097. * Apple: Wait for the Thunderbolt controller to reestablish PCI tunnels
  3098. *
  3099. * During suspend the Thunderbolt controller is reset and all PCI
  3100. * tunnels are lost. The NHI driver will try to reestablish all tunnels
  3101. * during resume. We have to manually wait for the NHI since there is
  3102. * no parent child relationship between the NHI and the tunneled
  3103. * bridges.
  3104. */
  3105. static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
  3106. {
  3107. struct pci_dev *sibling = NULL;
  3108. struct pci_dev *nhi = NULL;
  3109. if (!x86_apple_machine)
  3110. return;
  3111. if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
  3112. return;
  3113. /*
  3114. * Find the NHI and confirm that we are a bridge on the Thunderbolt
  3115. * host controller and not on a Thunderbolt endpoint.
  3116. */
  3117. sibling = pci_get_slot(dev->bus, 0x0);
  3118. if (sibling == dev)
  3119. goto out; /* we are the downstream bridge to the NHI */
  3120. if (!sibling || !sibling->subordinate)
  3121. goto out;
  3122. nhi = pci_get_slot(sibling->subordinate, 0x0);
  3123. if (!nhi)
  3124. goto out;
  3125. if (nhi->vendor != PCI_VENDOR_ID_INTEL
  3126. || (nhi->device != PCI_DEVICE_ID_INTEL_LIGHT_RIDGE &&
  3127. nhi->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C &&
  3128. nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_NHI &&
  3129. nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_NHI)
  3130. || nhi->class != PCI_CLASS_SYSTEM_OTHER << 8)
  3131. goto out;
  3132. pci_info(dev, "quirk: waiting for Thunderbolt to reestablish PCI tunnels...\n");
  3133. device_pm_wait_for_dev(&dev->dev, &nhi->dev);
  3134. out:
  3135. pci_dev_put(nhi);
  3136. pci_dev_put(sibling);
  3137. }
  3138. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3139. PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
  3140. quirk_apple_wait_for_thunderbolt);
  3141. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3142. PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  3143. quirk_apple_wait_for_thunderbolt);
  3144. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3145. PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_BRIDGE,
  3146. quirk_apple_wait_for_thunderbolt);
  3147. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3148. PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_BRIDGE,
  3149. quirk_apple_wait_for_thunderbolt);
  3150. #endif
  3151. /*
  3152. * Following are device-specific reset methods which can be used to
  3153. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  3154. * not available.
  3155. */
  3156. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  3157. {
  3158. /*
  3159. * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
  3160. *
  3161. * The 82599 supports FLR on VFs, but FLR support is reported only
  3162. * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
  3163. * Thus we must call pcie_flr() directly without first checking if it is
  3164. * supported.
  3165. */
  3166. if (!probe)
  3167. pcie_flr(dev);
  3168. return 0;
  3169. }
  3170. #define SOUTH_CHICKEN2 0xc2004
  3171. #define PCH_PP_STATUS 0xc7200
  3172. #define PCH_PP_CONTROL 0xc7204
  3173. #define MSG_CTL 0x45010
  3174. #define NSDE_PWR_STATE 0xd0100
  3175. #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
  3176. static int reset_ivb_igd(struct pci_dev *dev, int probe)
  3177. {
  3178. void __iomem *mmio_base;
  3179. unsigned long timeout;
  3180. u32 val;
  3181. if (probe)
  3182. return 0;
  3183. mmio_base = pci_iomap(dev, 0, 0);
  3184. if (!mmio_base)
  3185. return -ENOMEM;
  3186. iowrite32(0x00000002, mmio_base + MSG_CTL);
  3187. /*
  3188. * Clobbering SOUTH_CHICKEN2 register is fine only if the next
  3189. * driver loaded sets the right bits. However, this's a reset and
  3190. * the bits have been set by i915 previously, so we clobber
  3191. * SOUTH_CHICKEN2 register directly here.
  3192. */
  3193. iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
  3194. val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
  3195. iowrite32(val, mmio_base + PCH_PP_CONTROL);
  3196. timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
  3197. do {
  3198. val = ioread32(mmio_base + PCH_PP_STATUS);
  3199. if ((val & 0xb0000000) == 0)
  3200. goto reset_complete;
  3201. msleep(10);
  3202. } while (time_before(jiffies, timeout));
  3203. pci_warn(dev, "timeout during reset\n");
  3204. reset_complete:
  3205. iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
  3206. pci_iounmap(dev, mmio_base);
  3207. return 0;
  3208. }
  3209. /* Device-specific reset method for Chelsio T4-based adapters */
  3210. static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
  3211. {
  3212. u16 old_command;
  3213. u16 msix_flags;
  3214. /*
  3215. * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
  3216. * that we have no device-specific reset method.
  3217. */
  3218. if ((dev->device & 0xf000) != 0x4000)
  3219. return -ENOTTY;
  3220. /*
  3221. * If this is the "probe" phase, return 0 indicating that we can
  3222. * reset this device.
  3223. */
  3224. if (probe)
  3225. return 0;
  3226. /*
  3227. * T4 can wedge if there are DMAs in flight within the chip and Bus
  3228. * Master has been disabled. We need to have it on till the Function
  3229. * Level Reset completes. (BUS_MASTER is disabled in
  3230. * pci_reset_function()).
  3231. */
  3232. pci_read_config_word(dev, PCI_COMMAND, &old_command);
  3233. pci_write_config_word(dev, PCI_COMMAND,
  3234. old_command | PCI_COMMAND_MASTER);
  3235. /*
  3236. * Perform the actual device function reset, saving and restoring
  3237. * configuration information around the reset.
  3238. */
  3239. pci_save_state(dev);
  3240. /*
  3241. * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
  3242. * are disabled when an MSI-X interrupt message needs to be delivered.
  3243. * So we briefly re-enable MSI-X interrupts for the duration of the
  3244. * FLR. The pci_restore_state() below will restore the original
  3245. * MSI-X state.
  3246. */
  3247. pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
  3248. if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
  3249. pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
  3250. msix_flags |
  3251. PCI_MSIX_FLAGS_ENABLE |
  3252. PCI_MSIX_FLAGS_MASKALL);
  3253. pcie_flr(dev);
  3254. /*
  3255. * Restore the configuration information (BAR values, etc.) including
  3256. * the original PCI Configuration Space Command word, and return
  3257. * success.
  3258. */
  3259. pci_restore_state(dev);
  3260. pci_write_config_word(dev, PCI_COMMAND, old_command);
  3261. return 0;
  3262. }
  3263. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  3264. #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
  3265. #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
  3266. /*
  3267. * The Samsung SM961/PM961 controller can sometimes enter a fatal state after
  3268. * FLR where config space reads from the device return -1. We seem to be
  3269. * able to avoid this condition if we disable the NVMe controller prior to
  3270. * FLR. This quirk is generic for any NVMe class device requiring similar
  3271. * assistance to quiesce the device prior to FLR.
  3272. *
  3273. * NVMe specification: https://nvmexpress.org/resources/specifications/
  3274. * Revision 1.0e:
  3275. * Chapter 2: Required and optional PCI config registers
  3276. * Chapter 3: NVMe control registers
  3277. * Chapter 7.3: Reset behavior
  3278. */
  3279. static int nvme_disable_and_flr(struct pci_dev *dev, int probe)
  3280. {
  3281. void __iomem *bar;
  3282. u16 cmd;
  3283. u32 cfg;
  3284. if (dev->class != PCI_CLASS_STORAGE_EXPRESS ||
  3285. !pcie_has_flr(dev) || !pci_resource_start(dev, 0))
  3286. return -ENOTTY;
  3287. if (probe)
  3288. return 0;
  3289. bar = pci_iomap(dev, 0, NVME_REG_CC + sizeof(cfg));
  3290. if (!bar)
  3291. return -ENOTTY;
  3292. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  3293. pci_write_config_word(dev, PCI_COMMAND, cmd | PCI_COMMAND_MEMORY);
  3294. cfg = readl(bar + NVME_REG_CC);
  3295. /* Disable controller if enabled */
  3296. if (cfg & NVME_CC_ENABLE) {
  3297. u32 cap = readl(bar + NVME_REG_CAP);
  3298. unsigned long timeout;
  3299. /*
  3300. * Per nvme_disable_ctrl() skip shutdown notification as it
  3301. * could complete commands to the admin queue. We only intend
  3302. * to quiesce the device before reset.
  3303. */
  3304. cfg &= ~(NVME_CC_SHN_MASK | NVME_CC_ENABLE);
  3305. writel(cfg, bar + NVME_REG_CC);
  3306. /*
  3307. * Some controllers require an additional delay here, see
  3308. * NVME_QUIRK_DELAY_BEFORE_CHK_RDY. None of those are yet
  3309. * supported by this quirk.
  3310. */
  3311. /* Cap register provides max timeout in 500ms increments */
  3312. timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
  3313. for (;;) {
  3314. u32 status = readl(bar + NVME_REG_CSTS);
  3315. /* Ready status becomes zero on disable complete */
  3316. if (!(status & NVME_CSTS_RDY))
  3317. break;
  3318. msleep(100);
  3319. if (time_after(jiffies, timeout)) {
  3320. pci_warn(dev, "Timeout waiting for NVMe ready status to clear after disable\n");
  3321. break;
  3322. }
  3323. }
  3324. }
  3325. pci_iounmap(dev, bar);
  3326. pcie_flr(dev);
  3327. return 0;
  3328. }
  3329. /*
  3330. * Intel DC P3700 NVMe controller will timeout waiting for ready status
  3331. * to change after NVMe enable if the driver starts interacting with the
  3332. * device too soon after FLR. A 250ms delay after FLR has heuristically
  3333. * proven to produce reliably working results for device assignment cases.
  3334. */
  3335. static int delay_250ms_after_flr(struct pci_dev *dev, int probe)
  3336. {
  3337. if (!pcie_has_flr(dev))
  3338. return -ENOTTY;
  3339. if (probe)
  3340. return 0;
  3341. pcie_flr(dev);
  3342. msleep(250);
  3343. return 0;
  3344. }
  3345. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  3346. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  3347. reset_intel_82599_sfp_virtfn },
  3348. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
  3349. reset_ivb_igd },
  3350. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
  3351. reset_ivb_igd },
  3352. { PCI_VENDOR_ID_SAMSUNG, 0xa804, nvme_disable_and_flr },
  3353. { PCI_VENDOR_ID_INTEL, 0x0953, delay_250ms_after_flr },
  3354. { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3355. reset_chelsio_generic_dev },
  3356. { 0 }
  3357. };
  3358. /*
  3359. * These device-specific reset methods are here rather than in a driver
  3360. * because when a host assigns a device to a guest VM, the host may need
  3361. * to reset the device but probably doesn't have a driver for it.
  3362. */
  3363. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  3364. {
  3365. const struct pci_dev_reset_methods *i;
  3366. for (i = pci_dev_reset_methods; i->reset; i++) {
  3367. if ((i->vendor == dev->vendor ||
  3368. i->vendor == (u16)PCI_ANY_ID) &&
  3369. (i->device == dev->device ||
  3370. i->device == (u16)PCI_ANY_ID))
  3371. return i->reset(dev, probe);
  3372. }
  3373. return -ENOTTY;
  3374. }
  3375. static void quirk_dma_func0_alias(struct pci_dev *dev)
  3376. {
  3377. if (PCI_FUNC(dev->devfn) != 0)
  3378. pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  3379. }
  3380. /*
  3381. * https://bugzilla.redhat.com/show_bug.cgi?id=605888
  3382. *
  3383. * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
  3384. */
  3385. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
  3386. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
  3387. static void quirk_dma_func1_alias(struct pci_dev *dev)
  3388. {
  3389. if (PCI_FUNC(dev->devfn) != 1)
  3390. pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1));
  3391. }
  3392. /*
  3393. * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
  3394. * SKUs function 1 is present and is a legacy IDE controller, in other
  3395. * SKUs this function is not present, making this a ghost requester.
  3396. * https://bugzilla.kernel.org/show_bug.cgi?id=42679
  3397. */
  3398. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
  3399. quirk_dma_func1_alias);
  3400. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
  3401. quirk_dma_func1_alias);
  3402. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128,
  3403. quirk_dma_func1_alias);
  3404. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
  3405. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
  3406. quirk_dma_func1_alias);
  3407. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
  3408. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
  3409. quirk_dma_func1_alias);
  3410. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
  3411. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
  3412. quirk_dma_func1_alias);
  3413. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
  3414. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
  3415. quirk_dma_func1_alias);
  3416. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c134 */
  3417. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9183,
  3418. quirk_dma_func1_alias);
  3419. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
  3420. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
  3421. quirk_dma_func1_alias);
  3422. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */
  3423. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220,
  3424. quirk_dma_func1_alias);
  3425. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
  3426. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
  3427. quirk_dma_func1_alias);
  3428. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
  3429. quirk_dma_func1_alias);
  3430. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645,
  3431. quirk_dma_func1_alias);
  3432. /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
  3433. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
  3434. PCI_DEVICE_ID_JMICRON_JMB388_ESD,
  3435. quirk_dma_func1_alias);
  3436. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
  3437. DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
  3438. 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
  3439. quirk_dma_func1_alias);
  3440. /*
  3441. * Some devices DMA with the wrong devfn, not just the wrong function.
  3442. * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
  3443. * the alias is "fixed" and independent of the device devfn.
  3444. *
  3445. * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
  3446. * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
  3447. * single device on the secondary bus. In reality, the single exposed
  3448. * device at 0e.0 is the Address Translation Unit (ATU) of the controller
  3449. * that provides a bridge to the internal bus of the I/O processor. The
  3450. * controller supports private devices, which can be hidden from PCI config
  3451. * space. In the case of the Adaptec 3405, a private device at 01.0
  3452. * appears to be the DMA engine, which therefore needs to become a DMA
  3453. * alias for the device.
  3454. */
  3455. static const struct pci_device_id fixed_dma_alias_tbl[] = {
  3456. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
  3457. PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
  3458. .driver_data = PCI_DEVFN(1, 0) },
  3459. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
  3460. PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
  3461. .driver_data = PCI_DEVFN(1, 0) },
  3462. { 0 }
  3463. };
  3464. static void quirk_fixed_dma_alias(struct pci_dev *dev)
  3465. {
  3466. const struct pci_device_id *id;
  3467. id = pci_match_id(fixed_dma_alias_tbl, dev);
  3468. if (id)
  3469. pci_add_dma_alias(dev, id->driver_data);
  3470. }
  3471. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
  3472. /*
  3473. * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
  3474. * using the wrong DMA alias for the device. Some of these devices can be
  3475. * used as either forward or reverse bridges, so we need to test whether the
  3476. * device is operating in the correct mode. We could probably apply this
  3477. * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
  3478. * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
  3479. * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
  3480. */
  3481. static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
  3482. {
  3483. if (!pci_is_root_bus(pdev->bus) &&
  3484. pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  3485. !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
  3486. pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
  3487. pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
  3488. }
  3489. /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
  3490. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
  3491. quirk_use_pcie_bridge_dma_alias);
  3492. /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
  3493. DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
  3494. /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
  3495. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
  3496. /* ITE 8893 has the same problem as the 8892 */
  3497. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
  3498. /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
  3499. DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
  3500. /*
  3501. * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
  3502. * be added as aliases to the DMA device in order to allow buffer access
  3503. * when IOMMU is enabled. Following devfns have to match RIT-LUT table
  3504. * programmed in the EEPROM.
  3505. */
  3506. static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
  3507. {
  3508. pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0));
  3509. pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0));
  3510. pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3));
  3511. }
  3512. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
  3513. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
  3514. /*
  3515. * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
  3516. * associated not at the root bus, but at a bridge below. This quirk avoids
  3517. * generating invalid DMA aliases.
  3518. */
  3519. static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
  3520. {
  3521. pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
  3522. }
  3523. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
  3524. quirk_bridge_cavm_thrx2_pcie_root);
  3525. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
  3526. quirk_bridge_cavm_thrx2_pcie_root);
  3527. /*
  3528. * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
  3529. * class code. Fix it.
  3530. */
  3531. static void quirk_tw686x_class(struct pci_dev *pdev)
  3532. {
  3533. u32 class = pdev->class;
  3534. /* Use "Multimedia controller" class */
  3535. pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
  3536. pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
  3537. class, pdev->class);
  3538. }
  3539. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
  3540. quirk_tw686x_class);
  3541. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
  3542. quirk_tw686x_class);
  3543. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
  3544. quirk_tw686x_class);
  3545. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
  3546. quirk_tw686x_class);
  3547. /*
  3548. * Some devices have problems with Transaction Layer Packets with the Relaxed
  3549. * Ordering Attribute set. Such devices should mark themselves and other
  3550. * device drivers should check before sending TLPs with RO set.
  3551. */
  3552. static void quirk_relaxedordering_disable(struct pci_dev *dev)
  3553. {
  3554. dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
  3555. pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
  3556. }
  3557. /*
  3558. * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
  3559. * Complex have a Flow Control Credit issue which can cause performance
  3560. * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
  3561. */
  3562. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
  3563. quirk_relaxedordering_disable);
  3564. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
  3565. quirk_relaxedordering_disable);
  3566. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
  3567. quirk_relaxedordering_disable);
  3568. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
  3569. quirk_relaxedordering_disable);
  3570. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
  3571. quirk_relaxedordering_disable);
  3572. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
  3573. quirk_relaxedordering_disable);
  3574. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
  3575. quirk_relaxedordering_disable);
  3576. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
  3577. quirk_relaxedordering_disable);
  3578. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
  3579. quirk_relaxedordering_disable);
  3580. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
  3581. quirk_relaxedordering_disable);
  3582. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
  3583. quirk_relaxedordering_disable);
  3584. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
  3585. quirk_relaxedordering_disable);
  3586. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
  3587. quirk_relaxedordering_disable);
  3588. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
  3589. quirk_relaxedordering_disable);
  3590. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
  3591. quirk_relaxedordering_disable);
  3592. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
  3593. quirk_relaxedordering_disable);
  3594. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
  3595. quirk_relaxedordering_disable);
  3596. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
  3597. quirk_relaxedordering_disable);
  3598. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
  3599. quirk_relaxedordering_disable);
  3600. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
  3601. quirk_relaxedordering_disable);
  3602. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
  3603. quirk_relaxedordering_disable);
  3604. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
  3605. quirk_relaxedordering_disable);
  3606. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
  3607. quirk_relaxedordering_disable);
  3608. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
  3609. quirk_relaxedordering_disable);
  3610. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
  3611. quirk_relaxedordering_disable);
  3612. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
  3613. quirk_relaxedordering_disable);
  3614. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
  3615. quirk_relaxedordering_disable);
  3616. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
  3617. quirk_relaxedordering_disable);
  3618. /*
  3619. * The AMD ARM A1100 (aka "SEATTLE") SoC has a bug in its PCIe Root Complex
  3620. * where Upstream Transaction Layer Packets with the Relaxed Ordering
  3621. * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
  3622. * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules
  3623. * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
  3624. * November 10, 2010). As a result, on this platform we can't use Relaxed
  3625. * Ordering for Upstream TLPs.
  3626. */
  3627. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
  3628. quirk_relaxedordering_disable);
  3629. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
  3630. quirk_relaxedordering_disable);
  3631. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
  3632. quirk_relaxedordering_disable);
  3633. /*
  3634. * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
  3635. * values for the Attribute as were supplied in the header of the
  3636. * corresponding Request, except as explicitly allowed when IDO is used."
  3637. *
  3638. * If a non-compliant device generates a completion with a different
  3639. * attribute than the request, the receiver may accept it (which itself
  3640. * seems non-compliant based on sec 2.3.2), or it may handle it as a
  3641. * Malformed TLP or an Unexpected Completion, which will probably lead to a
  3642. * device access timeout.
  3643. *
  3644. * If the non-compliant device generates completions with zero attributes
  3645. * (instead of copying the attributes from the request), we can work around
  3646. * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
  3647. * upstream devices so they always generate requests with zero attributes.
  3648. *
  3649. * This affects other devices under the same Root Port, but since these
  3650. * attributes are performance hints, there should be no functional problem.
  3651. *
  3652. * Note that Configuration Space accesses are never supposed to have TLP
  3653. * Attributes, so we're safe waiting till after any Configuration Space
  3654. * accesses to do the Root Port fixup.
  3655. */
  3656. static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
  3657. {
  3658. struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
  3659. if (!root_port) {
  3660. pci_warn(pdev, "PCIe Completion erratum may cause device errors\n");
  3661. return;
  3662. }
  3663. pci_info(root_port, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
  3664. dev_name(&pdev->dev));
  3665. pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
  3666. PCI_EXP_DEVCTL_RELAX_EN |
  3667. PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
  3668. }
  3669. /*
  3670. * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
  3671. * Completion it generates.
  3672. */
  3673. static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
  3674. {
  3675. /*
  3676. * This mask/compare operation selects for Physical Function 4 on a
  3677. * T5. We only need to fix up the Root Port once for any of the
  3678. * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
  3679. * 0x54xx so we use that one.
  3680. */
  3681. if ((pdev->device & 0xff00) == 0x5400)
  3682. quirk_disable_root_port_attributes(pdev);
  3683. }
  3684. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3685. quirk_chelsio_T5_disable_root_port_attributes);
  3686. /*
  3687. * AMD has indicated that the devices below do not support peer-to-peer
  3688. * in any system where they are found in the southbridge with an AMD
  3689. * IOMMU in the system. Multifunction devices that do not support
  3690. * peer-to-peer between functions can claim to support a subset of ACS.
  3691. * Such devices effectively enable request redirect (RR) and completion
  3692. * redirect (CR) since all transactions are redirected to the upstream
  3693. * root complex.
  3694. *
  3695. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
  3696. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
  3697. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
  3698. *
  3699. * 1002:4385 SBx00 SMBus Controller
  3700. * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
  3701. * 1002:4383 SBx00 Azalia (Intel HDA)
  3702. * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
  3703. * 1002:4384 SBx00 PCI to PCI Bridge
  3704. * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
  3705. *
  3706. * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
  3707. *
  3708. * 1022:780f [AMD] FCH PCI Bridge
  3709. * 1022:7809 [AMD] FCH USB OHCI Controller
  3710. */
  3711. static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
  3712. {
  3713. #ifdef CONFIG_ACPI
  3714. struct acpi_table_header *header = NULL;
  3715. acpi_status status;
  3716. /* Targeting multifunction devices on the SB (appears on root bus) */
  3717. if (!dev->multifunction || !pci_is_root_bus(dev->bus))
  3718. return -ENODEV;
  3719. /* The IVRS table describes the AMD IOMMU */
  3720. status = acpi_get_table("IVRS", 0, &header);
  3721. if (ACPI_FAILURE(status))
  3722. return -ENODEV;
  3723. /* Filter out flags not applicable to multifunction */
  3724. acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
  3725. return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
  3726. #else
  3727. return -ENODEV;
  3728. #endif
  3729. }
  3730. static bool pci_quirk_cavium_acs_match(struct pci_dev *dev)
  3731. {
  3732. /*
  3733. * Effectively selects all downstream ports for whole ThunderX 1
  3734. * family by 0xf800 mask (which represents 8 SoCs), while the lower
  3735. * bits of device ID are used to indicate which subdevice is used
  3736. * within the SoC.
  3737. */
  3738. return (pci_is_pcie(dev) &&
  3739. (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) &&
  3740. ((dev->device & 0xf800) == 0xa000));
  3741. }
  3742. static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
  3743. {
  3744. /*
  3745. * Cavium root ports don't advertise an ACS capability. However,
  3746. * the RTL internally implements similar protection as if ACS had
  3747. * Request Redirection, Completion Redirection, Source Validation,
  3748. * and Upstream Forwarding features enabled. Assert that the
  3749. * hardware implements and enables equivalent ACS functionality for
  3750. * these flags.
  3751. */
  3752. acs_flags &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_SV | PCI_ACS_UF);
  3753. if (!pci_quirk_cavium_acs_match(dev))
  3754. return -ENOTTY;
  3755. return acs_flags ? 0 : 1;
  3756. }
  3757. static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags)
  3758. {
  3759. /*
  3760. * X-Gene Root Ports matching this quirk do not allow peer-to-peer
  3761. * transactions with others, allowing masking out these bits as if they
  3762. * were unimplemented in the ACS capability.
  3763. */
  3764. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
  3765. return acs_flags ? 0 : 1;
  3766. }
  3767. /*
  3768. * Many Intel PCH root ports do provide ACS-like features to disable peer
  3769. * transactions and validate bus numbers in requests, but do not provide an
  3770. * actual PCIe ACS capability. This is the list of device IDs known to fall
  3771. * into that category as provided by Intel in Red Hat bugzilla 1037684.
  3772. */
  3773. static const u16 pci_quirk_intel_pch_acs_ids[] = {
  3774. /* Ibexpeak PCH */
  3775. 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
  3776. 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
  3777. /* Cougarpoint PCH */
  3778. 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
  3779. 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
  3780. /* Pantherpoint PCH */
  3781. 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
  3782. 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
  3783. /* Lynxpoint-H PCH */
  3784. 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
  3785. 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
  3786. /* Lynxpoint-LP PCH */
  3787. 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
  3788. 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
  3789. /* Wildcat PCH */
  3790. 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
  3791. 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
  3792. /* Patsburg (X79) PCH */
  3793. 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
  3794. /* Wellsburg (X99) PCH */
  3795. 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
  3796. 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
  3797. /* Lynx Point (9 series) PCH */
  3798. 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
  3799. };
  3800. static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
  3801. {
  3802. int i;
  3803. /* Filter out a few obvious non-matches first */
  3804. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3805. return false;
  3806. for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
  3807. if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
  3808. return true;
  3809. return false;
  3810. }
  3811. #define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
  3812. static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3813. {
  3814. u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
  3815. INTEL_PCH_ACS_FLAGS : 0;
  3816. if (!pci_quirk_intel_pch_acs_match(dev))
  3817. return -ENOTTY;
  3818. return acs_flags & ~flags ? 0 : 1;
  3819. }
  3820. /*
  3821. * These QCOM root ports do provide ACS-like features to disable peer
  3822. * transactions and validate bus numbers in requests, but do not provide an
  3823. * actual PCIe ACS capability. Hardware supports source validation but it
  3824. * will report the issue as Completer Abort instead of ACS Violation.
  3825. * Hardware doesn't support peer-to-peer and each root port is a root
  3826. * complex with unique segment numbers. It is not possible for one root
  3827. * port to pass traffic to another root port. All PCIe transactions are
  3828. * terminated inside the root port.
  3829. */
  3830. static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
  3831. {
  3832. u16 flags = (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV);
  3833. int ret = acs_flags & ~flags ? 0 : 1;
  3834. pci_info(dev, "Using QCOM ACS Quirk (%d)\n", ret);
  3835. return ret;
  3836. }
  3837. /*
  3838. * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
  3839. * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
  3840. * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
  3841. * control registers whereas the PCIe spec packs them into words (Rev 3.0,
  3842. * 7.16 ACS Extended Capability). The bit definitions are correct, but the
  3843. * control register is at offset 8 instead of 6 and we should probably use
  3844. * dword accesses to them. This applies to the following PCI Device IDs, as
  3845. * found in volume 1 of the datasheet[2]:
  3846. *
  3847. * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
  3848. * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
  3849. *
  3850. * N.B. This doesn't fix what lspci shows.
  3851. *
  3852. * The 100 series chipset specification update includes this as errata #23[3].
  3853. *
  3854. * The 200 series chipset (Union Point) has the same bug according to the
  3855. * specification update (Intel 200 Series Chipset Family Platform Controller
  3856. * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
  3857. * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this
  3858. * chipset include:
  3859. *
  3860. * 0xa290-0xa29f PCI Express Root port #{0-16}
  3861. * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
  3862. *
  3863. * Mobile chipsets are also affected, 7th & 8th Generation
  3864. * Specification update confirms ACS errata 22, status no fix: (7th Generation
  3865. * Intel Processor Family I/O for U/Y Platforms and 8th Generation Intel
  3866. * Processor Family I/O for U Quad Core Platforms Specification Update,
  3867. * August 2017, Revision 002, Document#: 334660-002)[6]
  3868. * Device IDs from I/O datasheet: (7th Generation Intel Processor Family I/O
  3869. * for U/Y Platforms and 8th Generation Intel ® Processor Family I/O for U
  3870. * Quad Core Platforms, Vol 1 of 2, August 2017, Document#: 334658-003)[7]
  3871. *
  3872. * 0x9d10-0x9d1b PCI Express Root port #{1-12}
  3873. *
  3874. * [1] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
  3875. * [2] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
  3876. * [3] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
  3877. * [4] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
  3878. * [5] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
  3879. * [6] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-spec-update.html
  3880. * [7] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-datasheet-vol-1.html
  3881. */
  3882. static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
  3883. {
  3884. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3885. return false;
  3886. switch (dev->device) {
  3887. case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
  3888. case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
  3889. case 0x9d10 ... 0x9d1b: /* 7th & 8th Gen Mobile */
  3890. return true;
  3891. }
  3892. return false;
  3893. }
  3894. #define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
  3895. static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3896. {
  3897. int pos;
  3898. u32 cap, ctrl;
  3899. if (!pci_quirk_intel_spt_pch_acs_match(dev))
  3900. return -ENOTTY;
  3901. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  3902. if (!pos)
  3903. return -ENOTTY;
  3904. /* see pci_acs_flags_enabled() */
  3905. pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
  3906. acs_flags &= (cap | PCI_ACS_EC);
  3907. pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
  3908. return acs_flags & ~ctrl ? 0 : 1;
  3909. }
  3910. static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
  3911. {
  3912. /*
  3913. * SV, TB, and UF are not relevant to multifunction endpoints.
  3914. *
  3915. * Multifunction devices are only required to implement RR, CR, and DT
  3916. * in their ACS capability if they support peer-to-peer transactions.
  3917. * Devices matching this quirk have been verified by the vendor to not
  3918. * perform peer-to-peer with other functions, allowing us to mask out
  3919. * these bits as if they were unimplemented in the ACS capability.
  3920. */
  3921. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
  3922. PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
  3923. return acs_flags ? 0 : 1;
  3924. }
  3925. static const struct pci_dev_acs_enabled {
  3926. u16 vendor;
  3927. u16 device;
  3928. int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
  3929. } pci_dev_acs_enabled[] = {
  3930. { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
  3931. { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
  3932. { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
  3933. { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
  3934. { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
  3935. { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
  3936. { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
  3937. { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
  3938. { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
  3939. { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
  3940. { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
  3941. { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
  3942. { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
  3943. { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
  3944. { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
  3945. { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
  3946. { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
  3947. { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
  3948. { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
  3949. { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
  3950. { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
  3951. { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
  3952. { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
  3953. { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
  3954. { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
  3955. { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
  3956. { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
  3957. { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
  3958. { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
  3959. { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
  3960. { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
  3961. /* 82580 */
  3962. { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
  3963. { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
  3964. { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
  3965. { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
  3966. { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
  3967. { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
  3968. { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
  3969. /* 82576 */
  3970. { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
  3971. { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
  3972. { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
  3973. { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
  3974. { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
  3975. { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
  3976. { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
  3977. { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
  3978. /* 82575 */
  3979. { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
  3980. { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
  3981. { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
  3982. /* I350 */
  3983. { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
  3984. { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
  3985. { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
  3986. { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
  3987. /* 82571 (Quads omitted due to non-ACS switch) */
  3988. { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
  3989. { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
  3990. { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
  3991. { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
  3992. /* I219 */
  3993. { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
  3994. { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
  3995. /* QCOM QDF2xxx root ports */
  3996. { PCI_VENDOR_ID_QCOM, 0x0400, pci_quirk_qcom_rp_acs },
  3997. { PCI_VENDOR_ID_QCOM, 0x0401, pci_quirk_qcom_rp_acs },
  3998. /* Intel PCH root ports */
  3999. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
  4000. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
  4001. { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
  4002. { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
  4003. /* Cavium ThunderX */
  4004. { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
  4005. /* APM X-Gene */
  4006. { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs },
  4007. /* Ampere Computing */
  4008. { PCI_VENDOR_ID_AMPERE, 0xE005, pci_quirk_xgene_acs },
  4009. { PCI_VENDOR_ID_AMPERE, 0xE006, pci_quirk_xgene_acs },
  4010. { PCI_VENDOR_ID_AMPERE, 0xE007, pci_quirk_xgene_acs },
  4011. { PCI_VENDOR_ID_AMPERE, 0xE008, pci_quirk_xgene_acs },
  4012. { PCI_VENDOR_ID_AMPERE, 0xE009, pci_quirk_xgene_acs },
  4013. { PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs },
  4014. { PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs },
  4015. { PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs },
  4016. { 0 }
  4017. };
  4018. int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
  4019. {
  4020. const struct pci_dev_acs_enabled *i;
  4021. int ret;
  4022. /*
  4023. * Allow devices that do not expose standard PCIe ACS capabilities
  4024. * or control to indicate their support here. Multi-function express
  4025. * devices which do not allow internal peer-to-peer between functions,
  4026. * but do not implement PCIe ACS may wish to return true here.
  4027. */
  4028. for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
  4029. if ((i->vendor == dev->vendor ||
  4030. i->vendor == (u16)PCI_ANY_ID) &&
  4031. (i->device == dev->device ||
  4032. i->device == (u16)PCI_ANY_ID)) {
  4033. ret = i->acs_enabled(dev, acs_flags);
  4034. if (ret >= 0)
  4035. return ret;
  4036. }
  4037. }
  4038. return -ENOTTY;
  4039. }
  4040. /* Config space offset of Root Complex Base Address register */
  4041. #define INTEL_LPC_RCBA_REG 0xf0
  4042. /* 31:14 RCBA address */
  4043. #define INTEL_LPC_RCBA_MASK 0xffffc000
  4044. /* RCBA Enable */
  4045. #define INTEL_LPC_RCBA_ENABLE (1 << 0)
  4046. /* Backbone Scratch Pad Register */
  4047. #define INTEL_BSPR_REG 0x1104
  4048. /* Backbone Peer Non-Posted Disable */
  4049. #define INTEL_BSPR_REG_BPNPD (1 << 8)
  4050. /* Backbone Peer Posted Disable */
  4051. #define INTEL_BSPR_REG_BPPD (1 << 9)
  4052. /* Upstream Peer Decode Configuration Register */
  4053. #define INTEL_UPDCR_REG 0x1114
  4054. /* 5:0 Peer Decode Enable bits */
  4055. #define INTEL_UPDCR_REG_MASK 0x3f
  4056. static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
  4057. {
  4058. u32 rcba, bspr, updcr;
  4059. void __iomem *rcba_mem;
  4060. /*
  4061. * Read the RCBA register from the LPC (D31:F0). PCH root ports
  4062. * are D28:F* and therefore get probed before LPC, thus we can't
  4063. * use pci_get_slot()/pci_read_config_dword() here.
  4064. */
  4065. pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
  4066. INTEL_LPC_RCBA_REG, &rcba);
  4067. if (!(rcba & INTEL_LPC_RCBA_ENABLE))
  4068. return -EINVAL;
  4069. rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
  4070. PAGE_ALIGN(INTEL_UPDCR_REG));
  4071. if (!rcba_mem)
  4072. return -ENOMEM;
  4073. /*
  4074. * The BSPR can disallow peer cycles, but it's set by soft strap and
  4075. * therefore read-only. If both posted and non-posted peer cycles are
  4076. * disallowed, we're ok. If either are allowed, then we need to use
  4077. * the UPDCR to disable peer decodes for each port. This provides the
  4078. * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
  4079. */
  4080. bspr = readl(rcba_mem + INTEL_BSPR_REG);
  4081. bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
  4082. if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
  4083. updcr = readl(rcba_mem + INTEL_UPDCR_REG);
  4084. if (updcr & INTEL_UPDCR_REG_MASK) {
  4085. pci_info(dev, "Disabling UPDCR peer decodes\n");
  4086. updcr &= ~INTEL_UPDCR_REG_MASK;
  4087. writel(updcr, rcba_mem + INTEL_UPDCR_REG);
  4088. }
  4089. }
  4090. iounmap(rcba_mem);
  4091. return 0;
  4092. }
  4093. /* Miscellaneous Port Configuration register */
  4094. #define INTEL_MPC_REG 0xd8
  4095. /* MPC: Invalid Receive Bus Number Check Enable */
  4096. #define INTEL_MPC_REG_IRBNCE (1 << 26)
  4097. static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
  4098. {
  4099. u32 mpc;
  4100. /*
  4101. * When enabled, the IRBNCE bit of the MPC register enables the
  4102. * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
  4103. * ensures that requester IDs fall within the bus number range
  4104. * of the bridge. Enable if not already.
  4105. */
  4106. pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
  4107. if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
  4108. pci_info(dev, "Enabling MPC IRBNCE\n");
  4109. mpc |= INTEL_MPC_REG_IRBNCE;
  4110. pci_write_config_word(dev, INTEL_MPC_REG, mpc);
  4111. }
  4112. }
  4113. static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
  4114. {
  4115. if (!pci_quirk_intel_pch_acs_match(dev))
  4116. return -ENOTTY;
  4117. if (pci_quirk_enable_intel_lpc_acs(dev)) {
  4118. pci_warn(dev, "Failed to enable Intel PCH ACS quirk\n");
  4119. return 0;
  4120. }
  4121. pci_quirk_enable_intel_rp_mpc_acs(dev);
  4122. dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
  4123. pci_info(dev, "Intel PCH root port ACS workaround enabled\n");
  4124. return 0;
  4125. }
  4126. static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
  4127. {
  4128. int pos;
  4129. u32 cap, ctrl;
  4130. if (!pci_quirk_intel_spt_pch_acs_match(dev))
  4131. return -ENOTTY;
  4132. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  4133. if (!pos)
  4134. return -ENOTTY;
  4135. pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
  4136. pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
  4137. ctrl |= (cap & PCI_ACS_SV);
  4138. ctrl |= (cap & PCI_ACS_RR);
  4139. ctrl |= (cap & PCI_ACS_CR);
  4140. ctrl |= (cap & PCI_ACS_UF);
  4141. pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
  4142. pci_info(dev, "Intel SPT PCH root port ACS workaround enabled\n");
  4143. return 0;
  4144. }
  4145. static int pci_quirk_disable_intel_spt_pch_acs_redir(struct pci_dev *dev)
  4146. {
  4147. int pos;
  4148. u32 cap, ctrl;
  4149. if (!pci_quirk_intel_spt_pch_acs_match(dev))
  4150. return -ENOTTY;
  4151. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  4152. if (!pos)
  4153. return -ENOTTY;
  4154. pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
  4155. pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
  4156. ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
  4157. pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
  4158. pci_info(dev, "Intel SPT PCH root port workaround: disabled ACS redirect\n");
  4159. return 0;
  4160. }
  4161. static const struct pci_dev_acs_ops {
  4162. u16 vendor;
  4163. u16 device;
  4164. int (*enable_acs)(struct pci_dev *dev);
  4165. int (*disable_acs_redir)(struct pci_dev *dev);
  4166. } pci_dev_acs_ops[] = {
  4167. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  4168. .enable_acs = pci_quirk_enable_intel_pch_acs,
  4169. },
  4170. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  4171. .enable_acs = pci_quirk_enable_intel_spt_pch_acs,
  4172. .disable_acs_redir = pci_quirk_disable_intel_spt_pch_acs_redir,
  4173. },
  4174. };
  4175. int pci_dev_specific_enable_acs(struct pci_dev *dev)
  4176. {
  4177. const struct pci_dev_acs_ops *p;
  4178. int i, ret;
  4179. for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
  4180. p = &pci_dev_acs_ops[i];
  4181. if ((p->vendor == dev->vendor ||
  4182. p->vendor == (u16)PCI_ANY_ID) &&
  4183. (p->device == dev->device ||
  4184. p->device == (u16)PCI_ANY_ID) &&
  4185. p->enable_acs) {
  4186. ret = p->enable_acs(dev);
  4187. if (ret >= 0)
  4188. return ret;
  4189. }
  4190. }
  4191. return -ENOTTY;
  4192. }
  4193. int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
  4194. {
  4195. const struct pci_dev_acs_ops *p;
  4196. int i, ret;
  4197. for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
  4198. p = &pci_dev_acs_ops[i];
  4199. if ((p->vendor == dev->vendor ||
  4200. p->vendor == (u16)PCI_ANY_ID) &&
  4201. (p->device == dev->device ||
  4202. p->device == (u16)PCI_ANY_ID) &&
  4203. p->disable_acs_redir) {
  4204. ret = p->disable_acs_redir(dev);
  4205. if (ret >= 0)
  4206. return ret;
  4207. }
  4208. }
  4209. return -ENOTTY;
  4210. }
  4211. /*
  4212. * The PCI capabilities list for Intel DH895xCC VFs (device ID 0x0443) with
  4213. * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
  4214. * Next Capability pointer in the MSI Capability Structure should point to
  4215. * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
  4216. * the list.
  4217. */
  4218. static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
  4219. {
  4220. int pos, i = 0;
  4221. u8 next_cap;
  4222. u16 reg16, *cap;
  4223. struct pci_cap_saved_state *state;
  4224. /* Bail if the hardware bug is fixed */
  4225. if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
  4226. return;
  4227. /* Bail if MSI Capability Structure is not found for some reason */
  4228. pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
  4229. if (!pos)
  4230. return;
  4231. /*
  4232. * Bail if Next Capability pointer in the MSI Capability Structure
  4233. * is not the expected incorrect 0x00.
  4234. */
  4235. pci_read_config_byte(pdev, pos + 1, &next_cap);
  4236. if (next_cap)
  4237. return;
  4238. /*
  4239. * PCIe Capability Structure is expected to be at 0x50 and should
  4240. * terminate the list (Next Capability pointer is 0x00). Verify
  4241. * Capability Id and Next Capability pointer is as expected.
  4242. * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
  4243. * to correctly set kernel data structures which have already been
  4244. * set incorrectly due to the hardware bug.
  4245. */
  4246. pos = 0x50;
  4247. pci_read_config_word(pdev, pos, &reg16);
  4248. if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
  4249. u32 status;
  4250. #ifndef PCI_EXP_SAVE_REGS
  4251. #define PCI_EXP_SAVE_REGS 7
  4252. #endif
  4253. int size = PCI_EXP_SAVE_REGS * sizeof(u16);
  4254. pdev->pcie_cap = pos;
  4255. pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
  4256. pdev->pcie_flags_reg = reg16;
  4257. pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
  4258. pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
  4259. pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
  4260. if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
  4261. PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
  4262. pdev->cfg_size = PCI_CFG_SPACE_SIZE;
  4263. if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
  4264. return;
  4265. /* Save PCIe cap */
  4266. state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
  4267. if (!state)
  4268. return;
  4269. state->cap.cap_nr = PCI_CAP_ID_EXP;
  4270. state->cap.cap_extended = 0;
  4271. state->cap.size = size;
  4272. cap = (u16 *)&state->cap.data[0];
  4273. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
  4274. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
  4275. pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
  4276. pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
  4277. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
  4278. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
  4279. pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
  4280. hlist_add_head(&state->next, &pdev->saved_cap_space);
  4281. }
  4282. }
  4283. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
  4284. /* FLR may cause some 82579 devices to hang */
  4285. static void quirk_intel_no_flr(struct pci_dev *dev)
  4286. {
  4287. dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
  4288. }
  4289. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_intel_no_flr);
  4290. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_intel_no_flr);
  4291. static void quirk_no_ext_tags(struct pci_dev *pdev)
  4292. {
  4293. struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
  4294. if (!bridge)
  4295. return;
  4296. bridge->no_ext_tags = 1;
  4297. pci_info(pdev, "disabling Extended Tags (this device can't handle them)\n");
  4298. pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL);
  4299. }
  4300. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags);
  4301. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags);
  4302. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags);
  4303. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags);
  4304. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags);
  4305. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags);
  4306. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags);
  4307. #ifdef CONFIG_PCI_ATS
  4308. /*
  4309. * Some devices have a broken ATS implementation causing IOMMU stalls.
  4310. * Don't use ATS for those devices.
  4311. */
  4312. static void quirk_no_ats(struct pci_dev *pdev)
  4313. {
  4314. pci_info(pdev, "disabling ATS (broken on this device)\n");
  4315. pdev->ats_cap = 0;
  4316. }
  4317. /* AMD Stoney platform GPU */
  4318. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_no_ats);
  4319. #endif /* CONFIG_PCI_ATS */
  4320. /* Freescale PCIe doesn't support MSI in RC mode */
  4321. static void quirk_fsl_no_msi(struct pci_dev *pdev)
  4322. {
  4323. if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT)
  4324. pdev->no_msi = 1;
  4325. }
  4326. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi);
  4327. /*
  4328. * GPUs with integrated HDA controller for streaming audio to attached displays
  4329. * need a device link from the HDA controller (consumer) to the GPU (supplier)
  4330. * so that the GPU is powered up whenever the HDA controller is accessed.
  4331. * The GPU and HDA controller are functions 0 and 1 of the same PCI device.
  4332. * The device link stays in place until shutdown (or removal of the PCI device
  4333. * if it's hotplugged). Runtime PM is allowed by default on the HDA controller
  4334. * to prevent it from permanently keeping the GPU awake.
  4335. */
  4336. static void quirk_gpu_hda(struct pci_dev *hda)
  4337. {
  4338. struct pci_dev *gpu;
  4339. if (PCI_FUNC(hda->devfn) != 1)
  4340. return;
  4341. gpu = pci_get_domain_bus_and_slot(pci_domain_nr(hda->bus),
  4342. hda->bus->number,
  4343. PCI_DEVFN(PCI_SLOT(hda->devfn), 0));
  4344. if (!gpu || (gpu->class >> 16) != PCI_BASE_CLASS_DISPLAY) {
  4345. pci_dev_put(gpu);
  4346. return;
  4347. }
  4348. if (!device_link_add(&hda->dev, &gpu->dev,
  4349. DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME))
  4350. pci_err(hda, "cannot link HDA to GPU %s\n", pci_name(gpu));
  4351. pm_runtime_allow(&hda->dev);
  4352. pci_dev_put(gpu);
  4353. }
  4354. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  4355. PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
  4356. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD, PCI_ANY_ID,
  4357. PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
  4358. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
  4359. PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
  4360. /*
  4361. * Some IDT switches incorrectly flag an ACS Source Validation error on
  4362. * completions for config read requests even though PCIe r4.0, sec
  4363. * 6.12.1.1, says that completions are never affected by ACS Source
  4364. * Validation. Here's the text of IDT 89H32H8G3-YC, erratum #36:
  4365. *
  4366. * Item #36 - Downstream port applies ACS Source Validation to Completions
  4367. * Section 6.12.1.1 of the PCI Express Base Specification 3.1 states that
  4368. * completions are never affected by ACS Source Validation. However,
  4369. * completions received by a downstream port of the PCIe switch from a
  4370. * device that has not yet captured a PCIe bus number are incorrectly
  4371. * dropped by ACS Source Validation by the switch downstream port.
  4372. *
  4373. * The workaround suggested by IDT is to issue a config write to the
  4374. * downstream device before issuing the first config read. This allows the
  4375. * downstream device to capture its bus and device numbers (see PCIe r4.0,
  4376. * sec 2.2.9), thus avoiding the ACS error on the completion.
  4377. *
  4378. * However, we don't know when the device is ready to accept the config
  4379. * write, so we do config reads until we receive a non-Config Request Retry
  4380. * Status, then do the config write.
  4381. *
  4382. * To avoid hitting the erratum when doing the config reads, we disable ACS
  4383. * SV around this process.
  4384. */
  4385. int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *l, int timeout)
  4386. {
  4387. int pos;
  4388. u16 ctrl = 0;
  4389. bool found;
  4390. struct pci_dev *bridge = bus->self;
  4391. pos = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ACS);
  4392. /* Disable ACS SV before initial config reads */
  4393. if (pos) {
  4394. pci_read_config_word(bridge, pos + PCI_ACS_CTRL, &ctrl);
  4395. if (ctrl & PCI_ACS_SV)
  4396. pci_write_config_word(bridge, pos + PCI_ACS_CTRL,
  4397. ctrl & ~PCI_ACS_SV);
  4398. }
  4399. found = pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
  4400. /* Write Vendor ID (read-only) so the endpoint latches its bus/dev */
  4401. if (found)
  4402. pci_bus_write_config_word(bus, devfn, PCI_VENDOR_ID, 0);
  4403. /* Re-enable ACS_SV if it was previously enabled */
  4404. if (ctrl & PCI_ACS_SV)
  4405. pci_write_config_word(bridge, pos + PCI_ACS_CTRL, ctrl);
  4406. return found;
  4407. }
  4408. /*
  4409. * Microsemi Switchtec NTB uses devfn proxy IDs to move TLPs between
  4410. * NT endpoints via the internal switch fabric. These IDs replace the
  4411. * originating requestor ID TLPs which access host memory on peer NTB
  4412. * ports. Therefore, all proxy IDs must be aliased to the NTB device
  4413. * to permit access when the IOMMU is turned on.
  4414. */
  4415. static void quirk_switchtec_ntb_dma_alias(struct pci_dev *pdev)
  4416. {
  4417. void __iomem *mmio;
  4418. struct ntb_info_regs __iomem *mmio_ntb;
  4419. struct ntb_ctrl_regs __iomem *mmio_ctrl;
  4420. u64 partition_map;
  4421. u8 partition;
  4422. int pp;
  4423. if (pci_enable_device(pdev)) {
  4424. pci_err(pdev, "Cannot enable Switchtec device\n");
  4425. return;
  4426. }
  4427. mmio = pci_iomap(pdev, 0, 0);
  4428. if (mmio == NULL) {
  4429. pci_disable_device(pdev);
  4430. pci_err(pdev, "Cannot iomap Switchtec device\n");
  4431. return;
  4432. }
  4433. pci_info(pdev, "Setting Switchtec proxy ID aliases\n");
  4434. mmio_ntb = mmio + SWITCHTEC_GAS_NTB_OFFSET;
  4435. mmio_ctrl = (void __iomem *) mmio_ntb + SWITCHTEC_NTB_REG_CTRL_OFFSET;
  4436. partition = ioread8(&mmio_ntb->partition_id);
  4437. partition_map = ioread32(&mmio_ntb->ep_map);
  4438. partition_map |= ((u64) ioread32(&mmio_ntb->ep_map + 4)) << 32;
  4439. partition_map &= ~(1ULL << partition);
  4440. for (pp = 0; pp < (sizeof(partition_map) * 8); pp++) {
  4441. struct ntb_ctrl_regs __iomem *mmio_peer_ctrl;
  4442. u32 table_sz = 0;
  4443. int te;
  4444. if (!(partition_map & (1ULL << pp)))
  4445. continue;
  4446. pci_dbg(pdev, "Processing partition %d\n", pp);
  4447. mmio_peer_ctrl = &mmio_ctrl[pp];
  4448. table_sz = ioread16(&mmio_peer_ctrl->req_id_table_size);
  4449. if (!table_sz) {
  4450. pci_warn(pdev, "Partition %d table_sz 0\n", pp);
  4451. continue;
  4452. }
  4453. if (table_sz > 512) {
  4454. pci_warn(pdev,
  4455. "Invalid Switchtec partition %d table_sz %d\n",
  4456. pp, table_sz);
  4457. continue;
  4458. }
  4459. for (te = 0; te < table_sz; te++) {
  4460. u32 rid_entry;
  4461. u8 devfn;
  4462. rid_entry = ioread32(&mmio_peer_ctrl->req_id_table[te]);
  4463. devfn = (rid_entry >> 1) & 0xFF;
  4464. pci_dbg(pdev,
  4465. "Aliasing Partition %d Proxy ID %02x.%d\n",
  4466. pp, PCI_SLOT(devfn), PCI_FUNC(devfn));
  4467. pci_add_dma_alias(pdev, devfn);
  4468. }
  4469. }
  4470. pci_iounmap(pdev, mmio);
  4471. pci_disable_device(pdev);
  4472. }
  4473. #define SWITCHTEC_QUIRK(vid) \
  4474. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_MICROSEMI, vid, \
  4475. PCI_CLASS_BRIDGE_OTHER, 8, quirk_switchtec_ntb_dma_alias)
  4476. SWITCHTEC_QUIRK(0x8531); /* PFX 24xG3 */
  4477. SWITCHTEC_QUIRK(0x8532); /* PFX 32xG3 */
  4478. SWITCHTEC_QUIRK(0x8533); /* PFX 48xG3 */
  4479. SWITCHTEC_QUIRK(0x8534); /* PFX 64xG3 */
  4480. SWITCHTEC_QUIRK(0x8535); /* PFX 80xG3 */
  4481. SWITCHTEC_QUIRK(0x8536); /* PFX 96xG3 */
  4482. SWITCHTEC_QUIRK(0x8541); /* PSX 24xG3 */
  4483. SWITCHTEC_QUIRK(0x8542); /* PSX 32xG3 */
  4484. SWITCHTEC_QUIRK(0x8543); /* PSX 48xG3 */
  4485. SWITCHTEC_QUIRK(0x8544); /* PSX 64xG3 */
  4486. SWITCHTEC_QUIRK(0x8545); /* PSX 80xG3 */
  4487. SWITCHTEC_QUIRK(0x8546); /* PSX 96xG3 */
  4488. SWITCHTEC_QUIRK(0x8551); /* PAX 24XG3 */
  4489. SWITCHTEC_QUIRK(0x8552); /* PAX 32XG3 */
  4490. SWITCHTEC_QUIRK(0x8553); /* PAX 48XG3 */
  4491. SWITCHTEC_QUIRK(0x8554); /* PAX 64XG3 */
  4492. SWITCHTEC_QUIRK(0x8555); /* PAX 80XG3 */
  4493. SWITCHTEC_QUIRK(0x8556); /* PAX 96XG3 */
  4494. SWITCHTEC_QUIRK(0x8561); /* PFXL 24XG3 */
  4495. SWITCHTEC_QUIRK(0x8562); /* PFXL 32XG3 */
  4496. SWITCHTEC_QUIRK(0x8563); /* PFXL 48XG3 */
  4497. SWITCHTEC_QUIRK(0x8564); /* PFXL 64XG3 */
  4498. SWITCHTEC_QUIRK(0x8565); /* PFXL 80XG3 */
  4499. SWITCHTEC_QUIRK(0x8566); /* PFXL 96XG3 */
  4500. SWITCHTEC_QUIRK(0x8571); /* PFXI 24XG3 */
  4501. SWITCHTEC_QUIRK(0x8572); /* PFXI 32XG3 */
  4502. SWITCHTEC_QUIRK(0x8573); /* PFXI 48XG3 */
  4503. SWITCHTEC_QUIRK(0x8574); /* PFXI 64XG3 */
  4504. SWITCHTEC_QUIRK(0x8575); /* PFXI 80XG3 */
  4505. SWITCHTEC_QUIRK(0x8576); /* PFXI 96XG3 */