pci-aardvark.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for the Aardvark PCIe controller, used on Marvell Armada
  4. * 3700.
  5. *
  6. * Copyright (C) 2016 Marvell
  7. *
  8. * Author: Hezi Shahmoon <hezi.shahmoon@marvell.com>
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/irq.h>
  13. #include <linux/irqdomain.h>
  14. #include <linux/kernel.h>
  15. #include <linux/pci.h>
  16. #include <linux/init.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of_pci.h>
  20. #include "../pci.h"
  21. #include "../pci-bridge-emul.h"
  22. /* PCIe core registers */
  23. #define PCIE_CORE_DEV_ID_REG 0x0
  24. #define PCIE_CORE_CMD_STATUS_REG 0x4
  25. #define PCIE_CORE_CMD_IO_ACCESS_EN BIT(0)
  26. #define PCIE_CORE_CMD_MEM_ACCESS_EN BIT(1)
  27. #define PCIE_CORE_CMD_MEM_IO_REQ_EN BIT(2)
  28. #define PCIE_CORE_DEV_REV_REG 0x8
  29. #define PCIE_CORE_PCIEXP_CAP 0xc0
  30. #define PCIE_CORE_DEV_CTRL_STATS_REG 0xc8
  31. #define PCIE_CORE_DEV_CTRL_STATS_RELAX_ORDER_DISABLE (0 << 4)
  32. #define PCIE_CORE_DEV_CTRL_STATS_MAX_PAYLOAD_SZ_SHIFT 5
  33. #define PCIE_CORE_DEV_CTRL_STATS_SNOOP_DISABLE (0 << 11)
  34. #define PCIE_CORE_DEV_CTRL_STATS_MAX_RD_REQ_SIZE_SHIFT 12
  35. #define PCIE_CORE_DEV_CTRL_STATS_MAX_RD_REQ_SZ 0x2
  36. #define PCIE_CORE_LINK_CTRL_STAT_REG 0xd0
  37. #define PCIE_CORE_LINK_L0S_ENTRY BIT(0)
  38. #define PCIE_CORE_LINK_TRAINING BIT(5)
  39. #define PCIE_CORE_LINK_WIDTH_SHIFT 20
  40. #define PCIE_CORE_ERR_CAPCTL_REG 0x118
  41. #define PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX BIT(5)
  42. #define PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX_EN BIT(6)
  43. #define PCIE_CORE_ERR_CAPCTL_ECRC_CHCK BIT(7)
  44. #define PCIE_CORE_ERR_CAPCTL_ECRC_CHCK_RCV BIT(8)
  45. #define PCIE_CORE_INT_A_ASSERT_ENABLE 1
  46. #define PCIE_CORE_INT_B_ASSERT_ENABLE 2
  47. #define PCIE_CORE_INT_C_ASSERT_ENABLE 3
  48. #define PCIE_CORE_INT_D_ASSERT_ENABLE 4
  49. /* PIO registers base address and register offsets */
  50. #define PIO_BASE_ADDR 0x4000
  51. #define PIO_CTRL (PIO_BASE_ADDR + 0x0)
  52. #define PIO_CTRL_TYPE_MASK GENMASK(3, 0)
  53. #define PIO_CTRL_ADDR_WIN_DISABLE BIT(24)
  54. #define PIO_STAT (PIO_BASE_ADDR + 0x4)
  55. #define PIO_COMPLETION_STATUS_SHIFT 7
  56. #define PIO_COMPLETION_STATUS_MASK GENMASK(9, 7)
  57. #define PIO_COMPLETION_STATUS_OK 0
  58. #define PIO_COMPLETION_STATUS_UR 1
  59. #define PIO_COMPLETION_STATUS_CRS 2
  60. #define PIO_COMPLETION_STATUS_CA 4
  61. #define PIO_NON_POSTED_REQ BIT(0)
  62. #define PIO_ADDR_LS (PIO_BASE_ADDR + 0x8)
  63. #define PIO_ADDR_MS (PIO_BASE_ADDR + 0xc)
  64. #define PIO_WR_DATA (PIO_BASE_ADDR + 0x10)
  65. #define PIO_WR_DATA_STRB (PIO_BASE_ADDR + 0x14)
  66. #define PIO_RD_DATA (PIO_BASE_ADDR + 0x18)
  67. #define PIO_START (PIO_BASE_ADDR + 0x1c)
  68. #define PIO_ISR (PIO_BASE_ADDR + 0x20)
  69. #define PIO_ISRM (PIO_BASE_ADDR + 0x24)
  70. /* Aardvark Control registers */
  71. #define CONTROL_BASE_ADDR 0x4800
  72. #define PCIE_CORE_CTRL0_REG (CONTROL_BASE_ADDR + 0x0)
  73. #define PCIE_GEN_SEL_MSK 0x3
  74. #define PCIE_GEN_SEL_SHIFT 0x0
  75. #define SPEED_GEN_1 0
  76. #define SPEED_GEN_2 1
  77. #define SPEED_GEN_3 2
  78. #define IS_RC_MSK 1
  79. #define IS_RC_SHIFT 2
  80. #define LANE_CNT_MSK 0x18
  81. #define LANE_CNT_SHIFT 0x3
  82. #define LANE_COUNT_1 (0 << LANE_CNT_SHIFT)
  83. #define LANE_COUNT_2 (1 << LANE_CNT_SHIFT)
  84. #define LANE_COUNT_4 (2 << LANE_CNT_SHIFT)
  85. #define LANE_COUNT_8 (3 << LANE_CNT_SHIFT)
  86. #define LINK_TRAINING_EN BIT(6)
  87. #define LEGACY_INTA BIT(28)
  88. #define LEGACY_INTB BIT(29)
  89. #define LEGACY_INTC BIT(30)
  90. #define LEGACY_INTD BIT(31)
  91. #define PCIE_CORE_CTRL1_REG (CONTROL_BASE_ADDR + 0x4)
  92. #define HOT_RESET_GEN BIT(0)
  93. #define PCIE_CORE_CTRL2_REG (CONTROL_BASE_ADDR + 0x8)
  94. #define PCIE_CORE_CTRL2_RESERVED 0x7
  95. #define PCIE_CORE_CTRL2_TD_ENABLE BIT(4)
  96. #define PCIE_CORE_CTRL2_STRICT_ORDER_ENABLE BIT(5)
  97. #define PCIE_CORE_CTRL2_OB_WIN_ENABLE BIT(6)
  98. #define PCIE_CORE_CTRL2_MSI_ENABLE BIT(10)
  99. #define PCIE_MSG_LOG_REG (CONTROL_BASE_ADDR + 0x30)
  100. #define PCIE_ISR0_REG (CONTROL_BASE_ADDR + 0x40)
  101. #define PCIE_MSG_PM_PME_MASK BIT(7)
  102. #define PCIE_ISR0_MASK_REG (CONTROL_BASE_ADDR + 0x44)
  103. #define PCIE_ISR0_MSI_INT_PENDING BIT(24)
  104. #define PCIE_ISR0_INTX_ASSERT(val) BIT(16 + (val))
  105. #define PCIE_ISR0_INTX_DEASSERT(val) BIT(20 + (val))
  106. #define PCIE_ISR0_ALL_MASK GENMASK(26, 0)
  107. #define PCIE_ISR1_REG (CONTROL_BASE_ADDR + 0x48)
  108. #define PCIE_ISR1_MASK_REG (CONTROL_BASE_ADDR + 0x4C)
  109. #define PCIE_ISR1_POWER_STATE_CHANGE BIT(4)
  110. #define PCIE_ISR1_FLUSH BIT(5)
  111. #define PCIE_ISR1_INTX_ASSERT(val) BIT(8 + (val))
  112. #define PCIE_ISR1_ALL_MASK GENMASK(11, 4)
  113. #define PCIE_MSI_ADDR_LOW_REG (CONTROL_BASE_ADDR + 0x50)
  114. #define PCIE_MSI_ADDR_HIGH_REG (CONTROL_BASE_ADDR + 0x54)
  115. #define PCIE_MSI_STATUS_REG (CONTROL_BASE_ADDR + 0x58)
  116. #define PCIE_MSI_MASK_REG (CONTROL_BASE_ADDR + 0x5C)
  117. #define PCIE_MSI_PAYLOAD_REG (CONTROL_BASE_ADDR + 0x9C)
  118. /* LMI registers base address and register offsets */
  119. #define LMI_BASE_ADDR 0x6000
  120. #define CFG_REG (LMI_BASE_ADDR + 0x0)
  121. #define LTSSM_SHIFT 24
  122. #define LTSSM_MASK 0x3f
  123. #define LTSSM_L0 0x10
  124. #define RC_BAR_CONFIG 0x300
  125. /* PCIe core controller registers */
  126. #define CTRL_CORE_BASE_ADDR 0x18000
  127. #define CTRL_CONFIG_REG (CTRL_CORE_BASE_ADDR + 0x0)
  128. #define CTRL_MODE_SHIFT 0x0
  129. #define CTRL_MODE_MASK 0x1
  130. #define PCIE_CORE_MODE_DIRECT 0x0
  131. #define PCIE_CORE_MODE_COMMAND 0x1
  132. /* PCIe Central Interrupts Registers */
  133. #define CENTRAL_INT_BASE_ADDR 0x1b000
  134. #define HOST_CTRL_INT_STATUS_REG (CENTRAL_INT_BASE_ADDR + 0x0)
  135. #define HOST_CTRL_INT_MASK_REG (CENTRAL_INT_BASE_ADDR + 0x4)
  136. #define PCIE_IRQ_CMDQ_INT BIT(0)
  137. #define PCIE_IRQ_MSI_STATUS_INT BIT(1)
  138. #define PCIE_IRQ_CMD_SENT_DONE BIT(3)
  139. #define PCIE_IRQ_DMA_INT BIT(4)
  140. #define PCIE_IRQ_IB_DXFERDONE BIT(5)
  141. #define PCIE_IRQ_OB_DXFERDONE BIT(6)
  142. #define PCIE_IRQ_OB_RXFERDONE BIT(7)
  143. #define PCIE_IRQ_COMPQ_INT BIT(12)
  144. #define PCIE_IRQ_DIR_RD_DDR_DET BIT(13)
  145. #define PCIE_IRQ_DIR_WR_DDR_DET BIT(14)
  146. #define PCIE_IRQ_CORE_INT BIT(16)
  147. #define PCIE_IRQ_CORE_INT_PIO BIT(17)
  148. #define PCIE_IRQ_DPMU_INT BIT(18)
  149. #define PCIE_IRQ_PCIE_MIS_INT BIT(19)
  150. #define PCIE_IRQ_MSI_INT1_DET BIT(20)
  151. #define PCIE_IRQ_MSI_INT2_DET BIT(21)
  152. #define PCIE_IRQ_RC_DBELL_DET BIT(22)
  153. #define PCIE_IRQ_EP_STATUS BIT(23)
  154. #define PCIE_IRQ_ALL_MASK 0xfff0fb
  155. #define PCIE_IRQ_ENABLE_INTS_MASK PCIE_IRQ_CORE_INT
  156. /* Transaction types */
  157. #define PCIE_CONFIG_RD_TYPE0 0x8
  158. #define PCIE_CONFIG_RD_TYPE1 0x9
  159. #define PCIE_CONFIG_WR_TYPE0 0xa
  160. #define PCIE_CONFIG_WR_TYPE1 0xb
  161. #define PCIE_CONF_BUS(bus) (((bus) & 0xff) << 20)
  162. #define PCIE_CONF_DEV(dev) (((dev) & 0x1f) << 15)
  163. #define PCIE_CONF_FUNC(fun) (((fun) & 0x7) << 12)
  164. #define PCIE_CONF_REG(reg) ((reg) & 0xffc)
  165. #define PCIE_CONF_ADDR(bus, devfn, where) \
  166. (PCIE_CONF_BUS(bus) | PCIE_CONF_DEV(PCI_SLOT(devfn)) | \
  167. PCIE_CONF_FUNC(PCI_FUNC(devfn)) | PCIE_CONF_REG(where))
  168. #define PIO_TIMEOUT_MS 1
  169. #define LINK_WAIT_MAX_RETRIES 10
  170. #define LINK_WAIT_USLEEP_MIN 90000
  171. #define LINK_WAIT_USLEEP_MAX 100000
  172. #define MSI_IRQ_NUM 32
  173. struct advk_pcie {
  174. struct platform_device *pdev;
  175. void __iomem *base;
  176. struct list_head resources;
  177. struct irq_domain *irq_domain;
  178. struct irq_chip irq_chip;
  179. struct irq_domain *msi_domain;
  180. struct irq_domain *msi_inner_domain;
  181. struct irq_chip msi_bottom_irq_chip;
  182. struct irq_chip msi_irq_chip;
  183. struct msi_domain_info msi_domain_info;
  184. DECLARE_BITMAP(msi_used, MSI_IRQ_NUM);
  185. struct mutex msi_used_lock;
  186. u16 msi_msg;
  187. int root_bus_nr;
  188. struct pci_bridge_emul bridge;
  189. };
  190. static inline void advk_writel(struct advk_pcie *pcie, u32 val, u64 reg)
  191. {
  192. writel(val, pcie->base + reg);
  193. }
  194. static inline u32 advk_readl(struct advk_pcie *pcie, u64 reg)
  195. {
  196. return readl(pcie->base + reg);
  197. }
  198. static int advk_pcie_link_up(struct advk_pcie *pcie)
  199. {
  200. u32 val, ltssm_state;
  201. val = advk_readl(pcie, CFG_REG);
  202. ltssm_state = (val >> LTSSM_SHIFT) & LTSSM_MASK;
  203. return ltssm_state >= LTSSM_L0;
  204. }
  205. static int advk_pcie_wait_for_link(struct advk_pcie *pcie)
  206. {
  207. struct device *dev = &pcie->pdev->dev;
  208. int retries;
  209. /* check if the link is up or not */
  210. for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
  211. if (advk_pcie_link_up(pcie)) {
  212. dev_info(dev, "link up\n");
  213. return 0;
  214. }
  215. usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
  216. }
  217. dev_err(dev, "link never came up\n");
  218. return -ETIMEDOUT;
  219. }
  220. static void advk_pcie_setup_hw(struct advk_pcie *pcie)
  221. {
  222. u32 reg;
  223. /* Set to Direct mode */
  224. reg = advk_readl(pcie, CTRL_CONFIG_REG);
  225. reg &= ~(CTRL_MODE_MASK << CTRL_MODE_SHIFT);
  226. reg |= ((PCIE_CORE_MODE_DIRECT & CTRL_MODE_MASK) << CTRL_MODE_SHIFT);
  227. advk_writel(pcie, reg, CTRL_CONFIG_REG);
  228. /* Set PCI global control register to RC mode */
  229. reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
  230. reg |= (IS_RC_MSK << IS_RC_SHIFT);
  231. advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
  232. /* Set Advanced Error Capabilities and Control PF0 register */
  233. reg = PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX |
  234. PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX_EN |
  235. PCIE_CORE_ERR_CAPCTL_ECRC_CHCK |
  236. PCIE_CORE_ERR_CAPCTL_ECRC_CHCK_RCV;
  237. advk_writel(pcie, reg, PCIE_CORE_ERR_CAPCTL_REG);
  238. /* Set PCIe Device Control and Status 1 PF0 register */
  239. reg = PCIE_CORE_DEV_CTRL_STATS_RELAX_ORDER_DISABLE |
  240. (7 << PCIE_CORE_DEV_CTRL_STATS_MAX_PAYLOAD_SZ_SHIFT) |
  241. PCIE_CORE_DEV_CTRL_STATS_SNOOP_DISABLE |
  242. (PCIE_CORE_DEV_CTRL_STATS_MAX_RD_REQ_SZ <<
  243. PCIE_CORE_DEV_CTRL_STATS_MAX_RD_REQ_SIZE_SHIFT);
  244. advk_writel(pcie, reg, PCIE_CORE_DEV_CTRL_STATS_REG);
  245. /* Program PCIe Control 2 to disable strict ordering */
  246. reg = PCIE_CORE_CTRL2_RESERVED |
  247. PCIE_CORE_CTRL2_TD_ENABLE;
  248. advk_writel(pcie, reg, PCIE_CORE_CTRL2_REG);
  249. /* Set GEN2 */
  250. reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
  251. reg &= ~PCIE_GEN_SEL_MSK;
  252. reg |= SPEED_GEN_2;
  253. advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
  254. /* Set lane X1 */
  255. reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
  256. reg &= ~LANE_CNT_MSK;
  257. reg |= LANE_COUNT_1;
  258. advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
  259. /* Enable link training */
  260. reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
  261. reg |= LINK_TRAINING_EN;
  262. advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
  263. /* Enable MSI */
  264. reg = advk_readl(pcie, PCIE_CORE_CTRL2_REG);
  265. reg |= PCIE_CORE_CTRL2_MSI_ENABLE;
  266. advk_writel(pcie, reg, PCIE_CORE_CTRL2_REG);
  267. /* Clear all interrupts */
  268. advk_writel(pcie, PCIE_ISR0_ALL_MASK, PCIE_ISR0_REG);
  269. advk_writel(pcie, PCIE_ISR1_ALL_MASK, PCIE_ISR1_REG);
  270. advk_writel(pcie, PCIE_IRQ_ALL_MASK, HOST_CTRL_INT_STATUS_REG);
  271. /* Disable All ISR0/1 Sources */
  272. reg = PCIE_ISR0_ALL_MASK;
  273. reg &= ~PCIE_ISR0_MSI_INT_PENDING;
  274. advk_writel(pcie, reg, PCIE_ISR0_MASK_REG);
  275. advk_writel(pcie, PCIE_ISR1_ALL_MASK, PCIE_ISR1_MASK_REG);
  276. /* Unmask all MSI's */
  277. advk_writel(pcie, 0, PCIE_MSI_MASK_REG);
  278. /* Enable summary interrupt for GIC SPI source */
  279. reg = PCIE_IRQ_ALL_MASK & (~PCIE_IRQ_ENABLE_INTS_MASK);
  280. advk_writel(pcie, reg, HOST_CTRL_INT_MASK_REG);
  281. reg = advk_readl(pcie, PCIE_CORE_CTRL2_REG);
  282. reg |= PCIE_CORE_CTRL2_OB_WIN_ENABLE;
  283. advk_writel(pcie, reg, PCIE_CORE_CTRL2_REG);
  284. /* Bypass the address window mapping for PIO */
  285. reg = advk_readl(pcie, PIO_CTRL);
  286. reg |= PIO_CTRL_ADDR_WIN_DISABLE;
  287. advk_writel(pcie, reg, PIO_CTRL);
  288. /* Start link training */
  289. reg = advk_readl(pcie, PCIE_CORE_LINK_CTRL_STAT_REG);
  290. reg |= PCIE_CORE_LINK_TRAINING;
  291. advk_writel(pcie, reg, PCIE_CORE_LINK_CTRL_STAT_REG);
  292. advk_pcie_wait_for_link(pcie);
  293. reg = PCIE_CORE_LINK_L0S_ENTRY |
  294. (1 << PCIE_CORE_LINK_WIDTH_SHIFT);
  295. advk_writel(pcie, reg, PCIE_CORE_LINK_CTRL_STAT_REG);
  296. reg = advk_readl(pcie, PCIE_CORE_CMD_STATUS_REG);
  297. reg |= PCIE_CORE_CMD_MEM_ACCESS_EN |
  298. PCIE_CORE_CMD_IO_ACCESS_EN |
  299. PCIE_CORE_CMD_MEM_IO_REQ_EN;
  300. advk_writel(pcie, reg, PCIE_CORE_CMD_STATUS_REG);
  301. }
  302. static void advk_pcie_check_pio_status(struct advk_pcie *pcie)
  303. {
  304. struct device *dev = &pcie->pdev->dev;
  305. u32 reg;
  306. unsigned int status;
  307. char *strcomp_status, *str_posted;
  308. reg = advk_readl(pcie, PIO_STAT);
  309. status = (reg & PIO_COMPLETION_STATUS_MASK) >>
  310. PIO_COMPLETION_STATUS_SHIFT;
  311. if (!status)
  312. return;
  313. switch (status) {
  314. case PIO_COMPLETION_STATUS_UR:
  315. strcomp_status = "UR";
  316. break;
  317. case PIO_COMPLETION_STATUS_CRS:
  318. strcomp_status = "CRS";
  319. break;
  320. case PIO_COMPLETION_STATUS_CA:
  321. strcomp_status = "CA";
  322. break;
  323. default:
  324. strcomp_status = "Unknown";
  325. break;
  326. }
  327. if (reg & PIO_NON_POSTED_REQ)
  328. str_posted = "Non-posted";
  329. else
  330. str_posted = "Posted";
  331. dev_err(dev, "%s PIO Response Status: %s, %#x @ %#x\n",
  332. str_posted, strcomp_status, reg, advk_readl(pcie, PIO_ADDR_LS));
  333. }
  334. static int advk_pcie_wait_pio(struct advk_pcie *pcie)
  335. {
  336. struct device *dev = &pcie->pdev->dev;
  337. unsigned long timeout;
  338. timeout = jiffies + msecs_to_jiffies(PIO_TIMEOUT_MS);
  339. while (time_before(jiffies, timeout)) {
  340. u32 start, isr;
  341. start = advk_readl(pcie, PIO_START);
  342. isr = advk_readl(pcie, PIO_ISR);
  343. if (!start && isr)
  344. return 0;
  345. }
  346. dev_err(dev, "config read/write timed out\n");
  347. return -ETIMEDOUT;
  348. }
  349. static pci_bridge_emul_read_status_t
  350. advk_pci_bridge_emul_pcie_conf_read(struct pci_bridge_emul *bridge,
  351. int reg, u32 *value)
  352. {
  353. struct advk_pcie *pcie = bridge->data;
  354. switch (reg) {
  355. case PCI_EXP_SLTCTL:
  356. *value = PCI_EXP_SLTSTA_PDS << 16;
  357. return PCI_BRIDGE_EMUL_HANDLED;
  358. case PCI_EXP_RTCTL: {
  359. u32 val = advk_readl(pcie, PCIE_ISR0_MASK_REG);
  360. *value = (val & PCIE_MSG_PM_PME_MASK) ? PCI_EXP_RTCTL_PMEIE : 0;
  361. return PCI_BRIDGE_EMUL_HANDLED;
  362. }
  363. case PCI_EXP_RTSTA: {
  364. u32 isr0 = advk_readl(pcie, PCIE_ISR0_REG);
  365. u32 msglog = advk_readl(pcie, PCIE_MSG_LOG_REG);
  366. *value = (isr0 & PCIE_MSG_PM_PME_MASK) << 16 | (msglog >> 16);
  367. return PCI_BRIDGE_EMUL_HANDLED;
  368. }
  369. case PCI_CAP_LIST_ID:
  370. case PCI_EXP_DEVCAP:
  371. case PCI_EXP_DEVCTL:
  372. case PCI_EXP_LNKCAP:
  373. case PCI_EXP_LNKCTL:
  374. *value = advk_readl(pcie, PCIE_CORE_PCIEXP_CAP + reg);
  375. return PCI_BRIDGE_EMUL_HANDLED;
  376. default:
  377. return PCI_BRIDGE_EMUL_NOT_HANDLED;
  378. }
  379. }
  380. static void
  381. advk_pci_bridge_emul_pcie_conf_write(struct pci_bridge_emul *bridge,
  382. int reg, u32 old, u32 new, u32 mask)
  383. {
  384. struct advk_pcie *pcie = bridge->data;
  385. switch (reg) {
  386. case PCI_EXP_DEVCTL:
  387. case PCI_EXP_LNKCTL:
  388. advk_writel(pcie, new, PCIE_CORE_PCIEXP_CAP + reg);
  389. break;
  390. case PCI_EXP_RTCTL:
  391. new = (new & PCI_EXP_RTCTL_PMEIE) << 3;
  392. advk_writel(pcie, new, PCIE_ISR0_MASK_REG);
  393. break;
  394. case PCI_EXP_RTSTA:
  395. new = (new & PCI_EXP_RTSTA_PME) >> 9;
  396. advk_writel(pcie, new, PCIE_ISR0_REG);
  397. break;
  398. default:
  399. break;
  400. }
  401. }
  402. struct pci_bridge_emul_ops advk_pci_bridge_emul_ops = {
  403. .read_pcie = advk_pci_bridge_emul_pcie_conf_read,
  404. .write_pcie = advk_pci_bridge_emul_pcie_conf_write,
  405. };
  406. /*
  407. * Initialize the configuration space of the PCI-to-PCI bridge
  408. * associated with the given PCIe interface.
  409. */
  410. static void advk_sw_pci_bridge_init(struct advk_pcie *pcie)
  411. {
  412. struct pci_bridge_emul *bridge = &pcie->bridge;
  413. bridge->conf.vendor = advk_readl(pcie, PCIE_CORE_DEV_ID_REG) & 0xffff;
  414. bridge->conf.device = advk_readl(pcie, PCIE_CORE_DEV_ID_REG) >> 16;
  415. bridge->conf.class_revision =
  416. advk_readl(pcie, PCIE_CORE_DEV_REV_REG) & 0xff;
  417. /* Support 32 bits I/O addressing */
  418. bridge->conf.iobase = PCI_IO_RANGE_TYPE_32;
  419. bridge->conf.iolimit = PCI_IO_RANGE_TYPE_32;
  420. /* Support 64 bits memory pref */
  421. bridge->conf.pref_mem_base = PCI_PREF_RANGE_TYPE_64;
  422. bridge->conf.pref_mem_limit = PCI_PREF_RANGE_TYPE_64;
  423. /* Support interrupt A for MSI feature */
  424. bridge->conf.intpin = PCIE_CORE_INT_A_ASSERT_ENABLE;
  425. bridge->has_pcie = true;
  426. bridge->data = pcie;
  427. bridge->ops = &advk_pci_bridge_emul_ops;
  428. pci_bridge_emul_init(bridge);
  429. }
  430. static bool advk_pcie_valid_device(struct advk_pcie *pcie, struct pci_bus *bus,
  431. int devfn)
  432. {
  433. if ((bus->number == pcie->root_bus_nr) && PCI_SLOT(devfn) != 0)
  434. return false;
  435. return true;
  436. }
  437. static int advk_pcie_rd_conf(struct pci_bus *bus, u32 devfn,
  438. int where, int size, u32 *val)
  439. {
  440. struct advk_pcie *pcie = bus->sysdata;
  441. u32 reg;
  442. int ret;
  443. if (!advk_pcie_valid_device(pcie, bus, devfn)) {
  444. *val = 0xffffffff;
  445. return PCIBIOS_DEVICE_NOT_FOUND;
  446. }
  447. if (bus->number == pcie->root_bus_nr)
  448. return pci_bridge_emul_conf_read(&pcie->bridge, where,
  449. size, val);
  450. /* Start PIO */
  451. advk_writel(pcie, 0, PIO_START);
  452. advk_writel(pcie, 1, PIO_ISR);
  453. /* Program the control register */
  454. reg = advk_readl(pcie, PIO_CTRL);
  455. reg &= ~PIO_CTRL_TYPE_MASK;
  456. if (bus->primary == pcie->root_bus_nr)
  457. reg |= PCIE_CONFIG_RD_TYPE0;
  458. else
  459. reg |= PCIE_CONFIG_RD_TYPE1;
  460. advk_writel(pcie, reg, PIO_CTRL);
  461. /* Program the address registers */
  462. reg = PCIE_CONF_ADDR(bus->number, devfn, where);
  463. advk_writel(pcie, reg, PIO_ADDR_LS);
  464. advk_writel(pcie, 0, PIO_ADDR_MS);
  465. /* Program the data strobe */
  466. advk_writel(pcie, 0xf, PIO_WR_DATA_STRB);
  467. /* Start the transfer */
  468. advk_writel(pcie, 1, PIO_START);
  469. ret = advk_pcie_wait_pio(pcie);
  470. if (ret < 0)
  471. return PCIBIOS_SET_FAILED;
  472. advk_pcie_check_pio_status(pcie);
  473. /* Get the read result */
  474. *val = advk_readl(pcie, PIO_RD_DATA);
  475. if (size == 1)
  476. *val = (*val >> (8 * (where & 3))) & 0xff;
  477. else if (size == 2)
  478. *val = (*val >> (8 * (where & 3))) & 0xffff;
  479. return PCIBIOS_SUCCESSFUL;
  480. }
  481. static int advk_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
  482. int where, int size, u32 val)
  483. {
  484. struct advk_pcie *pcie = bus->sysdata;
  485. u32 reg;
  486. u32 data_strobe = 0x0;
  487. int offset;
  488. int ret;
  489. if (!advk_pcie_valid_device(pcie, bus, devfn))
  490. return PCIBIOS_DEVICE_NOT_FOUND;
  491. if (bus->number == pcie->root_bus_nr)
  492. return pci_bridge_emul_conf_write(&pcie->bridge, where,
  493. size, val);
  494. if (where % size)
  495. return PCIBIOS_SET_FAILED;
  496. /* Start PIO */
  497. advk_writel(pcie, 0, PIO_START);
  498. advk_writel(pcie, 1, PIO_ISR);
  499. /* Program the control register */
  500. reg = advk_readl(pcie, PIO_CTRL);
  501. reg &= ~PIO_CTRL_TYPE_MASK;
  502. if (bus->primary == pcie->root_bus_nr)
  503. reg |= PCIE_CONFIG_WR_TYPE0;
  504. else
  505. reg |= PCIE_CONFIG_WR_TYPE1;
  506. advk_writel(pcie, reg, PIO_CTRL);
  507. /* Program the address registers */
  508. reg = PCIE_CONF_ADDR(bus->number, devfn, where);
  509. advk_writel(pcie, reg, PIO_ADDR_LS);
  510. advk_writel(pcie, 0, PIO_ADDR_MS);
  511. /* Calculate the write strobe */
  512. offset = where & 0x3;
  513. reg = val << (8 * offset);
  514. data_strobe = GENMASK(size - 1, 0) << offset;
  515. /* Program the data register */
  516. advk_writel(pcie, reg, PIO_WR_DATA);
  517. /* Program the data strobe */
  518. advk_writel(pcie, data_strobe, PIO_WR_DATA_STRB);
  519. /* Start the transfer */
  520. advk_writel(pcie, 1, PIO_START);
  521. ret = advk_pcie_wait_pio(pcie);
  522. if (ret < 0)
  523. return PCIBIOS_SET_FAILED;
  524. advk_pcie_check_pio_status(pcie);
  525. return PCIBIOS_SUCCESSFUL;
  526. }
  527. static struct pci_ops advk_pcie_ops = {
  528. .read = advk_pcie_rd_conf,
  529. .write = advk_pcie_wr_conf,
  530. };
  531. static void advk_msi_irq_compose_msi_msg(struct irq_data *data,
  532. struct msi_msg *msg)
  533. {
  534. struct advk_pcie *pcie = irq_data_get_irq_chip_data(data);
  535. phys_addr_t msi_msg = virt_to_phys(&pcie->msi_msg);
  536. msg->address_lo = lower_32_bits(msi_msg);
  537. msg->address_hi = upper_32_bits(msi_msg);
  538. msg->data = data->irq;
  539. }
  540. static int advk_msi_set_affinity(struct irq_data *irq_data,
  541. const struct cpumask *mask, bool force)
  542. {
  543. return -EINVAL;
  544. }
  545. static int advk_msi_irq_domain_alloc(struct irq_domain *domain,
  546. unsigned int virq,
  547. unsigned int nr_irqs, void *args)
  548. {
  549. struct advk_pcie *pcie = domain->host_data;
  550. int hwirq, i;
  551. mutex_lock(&pcie->msi_used_lock);
  552. hwirq = bitmap_find_next_zero_area(pcie->msi_used, MSI_IRQ_NUM,
  553. 0, nr_irqs, 0);
  554. if (hwirq >= MSI_IRQ_NUM) {
  555. mutex_unlock(&pcie->msi_used_lock);
  556. return -ENOSPC;
  557. }
  558. bitmap_set(pcie->msi_used, hwirq, nr_irqs);
  559. mutex_unlock(&pcie->msi_used_lock);
  560. for (i = 0; i < nr_irqs; i++)
  561. irq_domain_set_info(domain, virq + i, hwirq + i,
  562. &pcie->msi_bottom_irq_chip,
  563. domain->host_data, handle_simple_irq,
  564. NULL, NULL);
  565. return hwirq;
  566. }
  567. static void advk_msi_irq_domain_free(struct irq_domain *domain,
  568. unsigned int virq, unsigned int nr_irqs)
  569. {
  570. struct irq_data *d = irq_domain_get_irq_data(domain, virq);
  571. struct advk_pcie *pcie = domain->host_data;
  572. mutex_lock(&pcie->msi_used_lock);
  573. bitmap_clear(pcie->msi_used, d->hwirq, nr_irqs);
  574. mutex_unlock(&pcie->msi_used_lock);
  575. }
  576. static const struct irq_domain_ops advk_msi_domain_ops = {
  577. .alloc = advk_msi_irq_domain_alloc,
  578. .free = advk_msi_irq_domain_free,
  579. };
  580. static void advk_pcie_irq_mask(struct irq_data *d)
  581. {
  582. struct advk_pcie *pcie = d->domain->host_data;
  583. irq_hw_number_t hwirq = irqd_to_hwirq(d);
  584. u32 mask;
  585. mask = advk_readl(pcie, PCIE_ISR1_MASK_REG);
  586. mask |= PCIE_ISR1_INTX_ASSERT(hwirq);
  587. advk_writel(pcie, mask, PCIE_ISR1_MASK_REG);
  588. }
  589. static void advk_pcie_irq_unmask(struct irq_data *d)
  590. {
  591. struct advk_pcie *pcie = d->domain->host_data;
  592. irq_hw_number_t hwirq = irqd_to_hwirq(d);
  593. u32 mask;
  594. mask = advk_readl(pcie, PCIE_ISR1_MASK_REG);
  595. mask &= ~PCIE_ISR1_INTX_ASSERT(hwirq);
  596. advk_writel(pcie, mask, PCIE_ISR1_MASK_REG);
  597. }
  598. static int advk_pcie_irq_map(struct irq_domain *h,
  599. unsigned int virq, irq_hw_number_t hwirq)
  600. {
  601. struct advk_pcie *pcie = h->host_data;
  602. advk_pcie_irq_mask(irq_get_irq_data(virq));
  603. irq_set_status_flags(virq, IRQ_LEVEL);
  604. irq_set_chip_and_handler(virq, &pcie->irq_chip,
  605. handle_level_irq);
  606. irq_set_chip_data(virq, pcie);
  607. return 0;
  608. }
  609. static const struct irq_domain_ops advk_pcie_irq_domain_ops = {
  610. .map = advk_pcie_irq_map,
  611. .xlate = irq_domain_xlate_onecell,
  612. };
  613. static int advk_pcie_init_msi_irq_domain(struct advk_pcie *pcie)
  614. {
  615. struct device *dev = &pcie->pdev->dev;
  616. struct device_node *node = dev->of_node;
  617. struct irq_chip *bottom_ic, *msi_ic;
  618. struct msi_domain_info *msi_di;
  619. phys_addr_t msi_msg_phys;
  620. mutex_init(&pcie->msi_used_lock);
  621. bottom_ic = &pcie->msi_bottom_irq_chip;
  622. bottom_ic->name = "MSI";
  623. bottom_ic->irq_compose_msi_msg = advk_msi_irq_compose_msi_msg;
  624. bottom_ic->irq_set_affinity = advk_msi_set_affinity;
  625. msi_ic = &pcie->msi_irq_chip;
  626. msi_ic->name = "advk-MSI";
  627. msi_di = &pcie->msi_domain_info;
  628. msi_di->flags = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
  629. MSI_FLAG_MULTI_PCI_MSI;
  630. msi_di->chip = msi_ic;
  631. msi_msg_phys = virt_to_phys(&pcie->msi_msg);
  632. advk_writel(pcie, lower_32_bits(msi_msg_phys),
  633. PCIE_MSI_ADDR_LOW_REG);
  634. advk_writel(pcie, upper_32_bits(msi_msg_phys),
  635. PCIE_MSI_ADDR_HIGH_REG);
  636. pcie->msi_inner_domain =
  637. irq_domain_add_linear(NULL, MSI_IRQ_NUM,
  638. &advk_msi_domain_ops, pcie);
  639. if (!pcie->msi_inner_domain)
  640. return -ENOMEM;
  641. pcie->msi_domain =
  642. pci_msi_create_irq_domain(of_node_to_fwnode(node),
  643. msi_di, pcie->msi_inner_domain);
  644. if (!pcie->msi_domain) {
  645. irq_domain_remove(pcie->msi_inner_domain);
  646. return -ENOMEM;
  647. }
  648. return 0;
  649. }
  650. static void advk_pcie_remove_msi_irq_domain(struct advk_pcie *pcie)
  651. {
  652. irq_domain_remove(pcie->msi_domain);
  653. irq_domain_remove(pcie->msi_inner_domain);
  654. }
  655. static int advk_pcie_init_irq_domain(struct advk_pcie *pcie)
  656. {
  657. struct device *dev = &pcie->pdev->dev;
  658. struct device_node *node = dev->of_node;
  659. struct device_node *pcie_intc_node;
  660. struct irq_chip *irq_chip;
  661. pcie_intc_node = of_get_next_child(node, NULL);
  662. if (!pcie_intc_node) {
  663. dev_err(dev, "No PCIe Intc node found\n");
  664. return -ENODEV;
  665. }
  666. irq_chip = &pcie->irq_chip;
  667. irq_chip->name = devm_kasprintf(dev, GFP_KERNEL, "%s-irq",
  668. dev_name(dev));
  669. if (!irq_chip->name) {
  670. of_node_put(pcie_intc_node);
  671. return -ENOMEM;
  672. }
  673. irq_chip->irq_mask = advk_pcie_irq_mask;
  674. irq_chip->irq_mask_ack = advk_pcie_irq_mask;
  675. irq_chip->irq_unmask = advk_pcie_irq_unmask;
  676. pcie->irq_domain =
  677. irq_domain_add_linear(pcie_intc_node, PCI_NUM_INTX,
  678. &advk_pcie_irq_domain_ops, pcie);
  679. if (!pcie->irq_domain) {
  680. dev_err(dev, "Failed to get a INTx IRQ domain\n");
  681. of_node_put(pcie_intc_node);
  682. return -ENOMEM;
  683. }
  684. return 0;
  685. }
  686. static void advk_pcie_remove_irq_domain(struct advk_pcie *pcie)
  687. {
  688. irq_domain_remove(pcie->irq_domain);
  689. }
  690. static void advk_pcie_handle_msi(struct advk_pcie *pcie)
  691. {
  692. u32 msi_val, msi_mask, msi_status, msi_idx;
  693. u16 msi_data;
  694. msi_mask = advk_readl(pcie, PCIE_MSI_MASK_REG);
  695. msi_val = advk_readl(pcie, PCIE_MSI_STATUS_REG);
  696. msi_status = msi_val & ~msi_mask;
  697. for (msi_idx = 0; msi_idx < MSI_IRQ_NUM; msi_idx++) {
  698. if (!(BIT(msi_idx) & msi_status))
  699. continue;
  700. advk_writel(pcie, BIT(msi_idx), PCIE_MSI_STATUS_REG);
  701. msi_data = advk_readl(pcie, PCIE_MSI_PAYLOAD_REG) & 0xFF;
  702. generic_handle_irq(msi_data);
  703. }
  704. advk_writel(pcie, PCIE_ISR0_MSI_INT_PENDING,
  705. PCIE_ISR0_REG);
  706. }
  707. static void advk_pcie_handle_int(struct advk_pcie *pcie)
  708. {
  709. u32 isr0_val, isr0_mask, isr0_status;
  710. u32 isr1_val, isr1_mask, isr1_status;
  711. int i, virq;
  712. isr0_val = advk_readl(pcie, PCIE_ISR0_REG);
  713. isr0_mask = advk_readl(pcie, PCIE_ISR0_MASK_REG);
  714. isr0_status = isr0_val & ((~isr0_mask) & PCIE_ISR0_ALL_MASK);
  715. isr1_val = advk_readl(pcie, PCIE_ISR1_REG);
  716. isr1_mask = advk_readl(pcie, PCIE_ISR1_MASK_REG);
  717. isr1_status = isr1_val & ((~isr1_mask) & PCIE_ISR1_ALL_MASK);
  718. if (!isr0_status && !isr1_status) {
  719. advk_writel(pcie, isr0_val, PCIE_ISR0_REG);
  720. advk_writel(pcie, isr1_val, PCIE_ISR1_REG);
  721. return;
  722. }
  723. /* Process MSI interrupts */
  724. if (isr0_status & PCIE_ISR0_MSI_INT_PENDING)
  725. advk_pcie_handle_msi(pcie);
  726. /* Process legacy interrupts */
  727. for (i = 0; i < PCI_NUM_INTX; i++) {
  728. if (!(isr1_status & PCIE_ISR1_INTX_ASSERT(i)))
  729. continue;
  730. advk_writel(pcie, PCIE_ISR1_INTX_ASSERT(i),
  731. PCIE_ISR1_REG);
  732. virq = irq_find_mapping(pcie->irq_domain, i);
  733. generic_handle_irq(virq);
  734. }
  735. }
  736. static irqreturn_t advk_pcie_irq_handler(int irq, void *arg)
  737. {
  738. struct advk_pcie *pcie = arg;
  739. u32 status;
  740. status = advk_readl(pcie, HOST_CTRL_INT_STATUS_REG);
  741. if (!(status & PCIE_IRQ_CORE_INT))
  742. return IRQ_NONE;
  743. advk_pcie_handle_int(pcie);
  744. /* Clear interrupt */
  745. advk_writel(pcie, PCIE_IRQ_CORE_INT, HOST_CTRL_INT_STATUS_REG);
  746. return IRQ_HANDLED;
  747. }
  748. static int advk_pcie_parse_request_of_pci_ranges(struct advk_pcie *pcie)
  749. {
  750. int err, res_valid = 0;
  751. struct device *dev = &pcie->pdev->dev;
  752. struct resource_entry *win, *tmp;
  753. resource_size_t iobase;
  754. INIT_LIST_HEAD(&pcie->resources);
  755. err = devm_of_pci_get_host_bridge_resources(dev, 0, 0xff,
  756. &pcie->resources, &iobase);
  757. if (err)
  758. return err;
  759. err = devm_request_pci_bus_resources(dev, &pcie->resources);
  760. if (err)
  761. goto out_release_res;
  762. resource_list_for_each_entry_safe(win, tmp, &pcie->resources) {
  763. struct resource *res = win->res;
  764. switch (resource_type(res)) {
  765. case IORESOURCE_IO:
  766. err = devm_pci_remap_iospace(dev, res, iobase);
  767. if (err) {
  768. dev_warn(dev, "error %d: failed to map resource %pR\n",
  769. err, res);
  770. resource_list_destroy_entry(win);
  771. }
  772. break;
  773. case IORESOURCE_MEM:
  774. res_valid |= !(res->flags & IORESOURCE_PREFETCH);
  775. break;
  776. case IORESOURCE_BUS:
  777. pcie->root_bus_nr = res->start;
  778. break;
  779. }
  780. }
  781. if (!res_valid) {
  782. dev_err(dev, "non-prefetchable memory resource required\n");
  783. err = -EINVAL;
  784. goto out_release_res;
  785. }
  786. return 0;
  787. out_release_res:
  788. pci_free_resource_list(&pcie->resources);
  789. return err;
  790. }
  791. static int advk_pcie_probe(struct platform_device *pdev)
  792. {
  793. struct device *dev = &pdev->dev;
  794. struct advk_pcie *pcie;
  795. struct resource *res;
  796. struct pci_host_bridge *bridge;
  797. int ret, irq;
  798. bridge = devm_pci_alloc_host_bridge(dev, sizeof(struct advk_pcie));
  799. if (!bridge)
  800. return -ENOMEM;
  801. pcie = pci_host_bridge_priv(bridge);
  802. pcie->pdev = pdev;
  803. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  804. pcie->base = devm_ioremap_resource(dev, res);
  805. if (IS_ERR(pcie->base))
  806. return PTR_ERR(pcie->base);
  807. irq = platform_get_irq(pdev, 0);
  808. ret = devm_request_irq(dev, irq, advk_pcie_irq_handler,
  809. IRQF_SHARED | IRQF_NO_THREAD, "advk-pcie",
  810. pcie);
  811. if (ret) {
  812. dev_err(dev, "Failed to register interrupt\n");
  813. return ret;
  814. }
  815. ret = advk_pcie_parse_request_of_pci_ranges(pcie);
  816. if (ret) {
  817. dev_err(dev, "Failed to parse resources\n");
  818. return ret;
  819. }
  820. advk_pcie_setup_hw(pcie);
  821. advk_sw_pci_bridge_init(pcie);
  822. ret = advk_pcie_init_irq_domain(pcie);
  823. if (ret) {
  824. dev_err(dev, "Failed to initialize irq\n");
  825. return ret;
  826. }
  827. ret = advk_pcie_init_msi_irq_domain(pcie);
  828. if (ret) {
  829. dev_err(dev, "Failed to initialize irq\n");
  830. advk_pcie_remove_irq_domain(pcie);
  831. return ret;
  832. }
  833. list_splice_init(&pcie->resources, &bridge->windows);
  834. bridge->dev.parent = dev;
  835. bridge->sysdata = pcie;
  836. bridge->busnr = 0;
  837. bridge->ops = &advk_pcie_ops;
  838. bridge->map_irq = of_irq_parse_and_map_pci;
  839. bridge->swizzle_irq = pci_common_swizzle;
  840. ret = pci_host_probe(bridge);
  841. if (ret < 0) {
  842. advk_pcie_remove_msi_irq_domain(pcie);
  843. advk_pcie_remove_irq_domain(pcie);
  844. return ret;
  845. }
  846. return 0;
  847. }
  848. static const struct of_device_id advk_pcie_of_match_table[] = {
  849. { .compatible = "marvell,armada-3700-pcie", },
  850. {},
  851. };
  852. static struct platform_driver advk_pcie_driver = {
  853. .driver = {
  854. .name = "advk-pcie",
  855. .of_match_table = advk_pcie_of_match_table,
  856. /* Driver unloading/unbinding currently not supported */
  857. .suppress_bind_attrs = true,
  858. },
  859. .probe = advk_pcie_probe,
  860. };
  861. builtin_platform_driver(advk_pcie_driver);