denali_dt.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * NAND Flash Controller Device Driver for DT
  4. *
  5. * Copyright © 2011, Picochip.
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/err.h>
  9. #include <linux/io.h>
  10. #include <linux/ioport.h>
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/of_device.h>
  15. #include <linux/platform_device.h>
  16. #include "denali.h"
  17. struct denali_dt {
  18. struct denali_nand_info denali;
  19. struct clk *clk; /* core clock */
  20. struct clk *clk_x; /* bus interface clock */
  21. struct clk *clk_ecc; /* ECC circuit clock */
  22. };
  23. struct denali_dt_data {
  24. unsigned int revision;
  25. unsigned int caps;
  26. const struct nand_ecc_caps *ecc_caps;
  27. };
  28. NAND_ECC_CAPS_SINGLE(denali_socfpga_ecc_caps, denali_calc_ecc_bytes,
  29. 512, 8, 15);
  30. static const struct denali_dt_data denali_socfpga_data = {
  31. .caps = DENALI_CAP_HW_ECC_FIXUP,
  32. .ecc_caps = &denali_socfpga_ecc_caps,
  33. };
  34. NAND_ECC_CAPS_SINGLE(denali_uniphier_v5a_ecc_caps, denali_calc_ecc_bytes,
  35. 1024, 8, 16, 24);
  36. static const struct denali_dt_data denali_uniphier_v5a_data = {
  37. .caps = DENALI_CAP_HW_ECC_FIXUP |
  38. DENALI_CAP_DMA_64BIT,
  39. .ecc_caps = &denali_uniphier_v5a_ecc_caps,
  40. };
  41. NAND_ECC_CAPS_SINGLE(denali_uniphier_v5b_ecc_caps, denali_calc_ecc_bytes,
  42. 1024, 8, 16);
  43. static const struct denali_dt_data denali_uniphier_v5b_data = {
  44. .revision = 0x0501,
  45. .caps = DENALI_CAP_HW_ECC_FIXUP |
  46. DENALI_CAP_DMA_64BIT,
  47. .ecc_caps = &denali_uniphier_v5b_ecc_caps,
  48. };
  49. static const struct of_device_id denali_nand_dt_ids[] = {
  50. {
  51. .compatible = "altr,socfpga-denali-nand",
  52. .data = &denali_socfpga_data,
  53. },
  54. {
  55. .compatible = "socionext,uniphier-denali-nand-v5a",
  56. .data = &denali_uniphier_v5a_data,
  57. },
  58. {
  59. .compatible = "socionext,uniphier-denali-nand-v5b",
  60. .data = &denali_uniphier_v5b_data,
  61. },
  62. { /* sentinel */ }
  63. };
  64. MODULE_DEVICE_TABLE(of, denali_nand_dt_ids);
  65. static int denali_dt_probe(struct platform_device *pdev)
  66. {
  67. struct device *dev = &pdev->dev;
  68. struct resource *res;
  69. struct denali_dt *dt;
  70. const struct denali_dt_data *data;
  71. struct denali_nand_info *denali;
  72. int ret;
  73. dt = devm_kzalloc(dev, sizeof(*dt), GFP_KERNEL);
  74. if (!dt)
  75. return -ENOMEM;
  76. denali = &dt->denali;
  77. data = of_device_get_match_data(dev);
  78. if (data) {
  79. denali->revision = data->revision;
  80. denali->caps = data->caps;
  81. denali->ecc_caps = data->ecc_caps;
  82. }
  83. denali->dev = dev;
  84. denali->irq = platform_get_irq(pdev, 0);
  85. if (denali->irq < 0) {
  86. dev_err(dev, "no irq defined\n");
  87. return denali->irq;
  88. }
  89. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "denali_reg");
  90. denali->reg = devm_ioremap_resource(dev, res);
  91. if (IS_ERR(denali->reg))
  92. return PTR_ERR(denali->reg);
  93. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "nand_data");
  94. denali->host = devm_ioremap_resource(dev, res);
  95. if (IS_ERR(denali->host))
  96. return PTR_ERR(denali->host);
  97. /*
  98. * A single anonymous clock is supported for the backward compatibility.
  99. * New platforms should support all the named clocks.
  100. */
  101. dt->clk = devm_clk_get(dev, "nand");
  102. if (IS_ERR(dt->clk))
  103. dt->clk = devm_clk_get(dev, NULL);
  104. if (IS_ERR(dt->clk)) {
  105. dev_err(dev, "no clk available\n");
  106. return PTR_ERR(dt->clk);
  107. }
  108. dt->clk_x = devm_clk_get(dev, "nand_x");
  109. if (IS_ERR(dt->clk_x))
  110. dt->clk_x = NULL;
  111. dt->clk_ecc = devm_clk_get(dev, "ecc");
  112. if (IS_ERR(dt->clk_ecc))
  113. dt->clk_ecc = NULL;
  114. ret = clk_prepare_enable(dt->clk);
  115. if (ret)
  116. return ret;
  117. ret = clk_prepare_enable(dt->clk_x);
  118. if (ret)
  119. goto out_disable_clk;
  120. ret = clk_prepare_enable(dt->clk_ecc);
  121. if (ret)
  122. goto out_disable_clk_x;
  123. if (dt->clk_x) {
  124. denali->clk_rate = clk_get_rate(dt->clk);
  125. denali->clk_x_rate = clk_get_rate(dt->clk_x);
  126. } else {
  127. /*
  128. * Hardcode the clock rates for the backward compatibility.
  129. * This works for both SOCFPGA and UniPhier.
  130. */
  131. dev_notice(dev,
  132. "necessary clock is missing. default clock rates are used.\n");
  133. denali->clk_rate = 50000000;
  134. denali->clk_x_rate = 200000000;
  135. }
  136. ret = denali_init(denali);
  137. if (ret)
  138. goto out_disable_clk_ecc;
  139. platform_set_drvdata(pdev, dt);
  140. return 0;
  141. out_disable_clk_ecc:
  142. clk_disable_unprepare(dt->clk_ecc);
  143. out_disable_clk_x:
  144. clk_disable_unprepare(dt->clk_x);
  145. out_disable_clk:
  146. clk_disable_unprepare(dt->clk);
  147. return ret;
  148. }
  149. static int denali_dt_remove(struct platform_device *pdev)
  150. {
  151. struct denali_dt *dt = platform_get_drvdata(pdev);
  152. denali_remove(&dt->denali);
  153. clk_disable_unprepare(dt->clk_ecc);
  154. clk_disable_unprepare(dt->clk_x);
  155. clk_disable_unprepare(dt->clk);
  156. return 0;
  157. }
  158. static struct platform_driver denali_dt_driver = {
  159. .probe = denali_dt_probe,
  160. .remove = denali_dt_remove,
  161. .driver = {
  162. .name = "denali-nand-dt",
  163. .of_match_table = denali_nand_dt_ids,
  164. },
  165. };
  166. module_platform_driver(denali_dt_driver);
  167. MODULE_LICENSE("GPL v2");
  168. MODULE_AUTHOR("Jamie Iles");
  169. MODULE_DESCRIPTION("DT driver for Denali NAND controller");