denali.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * NAND Flash Controller Device Driver
  4. * Copyright (c) 2009 - 2010, Intel Corporation and its suppliers.
  5. */
  6. #ifndef __DENALI_H__
  7. #define __DENALI_H__
  8. #include <linux/bitops.h>
  9. #include <linux/completion.h>
  10. #include <linux/mtd/rawnand.h>
  11. #include <linux/spinlock_types.h>
  12. #include <linux/types.h>
  13. #define DEVICE_RESET 0x0
  14. #define DEVICE_RESET__BANK(bank) BIT(bank)
  15. #define TRANSFER_SPARE_REG 0x10
  16. #define TRANSFER_SPARE_REG__FLAG BIT(0)
  17. #define LOAD_WAIT_CNT 0x20
  18. #define LOAD_WAIT_CNT__VALUE GENMASK(15, 0)
  19. #define PROGRAM_WAIT_CNT 0x30
  20. #define PROGRAM_WAIT_CNT__VALUE GENMASK(15, 0)
  21. #define ERASE_WAIT_CNT 0x40
  22. #define ERASE_WAIT_CNT__VALUE GENMASK(15, 0)
  23. #define INT_MON_CYCCNT 0x50
  24. #define INT_MON_CYCCNT__VALUE GENMASK(15, 0)
  25. #define RB_PIN_ENABLED 0x60
  26. #define RB_PIN_ENABLED__BANK(bank) BIT(bank)
  27. #define MULTIPLANE_OPERATION 0x70
  28. #define MULTIPLANE_OPERATION__FLAG BIT(0)
  29. #define MULTIPLANE_READ_ENABLE 0x80
  30. #define MULTIPLANE_READ_ENABLE__FLAG BIT(0)
  31. #define COPYBACK_DISABLE 0x90
  32. #define COPYBACK_DISABLE__FLAG BIT(0)
  33. #define CACHE_WRITE_ENABLE 0xa0
  34. #define CACHE_WRITE_ENABLE__FLAG BIT(0)
  35. #define CACHE_READ_ENABLE 0xb0
  36. #define CACHE_READ_ENABLE__FLAG BIT(0)
  37. #define PREFETCH_MODE 0xc0
  38. #define PREFETCH_MODE__PREFETCH_EN BIT(0)
  39. #define PREFETCH_MODE__PREFETCH_BURST_LENGTH GENMASK(15, 4)
  40. #define CHIP_ENABLE_DONT_CARE 0xd0
  41. #define CHIP_EN_DONT_CARE__FLAG BIT(0)
  42. #define ECC_ENABLE 0xe0
  43. #define ECC_ENABLE__FLAG BIT(0)
  44. #define GLOBAL_INT_ENABLE 0xf0
  45. #define GLOBAL_INT_EN_FLAG BIT(0)
  46. #define TWHR2_AND_WE_2_RE 0x100
  47. #define TWHR2_AND_WE_2_RE__WE_2_RE GENMASK(5, 0)
  48. #define TWHR2_AND_WE_2_RE__TWHR2 GENMASK(13, 8)
  49. #define TCWAW_AND_ADDR_2_DATA 0x110
  50. /* The width of ADDR_2_DATA is 6 bit for old IP, 7 bit for new IP */
  51. #define TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA GENMASK(6, 0)
  52. #define TCWAW_AND_ADDR_2_DATA__TCWAW GENMASK(13, 8)
  53. #define RE_2_WE 0x120
  54. #define RE_2_WE__VALUE GENMASK(5, 0)
  55. #define ACC_CLKS 0x130
  56. #define ACC_CLKS__VALUE GENMASK(3, 0)
  57. #define NUMBER_OF_PLANES 0x140
  58. #define NUMBER_OF_PLANES__VALUE GENMASK(2, 0)
  59. #define PAGES_PER_BLOCK 0x150
  60. #define PAGES_PER_BLOCK__VALUE GENMASK(15, 0)
  61. #define DEVICE_WIDTH 0x160
  62. #define DEVICE_WIDTH__VALUE GENMASK(1, 0)
  63. #define DEVICE_MAIN_AREA_SIZE 0x170
  64. #define DEVICE_MAIN_AREA_SIZE__VALUE GENMASK(15, 0)
  65. #define DEVICE_SPARE_AREA_SIZE 0x180
  66. #define DEVICE_SPARE_AREA_SIZE__VALUE GENMASK(15, 0)
  67. #define TWO_ROW_ADDR_CYCLES 0x190
  68. #define TWO_ROW_ADDR_CYCLES__FLAG BIT(0)
  69. #define MULTIPLANE_ADDR_RESTRICT 0x1a0
  70. #define MULTIPLANE_ADDR_RESTRICT__FLAG BIT(0)
  71. #define ECC_CORRECTION 0x1b0
  72. #define ECC_CORRECTION__VALUE GENMASK(4, 0)
  73. #define ECC_CORRECTION__ERASE_THRESHOLD GENMASK(31, 16)
  74. #define READ_MODE 0x1c0
  75. #define READ_MODE__VALUE GENMASK(3, 0)
  76. #define WRITE_MODE 0x1d0
  77. #define WRITE_MODE__VALUE GENMASK(3, 0)
  78. #define COPYBACK_MODE 0x1e0
  79. #define COPYBACK_MODE__VALUE GENMASK(3, 0)
  80. #define RDWR_EN_LO_CNT 0x1f0
  81. #define RDWR_EN_LO_CNT__VALUE GENMASK(4, 0)
  82. #define RDWR_EN_HI_CNT 0x200
  83. #define RDWR_EN_HI_CNT__VALUE GENMASK(4, 0)
  84. #define MAX_RD_DELAY 0x210
  85. #define MAX_RD_DELAY__VALUE GENMASK(3, 0)
  86. #define CS_SETUP_CNT 0x220
  87. #define CS_SETUP_CNT__VALUE GENMASK(4, 0)
  88. #define CS_SETUP_CNT__TWB GENMASK(17, 12)
  89. #define SPARE_AREA_SKIP_BYTES 0x230
  90. #define SPARE_AREA_SKIP_BYTES__VALUE GENMASK(5, 0)
  91. #define SPARE_AREA_MARKER 0x240
  92. #define SPARE_AREA_MARKER__VALUE GENMASK(15, 0)
  93. #define DEVICES_CONNECTED 0x250
  94. #define DEVICES_CONNECTED__VALUE GENMASK(2, 0)
  95. #define DIE_MASK 0x260
  96. #define DIE_MASK__VALUE GENMASK(7, 0)
  97. #define FIRST_BLOCK_OF_NEXT_PLANE 0x270
  98. #define FIRST_BLOCK_OF_NEXT_PLANE__VALUE GENMASK(15, 0)
  99. #define WRITE_PROTECT 0x280
  100. #define WRITE_PROTECT__FLAG BIT(0)
  101. #define RE_2_RE 0x290
  102. #define RE_2_RE__VALUE GENMASK(5, 0)
  103. #define MANUFACTURER_ID 0x300
  104. #define MANUFACTURER_ID__VALUE GENMASK(7, 0)
  105. #define DEVICE_ID 0x310
  106. #define DEVICE_ID__VALUE GENMASK(7, 0)
  107. #define DEVICE_PARAM_0 0x320
  108. #define DEVICE_PARAM_0__VALUE GENMASK(7, 0)
  109. #define DEVICE_PARAM_1 0x330
  110. #define DEVICE_PARAM_1__VALUE GENMASK(7, 0)
  111. #define DEVICE_PARAM_2 0x340
  112. #define DEVICE_PARAM_2__VALUE GENMASK(7, 0)
  113. #define LOGICAL_PAGE_DATA_SIZE 0x350
  114. #define LOGICAL_PAGE_DATA_SIZE__VALUE GENMASK(15, 0)
  115. #define LOGICAL_PAGE_SPARE_SIZE 0x360
  116. #define LOGICAL_PAGE_SPARE_SIZE__VALUE GENMASK(15, 0)
  117. #define REVISION 0x370
  118. #define REVISION__VALUE GENMASK(15, 0)
  119. #define ONFI_DEVICE_FEATURES 0x380
  120. #define ONFI_DEVICE_FEATURES__VALUE GENMASK(5, 0)
  121. #define ONFI_OPTIONAL_COMMANDS 0x390
  122. #define ONFI_OPTIONAL_COMMANDS__VALUE GENMASK(5, 0)
  123. #define ONFI_TIMING_MODE 0x3a0
  124. #define ONFI_TIMING_MODE__VALUE GENMASK(5, 0)
  125. #define ONFI_PGM_CACHE_TIMING_MODE 0x3b0
  126. #define ONFI_PGM_CACHE_TIMING_MODE__VALUE GENMASK(5, 0)
  127. #define ONFI_DEVICE_NO_OF_LUNS 0x3c0
  128. #define ONFI_DEVICE_NO_OF_LUNS__NO_OF_LUNS GENMASK(7, 0)
  129. #define ONFI_DEVICE_NO_OF_LUNS__ONFI_DEVICE BIT(8)
  130. #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_L 0x3d0
  131. #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_L__VALUE GENMASK(15, 0)
  132. #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_U 0x3e0
  133. #define ONFI_DEVICE_NO_OF_BLOCKS_PER_LUN_U__VALUE GENMASK(15, 0)
  134. #define FEATURES 0x3f0
  135. #define FEATURES__N_BANKS GENMASK(1, 0)
  136. #define FEATURES__ECC_MAX_ERR GENMASK(5, 2)
  137. #define FEATURES__DMA BIT(6)
  138. #define FEATURES__CMD_DMA BIT(7)
  139. #define FEATURES__PARTITION BIT(8)
  140. #define FEATURES__XDMA_SIDEBAND BIT(9)
  141. #define FEATURES__GPREG BIT(10)
  142. #define FEATURES__INDEX_ADDR BIT(11)
  143. #define TRANSFER_MODE 0x400
  144. #define TRANSFER_MODE__VALUE GENMASK(1, 0)
  145. #define INTR_STATUS(bank) (0x410 + (bank) * 0x50)
  146. #define INTR_EN(bank) (0x420 + (bank) * 0x50)
  147. /* bit[1:0] is used differently depending on IP version */
  148. #define INTR__ECC_UNCOR_ERR BIT(0) /* new IP */
  149. #define INTR__ECC_TRANSACTION_DONE BIT(0) /* old IP */
  150. #define INTR__ECC_ERR BIT(1) /* old IP */
  151. #define INTR__DMA_CMD_COMP BIT(2)
  152. #define INTR__TIME_OUT BIT(3)
  153. #define INTR__PROGRAM_FAIL BIT(4)
  154. #define INTR__ERASE_FAIL BIT(5)
  155. #define INTR__LOAD_COMP BIT(6)
  156. #define INTR__PROGRAM_COMP BIT(7)
  157. #define INTR__ERASE_COMP BIT(8)
  158. #define INTR__PIPE_CPYBCK_CMD_COMP BIT(9)
  159. #define INTR__LOCKED_BLK BIT(10)
  160. #define INTR__UNSUP_CMD BIT(11)
  161. #define INTR__INT_ACT BIT(12)
  162. #define INTR__RST_COMP BIT(13)
  163. #define INTR__PIPE_CMD_ERR BIT(14)
  164. #define INTR__PAGE_XFER_INC BIT(15)
  165. #define INTR__ERASED_PAGE BIT(16)
  166. #define PAGE_CNT(bank) (0x430 + (bank) * 0x50)
  167. #define ERR_PAGE_ADDR(bank) (0x440 + (bank) * 0x50)
  168. #define ERR_BLOCK_ADDR(bank) (0x450 + (bank) * 0x50)
  169. #define ECC_THRESHOLD 0x600
  170. #define ECC_THRESHOLD__VALUE GENMASK(9, 0)
  171. #define ECC_ERROR_BLOCK_ADDRESS 0x610
  172. #define ECC_ERROR_BLOCK_ADDRESS__VALUE GENMASK(15, 0)
  173. #define ECC_ERROR_PAGE_ADDRESS 0x620
  174. #define ECC_ERROR_PAGE_ADDRESS__VALUE GENMASK(11, 0)
  175. #define ECC_ERROR_PAGE_ADDRESS__BANK GENMASK(15, 12)
  176. #define ECC_ERROR_ADDRESS 0x630
  177. #define ECC_ERROR_ADDRESS__OFFSET GENMASK(11, 0)
  178. #define ECC_ERROR_ADDRESS__SECTOR GENMASK(15, 12)
  179. #define ERR_CORRECTION_INFO 0x640
  180. #define ERR_CORRECTION_INFO__BYTE GENMASK(7, 0)
  181. #define ERR_CORRECTION_INFO__DEVICE GENMASK(11, 8)
  182. #define ERR_CORRECTION_INFO__UNCOR BIT(14)
  183. #define ERR_CORRECTION_INFO__LAST_ERR BIT(15)
  184. #define ECC_COR_INFO(bank) (0x650 + (bank) / 2 * 0x10)
  185. #define ECC_COR_INFO__SHIFT(bank) ((bank) % 2 * 8)
  186. #define ECC_COR_INFO__MAX_ERRORS GENMASK(6, 0)
  187. #define ECC_COR_INFO__UNCOR_ERR BIT(7)
  188. #define CFG_DATA_BLOCK_SIZE 0x6b0
  189. #define CFG_LAST_DATA_BLOCK_SIZE 0x6c0
  190. #define CFG_NUM_DATA_BLOCKS 0x6d0
  191. #define CFG_META_DATA_SIZE 0x6e0
  192. #define DMA_ENABLE 0x700
  193. #define DMA_ENABLE__FLAG BIT(0)
  194. #define IGNORE_ECC_DONE 0x710
  195. #define IGNORE_ECC_DONE__FLAG BIT(0)
  196. #define DMA_INTR 0x720
  197. #define DMA_INTR_EN 0x730
  198. #define DMA_INTR__TARGET_ERROR BIT(0)
  199. #define DMA_INTR__DESC_COMP_CHANNEL0 BIT(1)
  200. #define DMA_INTR__DESC_COMP_CHANNEL1 BIT(2)
  201. #define DMA_INTR__DESC_COMP_CHANNEL2 BIT(3)
  202. #define DMA_INTR__DESC_COMP_CHANNEL3 BIT(4)
  203. #define DMA_INTR__MEMCOPY_DESC_COMP BIT(5)
  204. #define TARGET_ERR_ADDR_LO 0x740
  205. #define TARGET_ERR_ADDR_LO__VALUE GENMASK(15, 0)
  206. #define TARGET_ERR_ADDR_HI 0x750
  207. #define TARGET_ERR_ADDR_HI__VALUE GENMASK(15, 0)
  208. #define CHNL_ACTIVE 0x760
  209. #define CHNL_ACTIVE__CHANNEL0 BIT(0)
  210. #define CHNL_ACTIVE__CHANNEL1 BIT(1)
  211. #define CHNL_ACTIVE__CHANNEL2 BIT(2)
  212. #define CHNL_ACTIVE__CHANNEL3 BIT(3)
  213. struct denali_nand_info {
  214. struct nand_chip nand;
  215. unsigned long clk_rate; /* core clock rate */
  216. unsigned long clk_x_rate; /* bus interface clock rate */
  217. int active_bank; /* currently selected bank */
  218. struct device *dev;
  219. void __iomem *reg; /* Register Interface */
  220. void __iomem *host; /* Host Data/Command Interface */
  221. struct completion complete;
  222. spinlock_t irq_lock; /* protect irq_mask and irq_status */
  223. u32 irq_mask; /* interrupts we are waiting for */
  224. u32 irq_status; /* interrupts that have happened */
  225. int irq;
  226. void *buf; /* for syndrome layout conversion */
  227. dma_addr_t dma_addr;
  228. int dma_avail; /* can support DMA? */
  229. int devs_per_cs; /* devices connected in parallel */
  230. int oob_skip_bytes; /* number of bytes reserved for BBM */
  231. int max_banks;
  232. unsigned int revision; /* IP revision */
  233. unsigned int caps; /* IP capability (or quirk) */
  234. const struct nand_ecc_caps *ecc_caps;
  235. u32 (*host_read)(struct denali_nand_info *denali, u32 addr);
  236. void (*host_write)(struct denali_nand_info *denali, u32 addr, u32 data);
  237. void (*setup_dma)(struct denali_nand_info *denali, dma_addr_t dma_addr,
  238. int page, int write);
  239. };
  240. #define DENALI_CAP_HW_ECC_FIXUP BIT(0)
  241. #define DENALI_CAP_DMA_64BIT BIT(1)
  242. int denali_calc_ecc_bytes(int step_size, int strength);
  243. int denali_init(struct denali_nand_info *denali);
  244. void denali_remove(struct denali_nand_info *denali);
  245. #endif /* __DENALI_H__ */