ops_bcm4706.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454
  1. /*
  2. * BCM47XX NAND flash driver
  3. *
  4. * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. */
  11. #include "bcm47xxnflash.h"
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/slab.h>
  15. #include <linux/delay.h>
  16. #include <linux/bcma/bcma.h>
  17. /* Broadcom uses 1'000'000 but it seems to be too many. Tests on WNDR4500 has
  18. * shown ~1000 retries as maxiumum. */
  19. #define NFLASH_READY_RETRIES 10000
  20. #define NFLASH_SECTOR_SIZE 512
  21. #define NCTL_CMD0 0x00010000
  22. #define NCTL_COL 0x00020000 /* Update column with value from BCMA_CC_NFLASH_COL_ADDR */
  23. #define NCTL_ROW 0x00040000 /* Update row (page) with value from BCMA_CC_NFLASH_ROW_ADDR */
  24. #define NCTL_CMD1W 0x00080000
  25. #define NCTL_READ 0x00100000
  26. #define NCTL_WRITE 0x00200000
  27. #define NCTL_SPECADDR 0x01000000
  28. #define NCTL_READY 0x04000000
  29. #define NCTL_ERR 0x08000000
  30. #define NCTL_CSA 0x40000000
  31. #define NCTL_START 0x80000000
  32. /**************************************************
  33. * Various helpers
  34. **************************************************/
  35. static inline u8 bcm47xxnflash_ops_bcm4706_ns_to_cycle(u16 ns, u16 clock)
  36. {
  37. return ((ns * 1000 * clock) / 1000000) + 1;
  38. }
  39. static int bcm47xxnflash_ops_bcm4706_ctl_cmd(struct bcma_drv_cc *cc, u32 code)
  40. {
  41. int i = 0;
  42. bcma_cc_write32(cc, BCMA_CC_NFLASH_CTL, NCTL_START | code);
  43. for (i = 0; i < NFLASH_READY_RETRIES; i++) {
  44. if (!(bcma_cc_read32(cc, BCMA_CC_NFLASH_CTL) & NCTL_START)) {
  45. i = 0;
  46. break;
  47. }
  48. }
  49. if (i) {
  50. pr_err("NFLASH control command not ready!\n");
  51. return -EBUSY;
  52. }
  53. return 0;
  54. }
  55. static int bcm47xxnflash_ops_bcm4706_poll(struct bcma_drv_cc *cc)
  56. {
  57. int i;
  58. for (i = 0; i < NFLASH_READY_RETRIES; i++) {
  59. if (bcma_cc_read32(cc, BCMA_CC_NFLASH_CTL) & NCTL_READY) {
  60. if (bcma_cc_read32(cc, BCMA_CC_NFLASH_CTL) &
  61. BCMA_CC_NFLASH_CTL_ERR) {
  62. pr_err("Error on polling\n");
  63. return -EBUSY;
  64. } else {
  65. return 0;
  66. }
  67. }
  68. }
  69. pr_err("Polling timeout!\n");
  70. return -EBUSY;
  71. }
  72. /**************************************************
  73. * R/W
  74. **************************************************/
  75. static void bcm47xxnflash_ops_bcm4706_read(struct mtd_info *mtd, uint8_t *buf,
  76. int len)
  77. {
  78. struct nand_chip *nand_chip = mtd_to_nand(mtd);
  79. struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
  80. u32 ctlcode;
  81. u32 *dest = (u32 *)buf;
  82. int i;
  83. int toread;
  84. BUG_ON(b47n->curr_page_addr & ~nand_chip->pagemask);
  85. /* Don't validate column using nand_chip->page_shift, it may be bigger
  86. * when accessing OOB */
  87. while (len) {
  88. /* We can read maximum of 0x200 bytes at once */
  89. toread = min(len, 0x200);
  90. /* Set page and column */
  91. bcma_cc_write32(b47n->cc, BCMA_CC_NFLASH_COL_ADDR,
  92. b47n->curr_column);
  93. bcma_cc_write32(b47n->cc, BCMA_CC_NFLASH_ROW_ADDR,
  94. b47n->curr_page_addr);
  95. /* Prepare to read */
  96. ctlcode = NCTL_CSA | NCTL_CMD1W | NCTL_ROW | NCTL_COL |
  97. NCTL_CMD0;
  98. ctlcode |= NAND_CMD_READSTART << 8;
  99. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(b47n->cc, ctlcode))
  100. return;
  101. if (bcm47xxnflash_ops_bcm4706_poll(b47n->cc))
  102. return;
  103. /* Eventually read some data :) */
  104. for (i = 0; i < toread; i += 4, dest++) {
  105. ctlcode = NCTL_CSA | 0x30000000 | NCTL_READ;
  106. if (i == toread - 4) /* Last read goes without that */
  107. ctlcode &= ~NCTL_CSA;
  108. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(b47n->cc,
  109. ctlcode))
  110. return;
  111. *dest = bcma_cc_read32(b47n->cc, BCMA_CC_NFLASH_DATA);
  112. }
  113. b47n->curr_column += toread;
  114. len -= toread;
  115. }
  116. }
  117. static void bcm47xxnflash_ops_bcm4706_write(struct mtd_info *mtd,
  118. const uint8_t *buf, int len)
  119. {
  120. struct nand_chip *nand_chip = mtd_to_nand(mtd);
  121. struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
  122. struct bcma_drv_cc *cc = b47n->cc;
  123. u32 ctlcode;
  124. const u32 *data = (u32 *)buf;
  125. int i;
  126. BUG_ON(b47n->curr_page_addr & ~nand_chip->pagemask);
  127. /* Don't validate column using nand_chip->page_shift, it may be bigger
  128. * when accessing OOB */
  129. for (i = 0; i < len; i += 4, data++) {
  130. bcma_cc_write32(cc, BCMA_CC_NFLASH_DATA, *data);
  131. ctlcode = NCTL_CSA | 0x30000000 | NCTL_WRITE;
  132. if (i == len - 4) /* Last read goes without that */
  133. ctlcode &= ~NCTL_CSA;
  134. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, ctlcode)) {
  135. pr_err("%s ctl_cmd didn't work!\n", __func__);
  136. return;
  137. }
  138. }
  139. b47n->curr_column += len;
  140. }
  141. /**************************************************
  142. * NAND chip ops
  143. **************************************************/
  144. static void bcm47xxnflash_ops_bcm4706_cmd_ctrl(struct nand_chip *nand_chip,
  145. int cmd, unsigned int ctrl)
  146. {
  147. struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
  148. u32 code = 0;
  149. if (cmd == NAND_CMD_NONE)
  150. return;
  151. if (cmd & NAND_CTRL_CLE)
  152. code = cmd | NCTL_CMD0;
  153. /* nCS is not needed for reset command */
  154. if (cmd != NAND_CMD_RESET)
  155. code |= NCTL_CSA;
  156. bcm47xxnflash_ops_bcm4706_ctl_cmd(b47n->cc, code);
  157. }
  158. /* Default nand_select_chip calls cmd_ctrl, which is not used in BCM4706 */
  159. static void bcm47xxnflash_ops_bcm4706_select_chip(struct nand_chip *chip,
  160. int cs)
  161. {
  162. return;
  163. }
  164. static int bcm47xxnflash_ops_bcm4706_dev_ready(struct nand_chip *nand_chip)
  165. {
  166. struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
  167. return !!(bcma_cc_read32(b47n->cc, BCMA_CC_NFLASH_CTL) & NCTL_READY);
  168. }
  169. /*
  170. * Default nand_command and nand_command_lp don't match BCM4706 hardware layout.
  171. * For example, reading chip id is performed in a non-standard way.
  172. * Setting column and page is also handled differently, we use a special
  173. * registers of ChipCommon core. Hacking cmd_ctrl to understand and convert
  174. * standard commands would be much more complicated.
  175. */
  176. static void bcm47xxnflash_ops_bcm4706_cmdfunc(struct nand_chip *nand_chip,
  177. unsigned command, int column,
  178. int page_addr)
  179. {
  180. struct mtd_info *mtd = nand_to_mtd(nand_chip);
  181. struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
  182. struct bcma_drv_cc *cc = b47n->cc;
  183. u32 ctlcode;
  184. int i;
  185. if (column != -1)
  186. b47n->curr_column = column;
  187. if (page_addr != -1)
  188. b47n->curr_page_addr = page_addr;
  189. switch (command) {
  190. case NAND_CMD_RESET:
  191. nand_chip->legacy.cmd_ctrl(nand_chip, command, NAND_CTRL_CLE);
  192. ndelay(100);
  193. nand_wait_ready(nand_chip);
  194. break;
  195. case NAND_CMD_READID:
  196. ctlcode = NCTL_CSA | 0x01000000 | NCTL_CMD1W | NCTL_CMD0;
  197. ctlcode |= NAND_CMD_READID;
  198. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(b47n->cc, ctlcode)) {
  199. pr_err("READID error\n");
  200. break;
  201. }
  202. /*
  203. * Reading is specific, last one has to go without NCTL_CSA
  204. * bit. We don't know how many reads NAND subsystem is going
  205. * to perform, so cache everything.
  206. */
  207. for (i = 0; i < ARRAY_SIZE(b47n->id_data); i++) {
  208. ctlcode = NCTL_CSA | NCTL_READ;
  209. if (i == ARRAY_SIZE(b47n->id_data) - 1)
  210. ctlcode &= ~NCTL_CSA;
  211. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(b47n->cc,
  212. ctlcode)) {
  213. pr_err("READID error\n");
  214. break;
  215. }
  216. b47n->id_data[i] =
  217. bcma_cc_read32(b47n->cc, BCMA_CC_NFLASH_DATA)
  218. & 0xFF;
  219. }
  220. break;
  221. case NAND_CMD_STATUS:
  222. ctlcode = NCTL_CSA | NCTL_CMD0 | NAND_CMD_STATUS;
  223. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, ctlcode))
  224. pr_err("STATUS command error\n");
  225. break;
  226. case NAND_CMD_READ0:
  227. break;
  228. case NAND_CMD_READOOB:
  229. if (page_addr != -1)
  230. b47n->curr_column += mtd->writesize;
  231. break;
  232. case NAND_CMD_ERASE1:
  233. bcma_cc_write32(cc, BCMA_CC_NFLASH_ROW_ADDR,
  234. b47n->curr_page_addr);
  235. ctlcode = NCTL_ROW | NCTL_CMD1W | NCTL_CMD0 |
  236. NAND_CMD_ERASE1 | (NAND_CMD_ERASE2 << 8);
  237. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, ctlcode))
  238. pr_err("ERASE1 failed\n");
  239. break;
  240. case NAND_CMD_ERASE2:
  241. break;
  242. case NAND_CMD_SEQIN:
  243. /* Set page and column */
  244. bcma_cc_write32(cc, BCMA_CC_NFLASH_COL_ADDR,
  245. b47n->curr_column);
  246. bcma_cc_write32(cc, BCMA_CC_NFLASH_ROW_ADDR,
  247. b47n->curr_page_addr);
  248. /* Prepare to write */
  249. ctlcode = 0x40000000 | NCTL_ROW | NCTL_COL | NCTL_CMD0;
  250. ctlcode |= NAND_CMD_SEQIN;
  251. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, ctlcode))
  252. pr_err("SEQIN failed\n");
  253. break;
  254. case NAND_CMD_PAGEPROG:
  255. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, NCTL_CMD0 |
  256. NAND_CMD_PAGEPROG))
  257. pr_err("PAGEPROG failed\n");
  258. if (bcm47xxnflash_ops_bcm4706_poll(cc))
  259. pr_err("PAGEPROG not ready\n");
  260. break;
  261. default:
  262. pr_err("Command 0x%X unsupported\n", command);
  263. break;
  264. }
  265. b47n->curr_command = command;
  266. }
  267. static u8 bcm47xxnflash_ops_bcm4706_read_byte(struct nand_chip *nand_chip)
  268. {
  269. struct mtd_info *mtd = nand_to_mtd(nand_chip);
  270. struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
  271. struct bcma_drv_cc *cc = b47n->cc;
  272. u32 tmp = 0;
  273. switch (b47n->curr_command) {
  274. case NAND_CMD_READID:
  275. if (b47n->curr_column >= ARRAY_SIZE(b47n->id_data)) {
  276. pr_err("Requested invalid id_data: %d\n",
  277. b47n->curr_column);
  278. return 0;
  279. }
  280. return b47n->id_data[b47n->curr_column++];
  281. case NAND_CMD_STATUS:
  282. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, NCTL_READ))
  283. return 0;
  284. return bcma_cc_read32(cc, BCMA_CC_NFLASH_DATA) & 0xff;
  285. case NAND_CMD_READOOB:
  286. bcm47xxnflash_ops_bcm4706_read(mtd, (u8 *)&tmp, 4);
  287. return tmp & 0xFF;
  288. }
  289. pr_err("Invalid command for byte read: 0x%X\n", b47n->curr_command);
  290. return 0;
  291. }
  292. static void bcm47xxnflash_ops_bcm4706_read_buf(struct nand_chip *nand_chip,
  293. uint8_t *buf, int len)
  294. {
  295. struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
  296. switch (b47n->curr_command) {
  297. case NAND_CMD_READ0:
  298. case NAND_CMD_READOOB:
  299. bcm47xxnflash_ops_bcm4706_read(nand_to_mtd(nand_chip), buf,
  300. len);
  301. return;
  302. }
  303. pr_err("Invalid command for buf read: 0x%X\n", b47n->curr_command);
  304. }
  305. static void bcm47xxnflash_ops_bcm4706_write_buf(struct nand_chip *nand_chip,
  306. const uint8_t *buf, int len)
  307. {
  308. struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
  309. switch (b47n->curr_command) {
  310. case NAND_CMD_SEQIN:
  311. bcm47xxnflash_ops_bcm4706_write(nand_to_mtd(nand_chip), buf,
  312. len);
  313. return;
  314. }
  315. pr_err("Invalid command for buf write: 0x%X\n", b47n->curr_command);
  316. }
  317. /**************************************************
  318. * Init
  319. **************************************************/
  320. int bcm47xxnflash_ops_bcm4706_init(struct bcm47xxnflash *b47n)
  321. {
  322. struct nand_chip *nand_chip = (struct nand_chip *)&b47n->nand_chip;
  323. int err;
  324. u32 freq;
  325. u16 clock;
  326. u8 w0, w1, w2, w3, w4;
  327. unsigned long chipsize; /* MiB */
  328. u8 tbits, col_bits, col_size, row_bits, row_bsize;
  329. u32 val;
  330. b47n->nand_chip.select_chip = bcm47xxnflash_ops_bcm4706_select_chip;
  331. nand_chip->legacy.cmd_ctrl = bcm47xxnflash_ops_bcm4706_cmd_ctrl;
  332. nand_chip->legacy.dev_ready = bcm47xxnflash_ops_bcm4706_dev_ready;
  333. b47n->nand_chip.legacy.cmdfunc = bcm47xxnflash_ops_bcm4706_cmdfunc;
  334. b47n->nand_chip.legacy.read_byte = bcm47xxnflash_ops_bcm4706_read_byte;
  335. b47n->nand_chip.legacy.read_buf = bcm47xxnflash_ops_bcm4706_read_buf;
  336. b47n->nand_chip.legacy.write_buf = bcm47xxnflash_ops_bcm4706_write_buf;
  337. b47n->nand_chip.legacy.set_features = nand_get_set_features_notsupp;
  338. b47n->nand_chip.legacy.get_features = nand_get_set_features_notsupp;
  339. nand_chip->legacy.chip_delay = 50;
  340. b47n->nand_chip.bbt_options = NAND_BBT_USE_FLASH;
  341. b47n->nand_chip.ecc.mode = NAND_ECC_NONE; /* TODO: implement ECC */
  342. /* Enable NAND flash access */
  343. bcma_cc_set32(b47n->cc, BCMA_CC_4706_FLASHSCFG,
  344. BCMA_CC_4706_FLASHSCFG_NF1);
  345. /* Configure wait counters */
  346. if (b47n->cc->status & BCMA_CC_CHIPST_4706_PKG_OPTION) {
  347. /* 400 MHz */
  348. freq = 400000000 / 4;
  349. } else {
  350. freq = bcma_chipco_pll_read(b47n->cc, 4);
  351. freq = (freq & 0xFFF) >> 3;
  352. /* Fixed reference clock 25 MHz and m = 2 */
  353. freq = (freq * 25000000 / 2) / 4;
  354. }
  355. clock = freq / 1000000;
  356. w0 = bcm47xxnflash_ops_bcm4706_ns_to_cycle(15, clock);
  357. w1 = bcm47xxnflash_ops_bcm4706_ns_to_cycle(20, clock);
  358. w2 = bcm47xxnflash_ops_bcm4706_ns_to_cycle(10, clock);
  359. w3 = bcm47xxnflash_ops_bcm4706_ns_to_cycle(10, clock);
  360. w4 = bcm47xxnflash_ops_bcm4706_ns_to_cycle(100, clock);
  361. bcma_cc_write32(b47n->cc, BCMA_CC_NFLASH_WAITCNT0,
  362. (w4 << 24 | w3 << 18 | w2 << 12 | w1 << 6 | w0));
  363. /* Scan NAND */
  364. err = nand_scan(&b47n->nand_chip, 1);
  365. if (err) {
  366. pr_err("Could not scan NAND flash: %d\n", err);
  367. goto exit;
  368. }
  369. /* Configure FLASH */
  370. chipsize = b47n->nand_chip.chipsize >> 20;
  371. tbits = ffs(chipsize); /* find first bit set */
  372. if (!tbits || tbits != fls(chipsize)) {
  373. pr_err("Invalid flash size: 0x%lX\n", chipsize);
  374. err = -ENOTSUPP;
  375. goto exit;
  376. }
  377. tbits += 19; /* Broadcom increases *index* by 20, we increase *pos* */
  378. col_bits = b47n->nand_chip.page_shift + 1;
  379. col_size = (col_bits + 7) / 8;
  380. row_bits = tbits - col_bits + 1;
  381. row_bsize = (row_bits + 7) / 8;
  382. val = ((row_bsize - 1) << 6) | ((col_size - 1) << 4) | 2;
  383. bcma_cc_write32(b47n->cc, BCMA_CC_NFLASH_CONF, val);
  384. exit:
  385. if (err)
  386. bcma_cc_mask32(b47n->cc, BCMA_CC_4706_FLASHSCFG,
  387. ~BCMA_CC_4706_FLASHSCFG_NF1);
  388. return err;
  389. }