mtk-sd.c 69 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340
  1. /*
  2. * Copyright (c) 2014-2015 MediaTek Inc.
  3. * Author: Chaotian.Jing <chaotian.jing@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/clk.h>
  16. #include <linux/delay.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/ioport.h>
  19. #include <linux/irq.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_device.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_gpio.h>
  24. #include <linux/pinctrl/consumer.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/pm.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <linux/slab.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/mmc/card.h>
  33. #include <linux/mmc/core.h>
  34. #include <linux/mmc/host.h>
  35. #include <linux/mmc/mmc.h>
  36. #include <linux/mmc/sd.h>
  37. #include <linux/mmc/sdio.h>
  38. #include <linux/mmc/slot-gpio.h>
  39. #define MAX_BD_NUM 1024
  40. /*--------------------------------------------------------------------------*/
  41. /* Common Definition */
  42. /*--------------------------------------------------------------------------*/
  43. #define MSDC_BUS_1BITS 0x0
  44. #define MSDC_BUS_4BITS 0x1
  45. #define MSDC_BUS_8BITS 0x2
  46. #define MSDC_BURST_64B 0x6
  47. /*--------------------------------------------------------------------------*/
  48. /* Register Offset */
  49. /*--------------------------------------------------------------------------*/
  50. #define MSDC_CFG 0x0
  51. #define MSDC_IOCON 0x04
  52. #define MSDC_PS 0x08
  53. #define MSDC_INT 0x0c
  54. #define MSDC_INTEN 0x10
  55. #define MSDC_FIFOCS 0x14
  56. #define SDC_CFG 0x30
  57. #define SDC_CMD 0x34
  58. #define SDC_ARG 0x38
  59. #define SDC_STS 0x3c
  60. #define SDC_RESP0 0x40
  61. #define SDC_RESP1 0x44
  62. #define SDC_RESP2 0x48
  63. #define SDC_RESP3 0x4c
  64. #define SDC_BLK_NUM 0x50
  65. #define SDC_ADV_CFG0 0x64
  66. #define EMMC_IOCON 0x7c
  67. #define SDC_ACMD_RESP 0x80
  68. #define DMA_SA_H4BIT 0x8c
  69. #define MSDC_DMA_SA 0x90
  70. #define MSDC_DMA_CTRL 0x98
  71. #define MSDC_DMA_CFG 0x9c
  72. #define MSDC_PATCH_BIT 0xb0
  73. #define MSDC_PATCH_BIT1 0xb4
  74. #define MSDC_PATCH_BIT2 0xb8
  75. #define MSDC_PAD_TUNE 0xec
  76. #define MSDC_PAD_TUNE0 0xf0
  77. #define PAD_DS_TUNE 0x188
  78. #define PAD_CMD_TUNE 0x18c
  79. #define EMMC50_CFG0 0x208
  80. #define EMMC50_CFG3 0x220
  81. #define SDC_FIFO_CFG 0x228
  82. /*--------------------------------------------------------------------------*/
  83. /* Top Pad Register Offset */
  84. /*--------------------------------------------------------------------------*/
  85. #define EMMC_TOP_CONTROL 0x00
  86. #define EMMC_TOP_CMD 0x04
  87. #define EMMC50_PAD_DS_TUNE 0x0c
  88. /*--------------------------------------------------------------------------*/
  89. /* Register Mask */
  90. /*--------------------------------------------------------------------------*/
  91. /* MSDC_CFG mask */
  92. #define MSDC_CFG_MODE (0x1 << 0) /* RW */
  93. #define MSDC_CFG_CKPDN (0x1 << 1) /* RW */
  94. #define MSDC_CFG_RST (0x1 << 2) /* RW */
  95. #define MSDC_CFG_PIO (0x1 << 3) /* RW */
  96. #define MSDC_CFG_CKDRVEN (0x1 << 4) /* RW */
  97. #define MSDC_CFG_BV18SDT (0x1 << 5) /* RW */
  98. #define MSDC_CFG_BV18PSS (0x1 << 6) /* R */
  99. #define MSDC_CFG_CKSTB (0x1 << 7) /* R */
  100. #define MSDC_CFG_CKDIV (0xff << 8) /* RW */
  101. #define MSDC_CFG_CKMOD (0x3 << 16) /* RW */
  102. #define MSDC_CFG_HS400_CK_MODE (0x1 << 18) /* RW */
  103. #define MSDC_CFG_HS400_CK_MODE_EXTRA (0x1 << 22) /* RW */
  104. #define MSDC_CFG_CKDIV_EXTRA (0xfff << 8) /* RW */
  105. #define MSDC_CFG_CKMOD_EXTRA (0x3 << 20) /* RW */
  106. /* MSDC_IOCON mask */
  107. #define MSDC_IOCON_SDR104CKS (0x1 << 0) /* RW */
  108. #define MSDC_IOCON_RSPL (0x1 << 1) /* RW */
  109. #define MSDC_IOCON_DSPL (0x1 << 2) /* RW */
  110. #define MSDC_IOCON_DDLSEL (0x1 << 3) /* RW */
  111. #define MSDC_IOCON_DDR50CKD (0x1 << 4) /* RW */
  112. #define MSDC_IOCON_DSPLSEL (0x1 << 5) /* RW */
  113. #define MSDC_IOCON_W_DSPL (0x1 << 8) /* RW */
  114. #define MSDC_IOCON_D0SPL (0x1 << 16) /* RW */
  115. #define MSDC_IOCON_D1SPL (0x1 << 17) /* RW */
  116. #define MSDC_IOCON_D2SPL (0x1 << 18) /* RW */
  117. #define MSDC_IOCON_D3SPL (0x1 << 19) /* RW */
  118. #define MSDC_IOCON_D4SPL (0x1 << 20) /* RW */
  119. #define MSDC_IOCON_D5SPL (0x1 << 21) /* RW */
  120. #define MSDC_IOCON_D6SPL (0x1 << 22) /* RW */
  121. #define MSDC_IOCON_D7SPL (0x1 << 23) /* RW */
  122. #define MSDC_IOCON_RISCSZ (0x3 << 24) /* RW */
  123. /* MSDC_PS mask */
  124. #define MSDC_PS_CDEN (0x1 << 0) /* RW */
  125. #define MSDC_PS_CDSTS (0x1 << 1) /* R */
  126. #define MSDC_PS_CDDEBOUNCE (0xf << 12) /* RW */
  127. #define MSDC_PS_DAT (0xff << 16) /* R */
  128. #define MSDC_PS_CMD (0x1 << 24) /* R */
  129. #define MSDC_PS_WP (0x1 << 31) /* R */
  130. /* MSDC_INT mask */
  131. #define MSDC_INT_MMCIRQ (0x1 << 0) /* W1C */
  132. #define MSDC_INT_CDSC (0x1 << 1) /* W1C */
  133. #define MSDC_INT_ACMDRDY (0x1 << 3) /* W1C */
  134. #define MSDC_INT_ACMDTMO (0x1 << 4) /* W1C */
  135. #define MSDC_INT_ACMDCRCERR (0x1 << 5) /* W1C */
  136. #define MSDC_INT_DMAQ_EMPTY (0x1 << 6) /* W1C */
  137. #define MSDC_INT_SDIOIRQ (0x1 << 7) /* W1C */
  138. #define MSDC_INT_CMDRDY (0x1 << 8) /* W1C */
  139. #define MSDC_INT_CMDTMO (0x1 << 9) /* W1C */
  140. #define MSDC_INT_RSPCRCERR (0x1 << 10) /* W1C */
  141. #define MSDC_INT_CSTA (0x1 << 11) /* R */
  142. #define MSDC_INT_XFER_COMPL (0x1 << 12) /* W1C */
  143. #define MSDC_INT_DXFER_DONE (0x1 << 13) /* W1C */
  144. #define MSDC_INT_DATTMO (0x1 << 14) /* W1C */
  145. #define MSDC_INT_DATCRCERR (0x1 << 15) /* W1C */
  146. #define MSDC_INT_ACMD19_DONE (0x1 << 16) /* W1C */
  147. #define MSDC_INT_DMA_BDCSERR (0x1 << 17) /* W1C */
  148. #define MSDC_INT_DMA_GPDCSERR (0x1 << 18) /* W1C */
  149. #define MSDC_INT_DMA_PROTECT (0x1 << 19) /* W1C */
  150. /* MSDC_INTEN mask */
  151. #define MSDC_INTEN_MMCIRQ (0x1 << 0) /* RW */
  152. #define MSDC_INTEN_CDSC (0x1 << 1) /* RW */
  153. #define MSDC_INTEN_ACMDRDY (0x1 << 3) /* RW */
  154. #define MSDC_INTEN_ACMDTMO (0x1 << 4) /* RW */
  155. #define MSDC_INTEN_ACMDCRCERR (0x1 << 5) /* RW */
  156. #define MSDC_INTEN_DMAQ_EMPTY (0x1 << 6) /* RW */
  157. #define MSDC_INTEN_SDIOIRQ (0x1 << 7) /* RW */
  158. #define MSDC_INTEN_CMDRDY (0x1 << 8) /* RW */
  159. #define MSDC_INTEN_CMDTMO (0x1 << 9) /* RW */
  160. #define MSDC_INTEN_RSPCRCERR (0x1 << 10) /* RW */
  161. #define MSDC_INTEN_CSTA (0x1 << 11) /* RW */
  162. #define MSDC_INTEN_XFER_COMPL (0x1 << 12) /* RW */
  163. #define MSDC_INTEN_DXFER_DONE (0x1 << 13) /* RW */
  164. #define MSDC_INTEN_DATTMO (0x1 << 14) /* RW */
  165. #define MSDC_INTEN_DATCRCERR (0x1 << 15) /* RW */
  166. #define MSDC_INTEN_ACMD19_DONE (0x1 << 16) /* RW */
  167. #define MSDC_INTEN_DMA_BDCSERR (0x1 << 17) /* RW */
  168. #define MSDC_INTEN_DMA_GPDCSERR (0x1 << 18) /* RW */
  169. #define MSDC_INTEN_DMA_PROTECT (0x1 << 19) /* RW */
  170. /* MSDC_FIFOCS mask */
  171. #define MSDC_FIFOCS_RXCNT (0xff << 0) /* R */
  172. #define MSDC_FIFOCS_TXCNT (0xff << 16) /* R */
  173. #define MSDC_FIFOCS_CLR (0x1 << 31) /* RW */
  174. /* SDC_CFG mask */
  175. #define SDC_CFG_SDIOINTWKUP (0x1 << 0) /* RW */
  176. #define SDC_CFG_INSWKUP (0x1 << 1) /* RW */
  177. #define SDC_CFG_BUSWIDTH (0x3 << 16) /* RW */
  178. #define SDC_CFG_SDIO (0x1 << 19) /* RW */
  179. #define SDC_CFG_SDIOIDE (0x1 << 20) /* RW */
  180. #define SDC_CFG_INTATGAP (0x1 << 21) /* RW */
  181. #define SDC_CFG_DTOC (0xff << 24) /* RW */
  182. /* SDC_STS mask */
  183. #define SDC_STS_SDCBUSY (0x1 << 0) /* RW */
  184. #define SDC_STS_CMDBUSY (0x1 << 1) /* RW */
  185. #define SDC_STS_SWR_COMPL (0x1 << 31) /* RW */
  186. /* SDC_ADV_CFG0 mask */
  187. #define SDC_RX_ENHANCE_EN (0x1 << 20) /* RW */
  188. /* DMA_SA_H4BIT mask */
  189. #define DMA_ADDR_HIGH_4BIT (0xf << 0) /* RW */
  190. /* MSDC_DMA_CTRL mask */
  191. #define MSDC_DMA_CTRL_START (0x1 << 0) /* W */
  192. #define MSDC_DMA_CTRL_STOP (0x1 << 1) /* W */
  193. #define MSDC_DMA_CTRL_RESUME (0x1 << 2) /* W */
  194. #define MSDC_DMA_CTRL_MODE (0x1 << 8) /* RW */
  195. #define MSDC_DMA_CTRL_LASTBUF (0x1 << 10) /* RW */
  196. #define MSDC_DMA_CTRL_BRUSTSZ (0x7 << 12) /* RW */
  197. /* MSDC_DMA_CFG mask */
  198. #define MSDC_DMA_CFG_STS (0x1 << 0) /* R */
  199. #define MSDC_DMA_CFG_DECSEN (0x1 << 1) /* RW */
  200. #define MSDC_DMA_CFG_AHBHPROT2 (0x2 << 8) /* RW */
  201. #define MSDC_DMA_CFG_ACTIVEEN (0x2 << 12) /* RW */
  202. #define MSDC_DMA_CFG_CS12B16B (0x1 << 16) /* RW */
  203. /* MSDC_PATCH_BIT mask */
  204. #define MSDC_PATCH_BIT_ODDSUPP (0x1 << 1) /* RW */
  205. #define MSDC_INT_DAT_LATCH_CK_SEL (0x7 << 7)
  206. #define MSDC_CKGEN_MSDC_DLY_SEL (0x1f << 10)
  207. #define MSDC_PATCH_BIT_IODSSEL (0x1 << 16) /* RW */
  208. #define MSDC_PATCH_BIT_IOINTSEL (0x1 << 17) /* RW */
  209. #define MSDC_PATCH_BIT_BUSYDLY (0xf << 18) /* RW */
  210. #define MSDC_PATCH_BIT_WDOD (0xf << 22) /* RW */
  211. #define MSDC_PATCH_BIT_IDRTSEL (0x1 << 26) /* RW */
  212. #define MSDC_PATCH_BIT_CMDFSEL (0x1 << 27) /* RW */
  213. #define MSDC_PATCH_BIT_INTDLSEL (0x1 << 28) /* RW */
  214. #define MSDC_PATCH_BIT_SPCPUSH (0x1 << 29) /* RW */
  215. #define MSDC_PATCH_BIT_DECRCTMO (0x1 << 30) /* RW */
  216. #define MSDC_PATCH_BIT1_STOP_DLY (0xf << 8) /* RW */
  217. #define MSDC_PATCH_BIT2_CFGRESP (0x1 << 15) /* RW */
  218. #define MSDC_PATCH_BIT2_CFGCRCSTS (0x1 << 28) /* RW */
  219. #define MSDC_PB2_SUPPORT_64G (0x1 << 1) /* RW */
  220. #define MSDC_PB2_RESPWAIT (0x3 << 2) /* RW */
  221. #define MSDC_PB2_RESPSTSENSEL (0x7 << 16) /* RW */
  222. #define MSDC_PB2_CRCSTSENSEL (0x7 << 29) /* RW */
  223. #define MSDC_PAD_TUNE_DATWRDLY (0x1f << 0) /* RW */
  224. #define MSDC_PAD_TUNE_DATRRDLY (0x1f << 8) /* RW */
  225. #define MSDC_PAD_TUNE_CMDRDLY (0x1f << 16) /* RW */
  226. #define MSDC_PAD_TUNE_CMDRRDLY (0x1f << 22) /* RW */
  227. #define MSDC_PAD_TUNE_CLKTDLY (0x1f << 27) /* RW */
  228. #define MSDC_PAD_TUNE_RXDLYSEL (0x1 << 15) /* RW */
  229. #define MSDC_PAD_TUNE_RD_SEL (0x1 << 13) /* RW */
  230. #define MSDC_PAD_TUNE_CMD_SEL (0x1 << 21) /* RW */
  231. #define PAD_DS_TUNE_DLY1 (0x1f << 2) /* RW */
  232. #define PAD_DS_TUNE_DLY2 (0x1f << 7) /* RW */
  233. #define PAD_DS_TUNE_DLY3 (0x1f << 12) /* RW */
  234. #define PAD_CMD_TUNE_RX_DLY3 (0x1f << 1) /* RW */
  235. #define EMMC50_CFG_PADCMD_LATCHCK (0x1 << 0) /* RW */
  236. #define EMMC50_CFG_CRCSTS_EDGE (0x1 << 3) /* RW */
  237. #define EMMC50_CFG_CFCSTS_SEL (0x1 << 4) /* RW */
  238. #define EMMC50_CFG3_OUTS_WR (0x1f << 0) /* RW */
  239. #define SDC_FIFO_CFG_WRVALIDSEL (0x1 << 24) /* RW */
  240. #define SDC_FIFO_CFG_RDVALIDSEL (0x1 << 25) /* RW */
  241. /* EMMC_TOP_CONTROL mask */
  242. #define PAD_RXDLY_SEL (0x1 << 0) /* RW */
  243. #define DELAY_EN (0x1 << 1) /* RW */
  244. #define PAD_DAT_RD_RXDLY2 (0x1f << 2) /* RW */
  245. #define PAD_DAT_RD_RXDLY (0x1f << 7) /* RW */
  246. #define PAD_DAT_RD_RXDLY2_SEL (0x1 << 12) /* RW */
  247. #define PAD_DAT_RD_RXDLY_SEL (0x1 << 13) /* RW */
  248. #define DATA_K_VALUE_SEL (0x1 << 14) /* RW */
  249. #define SDC_RX_ENH_EN (0x1 << 15) /* TW */
  250. /* EMMC_TOP_CMD mask */
  251. #define PAD_CMD_RXDLY2 (0x1f << 0) /* RW */
  252. #define PAD_CMD_RXDLY (0x1f << 5) /* RW */
  253. #define PAD_CMD_RD_RXDLY2_SEL (0x1 << 10) /* RW */
  254. #define PAD_CMD_RD_RXDLY_SEL (0x1 << 11) /* RW */
  255. #define PAD_CMD_TX_DLY (0x1f << 12) /* RW */
  256. #define REQ_CMD_EIO (0x1 << 0)
  257. #define REQ_CMD_TMO (0x1 << 1)
  258. #define REQ_DAT_ERR (0x1 << 2)
  259. #define REQ_STOP_EIO (0x1 << 3)
  260. #define REQ_STOP_TMO (0x1 << 4)
  261. #define REQ_CMD_BUSY (0x1 << 5)
  262. #define MSDC_PREPARE_FLAG (0x1 << 0)
  263. #define MSDC_ASYNC_FLAG (0x1 << 1)
  264. #define MSDC_MMAP_FLAG (0x1 << 2)
  265. #define MTK_MMC_AUTOSUSPEND_DELAY 50
  266. #define CMD_TIMEOUT (HZ/10 * 5) /* 100ms x5 */
  267. #define DAT_TIMEOUT (HZ * 5) /* 1000ms x5 */
  268. #define PAD_DELAY_MAX 32 /* PAD delay cells */
  269. /*--------------------------------------------------------------------------*/
  270. /* Descriptor Structure */
  271. /*--------------------------------------------------------------------------*/
  272. struct mt_gpdma_desc {
  273. u32 gpd_info;
  274. #define GPDMA_DESC_HWO (0x1 << 0)
  275. #define GPDMA_DESC_BDP (0x1 << 1)
  276. #define GPDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
  277. #define GPDMA_DESC_INT (0x1 << 16)
  278. #define GPDMA_DESC_NEXT_H4 (0xf << 24)
  279. #define GPDMA_DESC_PTR_H4 (0xf << 28)
  280. u32 next;
  281. u32 ptr;
  282. u32 gpd_data_len;
  283. #define GPDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
  284. #define GPDMA_DESC_EXTLEN (0xff << 16) /* bit16 ~ bit23 */
  285. u32 arg;
  286. u32 blknum;
  287. u32 cmd;
  288. };
  289. struct mt_bdma_desc {
  290. u32 bd_info;
  291. #define BDMA_DESC_EOL (0x1 << 0)
  292. #define BDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
  293. #define BDMA_DESC_BLKPAD (0x1 << 17)
  294. #define BDMA_DESC_DWPAD (0x1 << 18)
  295. #define BDMA_DESC_NEXT_H4 (0xf << 24)
  296. #define BDMA_DESC_PTR_H4 (0xf << 28)
  297. u32 next;
  298. u32 ptr;
  299. u32 bd_data_len;
  300. #define BDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
  301. };
  302. struct msdc_dma {
  303. struct scatterlist *sg; /* I/O scatter list */
  304. struct mt_gpdma_desc *gpd; /* pointer to gpd array */
  305. struct mt_bdma_desc *bd; /* pointer to bd array */
  306. dma_addr_t gpd_addr; /* the physical address of gpd array */
  307. dma_addr_t bd_addr; /* the physical address of bd array */
  308. };
  309. struct msdc_save_para {
  310. u32 msdc_cfg;
  311. u32 iocon;
  312. u32 sdc_cfg;
  313. u32 pad_tune;
  314. u32 patch_bit0;
  315. u32 patch_bit1;
  316. u32 patch_bit2;
  317. u32 pad_ds_tune;
  318. u32 pad_cmd_tune;
  319. u32 emmc50_cfg0;
  320. u32 emmc50_cfg3;
  321. u32 sdc_fifo_cfg;
  322. u32 emmc_top_control;
  323. u32 emmc_top_cmd;
  324. u32 emmc50_pad_ds_tune;
  325. };
  326. struct mtk_mmc_compatible {
  327. u8 clk_div_bits;
  328. bool hs400_tune; /* only used for MT8173 */
  329. u32 pad_tune_reg;
  330. bool async_fifo;
  331. bool data_tune;
  332. bool busy_check;
  333. bool stop_clk_fix;
  334. bool enhance_rx;
  335. bool support_64g;
  336. };
  337. struct msdc_tune_para {
  338. u32 iocon;
  339. u32 pad_tune;
  340. u32 pad_cmd_tune;
  341. u32 emmc_top_control;
  342. u32 emmc_top_cmd;
  343. };
  344. struct msdc_delay_phase {
  345. u8 maxlen;
  346. u8 start;
  347. u8 final_phase;
  348. };
  349. struct msdc_host {
  350. struct device *dev;
  351. const struct mtk_mmc_compatible *dev_comp;
  352. struct mmc_host *mmc; /* mmc structure */
  353. int cmd_rsp;
  354. spinlock_t lock;
  355. struct mmc_request *mrq;
  356. struct mmc_command *cmd;
  357. struct mmc_data *data;
  358. int error;
  359. void __iomem *base; /* host base address */
  360. void __iomem *top_base; /* host top register base address */
  361. struct msdc_dma dma; /* dma channel */
  362. u64 dma_mask;
  363. u32 timeout_ns; /* data timeout ns */
  364. u32 timeout_clks; /* data timeout clks */
  365. struct pinctrl *pinctrl;
  366. struct pinctrl_state *pins_default;
  367. struct pinctrl_state *pins_uhs;
  368. struct delayed_work req_timeout;
  369. int irq; /* host interrupt */
  370. struct clk *src_clk; /* msdc source clock */
  371. struct clk *h_clk; /* msdc h_clk */
  372. struct clk *bus_clk; /* bus clock which used to access register */
  373. struct clk *src_clk_cg; /* msdc source clock control gate */
  374. u32 mclk; /* mmc subsystem clock frequency */
  375. u32 src_clk_freq; /* source clock frequency */
  376. unsigned char timing;
  377. bool vqmmc_enabled;
  378. u32 latch_ck;
  379. u32 hs400_ds_delay;
  380. u32 hs200_cmd_int_delay; /* cmd internal delay for HS200/SDR104 */
  381. u32 hs400_cmd_int_delay; /* cmd internal delay for HS400 */
  382. bool hs400_cmd_resp_sel_rising;
  383. /* cmd response sample selection for HS400 */
  384. bool hs400_mode; /* current eMMC will run at hs400 mode */
  385. struct msdc_save_para save_para; /* used when gate HCLK */
  386. struct msdc_tune_para def_tune_para; /* default tune setting */
  387. struct msdc_tune_para saved_tune_para; /* tune result of CMD21/CMD19 */
  388. };
  389. static const struct mtk_mmc_compatible mt8135_compat = {
  390. .clk_div_bits = 8,
  391. .hs400_tune = false,
  392. .pad_tune_reg = MSDC_PAD_TUNE,
  393. .async_fifo = false,
  394. .data_tune = false,
  395. .busy_check = false,
  396. .stop_clk_fix = false,
  397. .enhance_rx = false,
  398. .support_64g = false,
  399. };
  400. static const struct mtk_mmc_compatible mt8173_compat = {
  401. .clk_div_bits = 8,
  402. .hs400_tune = true,
  403. .pad_tune_reg = MSDC_PAD_TUNE,
  404. .async_fifo = false,
  405. .data_tune = false,
  406. .busy_check = false,
  407. .stop_clk_fix = false,
  408. .enhance_rx = false,
  409. .support_64g = false,
  410. };
  411. static const struct mtk_mmc_compatible mt8183_compat = {
  412. .clk_div_bits = 12,
  413. .hs400_tune = false,
  414. .pad_tune_reg = MSDC_PAD_TUNE0,
  415. .async_fifo = true,
  416. .data_tune = true,
  417. .busy_check = true,
  418. .stop_clk_fix = true,
  419. .enhance_rx = true,
  420. .support_64g = true,
  421. };
  422. static const struct mtk_mmc_compatible mt2701_compat = {
  423. .clk_div_bits = 12,
  424. .hs400_tune = false,
  425. .pad_tune_reg = MSDC_PAD_TUNE0,
  426. .async_fifo = true,
  427. .data_tune = true,
  428. .busy_check = false,
  429. .stop_clk_fix = false,
  430. .enhance_rx = false,
  431. .support_64g = false,
  432. };
  433. static const struct mtk_mmc_compatible mt2712_compat = {
  434. .clk_div_bits = 12,
  435. .hs400_tune = false,
  436. .pad_tune_reg = MSDC_PAD_TUNE0,
  437. .async_fifo = true,
  438. .data_tune = true,
  439. .busy_check = true,
  440. .stop_clk_fix = true,
  441. .enhance_rx = true,
  442. .support_64g = true,
  443. };
  444. static const struct mtk_mmc_compatible mt7622_compat = {
  445. .clk_div_bits = 12,
  446. .hs400_tune = false,
  447. .pad_tune_reg = MSDC_PAD_TUNE0,
  448. .async_fifo = true,
  449. .data_tune = true,
  450. .busy_check = true,
  451. .stop_clk_fix = true,
  452. .enhance_rx = true,
  453. .support_64g = false,
  454. };
  455. static const struct of_device_id msdc_of_ids[] = {
  456. { .compatible = "mediatek,mt8135-mmc", .data = &mt8135_compat},
  457. { .compatible = "mediatek,mt8173-mmc", .data = &mt8173_compat},
  458. { .compatible = "mediatek,mt8183-mmc", .data = &mt8183_compat},
  459. { .compatible = "mediatek,mt2701-mmc", .data = &mt2701_compat},
  460. { .compatible = "mediatek,mt2712-mmc", .data = &mt2712_compat},
  461. { .compatible = "mediatek,mt7622-mmc", .data = &mt7622_compat},
  462. {}
  463. };
  464. MODULE_DEVICE_TABLE(of, msdc_of_ids);
  465. static void sdr_set_bits(void __iomem *reg, u32 bs)
  466. {
  467. u32 val = readl(reg);
  468. val |= bs;
  469. writel(val, reg);
  470. }
  471. static void sdr_clr_bits(void __iomem *reg, u32 bs)
  472. {
  473. u32 val = readl(reg);
  474. val &= ~bs;
  475. writel(val, reg);
  476. }
  477. static void sdr_set_field(void __iomem *reg, u32 field, u32 val)
  478. {
  479. unsigned int tv = readl(reg);
  480. tv &= ~field;
  481. tv |= ((val) << (ffs((unsigned int)field) - 1));
  482. writel(tv, reg);
  483. }
  484. static void sdr_get_field(void __iomem *reg, u32 field, u32 *val)
  485. {
  486. unsigned int tv = readl(reg);
  487. *val = ((tv & field) >> (ffs((unsigned int)field) - 1));
  488. }
  489. static void msdc_reset_hw(struct msdc_host *host)
  490. {
  491. u32 val;
  492. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_RST);
  493. while (readl(host->base + MSDC_CFG) & MSDC_CFG_RST)
  494. cpu_relax();
  495. sdr_set_bits(host->base + MSDC_FIFOCS, MSDC_FIFOCS_CLR);
  496. while (readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_CLR)
  497. cpu_relax();
  498. val = readl(host->base + MSDC_INT);
  499. writel(val, host->base + MSDC_INT);
  500. }
  501. static void msdc_cmd_next(struct msdc_host *host,
  502. struct mmc_request *mrq, struct mmc_command *cmd);
  503. static const u32 cmd_ints_mask = MSDC_INTEN_CMDRDY | MSDC_INTEN_RSPCRCERR |
  504. MSDC_INTEN_CMDTMO | MSDC_INTEN_ACMDRDY |
  505. MSDC_INTEN_ACMDCRCERR | MSDC_INTEN_ACMDTMO;
  506. static const u32 data_ints_mask = MSDC_INTEN_XFER_COMPL | MSDC_INTEN_DATTMO |
  507. MSDC_INTEN_DATCRCERR | MSDC_INTEN_DMA_BDCSERR |
  508. MSDC_INTEN_DMA_GPDCSERR | MSDC_INTEN_DMA_PROTECT;
  509. static u8 msdc_dma_calcs(u8 *buf, u32 len)
  510. {
  511. u32 i, sum = 0;
  512. for (i = 0; i < len; i++)
  513. sum += buf[i];
  514. return 0xff - (u8) sum;
  515. }
  516. static inline void msdc_dma_setup(struct msdc_host *host, struct msdc_dma *dma,
  517. struct mmc_data *data)
  518. {
  519. unsigned int j, dma_len;
  520. dma_addr_t dma_address;
  521. u32 dma_ctrl;
  522. struct scatterlist *sg;
  523. struct mt_gpdma_desc *gpd;
  524. struct mt_bdma_desc *bd;
  525. sg = data->sg;
  526. gpd = dma->gpd;
  527. bd = dma->bd;
  528. /* modify gpd */
  529. gpd->gpd_info |= GPDMA_DESC_HWO;
  530. gpd->gpd_info |= GPDMA_DESC_BDP;
  531. /* need to clear first. use these bits to calc checksum */
  532. gpd->gpd_info &= ~GPDMA_DESC_CHECKSUM;
  533. gpd->gpd_info |= msdc_dma_calcs((u8 *) gpd, 16) << 8;
  534. /* modify bd */
  535. for_each_sg(data->sg, sg, data->sg_count, j) {
  536. dma_address = sg_dma_address(sg);
  537. dma_len = sg_dma_len(sg);
  538. /* init bd */
  539. bd[j].bd_info &= ~BDMA_DESC_BLKPAD;
  540. bd[j].bd_info &= ~BDMA_DESC_DWPAD;
  541. bd[j].ptr = lower_32_bits(dma_address);
  542. if (host->dev_comp->support_64g) {
  543. bd[j].bd_info &= ~BDMA_DESC_PTR_H4;
  544. bd[j].bd_info |= (upper_32_bits(dma_address) & 0xf)
  545. << 28;
  546. }
  547. bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN;
  548. bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN);
  549. if (j == data->sg_count - 1) /* the last bd */
  550. bd[j].bd_info |= BDMA_DESC_EOL;
  551. else
  552. bd[j].bd_info &= ~BDMA_DESC_EOL;
  553. /* checksume need to clear first */
  554. bd[j].bd_info &= ~BDMA_DESC_CHECKSUM;
  555. bd[j].bd_info |= msdc_dma_calcs((u8 *)(&bd[j]), 16) << 8;
  556. }
  557. sdr_set_field(host->base + MSDC_DMA_CFG, MSDC_DMA_CFG_DECSEN, 1);
  558. dma_ctrl = readl_relaxed(host->base + MSDC_DMA_CTRL);
  559. dma_ctrl &= ~(MSDC_DMA_CTRL_BRUSTSZ | MSDC_DMA_CTRL_MODE);
  560. dma_ctrl |= (MSDC_BURST_64B << 12 | 1 << 8);
  561. writel_relaxed(dma_ctrl, host->base + MSDC_DMA_CTRL);
  562. if (host->dev_comp->support_64g)
  563. sdr_set_field(host->base + DMA_SA_H4BIT, DMA_ADDR_HIGH_4BIT,
  564. upper_32_bits(dma->gpd_addr) & 0xf);
  565. writel(lower_32_bits(dma->gpd_addr), host->base + MSDC_DMA_SA);
  566. }
  567. static void msdc_prepare_data(struct msdc_host *host, struct mmc_request *mrq)
  568. {
  569. struct mmc_data *data = mrq->data;
  570. if (!(data->host_cookie & MSDC_PREPARE_FLAG)) {
  571. data->host_cookie |= MSDC_PREPARE_FLAG;
  572. data->sg_count = dma_map_sg(host->dev, data->sg, data->sg_len,
  573. mmc_get_dma_dir(data));
  574. }
  575. }
  576. static void msdc_unprepare_data(struct msdc_host *host, struct mmc_request *mrq)
  577. {
  578. struct mmc_data *data = mrq->data;
  579. if (data->host_cookie & MSDC_ASYNC_FLAG)
  580. return;
  581. if (data->host_cookie & MSDC_PREPARE_FLAG) {
  582. dma_unmap_sg(host->dev, data->sg, data->sg_len,
  583. mmc_get_dma_dir(data));
  584. data->host_cookie &= ~MSDC_PREPARE_FLAG;
  585. }
  586. }
  587. /* clock control primitives */
  588. static void msdc_set_timeout(struct msdc_host *host, u32 ns, u32 clks)
  589. {
  590. u32 timeout, clk_ns;
  591. u32 mode = 0;
  592. host->timeout_ns = ns;
  593. host->timeout_clks = clks;
  594. if (host->mmc->actual_clock == 0) {
  595. timeout = 0;
  596. } else {
  597. clk_ns = 1000000000UL / host->mmc->actual_clock;
  598. timeout = (ns + clk_ns - 1) / clk_ns + clks;
  599. /* in 1048576 sclk cycle unit */
  600. timeout = (timeout + (0x1 << 20) - 1) >> 20;
  601. if (host->dev_comp->clk_div_bits == 8)
  602. sdr_get_field(host->base + MSDC_CFG,
  603. MSDC_CFG_CKMOD, &mode);
  604. else
  605. sdr_get_field(host->base + MSDC_CFG,
  606. MSDC_CFG_CKMOD_EXTRA, &mode);
  607. /*DDR mode will double the clk cycles for data timeout */
  608. timeout = mode >= 2 ? timeout * 2 : timeout;
  609. timeout = timeout > 1 ? timeout - 1 : 0;
  610. timeout = timeout > 255 ? 255 : timeout;
  611. }
  612. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, timeout);
  613. }
  614. static void msdc_gate_clock(struct msdc_host *host)
  615. {
  616. clk_disable_unprepare(host->src_clk_cg);
  617. clk_disable_unprepare(host->src_clk);
  618. clk_disable_unprepare(host->bus_clk);
  619. clk_disable_unprepare(host->h_clk);
  620. }
  621. static void msdc_ungate_clock(struct msdc_host *host)
  622. {
  623. clk_prepare_enable(host->h_clk);
  624. clk_prepare_enable(host->bus_clk);
  625. clk_prepare_enable(host->src_clk);
  626. clk_prepare_enable(host->src_clk_cg);
  627. while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
  628. cpu_relax();
  629. }
  630. static void msdc_set_mclk(struct msdc_host *host, unsigned char timing, u32 hz)
  631. {
  632. u32 mode;
  633. u32 flags;
  634. u32 div;
  635. u32 sclk;
  636. u32 tune_reg = host->dev_comp->pad_tune_reg;
  637. if (!hz) {
  638. dev_dbg(host->dev, "set mclk to 0\n");
  639. host->mclk = 0;
  640. host->mmc->actual_clock = 0;
  641. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  642. return;
  643. }
  644. flags = readl(host->base + MSDC_INTEN);
  645. sdr_clr_bits(host->base + MSDC_INTEN, flags);
  646. if (host->dev_comp->clk_div_bits == 8)
  647. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_HS400_CK_MODE);
  648. else
  649. sdr_clr_bits(host->base + MSDC_CFG,
  650. MSDC_CFG_HS400_CK_MODE_EXTRA);
  651. if (timing == MMC_TIMING_UHS_DDR50 ||
  652. timing == MMC_TIMING_MMC_DDR52 ||
  653. timing == MMC_TIMING_MMC_HS400) {
  654. if (timing == MMC_TIMING_MMC_HS400)
  655. mode = 0x3;
  656. else
  657. mode = 0x2; /* ddr mode and use divisor */
  658. if (hz >= (host->src_clk_freq >> 2)) {
  659. div = 0; /* mean div = 1/4 */
  660. sclk = host->src_clk_freq >> 2; /* sclk = clk / 4 */
  661. } else {
  662. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  663. sclk = (host->src_clk_freq >> 2) / div;
  664. div = (div >> 1);
  665. }
  666. if (timing == MMC_TIMING_MMC_HS400 &&
  667. hz >= (host->src_clk_freq >> 1)) {
  668. if (host->dev_comp->clk_div_bits == 8)
  669. sdr_set_bits(host->base + MSDC_CFG,
  670. MSDC_CFG_HS400_CK_MODE);
  671. else
  672. sdr_set_bits(host->base + MSDC_CFG,
  673. MSDC_CFG_HS400_CK_MODE_EXTRA);
  674. sclk = host->src_clk_freq >> 1;
  675. div = 0; /* div is ignore when bit18 is set */
  676. }
  677. } else if (hz >= host->src_clk_freq) {
  678. mode = 0x1; /* no divisor */
  679. div = 0;
  680. sclk = host->src_clk_freq;
  681. } else {
  682. mode = 0x0; /* use divisor */
  683. if (hz >= (host->src_clk_freq >> 1)) {
  684. div = 0; /* mean div = 1/2 */
  685. sclk = host->src_clk_freq >> 1; /* sclk = clk / 2 */
  686. } else {
  687. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  688. sclk = (host->src_clk_freq >> 2) / div;
  689. }
  690. }
  691. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  692. /*
  693. * As src_clk/HCLK use the same bit to gate/ungate,
  694. * So if want to only gate src_clk, need gate its parent(mux).
  695. */
  696. if (host->src_clk_cg)
  697. clk_disable_unprepare(host->src_clk_cg);
  698. else
  699. clk_disable_unprepare(clk_get_parent(host->src_clk));
  700. if (host->dev_comp->clk_div_bits == 8)
  701. sdr_set_field(host->base + MSDC_CFG,
  702. MSDC_CFG_CKMOD | MSDC_CFG_CKDIV,
  703. (mode << 8) | div);
  704. else
  705. sdr_set_field(host->base + MSDC_CFG,
  706. MSDC_CFG_CKMOD_EXTRA | MSDC_CFG_CKDIV_EXTRA,
  707. (mode << 12) | div);
  708. if (host->src_clk_cg)
  709. clk_prepare_enable(host->src_clk_cg);
  710. else
  711. clk_prepare_enable(clk_get_parent(host->src_clk));
  712. while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
  713. cpu_relax();
  714. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  715. host->mmc->actual_clock = sclk;
  716. host->mclk = hz;
  717. host->timing = timing;
  718. /* need because clk changed. */
  719. msdc_set_timeout(host, host->timeout_ns, host->timeout_clks);
  720. sdr_set_bits(host->base + MSDC_INTEN, flags);
  721. /*
  722. * mmc_select_hs400() will drop to 50Mhz and High speed mode,
  723. * tune result of hs200/200Mhz is not suitable for 50Mhz
  724. */
  725. if (host->mmc->actual_clock <= 52000000) {
  726. writel(host->def_tune_para.iocon, host->base + MSDC_IOCON);
  727. if (host->top_base) {
  728. writel(host->def_tune_para.emmc_top_control,
  729. host->top_base + EMMC_TOP_CONTROL);
  730. writel(host->def_tune_para.emmc_top_cmd,
  731. host->top_base + EMMC_TOP_CMD);
  732. } else {
  733. writel(host->def_tune_para.pad_tune,
  734. host->base + tune_reg);
  735. }
  736. } else {
  737. writel(host->saved_tune_para.iocon, host->base + MSDC_IOCON);
  738. writel(host->saved_tune_para.pad_cmd_tune,
  739. host->base + PAD_CMD_TUNE);
  740. if (host->top_base) {
  741. writel(host->saved_tune_para.emmc_top_control,
  742. host->top_base + EMMC_TOP_CONTROL);
  743. writel(host->saved_tune_para.emmc_top_cmd,
  744. host->top_base + EMMC_TOP_CMD);
  745. } else {
  746. writel(host->saved_tune_para.pad_tune,
  747. host->base + tune_reg);
  748. }
  749. }
  750. if (timing == MMC_TIMING_MMC_HS400 &&
  751. host->dev_comp->hs400_tune)
  752. sdr_set_field(host->base + PAD_CMD_TUNE,
  753. MSDC_PAD_TUNE_CMDRRDLY,
  754. host->hs400_cmd_int_delay);
  755. dev_dbg(host->dev, "sclk: %d, timing: %d\n", host->mmc->actual_clock,
  756. timing);
  757. }
  758. static inline u32 msdc_cmd_find_resp(struct msdc_host *host,
  759. struct mmc_request *mrq, struct mmc_command *cmd)
  760. {
  761. u32 resp;
  762. switch (mmc_resp_type(cmd)) {
  763. /* Actually, R1, R5, R6, R7 are the same */
  764. case MMC_RSP_R1:
  765. resp = 0x1;
  766. break;
  767. case MMC_RSP_R1B:
  768. resp = 0x7;
  769. break;
  770. case MMC_RSP_R2:
  771. resp = 0x2;
  772. break;
  773. case MMC_RSP_R3:
  774. resp = 0x3;
  775. break;
  776. case MMC_RSP_NONE:
  777. default:
  778. resp = 0x0;
  779. break;
  780. }
  781. return resp;
  782. }
  783. static inline u32 msdc_cmd_prepare_raw_cmd(struct msdc_host *host,
  784. struct mmc_request *mrq, struct mmc_command *cmd)
  785. {
  786. /* rawcmd :
  787. * vol_swt << 30 | auto_cmd << 28 | blklen << 16 | go_irq << 15 |
  788. * stop << 14 | rw << 13 | dtype << 11 | rsptyp << 7 | brk << 6 | opcode
  789. */
  790. u32 opcode = cmd->opcode;
  791. u32 resp = msdc_cmd_find_resp(host, mrq, cmd);
  792. u32 rawcmd = (opcode & 0x3f) | ((resp & 0x7) << 7);
  793. host->cmd_rsp = resp;
  794. if ((opcode == SD_IO_RW_DIRECT && cmd->flags == (unsigned int) -1) ||
  795. opcode == MMC_STOP_TRANSMISSION)
  796. rawcmd |= (0x1 << 14);
  797. else if (opcode == SD_SWITCH_VOLTAGE)
  798. rawcmd |= (0x1 << 30);
  799. else if (opcode == SD_APP_SEND_SCR ||
  800. opcode == SD_APP_SEND_NUM_WR_BLKS ||
  801. (opcode == SD_SWITCH && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  802. (opcode == SD_APP_SD_STATUS && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  803. (opcode == MMC_SEND_EXT_CSD && mmc_cmd_type(cmd) == MMC_CMD_ADTC))
  804. rawcmd |= (0x1 << 11);
  805. if (cmd->data) {
  806. struct mmc_data *data = cmd->data;
  807. if (mmc_op_multi(opcode)) {
  808. if (mmc_card_mmc(host->mmc->card) && mrq->sbc &&
  809. !(mrq->sbc->arg & 0xFFFF0000))
  810. rawcmd |= 0x2 << 28; /* AutoCMD23 */
  811. }
  812. rawcmd |= ((data->blksz & 0xFFF) << 16);
  813. if (data->flags & MMC_DATA_WRITE)
  814. rawcmd |= (0x1 << 13);
  815. if (data->blocks > 1)
  816. rawcmd |= (0x2 << 11);
  817. else
  818. rawcmd |= (0x1 << 11);
  819. /* Always use dma mode */
  820. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_PIO);
  821. if (host->timeout_ns != data->timeout_ns ||
  822. host->timeout_clks != data->timeout_clks)
  823. msdc_set_timeout(host, data->timeout_ns,
  824. data->timeout_clks);
  825. writel(data->blocks, host->base + SDC_BLK_NUM);
  826. }
  827. return rawcmd;
  828. }
  829. static void msdc_start_data(struct msdc_host *host, struct mmc_request *mrq,
  830. struct mmc_command *cmd, struct mmc_data *data)
  831. {
  832. bool read;
  833. WARN_ON(host->data);
  834. host->data = data;
  835. read = data->flags & MMC_DATA_READ;
  836. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  837. msdc_dma_setup(host, &host->dma, data);
  838. sdr_set_bits(host->base + MSDC_INTEN, data_ints_mask);
  839. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_START, 1);
  840. dev_dbg(host->dev, "DMA start\n");
  841. dev_dbg(host->dev, "%s: cmd=%d DMA data: %d blocks; read=%d\n",
  842. __func__, cmd->opcode, data->blocks, read);
  843. }
  844. static int msdc_auto_cmd_done(struct msdc_host *host, int events,
  845. struct mmc_command *cmd)
  846. {
  847. u32 *rsp = cmd->resp;
  848. rsp[0] = readl(host->base + SDC_ACMD_RESP);
  849. if (events & MSDC_INT_ACMDRDY) {
  850. cmd->error = 0;
  851. } else {
  852. msdc_reset_hw(host);
  853. if (events & MSDC_INT_ACMDCRCERR) {
  854. cmd->error = -EILSEQ;
  855. host->error |= REQ_STOP_EIO;
  856. } else if (events & MSDC_INT_ACMDTMO) {
  857. cmd->error = -ETIMEDOUT;
  858. host->error |= REQ_STOP_TMO;
  859. }
  860. dev_err(host->dev,
  861. "%s: AUTO_CMD%d arg=%08X; rsp %08X; cmd_error=%d\n",
  862. __func__, cmd->opcode, cmd->arg, rsp[0], cmd->error);
  863. }
  864. return cmd->error;
  865. }
  866. static void msdc_track_cmd_data(struct msdc_host *host,
  867. struct mmc_command *cmd, struct mmc_data *data)
  868. {
  869. if (host->error)
  870. dev_dbg(host->dev, "%s: cmd=%d arg=%08X; host->error=0x%08X\n",
  871. __func__, cmd->opcode, cmd->arg, host->error);
  872. }
  873. static void msdc_request_done(struct msdc_host *host, struct mmc_request *mrq)
  874. {
  875. unsigned long flags;
  876. bool ret;
  877. ret = cancel_delayed_work(&host->req_timeout);
  878. if (!ret) {
  879. /* delay work already running */
  880. return;
  881. }
  882. spin_lock_irqsave(&host->lock, flags);
  883. host->mrq = NULL;
  884. spin_unlock_irqrestore(&host->lock, flags);
  885. msdc_track_cmd_data(host, mrq->cmd, mrq->data);
  886. if (mrq->data)
  887. msdc_unprepare_data(host, mrq);
  888. mmc_request_done(host->mmc, mrq);
  889. }
  890. /* returns true if command is fully handled; returns false otherwise */
  891. static bool msdc_cmd_done(struct msdc_host *host, int events,
  892. struct mmc_request *mrq, struct mmc_command *cmd)
  893. {
  894. bool done = false;
  895. bool sbc_error;
  896. unsigned long flags;
  897. u32 *rsp = cmd->resp;
  898. if (mrq->sbc && cmd == mrq->cmd &&
  899. (events & (MSDC_INT_ACMDRDY | MSDC_INT_ACMDCRCERR
  900. | MSDC_INT_ACMDTMO)))
  901. msdc_auto_cmd_done(host, events, mrq->sbc);
  902. sbc_error = mrq->sbc && mrq->sbc->error;
  903. if (!sbc_error && !(events & (MSDC_INT_CMDRDY
  904. | MSDC_INT_RSPCRCERR
  905. | MSDC_INT_CMDTMO)))
  906. return done;
  907. spin_lock_irqsave(&host->lock, flags);
  908. done = !host->cmd;
  909. host->cmd = NULL;
  910. spin_unlock_irqrestore(&host->lock, flags);
  911. if (done)
  912. return true;
  913. sdr_clr_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  914. if (cmd->flags & MMC_RSP_PRESENT) {
  915. if (cmd->flags & MMC_RSP_136) {
  916. rsp[0] = readl(host->base + SDC_RESP3);
  917. rsp[1] = readl(host->base + SDC_RESP2);
  918. rsp[2] = readl(host->base + SDC_RESP1);
  919. rsp[3] = readl(host->base + SDC_RESP0);
  920. } else {
  921. rsp[0] = readl(host->base + SDC_RESP0);
  922. }
  923. }
  924. if (!sbc_error && !(events & MSDC_INT_CMDRDY)) {
  925. if (cmd->opcode != MMC_SEND_TUNING_BLOCK &&
  926. cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200)
  927. /*
  928. * should not clear fifo/interrupt as the tune data
  929. * may have alreay come.
  930. */
  931. msdc_reset_hw(host);
  932. if (events & MSDC_INT_RSPCRCERR) {
  933. cmd->error = -EILSEQ;
  934. host->error |= REQ_CMD_EIO;
  935. } else if (events & MSDC_INT_CMDTMO) {
  936. cmd->error = -ETIMEDOUT;
  937. host->error |= REQ_CMD_TMO;
  938. }
  939. }
  940. if (cmd->error)
  941. dev_dbg(host->dev,
  942. "%s: cmd=%d arg=%08X; rsp %08X; cmd_error=%d\n",
  943. __func__, cmd->opcode, cmd->arg, rsp[0],
  944. cmd->error);
  945. msdc_cmd_next(host, mrq, cmd);
  946. return true;
  947. }
  948. /* It is the core layer's responsibility to ensure card status
  949. * is correct before issue a request. but host design do below
  950. * checks recommended.
  951. */
  952. static inline bool msdc_cmd_is_ready(struct msdc_host *host,
  953. struct mmc_request *mrq, struct mmc_command *cmd)
  954. {
  955. /* The max busy time we can endure is 20ms */
  956. unsigned long tmo = jiffies + msecs_to_jiffies(20);
  957. while ((readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) &&
  958. time_before(jiffies, tmo))
  959. cpu_relax();
  960. if (readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) {
  961. dev_err(host->dev, "CMD bus busy detected\n");
  962. host->error |= REQ_CMD_BUSY;
  963. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  964. return false;
  965. }
  966. if (mmc_resp_type(cmd) == MMC_RSP_R1B || cmd->data) {
  967. tmo = jiffies + msecs_to_jiffies(20);
  968. /* R1B or with data, should check SDCBUSY */
  969. while ((readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) &&
  970. time_before(jiffies, tmo))
  971. cpu_relax();
  972. if (readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) {
  973. dev_err(host->dev, "Controller busy detected\n");
  974. host->error |= REQ_CMD_BUSY;
  975. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  976. return false;
  977. }
  978. }
  979. return true;
  980. }
  981. static void msdc_start_command(struct msdc_host *host,
  982. struct mmc_request *mrq, struct mmc_command *cmd)
  983. {
  984. u32 rawcmd;
  985. WARN_ON(host->cmd);
  986. host->cmd = cmd;
  987. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  988. if (!msdc_cmd_is_ready(host, mrq, cmd))
  989. return;
  990. if ((readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_TXCNT) >> 16 ||
  991. readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_RXCNT) {
  992. dev_err(host->dev, "TX/RX FIFO non-empty before start of IO. Reset\n");
  993. msdc_reset_hw(host);
  994. }
  995. cmd->error = 0;
  996. rawcmd = msdc_cmd_prepare_raw_cmd(host, mrq, cmd);
  997. sdr_set_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  998. writel(cmd->arg, host->base + SDC_ARG);
  999. writel(rawcmd, host->base + SDC_CMD);
  1000. }
  1001. static void msdc_cmd_next(struct msdc_host *host,
  1002. struct mmc_request *mrq, struct mmc_command *cmd)
  1003. {
  1004. if ((cmd->error &&
  1005. !(cmd->error == -EILSEQ &&
  1006. (cmd->opcode == MMC_SEND_TUNING_BLOCK ||
  1007. cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200))) ||
  1008. (mrq->sbc && mrq->sbc->error))
  1009. msdc_request_done(host, mrq);
  1010. else if (cmd == mrq->sbc)
  1011. msdc_start_command(host, mrq, mrq->cmd);
  1012. else if (!cmd->data)
  1013. msdc_request_done(host, mrq);
  1014. else
  1015. msdc_start_data(host, mrq, cmd, cmd->data);
  1016. }
  1017. static void msdc_ops_request(struct mmc_host *mmc, struct mmc_request *mrq)
  1018. {
  1019. struct msdc_host *host = mmc_priv(mmc);
  1020. host->error = 0;
  1021. WARN_ON(host->mrq);
  1022. host->mrq = mrq;
  1023. if (mrq->data)
  1024. msdc_prepare_data(host, mrq);
  1025. /* if SBC is required, we have HW option and SW option.
  1026. * if HW option is enabled, and SBC does not have "special" flags,
  1027. * use HW option, otherwise use SW option
  1028. */
  1029. if (mrq->sbc && (!mmc_card_mmc(mmc->card) ||
  1030. (mrq->sbc->arg & 0xFFFF0000)))
  1031. msdc_start_command(host, mrq, mrq->sbc);
  1032. else
  1033. msdc_start_command(host, mrq, mrq->cmd);
  1034. }
  1035. static void msdc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
  1036. {
  1037. struct msdc_host *host = mmc_priv(mmc);
  1038. struct mmc_data *data = mrq->data;
  1039. if (!data)
  1040. return;
  1041. msdc_prepare_data(host, mrq);
  1042. data->host_cookie |= MSDC_ASYNC_FLAG;
  1043. }
  1044. static void msdc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  1045. int err)
  1046. {
  1047. struct msdc_host *host = mmc_priv(mmc);
  1048. struct mmc_data *data;
  1049. data = mrq->data;
  1050. if (!data)
  1051. return;
  1052. if (data->host_cookie) {
  1053. data->host_cookie &= ~MSDC_ASYNC_FLAG;
  1054. msdc_unprepare_data(host, mrq);
  1055. }
  1056. }
  1057. static void msdc_data_xfer_next(struct msdc_host *host,
  1058. struct mmc_request *mrq, struct mmc_data *data)
  1059. {
  1060. if (mmc_op_multi(mrq->cmd->opcode) && mrq->stop && !mrq->stop->error &&
  1061. !mrq->sbc)
  1062. msdc_start_command(host, mrq, mrq->stop);
  1063. else
  1064. msdc_request_done(host, mrq);
  1065. }
  1066. static bool msdc_data_xfer_done(struct msdc_host *host, u32 events,
  1067. struct mmc_request *mrq, struct mmc_data *data)
  1068. {
  1069. struct mmc_command *stop = data->stop;
  1070. unsigned long flags;
  1071. bool done;
  1072. unsigned int check_data = events &
  1073. (MSDC_INT_XFER_COMPL | MSDC_INT_DATCRCERR | MSDC_INT_DATTMO
  1074. | MSDC_INT_DMA_BDCSERR | MSDC_INT_DMA_GPDCSERR
  1075. | MSDC_INT_DMA_PROTECT);
  1076. spin_lock_irqsave(&host->lock, flags);
  1077. done = !host->data;
  1078. if (check_data)
  1079. host->data = NULL;
  1080. spin_unlock_irqrestore(&host->lock, flags);
  1081. if (done)
  1082. return true;
  1083. if (check_data || (stop && stop->error)) {
  1084. dev_dbg(host->dev, "DMA status: 0x%8X\n",
  1085. readl(host->base + MSDC_DMA_CFG));
  1086. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_STOP,
  1087. 1);
  1088. while (readl(host->base + MSDC_DMA_CFG) & MSDC_DMA_CFG_STS)
  1089. cpu_relax();
  1090. sdr_clr_bits(host->base + MSDC_INTEN, data_ints_mask);
  1091. dev_dbg(host->dev, "DMA stop\n");
  1092. if ((events & MSDC_INT_XFER_COMPL) && (!stop || !stop->error)) {
  1093. data->bytes_xfered = data->blocks * data->blksz;
  1094. } else {
  1095. dev_dbg(host->dev, "interrupt events: %x\n", events);
  1096. msdc_reset_hw(host);
  1097. host->error |= REQ_DAT_ERR;
  1098. data->bytes_xfered = 0;
  1099. if (events & MSDC_INT_DATTMO)
  1100. data->error = -ETIMEDOUT;
  1101. else if (events & MSDC_INT_DATCRCERR)
  1102. data->error = -EILSEQ;
  1103. dev_dbg(host->dev, "%s: cmd=%d; blocks=%d",
  1104. __func__, mrq->cmd->opcode, data->blocks);
  1105. dev_dbg(host->dev, "data_error=%d xfer_size=%d\n",
  1106. (int)data->error, data->bytes_xfered);
  1107. }
  1108. msdc_data_xfer_next(host, mrq, data);
  1109. done = true;
  1110. }
  1111. return done;
  1112. }
  1113. static void msdc_set_buswidth(struct msdc_host *host, u32 width)
  1114. {
  1115. u32 val = readl(host->base + SDC_CFG);
  1116. val &= ~SDC_CFG_BUSWIDTH;
  1117. switch (width) {
  1118. default:
  1119. case MMC_BUS_WIDTH_1:
  1120. val |= (MSDC_BUS_1BITS << 16);
  1121. break;
  1122. case MMC_BUS_WIDTH_4:
  1123. val |= (MSDC_BUS_4BITS << 16);
  1124. break;
  1125. case MMC_BUS_WIDTH_8:
  1126. val |= (MSDC_BUS_8BITS << 16);
  1127. break;
  1128. }
  1129. writel(val, host->base + SDC_CFG);
  1130. dev_dbg(host->dev, "Bus Width = %d", width);
  1131. }
  1132. static int msdc_ops_switch_volt(struct mmc_host *mmc, struct mmc_ios *ios)
  1133. {
  1134. struct msdc_host *host = mmc_priv(mmc);
  1135. int ret = 0;
  1136. if (!IS_ERR(mmc->supply.vqmmc)) {
  1137. if (ios->signal_voltage != MMC_SIGNAL_VOLTAGE_330 &&
  1138. ios->signal_voltage != MMC_SIGNAL_VOLTAGE_180) {
  1139. dev_err(host->dev, "Unsupported signal voltage!\n");
  1140. return -EINVAL;
  1141. }
  1142. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1143. if (ret) {
  1144. dev_dbg(host->dev, "Regulator set error %d (%d)\n",
  1145. ret, ios->signal_voltage);
  1146. } else {
  1147. /* Apply different pinctrl settings for different signal voltage */
  1148. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)
  1149. pinctrl_select_state(host->pinctrl, host->pins_uhs);
  1150. else
  1151. pinctrl_select_state(host->pinctrl, host->pins_default);
  1152. }
  1153. }
  1154. return ret;
  1155. }
  1156. static int msdc_card_busy(struct mmc_host *mmc)
  1157. {
  1158. struct msdc_host *host = mmc_priv(mmc);
  1159. u32 status = readl(host->base + MSDC_PS);
  1160. /* only check if data0 is low */
  1161. return !(status & BIT(16));
  1162. }
  1163. static void msdc_request_timeout(struct work_struct *work)
  1164. {
  1165. struct msdc_host *host = container_of(work, struct msdc_host,
  1166. req_timeout.work);
  1167. /* simulate HW timeout status */
  1168. dev_err(host->dev, "%s: aborting cmd/data/mrq\n", __func__);
  1169. if (host->mrq) {
  1170. dev_err(host->dev, "%s: aborting mrq=%p cmd=%d\n", __func__,
  1171. host->mrq, host->mrq->cmd->opcode);
  1172. if (host->cmd) {
  1173. dev_err(host->dev, "%s: aborting cmd=%d\n",
  1174. __func__, host->cmd->opcode);
  1175. msdc_cmd_done(host, MSDC_INT_CMDTMO, host->mrq,
  1176. host->cmd);
  1177. } else if (host->data) {
  1178. dev_err(host->dev, "%s: abort data: cmd%d; %d blocks\n",
  1179. __func__, host->mrq->cmd->opcode,
  1180. host->data->blocks);
  1181. msdc_data_xfer_done(host, MSDC_INT_DATTMO, host->mrq,
  1182. host->data);
  1183. }
  1184. }
  1185. }
  1186. static irqreturn_t msdc_irq(int irq, void *dev_id)
  1187. {
  1188. struct msdc_host *host = (struct msdc_host *) dev_id;
  1189. while (true) {
  1190. unsigned long flags;
  1191. struct mmc_request *mrq;
  1192. struct mmc_command *cmd;
  1193. struct mmc_data *data;
  1194. u32 events, event_mask;
  1195. spin_lock_irqsave(&host->lock, flags);
  1196. events = readl(host->base + MSDC_INT);
  1197. event_mask = readl(host->base + MSDC_INTEN);
  1198. /* clear interrupts */
  1199. writel(events & event_mask, host->base + MSDC_INT);
  1200. mrq = host->mrq;
  1201. cmd = host->cmd;
  1202. data = host->data;
  1203. spin_unlock_irqrestore(&host->lock, flags);
  1204. if (!(events & event_mask))
  1205. break;
  1206. if (!mrq) {
  1207. dev_err(host->dev,
  1208. "%s: MRQ=NULL; events=%08X; event_mask=%08X\n",
  1209. __func__, events, event_mask);
  1210. WARN_ON(1);
  1211. break;
  1212. }
  1213. dev_dbg(host->dev, "%s: events=%08X\n", __func__, events);
  1214. if (cmd)
  1215. msdc_cmd_done(host, events, mrq, cmd);
  1216. else if (data)
  1217. msdc_data_xfer_done(host, events, mrq, data);
  1218. }
  1219. return IRQ_HANDLED;
  1220. }
  1221. static void msdc_init_hw(struct msdc_host *host)
  1222. {
  1223. u32 val;
  1224. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1225. /* Configure to MMC/SD mode, clock free running */
  1226. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_MODE | MSDC_CFG_CKPDN);
  1227. /* Reset */
  1228. msdc_reset_hw(host);
  1229. /* Disable card detection */
  1230. sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
  1231. /* Disable and clear all interrupts */
  1232. writel(0, host->base + MSDC_INTEN);
  1233. val = readl(host->base + MSDC_INT);
  1234. writel(val, host->base + MSDC_INT);
  1235. if (host->top_base) {
  1236. writel(0, host->top_base + EMMC_TOP_CONTROL);
  1237. writel(0, host->top_base + EMMC_TOP_CMD);
  1238. } else {
  1239. writel(0, host->base + tune_reg);
  1240. }
  1241. writel(0, host->base + MSDC_IOCON);
  1242. sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_DDLSEL, 0);
  1243. writel(0x403c0046, host->base + MSDC_PATCH_BIT);
  1244. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 1);
  1245. writel(0xffff4089, host->base + MSDC_PATCH_BIT1);
  1246. sdr_set_bits(host->base + EMMC50_CFG0, EMMC50_CFG_CFCSTS_SEL);
  1247. if (host->dev_comp->stop_clk_fix) {
  1248. sdr_set_field(host->base + MSDC_PATCH_BIT1,
  1249. MSDC_PATCH_BIT1_STOP_DLY, 3);
  1250. sdr_clr_bits(host->base + SDC_FIFO_CFG,
  1251. SDC_FIFO_CFG_WRVALIDSEL);
  1252. sdr_clr_bits(host->base + SDC_FIFO_CFG,
  1253. SDC_FIFO_CFG_RDVALIDSEL);
  1254. }
  1255. if (host->dev_comp->busy_check)
  1256. sdr_clr_bits(host->base + MSDC_PATCH_BIT1, (1 << 7));
  1257. if (host->dev_comp->async_fifo) {
  1258. sdr_set_field(host->base + MSDC_PATCH_BIT2,
  1259. MSDC_PB2_RESPWAIT, 3);
  1260. if (host->dev_comp->enhance_rx) {
  1261. if (host->top_base)
  1262. sdr_set_bits(host->top_base + EMMC_TOP_CONTROL,
  1263. SDC_RX_ENH_EN);
  1264. else
  1265. sdr_set_bits(host->base + SDC_ADV_CFG0,
  1266. SDC_RX_ENHANCE_EN);
  1267. } else {
  1268. sdr_set_field(host->base + MSDC_PATCH_BIT2,
  1269. MSDC_PB2_RESPSTSENSEL, 2);
  1270. sdr_set_field(host->base + MSDC_PATCH_BIT2,
  1271. MSDC_PB2_CRCSTSENSEL, 2);
  1272. }
  1273. /* use async fifo, then no need tune internal delay */
  1274. sdr_clr_bits(host->base + MSDC_PATCH_BIT2,
  1275. MSDC_PATCH_BIT2_CFGRESP);
  1276. sdr_set_bits(host->base + MSDC_PATCH_BIT2,
  1277. MSDC_PATCH_BIT2_CFGCRCSTS);
  1278. }
  1279. if (host->dev_comp->support_64g)
  1280. sdr_set_bits(host->base + MSDC_PATCH_BIT2,
  1281. MSDC_PB2_SUPPORT_64G);
  1282. if (host->dev_comp->data_tune) {
  1283. if (host->top_base) {
  1284. sdr_set_bits(host->top_base + EMMC_TOP_CONTROL,
  1285. PAD_DAT_RD_RXDLY_SEL);
  1286. sdr_clr_bits(host->top_base + EMMC_TOP_CONTROL,
  1287. DATA_K_VALUE_SEL);
  1288. sdr_set_bits(host->top_base + EMMC_TOP_CMD,
  1289. PAD_CMD_RD_RXDLY_SEL);
  1290. } else {
  1291. sdr_set_bits(host->base + tune_reg,
  1292. MSDC_PAD_TUNE_RD_SEL |
  1293. MSDC_PAD_TUNE_CMD_SEL);
  1294. }
  1295. } else {
  1296. /* choose clock tune */
  1297. if (host->top_base)
  1298. sdr_set_bits(host->top_base + EMMC_TOP_CONTROL,
  1299. PAD_RXDLY_SEL);
  1300. else
  1301. sdr_set_bits(host->base + tune_reg,
  1302. MSDC_PAD_TUNE_RXDLYSEL);
  1303. }
  1304. /* Configure to enable SDIO mode.
  1305. * it's must otherwise sdio cmd5 failed
  1306. */
  1307. sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIO);
  1308. /* disable detect SDIO device interrupt function */
  1309. sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
  1310. /* Configure to default data timeout */
  1311. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, 3);
  1312. host->def_tune_para.iocon = readl(host->base + MSDC_IOCON);
  1313. host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
  1314. if (host->top_base) {
  1315. host->def_tune_para.emmc_top_control =
  1316. readl(host->top_base + EMMC_TOP_CONTROL);
  1317. host->def_tune_para.emmc_top_cmd =
  1318. readl(host->top_base + EMMC_TOP_CMD);
  1319. host->saved_tune_para.emmc_top_control =
  1320. readl(host->top_base + EMMC_TOP_CONTROL);
  1321. host->saved_tune_para.emmc_top_cmd =
  1322. readl(host->top_base + EMMC_TOP_CMD);
  1323. } else {
  1324. host->def_tune_para.pad_tune = readl(host->base + tune_reg);
  1325. host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
  1326. }
  1327. dev_dbg(host->dev, "init hardware done!");
  1328. }
  1329. static void msdc_deinit_hw(struct msdc_host *host)
  1330. {
  1331. u32 val;
  1332. /* Disable and clear all interrupts */
  1333. writel(0, host->base + MSDC_INTEN);
  1334. val = readl(host->base + MSDC_INT);
  1335. writel(val, host->base + MSDC_INT);
  1336. }
  1337. /* init gpd and bd list in msdc_drv_probe */
  1338. static void msdc_init_gpd_bd(struct msdc_host *host, struct msdc_dma *dma)
  1339. {
  1340. struct mt_gpdma_desc *gpd = dma->gpd;
  1341. struct mt_bdma_desc *bd = dma->bd;
  1342. dma_addr_t dma_addr;
  1343. int i;
  1344. memset(gpd, 0, sizeof(struct mt_gpdma_desc) * 2);
  1345. dma_addr = dma->gpd_addr + sizeof(struct mt_gpdma_desc);
  1346. gpd->gpd_info = GPDMA_DESC_BDP; /* hwo, cs, bd pointer */
  1347. /* gpd->next is must set for desc DMA
  1348. * That's why must alloc 2 gpd structure.
  1349. */
  1350. gpd->next = lower_32_bits(dma_addr);
  1351. if (host->dev_comp->support_64g)
  1352. gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 24;
  1353. dma_addr = dma->bd_addr;
  1354. gpd->ptr = lower_32_bits(dma->bd_addr); /* physical address */
  1355. if (host->dev_comp->support_64g)
  1356. gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 28;
  1357. memset(bd, 0, sizeof(struct mt_bdma_desc) * MAX_BD_NUM);
  1358. for (i = 0; i < (MAX_BD_NUM - 1); i++) {
  1359. dma_addr = dma->bd_addr + sizeof(*bd) * (i + 1);
  1360. bd[i].next = lower_32_bits(dma_addr);
  1361. if (host->dev_comp->support_64g)
  1362. bd[i].bd_info |= (upper_32_bits(dma_addr) & 0xf) << 24;
  1363. }
  1364. }
  1365. static void msdc_ops_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  1366. {
  1367. struct msdc_host *host = mmc_priv(mmc);
  1368. int ret;
  1369. msdc_set_buswidth(host, ios->bus_width);
  1370. /* Suspend/Resume will do power off/on */
  1371. switch (ios->power_mode) {
  1372. case MMC_POWER_UP:
  1373. if (!IS_ERR(mmc->supply.vmmc)) {
  1374. msdc_init_hw(host);
  1375. ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
  1376. ios->vdd);
  1377. if (ret) {
  1378. dev_err(host->dev, "Failed to set vmmc power!\n");
  1379. return;
  1380. }
  1381. }
  1382. break;
  1383. case MMC_POWER_ON:
  1384. if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
  1385. ret = regulator_enable(mmc->supply.vqmmc);
  1386. if (ret)
  1387. dev_err(host->dev, "Failed to set vqmmc power!\n");
  1388. else
  1389. host->vqmmc_enabled = true;
  1390. }
  1391. break;
  1392. case MMC_POWER_OFF:
  1393. if (!IS_ERR(mmc->supply.vmmc))
  1394. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
  1395. if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
  1396. regulator_disable(mmc->supply.vqmmc);
  1397. host->vqmmc_enabled = false;
  1398. }
  1399. break;
  1400. default:
  1401. break;
  1402. }
  1403. if (host->mclk != ios->clock || host->timing != ios->timing)
  1404. msdc_set_mclk(host, ios->timing, ios->clock);
  1405. }
  1406. static u32 test_delay_bit(u32 delay, u32 bit)
  1407. {
  1408. bit %= PAD_DELAY_MAX;
  1409. return delay & (1 << bit);
  1410. }
  1411. static int get_delay_len(u32 delay, u32 start_bit)
  1412. {
  1413. int i;
  1414. for (i = 0; i < (PAD_DELAY_MAX - start_bit); i++) {
  1415. if (test_delay_bit(delay, start_bit + i) == 0)
  1416. return i;
  1417. }
  1418. return PAD_DELAY_MAX - start_bit;
  1419. }
  1420. static struct msdc_delay_phase get_best_delay(struct msdc_host *host, u32 delay)
  1421. {
  1422. int start = 0, len = 0;
  1423. int start_final = 0, len_final = 0;
  1424. u8 final_phase = 0xff;
  1425. struct msdc_delay_phase delay_phase = { 0, };
  1426. if (delay == 0) {
  1427. dev_err(host->dev, "phase error: [map:%x]\n", delay);
  1428. delay_phase.final_phase = final_phase;
  1429. return delay_phase;
  1430. }
  1431. while (start < PAD_DELAY_MAX) {
  1432. len = get_delay_len(delay, start);
  1433. if (len_final < len) {
  1434. start_final = start;
  1435. len_final = len;
  1436. }
  1437. start += len ? len : 1;
  1438. if (len >= 12 && start_final < 4)
  1439. break;
  1440. }
  1441. /* The rule is that to find the smallest delay cell */
  1442. if (start_final == 0)
  1443. final_phase = (start_final + len_final / 3) % PAD_DELAY_MAX;
  1444. else
  1445. final_phase = (start_final + len_final / 2) % PAD_DELAY_MAX;
  1446. dev_info(host->dev, "phase: [map:%x] [maxlen:%d] [final:%d]\n",
  1447. delay, len_final, final_phase);
  1448. delay_phase.maxlen = len_final;
  1449. delay_phase.start = start_final;
  1450. delay_phase.final_phase = final_phase;
  1451. return delay_phase;
  1452. }
  1453. static inline void msdc_set_cmd_delay(struct msdc_host *host, u32 value)
  1454. {
  1455. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1456. if (host->top_base)
  1457. sdr_set_field(host->top_base + EMMC_TOP_CMD, PAD_CMD_RXDLY,
  1458. value);
  1459. else
  1460. sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRDLY,
  1461. value);
  1462. }
  1463. static inline void msdc_set_data_delay(struct msdc_host *host, u32 value)
  1464. {
  1465. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1466. if (host->top_base)
  1467. sdr_set_field(host->top_base + EMMC_TOP_CONTROL,
  1468. PAD_DAT_RD_RXDLY, value);
  1469. else
  1470. sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_DATRRDLY,
  1471. value);
  1472. }
  1473. static int msdc_tune_response(struct mmc_host *mmc, u32 opcode)
  1474. {
  1475. struct msdc_host *host = mmc_priv(mmc);
  1476. u32 rise_delay = 0, fall_delay = 0;
  1477. struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
  1478. struct msdc_delay_phase internal_delay_phase;
  1479. u8 final_delay, final_maxlen;
  1480. u32 internal_delay = 0;
  1481. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1482. int cmd_err;
  1483. int i, j;
  1484. if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
  1485. mmc->ios.timing == MMC_TIMING_UHS_SDR104)
  1486. sdr_set_field(host->base + tune_reg,
  1487. MSDC_PAD_TUNE_CMDRRDLY,
  1488. host->hs200_cmd_int_delay);
  1489. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1490. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1491. msdc_set_cmd_delay(host, i);
  1492. /*
  1493. * Using the same parameters, it may sometimes pass the test,
  1494. * but sometimes it may fail. To make sure the parameters are
  1495. * more stable, we test each set of parameters 3 times.
  1496. */
  1497. for (j = 0; j < 3; j++) {
  1498. mmc_send_tuning(mmc, opcode, &cmd_err);
  1499. if (!cmd_err) {
  1500. rise_delay |= (1 << i);
  1501. } else {
  1502. rise_delay &= ~(1 << i);
  1503. break;
  1504. }
  1505. }
  1506. }
  1507. final_rise_delay = get_best_delay(host, rise_delay);
  1508. /* if rising edge has enough margin, then do not scan falling edge */
  1509. if (final_rise_delay.maxlen >= 12 ||
  1510. (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
  1511. goto skip_fall;
  1512. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1513. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1514. msdc_set_cmd_delay(host, i);
  1515. /*
  1516. * Using the same parameters, it may sometimes pass the test,
  1517. * but sometimes it may fail. To make sure the parameters are
  1518. * more stable, we test each set of parameters 3 times.
  1519. */
  1520. for (j = 0; j < 3; j++) {
  1521. mmc_send_tuning(mmc, opcode, &cmd_err);
  1522. if (!cmd_err) {
  1523. fall_delay |= (1 << i);
  1524. } else {
  1525. fall_delay &= ~(1 << i);
  1526. break;
  1527. }
  1528. }
  1529. }
  1530. final_fall_delay = get_best_delay(host, fall_delay);
  1531. skip_fall:
  1532. final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
  1533. if (final_fall_delay.maxlen >= 12 && final_fall_delay.start < 4)
  1534. final_maxlen = final_fall_delay.maxlen;
  1535. if (final_maxlen == final_rise_delay.maxlen) {
  1536. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1537. final_delay = final_rise_delay.final_phase;
  1538. } else {
  1539. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1540. final_delay = final_fall_delay.final_phase;
  1541. }
  1542. msdc_set_cmd_delay(host, final_delay);
  1543. if (host->dev_comp->async_fifo || host->hs200_cmd_int_delay)
  1544. goto skip_internal;
  1545. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1546. sdr_set_field(host->base + tune_reg,
  1547. MSDC_PAD_TUNE_CMDRRDLY, i);
  1548. mmc_send_tuning(mmc, opcode, &cmd_err);
  1549. if (!cmd_err)
  1550. internal_delay |= (1 << i);
  1551. }
  1552. dev_dbg(host->dev, "Final internal delay: 0x%x\n", internal_delay);
  1553. internal_delay_phase = get_best_delay(host, internal_delay);
  1554. sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRRDLY,
  1555. internal_delay_phase.final_phase);
  1556. skip_internal:
  1557. dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
  1558. return final_delay == 0xff ? -EIO : 0;
  1559. }
  1560. static int hs400_tune_response(struct mmc_host *mmc, u32 opcode)
  1561. {
  1562. struct msdc_host *host = mmc_priv(mmc);
  1563. u32 cmd_delay = 0;
  1564. struct msdc_delay_phase final_cmd_delay = { 0,};
  1565. u8 final_delay;
  1566. int cmd_err;
  1567. int i, j;
  1568. /* select EMMC50 PAD CMD tune */
  1569. sdr_set_bits(host->base + PAD_CMD_TUNE, BIT(0));
  1570. if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
  1571. mmc->ios.timing == MMC_TIMING_UHS_SDR104)
  1572. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1573. MSDC_PAD_TUNE_CMDRRDLY,
  1574. host->hs200_cmd_int_delay);
  1575. if (host->hs400_cmd_resp_sel_rising)
  1576. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1577. else
  1578. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1579. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1580. sdr_set_field(host->base + PAD_CMD_TUNE,
  1581. PAD_CMD_TUNE_RX_DLY3, i);
  1582. /*
  1583. * Using the same parameters, it may sometimes pass the test,
  1584. * but sometimes it may fail. To make sure the parameters are
  1585. * more stable, we test each set of parameters 3 times.
  1586. */
  1587. for (j = 0; j < 3; j++) {
  1588. mmc_send_tuning(mmc, opcode, &cmd_err);
  1589. if (!cmd_err) {
  1590. cmd_delay |= (1 << i);
  1591. } else {
  1592. cmd_delay &= ~(1 << i);
  1593. break;
  1594. }
  1595. }
  1596. }
  1597. final_cmd_delay = get_best_delay(host, cmd_delay);
  1598. sdr_set_field(host->base + PAD_CMD_TUNE, PAD_CMD_TUNE_RX_DLY3,
  1599. final_cmd_delay.final_phase);
  1600. final_delay = final_cmd_delay.final_phase;
  1601. dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
  1602. return final_delay == 0xff ? -EIO : 0;
  1603. }
  1604. static int msdc_tune_data(struct mmc_host *mmc, u32 opcode)
  1605. {
  1606. struct msdc_host *host = mmc_priv(mmc);
  1607. u32 rise_delay = 0, fall_delay = 0;
  1608. struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
  1609. u8 final_delay, final_maxlen;
  1610. int i, ret;
  1611. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_INT_DAT_LATCH_CK_SEL,
  1612. host->latch_ck);
  1613. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1614. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1615. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1616. msdc_set_data_delay(host, i);
  1617. ret = mmc_send_tuning(mmc, opcode, NULL);
  1618. if (!ret)
  1619. rise_delay |= (1 << i);
  1620. }
  1621. final_rise_delay = get_best_delay(host, rise_delay);
  1622. /* if rising edge has enough margin, then do not scan falling edge */
  1623. if (final_rise_delay.maxlen >= 12 ||
  1624. (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
  1625. goto skip_fall;
  1626. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1627. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1628. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1629. msdc_set_data_delay(host, i);
  1630. ret = mmc_send_tuning(mmc, opcode, NULL);
  1631. if (!ret)
  1632. fall_delay |= (1 << i);
  1633. }
  1634. final_fall_delay = get_best_delay(host, fall_delay);
  1635. skip_fall:
  1636. final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
  1637. if (final_maxlen == final_rise_delay.maxlen) {
  1638. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1639. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1640. final_delay = final_rise_delay.final_phase;
  1641. } else {
  1642. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1643. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1644. final_delay = final_fall_delay.final_phase;
  1645. }
  1646. msdc_set_data_delay(host, final_delay);
  1647. dev_dbg(host->dev, "Final data pad delay: %x\n", final_delay);
  1648. return final_delay == 0xff ? -EIO : 0;
  1649. }
  1650. /*
  1651. * MSDC IP which supports data tune + async fifo can do CMD/DAT tune
  1652. * together, which can save the tuning time.
  1653. */
  1654. static int msdc_tune_together(struct mmc_host *mmc, u32 opcode)
  1655. {
  1656. struct msdc_host *host = mmc_priv(mmc);
  1657. u32 rise_delay = 0, fall_delay = 0;
  1658. struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
  1659. u8 final_delay, final_maxlen;
  1660. int i, ret;
  1661. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_INT_DAT_LATCH_CK_SEL,
  1662. host->latch_ck);
  1663. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1664. sdr_clr_bits(host->base + MSDC_IOCON,
  1665. MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
  1666. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1667. msdc_set_cmd_delay(host, i);
  1668. msdc_set_data_delay(host, i);
  1669. ret = mmc_send_tuning(mmc, opcode, NULL);
  1670. if (!ret)
  1671. rise_delay |= (1 << i);
  1672. }
  1673. final_rise_delay = get_best_delay(host, rise_delay);
  1674. /* if rising edge has enough margin, then do not scan falling edge */
  1675. if (final_rise_delay.maxlen >= 12 ||
  1676. (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
  1677. goto skip_fall;
  1678. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1679. sdr_set_bits(host->base + MSDC_IOCON,
  1680. MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
  1681. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1682. msdc_set_cmd_delay(host, i);
  1683. msdc_set_data_delay(host, i);
  1684. ret = mmc_send_tuning(mmc, opcode, NULL);
  1685. if (!ret)
  1686. fall_delay |= (1 << i);
  1687. }
  1688. final_fall_delay = get_best_delay(host, fall_delay);
  1689. skip_fall:
  1690. final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
  1691. if (final_maxlen == final_rise_delay.maxlen) {
  1692. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1693. sdr_clr_bits(host->base + MSDC_IOCON,
  1694. MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
  1695. final_delay = final_rise_delay.final_phase;
  1696. } else {
  1697. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1698. sdr_set_bits(host->base + MSDC_IOCON,
  1699. MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
  1700. final_delay = final_fall_delay.final_phase;
  1701. }
  1702. msdc_set_cmd_delay(host, final_delay);
  1703. msdc_set_data_delay(host, final_delay);
  1704. dev_dbg(host->dev, "Final pad delay: %x\n", final_delay);
  1705. return final_delay == 0xff ? -EIO : 0;
  1706. }
  1707. static int msdc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1708. {
  1709. struct msdc_host *host = mmc_priv(mmc);
  1710. int ret;
  1711. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1712. if (host->dev_comp->data_tune && host->dev_comp->async_fifo) {
  1713. ret = msdc_tune_together(mmc, opcode);
  1714. if (host->hs400_mode) {
  1715. sdr_clr_bits(host->base + MSDC_IOCON,
  1716. MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
  1717. msdc_set_data_delay(host, 0);
  1718. }
  1719. goto tune_done;
  1720. }
  1721. if (host->hs400_mode &&
  1722. host->dev_comp->hs400_tune)
  1723. ret = hs400_tune_response(mmc, opcode);
  1724. else
  1725. ret = msdc_tune_response(mmc, opcode);
  1726. if (ret == -EIO) {
  1727. dev_err(host->dev, "Tune response fail!\n");
  1728. return ret;
  1729. }
  1730. if (host->hs400_mode == false) {
  1731. ret = msdc_tune_data(mmc, opcode);
  1732. if (ret == -EIO)
  1733. dev_err(host->dev, "Tune data fail!\n");
  1734. }
  1735. tune_done:
  1736. host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
  1737. host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
  1738. host->saved_tune_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
  1739. if (host->top_base) {
  1740. host->saved_tune_para.emmc_top_control = readl(host->top_base +
  1741. EMMC_TOP_CONTROL);
  1742. host->saved_tune_para.emmc_top_cmd = readl(host->top_base +
  1743. EMMC_TOP_CMD);
  1744. }
  1745. return ret;
  1746. }
  1747. static int msdc_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
  1748. {
  1749. struct msdc_host *host = mmc_priv(mmc);
  1750. host->hs400_mode = true;
  1751. if (host->top_base)
  1752. writel(host->hs400_ds_delay,
  1753. host->top_base + EMMC50_PAD_DS_TUNE);
  1754. else
  1755. writel(host->hs400_ds_delay, host->base + PAD_DS_TUNE);
  1756. /* hs400 mode must set it to 0 */
  1757. sdr_clr_bits(host->base + MSDC_PATCH_BIT2, MSDC_PATCH_BIT2_CFGCRCSTS);
  1758. /* to improve read performance, set outstanding to 2 */
  1759. sdr_set_field(host->base + EMMC50_CFG3, EMMC50_CFG3_OUTS_WR, 2);
  1760. return 0;
  1761. }
  1762. static void msdc_hw_reset(struct mmc_host *mmc)
  1763. {
  1764. struct msdc_host *host = mmc_priv(mmc);
  1765. sdr_set_bits(host->base + EMMC_IOCON, 1);
  1766. udelay(10); /* 10us is enough */
  1767. sdr_clr_bits(host->base + EMMC_IOCON, 1);
  1768. }
  1769. static const struct mmc_host_ops mt_msdc_ops = {
  1770. .post_req = msdc_post_req,
  1771. .pre_req = msdc_pre_req,
  1772. .request = msdc_ops_request,
  1773. .set_ios = msdc_ops_set_ios,
  1774. .get_ro = mmc_gpio_get_ro,
  1775. .get_cd = mmc_gpio_get_cd,
  1776. .start_signal_voltage_switch = msdc_ops_switch_volt,
  1777. .card_busy = msdc_card_busy,
  1778. .execute_tuning = msdc_execute_tuning,
  1779. .prepare_hs400_tuning = msdc_prepare_hs400_tuning,
  1780. .hw_reset = msdc_hw_reset,
  1781. };
  1782. static void msdc_of_property_parse(struct platform_device *pdev,
  1783. struct msdc_host *host)
  1784. {
  1785. of_property_read_u32(pdev->dev.of_node, "mediatek,latch-ck",
  1786. &host->latch_ck);
  1787. of_property_read_u32(pdev->dev.of_node, "hs400-ds-delay",
  1788. &host->hs400_ds_delay);
  1789. of_property_read_u32(pdev->dev.of_node, "mediatek,hs200-cmd-int-delay",
  1790. &host->hs200_cmd_int_delay);
  1791. of_property_read_u32(pdev->dev.of_node, "mediatek,hs400-cmd-int-delay",
  1792. &host->hs400_cmd_int_delay);
  1793. if (of_property_read_bool(pdev->dev.of_node,
  1794. "mediatek,hs400-cmd-resp-sel-rising"))
  1795. host->hs400_cmd_resp_sel_rising = true;
  1796. else
  1797. host->hs400_cmd_resp_sel_rising = false;
  1798. }
  1799. static int msdc_drv_probe(struct platform_device *pdev)
  1800. {
  1801. struct mmc_host *mmc;
  1802. struct msdc_host *host;
  1803. struct resource *res;
  1804. int ret;
  1805. if (!pdev->dev.of_node) {
  1806. dev_err(&pdev->dev, "No DT found\n");
  1807. return -EINVAL;
  1808. }
  1809. /* Allocate MMC host for this device */
  1810. mmc = mmc_alloc_host(sizeof(struct msdc_host), &pdev->dev);
  1811. if (!mmc)
  1812. return -ENOMEM;
  1813. host = mmc_priv(mmc);
  1814. ret = mmc_of_parse(mmc);
  1815. if (ret)
  1816. goto host_free;
  1817. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1818. host->base = devm_ioremap_resource(&pdev->dev, res);
  1819. if (IS_ERR(host->base)) {
  1820. ret = PTR_ERR(host->base);
  1821. goto host_free;
  1822. }
  1823. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1824. host->top_base = devm_ioremap_resource(&pdev->dev, res);
  1825. if (IS_ERR(host->top_base))
  1826. host->top_base = NULL;
  1827. ret = mmc_regulator_get_supply(mmc);
  1828. if (ret)
  1829. goto host_free;
  1830. host->src_clk = devm_clk_get(&pdev->dev, "source");
  1831. if (IS_ERR(host->src_clk)) {
  1832. ret = PTR_ERR(host->src_clk);
  1833. goto host_free;
  1834. }
  1835. host->h_clk = devm_clk_get(&pdev->dev, "hclk");
  1836. if (IS_ERR(host->h_clk)) {
  1837. ret = PTR_ERR(host->h_clk);
  1838. goto host_free;
  1839. }
  1840. host->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
  1841. if (IS_ERR(host->bus_clk))
  1842. host->bus_clk = NULL;
  1843. /*source clock control gate is optional clock*/
  1844. host->src_clk_cg = devm_clk_get(&pdev->dev, "source_cg");
  1845. if (IS_ERR(host->src_clk_cg))
  1846. host->src_clk_cg = NULL;
  1847. host->irq = platform_get_irq(pdev, 0);
  1848. if (host->irq < 0) {
  1849. ret = -EINVAL;
  1850. goto host_free;
  1851. }
  1852. host->pinctrl = devm_pinctrl_get(&pdev->dev);
  1853. if (IS_ERR(host->pinctrl)) {
  1854. ret = PTR_ERR(host->pinctrl);
  1855. dev_err(&pdev->dev, "Cannot find pinctrl!\n");
  1856. goto host_free;
  1857. }
  1858. host->pins_default = pinctrl_lookup_state(host->pinctrl, "default");
  1859. if (IS_ERR(host->pins_default)) {
  1860. ret = PTR_ERR(host->pins_default);
  1861. dev_err(&pdev->dev, "Cannot find pinctrl default!\n");
  1862. goto host_free;
  1863. }
  1864. host->pins_uhs = pinctrl_lookup_state(host->pinctrl, "state_uhs");
  1865. if (IS_ERR(host->pins_uhs)) {
  1866. ret = PTR_ERR(host->pins_uhs);
  1867. dev_err(&pdev->dev, "Cannot find pinctrl uhs!\n");
  1868. goto host_free;
  1869. }
  1870. msdc_of_property_parse(pdev, host);
  1871. host->dev = &pdev->dev;
  1872. host->dev_comp = of_device_get_match_data(&pdev->dev);
  1873. host->mmc = mmc;
  1874. host->src_clk_freq = clk_get_rate(host->src_clk);
  1875. /* Set host parameters to mmc */
  1876. mmc->ops = &mt_msdc_ops;
  1877. if (host->dev_comp->clk_div_bits == 8)
  1878. mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 255);
  1879. else
  1880. mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 4095);
  1881. mmc->caps |= MMC_CAP_ERASE | MMC_CAP_CMD23;
  1882. /* MMC core transfer sizes tunable parameters */
  1883. mmc->max_segs = MAX_BD_NUM;
  1884. mmc->max_seg_size = BDMA_DESC_BUFLEN;
  1885. mmc->max_blk_size = 2048;
  1886. mmc->max_req_size = 512 * 1024;
  1887. mmc->max_blk_count = mmc->max_req_size / 512;
  1888. if (host->dev_comp->support_64g)
  1889. host->dma_mask = DMA_BIT_MASK(36);
  1890. else
  1891. host->dma_mask = DMA_BIT_MASK(32);
  1892. mmc_dev(mmc)->dma_mask = &host->dma_mask;
  1893. host->timeout_clks = 3 * 1048576;
  1894. host->dma.gpd = dma_alloc_coherent(&pdev->dev,
  1895. 2 * sizeof(struct mt_gpdma_desc),
  1896. &host->dma.gpd_addr, GFP_KERNEL);
  1897. host->dma.bd = dma_alloc_coherent(&pdev->dev,
  1898. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1899. &host->dma.bd_addr, GFP_KERNEL);
  1900. if (!host->dma.gpd || !host->dma.bd) {
  1901. ret = -ENOMEM;
  1902. goto release_mem;
  1903. }
  1904. msdc_init_gpd_bd(host, &host->dma);
  1905. INIT_DELAYED_WORK(&host->req_timeout, msdc_request_timeout);
  1906. spin_lock_init(&host->lock);
  1907. platform_set_drvdata(pdev, mmc);
  1908. msdc_ungate_clock(host);
  1909. msdc_init_hw(host);
  1910. ret = devm_request_irq(&pdev->dev, host->irq, msdc_irq,
  1911. IRQF_TRIGGER_LOW | IRQF_ONESHOT, pdev->name, host);
  1912. if (ret)
  1913. goto release;
  1914. pm_runtime_set_active(host->dev);
  1915. pm_runtime_set_autosuspend_delay(host->dev, MTK_MMC_AUTOSUSPEND_DELAY);
  1916. pm_runtime_use_autosuspend(host->dev);
  1917. pm_runtime_enable(host->dev);
  1918. ret = mmc_add_host(mmc);
  1919. if (ret)
  1920. goto end;
  1921. return 0;
  1922. end:
  1923. pm_runtime_disable(host->dev);
  1924. release:
  1925. platform_set_drvdata(pdev, NULL);
  1926. msdc_deinit_hw(host);
  1927. msdc_gate_clock(host);
  1928. release_mem:
  1929. if (host->dma.gpd)
  1930. dma_free_coherent(&pdev->dev,
  1931. 2 * sizeof(struct mt_gpdma_desc),
  1932. host->dma.gpd, host->dma.gpd_addr);
  1933. if (host->dma.bd)
  1934. dma_free_coherent(&pdev->dev,
  1935. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1936. host->dma.bd, host->dma.bd_addr);
  1937. host_free:
  1938. mmc_free_host(mmc);
  1939. return ret;
  1940. }
  1941. static int msdc_drv_remove(struct platform_device *pdev)
  1942. {
  1943. struct mmc_host *mmc;
  1944. struct msdc_host *host;
  1945. mmc = platform_get_drvdata(pdev);
  1946. host = mmc_priv(mmc);
  1947. pm_runtime_get_sync(host->dev);
  1948. platform_set_drvdata(pdev, NULL);
  1949. mmc_remove_host(host->mmc);
  1950. msdc_deinit_hw(host);
  1951. msdc_gate_clock(host);
  1952. pm_runtime_disable(host->dev);
  1953. pm_runtime_put_noidle(host->dev);
  1954. dma_free_coherent(&pdev->dev,
  1955. 2 * sizeof(struct mt_gpdma_desc),
  1956. host->dma.gpd, host->dma.gpd_addr);
  1957. dma_free_coherent(&pdev->dev, MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1958. host->dma.bd, host->dma.bd_addr);
  1959. mmc_free_host(host->mmc);
  1960. return 0;
  1961. }
  1962. #ifdef CONFIG_PM
  1963. static void msdc_save_reg(struct msdc_host *host)
  1964. {
  1965. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1966. host->save_para.msdc_cfg = readl(host->base + MSDC_CFG);
  1967. host->save_para.iocon = readl(host->base + MSDC_IOCON);
  1968. host->save_para.sdc_cfg = readl(host->base + SDC_CFG);
  1969. host->save_para.patch_bit0 = readl(host->base + MSDC_PATCH_BIT);
  1970. host->save_para.patch_bit1 = readl(host->base + MSDC_PATCH_BIT1);
  1971. host->save_para.patch_bit2 = readl(host->base + MSDC_PATCH_BIT2);
  1972. host->save_para.pad_ds_tune = readl(host->base + PAD_DS_TUNE);
  1973. host->save_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
  1974. host->save_para.emmc50_cfg0 = readl(host->base + EMMC50_CFG0);
  1975. host->save_para.emmc50_cfg3 = readl(host->base + EMMC50_CFG3);
  1976. host->save_para.sdc_fifo_cfg = readl(host->base + SDC_FIFO_CFG);
  1977. if (host->top_base) {
  1978. host->save_para.emmc_top_control =
  1979. readl(host->top_base + EMMC_TOP_CONTROL);
  1980. host->save_para.emmc_top_cmd =
  1981. readl(host->top_base + EMMC_TOP_CMD);
  1982. host->save_para.emmc50_pad_ds_tune =
  1983. readl(host->top_base + EMMC50_PAD_DS_TUNE);
  1984. } else {
  1985. host->save_para.pad_tune = readl(host->base + tune_reg);
  1986. }
  1987. }
  1988. static void msdc_restore_reg(struct msdc_host *host)
  1989. {
  1990. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1991. writel(host->save_para.msdc_cfg, host->base + MSDC_CFG);
  1992. writel(host->save_para.iocon, host->base + MSDC_IOCON);
  1993. writel(host->save_para.sdc_cfg, host->base + SDC_CFG);
  1994. writel(host->save_para.patch_bit0, host->base + MSDC_PATCH_BIT);
  1995. writel(host->save_para.patch_bit1, host->base + MSDC_PATCH_BIT1);
  1996. writel(host->save_para.patch_bit2, host->base + MSDC_PATCH_BIT2);
  1997. writel(host->save_para.pad_ds_tune, host->base + PAD_DS_TUNE);
  1998. writel(host->save_para.pad_cmd_tune, host->base + PAD_CMD_TUNE);
  1999. writel(host->save_para.emmc50_cfg0, host->base + EMMC50_CFG0);
  2000. writel(host->save_para.emmc50_cfg3, host->base + EMMC50_CFG3);
  2001. writel(host->save_para.sdc_fifo_cfg, host->base + SDC_FIFO_CFG);
  2002. if (host->top_base) {
  2003. writel(host->save_para.emmc_top_control,
  2004. host->top_base + EMMC_TOP_CONTROL);
  2005. writel(host->save_para.emmc_top_cmd,
  2006. host->top_base + EMMC_TOP_CMD);
  2007. writel(host->save_para.emmc50_pad_ds_tune,
  2008. host->top_base + EMMC50_PAD_DS_TUNE);
  2009. } else {
  2010. writel(host->save_para.pad_tune, host->base + tune_reg);
  2011. }
  2012. }
  2013. static int msdc_runtime_suspend(struct device *dev)
  2014. {
  2015. struct mmc_host *mmc = dev_get_drvdata(dev);
  2016. struct msdc_host *host = mmc_priv(mmc);
  2017. msdc_save_reg(host);
  2018. msdc_gate_clock(host);
  2019. return 0;
  2020. }
  2021. static int msdc_runtime_resume(struct device *dev)
  2022. {
  2023. struct mmc_host *mmc = dev_get_drvdata(dev);
  2024. struct msdc_host *host = mmc_priv(mmc);
  2025. msdc_ungate_clock(host);
  2026. msdc_restore_reg(host);
  2027. return 0;
  2028. }
  2029. #endif
  2030. static const struct dev_pm_ops msdc_dev_pm_ops = {
  2031. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  2032. pm_runtime_force_resume)
  2033. SET_RUNTIME_PM_OPS(msdc_runtime_suspend, msdc_runtime_resume, NULL)
  2034. };
  2035. static struct platform_driver mt_msdc_driver = {
  2036. .probe = msdc_drv_probe,
  2037. .remove = msdc_drv_remove,
  2038. .driver = {
  2039. .name = "mtk-msdc",
  2040. .of_match_table = msdc_of_ids,
  2041. .pm = &msdc_dev_pm_ops,
  2042. },
  2043. };
  2044. module_platform_driver(mt_msdc_driver);
  2045. MODULE_LICENSE("GPL v2");
  2046. MODULE_DESCRIPTION("MediaTek SD/MMC Card Driver");