dw_mmc-exynos.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607
  1. /*
  2. * Exynos Specific Extensions for Synopsys DW Multimedia Card Interface driver
  3. *
  4. * Copyright (C) 2012, Samsung Electronics Co., Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/clk.h>
  14. #include <linux/mmc/host.h>
  15. #include <linux/mmc/mmc.h>
  16. #include <linux/of.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/slab.h>
  20. #include "dw_mmc.h"
  21. #include "dw_mmc-pltfm.h"
  22. #include "dw_mmc-exynos.h"
  23. /* Variations in Exynos specific dw-mshc controller */
  24. enum dw_mci_exynos_type {
  25. DW_MCI_TYPE_EXYNOS4210,
  26. DW_MCI_TYPE_EXYNOS4412,
  27. DW_MCI_TYPE_EXYNOS5250,
  28. DW_MCI_TYPE_EXYNOS5420,
  29. DW_MCI_TYPE_EXYNOS5420_SMU,
  30. DW_MCI_TYPE_EXYNOS7,
  31. DW_MCI_TYPE_EXYNOS7_SMU,
  32. };
  33. /* Exynos implementation specific driver private data */
  34. struct dw_mci_exynos_priv_data {
  35. enum dw_mci_exynos_type ctrl_type;
  36. u8 ciu_div;
  37. u32 sdr_timing;
  38. u32 ddr_timing;
  39. u32 hs400_timing;
  40. u32 tuned_sample;
  41. u32 cur_speed;
  42. u32 dqs_delay;
  43. u32 saved_dqs_en;
  44. u32 saved_strobe_ctrl;
  45. };
  46. static struct dw_mci_exynos_compatible {
  47. char *compatible;
  48. enum dw_mci_exynos_type ctrl_type;
  49. } exynos_compat[] = {
  50. {
  51. .compatible = "samsung,exynos4210-dw-mshc",
  52. .ctrl_type = DW_MCI_TYPE_EXYNOS4210,
  53. }, {
  54. .compatible = "samsung,exynos4412-dw-mshc",
  55. .ctrl_type = DW_MCI_TYPE_EXYNOS4412,
  56. }, {
  57. .compatible = "samsung,exynos5250-dw-mshc",
  58. .ctrl_type = DW_MCI_TYPE_EXYNOS5250,
  59. }, {
  60. .compatible = "samsung,exynos5420-dw-mshc",
  61. .ctrl_type = DW_MCI_TYPE_EXYNOS5420,
  62. }, {
  63. .compatible = "samsung,exynos5420-dw-mshc-smu",
  64. .ctrl_type = DW_MCI_TYPE_EXYNOS5420_SMU,
  65. }, {
  66. .compatible = "samsung,exynos7-dw-mshc",
  67. .ctrl_type = DW_MCI_TYPE_EXYNOS7,
  68. }, {
  69. .compatible = "samsung,exynos7-dw-mshc-smu",
  70. .ctrl_type = DW_MCI_TYPE_EXYNOS7_SMU,
  71. },
  72. };
  73. static inline u8 dw_mci_exynos_get_ciu_div(struct dw_mci *host)
  74. {
  75. struct dw_mci_exynos_priv_data *priv = host->priv;
  76. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4412)
  77. return EXYNOS4412_FIXED_CIU_CLK_DIV;
  78. else if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4210)
  79. return EXYNOS4210_FIXED_CIU_CLK_DIV;
  80. else if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  81. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  82. return SDMMC_CLKSEL_GET_DIV(mci_readl(host, CLKSEL64)) + 1;
  83. else
  84. return SDMMC_CLKSEL_GET_DIV(mci_readl(host, CLKSEL)) + 1;
  85. }
  86. static void dw_mci_exynos_config_smu(struct dw_mci *host)
  87. {
  88. struct dw_mci_exynos_priv_data *priv = host->priv;
  89. /*
  90. * If Exynos is provided the Security management,
  91. * set for non-ecryption mode at this time.
  92. */
  93. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS5420_SMU ||
  94. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) {
  95. mci_writel(host, MPSBEGIN0, 0);
  96. mci_writel(host, MPSEND0, SDMMC_ENDING_SEC_NR_MAX);
  97. mci_writel(host, MPSCTRL0, SDMMC_MPSCTRL_SECURE_WRITE_BIT |
  98. SDMMC_MPSCTRL_NON_SECURE_READ_BIT |
  99. SDMMC_MPSCTRL_VALID |
  100. SDMMC_MPSCTRL_NON_SECURE_WRITE_BIT);
  101. }
  102. }
  103. static int dw_mci_exynos_priv_init(struct dw_mci *host)
  104. {
  105. struct dw_mci_exynos_priv_data *priv = host->priv;
  106. dw_mci_exynos_config_smu(host);
  107. if (priv->ctrl_type >= DW_MCI_TYPE_EXYNOS5420) {
  108. priv->saved_strobe_ctrl = mci_readl(host, HS400_DLINE_CTRL);
  109. priv->saved_dqs_en = mci_readl(host, HS400_DQS_EN);
  110. priv->saved_dqs_en |= AXI_NON_BLOCKING_WR;
  111. mci_writel(host, HS400_DQS_EN, priv->saved_dqs_en);
  112. if (!priv->dqs_delay)
  113. priv->dqs_delay =
  114. DQS_CTRL_GET_RD_DELAY(priv->saved_strobe_ctrl);
  115. }
  116. host->bus_hz /= (priv->ciu_div + 1);
  117. return 0;
  118. }
  119. static void dw_mci_exynos_set_clksel_timing(struct dw_mci *host, u32 timing)
  120. {
  121. struct dw_mci_exynos_priv_data *priv = host->priv;
  122. u32 clksel;
  123. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  124. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  125. clksel = mci_readl(host, CLKSEL64);
  126. else
  127. clksel = mci_readl(host, CLKSEL);
  128. clksel = (clksel & ~SDMMC_CLKSEL_TIMING_MASK) | timing;
  129. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  130. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  131. mci_writel(host, CLKSEL64, clksel);
  132. else
  133. mci_writel(host, CLKSEL, clksel);
  134. /*
  135. * Exynos4412 and Exynos5250 extends the use of CMD register with the
  136. * use of bit 29 (which is reserved on standard MSHC controllers) for
  137. * optionally bypassing the HOLD register for command and data. The
  138. * HOLD register should be bypassed in case there is no phase shift
  139. * applied on CMD/DATA that is sent to the card.
  140. */
  141. if (!SDMMC_CLKSEL_GET_DRV_WD3(clksel) && host->slot)
  142. set_bit(DW_MMC_CARD_NO_USE_HOLD, &host->slot->flags);
  143. }
  144. #ifdef CONFIG_PM
  145. static int dw_mci_exynos_runtime_resume(struct device *dev)
  146. {
  147. struct dw_mci *host = dev_get_drvdata(dev);
  148. int ret;
  149. ret = dw_mci_runtime_resume(dev);
  150. if (ret)
  151. return ret;
  152. dw_mci_exynos_config_smu(host);
  153. return ret;
  154. }
  155. #endif /* CONFIG_PM */
  156. #ifdef CONFIG_PM_SLEEP
  157. /**
  158. * dw_mci_exynos_suspend_noirq - Exynos-specific suspend code
  159. *
  160. * This ensures that device will be in runtime active state in
  161. * dw_mci_exynos_resume_noirq after calling pm_runtime_force_resume()
  162. */
  163. static int dw_mci_exynos_suspend_noirq(struct device *dev)
  164. {
  165. pm_runtime_get_noresume(dev);
  166. return pm_runtime_force_suspend(dev);
  167. }
  168. /**
  169. * dw_mci_exynos_resume_noirq - Exynos-specific resume code
  170. *
  171. * On exynos5420 there is a silicon errata that will sometimes leave the
  172. * WAKEUP_INT bit in the CLKSEL register asserted. This bit is 1 to indicate
  173. * that it fired and we can clear it by writing a 1 back. Clear it to prevent
  174. * interrupts from going off constantly.
  175. *
  176. * We run this code on all exynos variants because it doesn't hurt.
  177. */
  178. static int dw_mci_exynos_resume_noirq(struct device *dev)
  179. {
  180. struct dw_mci *host = dev_get_drvdata(dev);
  181. struct dw_mci_exynos_priv_data *priv = host->priv;
  182. u32 clksel;
  183. int ret;
  184. ret = pm_runtime_force_resume(dev);
  185. if (ret)
  186. return ret;
  187. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  188. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  189. clksel = mci_readl(host, CLKSEL64);
  190. else
  191. clksel = mci_readl(host, CLKSEL);
  192. if (clksel & SDMMC_CLKSEL_WAKEUP_INT) {
  193. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  194. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  195. mci_writel(host, CLKSEL64, clksel);
  196. else
  197. mci_writel(host, CLKSEL, clksel);
  198. }
  199. pm_runtime_put(dev);
  200. return 0;
  201. }
  202. #endif /* CONFIG_PM_SLEEP */
  203. static void dw_mci_exynos_config_hs400(struct dw_mci *host, u32 timing)
  204. {
  205. struct dw_mci_exynos_priv_data *priv = host->priv;
  206. u32 dqs, strobe;
  207. /*
  208. * Not supported to configure register
  209. * related to HS400
  210. */
  211. if (priv->ctrl_type < DW_MCI_TYPE_EXYNOS5420) {
  212. if (timing == MMC_TIMING_MMC_HS400)
  213. dev_warn(host->dev,
  214. "cannot configure HS400, unsupported chipset\n");
  215. return;
  216. }
  217. dqs = priv->saved_dqs_en;
  218. strobe = priv->saved_strobe_ctrl;
  219. if (timing == MMC_TIMING_MMC_HS400) {
  220. dqs |= DATA_STROBE_EN;
  221. strobe = DQS_CTRL_RD_DELAY(strobe, priv->dqs_delay);
  222. } else if (timing == MMC_TIMING_UHS_SDR104) {
  223. dqs &= 0xffffff00;
  224. } else {
  225. dqs &= ~DATA_STROBE_EN;
  226. }
  227. mci_writel(host, HS400_DQS_EN, dqs);
  228. mci_writel(host, HS400_DLINE_CTRL, strobe);
  229. }
  230. static void dw_mci_exynos_adjust_clock(struct dw_mci *host, unsigned int wanted)
  231. {
  232. struct dw_mci_exynos_priv_data *priv = host->priv;
  233. unsigned long actual;
  234. u8 div;
  235. int ret;
  236. /*
  237. * Don't care if wanted clock is zero or
  238. * ciu clock is unavailable
  239. */
  240. if (!wanted || IS_ERR(host->ciu_clk))
  241. return;
  242. /* Guaranteed minimum frequency for cclkin */
  243. if (wanted < EXYNOS_CCLKIN_MIN)
  244. wanted = EXYNOS_CCLKIN_MIN;
  245. if (wanted == priv->cur_speed)
  246. return;
  247. div = dw_mci_exynos_get_ciu_div(host);
  248. ret = clk_set_rate(host->ciu_clk, wanted * div);
  249. if (ret)
  250. dev_warn(host->dev,
  251. "failed to set clk-rate %u error: %d\n",
  252. wanted * div, ret);
  253. actual = clk_get_rate(host->ciu_clk);
  254. host->bus_hz = actual / div;
  255. priv->cur_speed = wanted;
  256. host->current_speed = 0;
  257. }
  258. static void dw_mci_exynos_set_ios(struct dw_mci *host, struct mmc_ios *ios)
  259. {
  260. struct dw_mci_exynos_priv_data *priv = host->priv;
  261. unsigned int wanted = ios->clock;
  262. u32 timing = ios->timing, clksel;
  263. switch (timing) {
  264. case MMC_TIMING_MMC_HS400:
  265. /* Update tuned sample timing */
  266. clksel = SDMMC_CLKSEL_UP_SAMPLE(
  267. priv->hs400_timing, priv->tuned_sample);
  268. wanted <<= 1;
  269. break;
  270. case MMC_TIMING_MMC_DDR52:
  271. clksel = priv->ddr_timing;
  272. /* Should be double rate for DDR mode */
  273. if (ios->bus_width == MMC_BUS_WIDTH_8)
  274. wanted <<= 1;
  275. break;
  276. case MMC_TIMING_UHS_SDR104:
  277. case MMC_TIMING_UHS_SDR50:
  278. clksel = (priv->sdr_timing & 0xfff8ffff) |
  279. (priv->ciu_div << 16);
  280. break;
  281. case MMC_TIMING_UHS_DDR50:
  282. clksel = (priv->ddr_timing & 0xfff8ffff) |
  283. (priv->ciu_div << 16);
  284. break;
  285. default:
  286. clksel = priv->sdr_timing;
  287. }
  288. /* Set clock timing for the requested speed mode*/
  289. dw_mci_exynos_set_clksel_timing(host, clksel);
  290. /* Configure setting for HS400 */
  291. dw_mci_exynos_config_hs400(host, timing);
  292. /* Configure clock rate */
  293. dw_mci_exynos_adjust_clock(host, wanted);
  294. }
  295. static int dw_mci_exynos_parse_dt(struct dw_mci *host)
  296. {
  297. struct dw_mci_exynos_priv_data *priv;
  298. struct device_node *np = host->dev->of_node;
  299. u32 timing[2];
  300. u32 div = 0;
  301. int idx;
  302. int ret;
  303. priv = devm_kzalloc(host->dev, sizeof(*priv), GFP_KERNEL);
  304. if (!priv)
  305. return -ENOMEM;
  306. for (idx = 0; idx < ARRAY_SIZE(exynos_compat); idx++) {
  307. if (of_device_is_compatible(np, exynos_compat[idx].compatible))
  308. priv->ctrl_type = exynos_compat[idx].ctrl_type;
  309. }
  310. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4412)
  311. priv->ciu_div = EXYNOS4412_FIXED_CIU_CLK_DIV - 1;
  312. else if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4210)
  313. priv->ciu_div = EXYNOS4210_FIXED_CIU_CLK_DIV - 1;
  314. else {
  315. of_property_read_u32(np, "samsung,dw-mshc-ciu-div", &div);
  316. priv->ciu_div = div;
  317. }
  318. ret = of_property_read_u32_array(np,
  319. "samsung,dw-mshc-sdr-timing", timing, 2);
  320. if (ret)
  321. return ret;
  322. priv->sdr_timing = SDMMC_CLKSEL_TIMING(timing[0], timing[1], div);
  323. ret = of_property_read_u32_array(np,
  324. "samsung,dw-mshc-ddr-timing", timing, 2);
  325. if (ret)
  326. return ret;
  327. priv->ddr_timing = SDMMC_CLKSEL_TIMING(timing[0], timing[1], div);
  328. ret = of_property_read_u32_array(np,
  329. "samsung,dw-mshc-hs400-timing", timing, 2);
  330. if (!ret && of_property_read_u32(np,
  331. "samsung,read-strobe-delay", &priv->dqs_delay))
  332. dev_dbg(host->dev,
  333. "read-strobe-delay is not found, assuming usage of default value\n");
  334. priv->hs400_timing = SDMMC_CLKSEL_TIMING(timing[0], timing[1],
  335. HS400_FIXED_CIU_CLK_DIV);
  336. host->priv = priv;
  337. return 0;
  338. }
  339. static inline u8 dw_mci_exynos_get_clksmpl(struct dw_mci *host)
  340. {
  341. struct dw_mci_exynos_priv_data *priv = host->priv;
  342. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  343. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  344. return SDMMC_CLKSEL_CCLK_SAMPLE(mci_readl(host, CLKSEL64));
  345. else
  346. return SDMMC_CLKSEL_CCLK_SAMPLE(mci_readl(host, CLKSEL));
  347. }
  348. static inline void dw_mci_exynos_set_clksmpl(struct dw_mci *host, u8 sample)
  349. {
  350. u32 clksel;
  351. struct dw_mci_exynos_priv_data *priv = host->priv;
  352. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  353. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  354. clksel = mci_readl(host, CLKSEL64);
  355. else
  356. clksel = mci_readl(host, CLKSEL);
  357. clksel = SDMMC_CLKSEL_UP_SAMPLE(clksel, sample);
  358. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  359. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  360. mci_writel(host, CLKSEL64, clksel);
  361. else
  362. mci_writel(host, CLKSEL, clksel);
  363. }
  364. static inline u8 dw_mci_exynos_move_next_clksmpl(struct dw_mci *host)
  365. {
  366. struct dw_mci_exynos_priv_data *priv = host->priv;
  367. u32 clksel;
  368. u8 sample;
  369. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  370. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  371. clksel = mci_readl(host, CLKSEL64);
  372. else
  373. clksel = mci_readl(host, CLKSEL);
  374. sample = (clksel + 1) & 0x7;
  375. clksel = SDMMC_CLKSEL_UP_SAMPLE(clksel, sample);
  376. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  377. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU)
  378. mci_writel(host, CLKSEL64, clksel);
  379. else
  380. mci_writel(host, CLKSEL, clksel);
  381. return sample;
  382. }
  383. static s8 dw_mci_exynos_get_best_clksmpl(u8 candiates)
  384. {
  385. const u8 iter = 8;
  386. u8 __c;
  387. s8 i, loc = -1;
  388. for (i = 0; i < iter; i++) {
  389. __c = ror8(candiates, i);
  390. if ((__c & 0xc7) == 0xc7) {
  391. loc = i;
  392. goto out;
  393. }
  394. }
  395. for (i = 0; i < iter; i++) {
  396. __c = ror8(candiates, i);
  397. if ((__c & 0x83) == 0x83) {
  398. loc = i;
  399. goto out;
  400. }
  401. }
  402. out:
  403. return loc;
  404. }
  405. static int dw_mci_exynos_execute_tuning(struct dw_mci_slot *slot, u32 opcode)
  406. {
  407. struct dw_mci *host = slot->host;
  408. struct dw_mci_exynos_priv_data *priv = host->priv;
  409. struct mmc_host *mmc = slot->mmc;
  410. u8 start_smpl, smpl, candiates = 0;
  411. s8 found = -1;
  412. int ret = 0;
  413. start_smpl = dw_mci_exynos_get_clksmpl(host);
  414. do {
  415. mci_writel(host, TMOUT, ~0);
  416. smpl = dw_mci_exynos_move_next_clksmpl(host);
  417. if (!mmc_send_tuning(mmc, opcode, NULL))
  418. candiates |= (1 << smpl);
  419. } while (start_smpl != smpl);
  420. found = dw_mci_exynos_get_best_clksmpl(candiates);
  421. if (found >= 0) {
  422. dw_mci_exynos_set_clksmpl(host, found);
  423. priv->tuned_sample = found;
  424. } else {
  425. ret = -EIO;
  426. }
  427. return ret;
  428. }
  429. static int dw_mci_exynos_prepare_hs400_tuning(struct dw_mci *host,
  430. struct mmc_ios *ios)
  431. {
  432. struct dw_mci_exynos_priv_data *priv = host->priv;
  433. dw_mci_exynos_set_clksel_timing(host, priv->hs400_timing);
  434. dw_mci_exynos_adjust_clock(host, (ios->clock) << 1);
  435. return 0;
  436. }
  437. /* Common capabilities of Exynos4/Exynos5 SoC */
  438. static unsigned long exynos_dwmmc_caps[4] = {
  439. MMC_CAP_1_8V_DDR | MMC_CAP_8_BIT_DATA | MMC_CAP_CMD23,
  440. MMC_CAP_CMD23,
  441. MMC_CAP_CMD23,
  442. MMC_CAP_CMD23,
  443. };
  444. static const struct dw_mci_drv_data exynos_drv_data = {
  445. .caps = exynos_dwmmc_caps,
  446. .num_caps = ARRAY_SIZE(exynos_dwmmc_caps),
  447. .init = dw_mci_exynos_priv_init,
  448. .set_ios = dw_mci_exynos_set_ios,
  449. .parse_dt = dw_mci_exynos_parse_dt,
  450. .execute_tuning = dw_mci_exynos_execute_tuning,
  451. .prepare_hs400_tuning = dw_mci_exynos_prepare_hs400_tuning,
  452. };
  453. static const struct of_device_id dw_mci_exynos_match[] = {
  454. { .compatible = "samsung,exynos4412-dw-mshc",
  455. .data = &exynos_drv_data, },
  456. { .compatible = "samsung,exynos5250-dw-mshc",
  457. .data = &exynos_drv_data, },
  458. { .compatible = "samsung,exynos5420-dw-mshc",
  459. .data = &exynos_drv_data, },
  460. { .compatible = "samsung,exynos5420-dw-mshc-smu",
  461. .data = &exynos_drv_data, },
  462. { .compatible = "samsung,exynos7-dw-mshc",
  463. .data = &exynos_drv_data, },
  464. { .compatible = "samsung,exynos7-dw-mshc-smu",
  465. .data = &exynos_drv_data, },
  466. {},
  467. };
  468. MODULE_DEVICE_TABLE(of, dw_mci_exynos_match);
  469. static int dw_mci_exynos_probe(struct platform_device *pdev)
  470. {
  471. const struct dw_mci_drv_data *drv_data;
  472. const struct of_device_id *match;
  473. int ret;
  474. match = of_match_node(dw_mci_exynos_match, pdev->dev.of_node);
  475. drv_data = match->data;
  476. pm_runtime_get_noresume(&pdev->dev);
  477. pm_runtime_set_active(&pdev->dev);
  478. pm_runtime_enable(&pdev->dev);
  479. ret = dw_mci_pltfm_register(pdev, drv_data);
  480. if (ret) {
  481. pm_runtime_disable(&pdev->dev);
  482. pm_runtime_set_suspended(&pdev->dev);
  483. pm_runtime_put_noidle(&pdev->dev);
  484. return ret;
  485. }
  486. return 0;
  487. }
  488. static int dw_mci_exynos_remove(struct platform_device *pdev)
  489. {
  490. pm_runtime_disable(&pdev->dev);
  491. pm_runtime_set_suspended(&pdev->dev);
  492. pm_runtime_put_noidle(&pdev->dev);
  493. return dw_mci_pltfm_remove(pdev);
  494. }
  495. static const struct dev_pm_ops dw_mci_exynos_pmops = {
  496. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(dw_mci_exynos_suspend_noirq,
  497. dw_mci_exynos_resume_noirq)
  498. SET_RUNTIME_PM_OPS(dw_mci_runtime_suspend,
  499. dw_mci_exynos_runtime_resume,
  500. NULL)
  501. };
  502. static struct platform_driver dw_mci_exynos_pltfm_driver = {
  503. .probe = dw_mci_exynos_probe,
  504. .remove = dw_mci_exynos_remove,
  505. .driver = {
  506. .name = "dwmmc_exynos",
  507. .of_match_table = dw_mci_exynos_match,
  508. .pm = &dw_mci_exynos_pmops,
  509. },
  510. };
  511. module_platform_driver(dw_mci_exynos_pltfm_driver);
  512. MODULE_DESCRIPTION("Samsung Specific DW-MSHC Driver Extension");
  513. MODULE_AUTHOR("Thomas Abraham <thomas.ab@samsung.com");
  514. MODULE_LICENSE("GPL v2");
  515. MODULE_ALIAS("platform:dwmmc_exynos");