pci-me.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516
  1. /*
  2. *
  3. * Intel Management Engine Interface (Intel MEI) Linux driver
  4. * Copyright (c) 2003-2012, Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. */
  16. #include <linux/module.h>
  17. #include <linux/moduleparam.h>
  18. #include <linux/kernel.h>
  19. #include <linux/device.h>
  20. #include <linux/fs.h>
  21. #include <linux/errno.h>
  22. #include <linux/types.h>
  23. #include <linux/fcntl.h>
  24. #include <linux/pci.h>
  25. #include <linux/poll.h>
  26. #include <linux/ioctl.h>
  27. #include <linux/cdev.h>
  28. #include <linux/sched.h>
  29. #include <linux/uuid.h>
  30. #include <linux/compat.h>
  31. #include <linux/jiffies.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/pm_domain.h>
  34. #include <linux/pm_runtime.h>
  35. #include <linux/mei.h>
  36. #include "mei_dev.h"
  37. #include "client.h"
  38. #include "hw-me-regs.h"
  39. #include "hw-me.h"
  40. /* mei_pci_tbl - PCI Device ID Table */
  41. static const struct pci_device_id mei_me_pci_tbl[] = {
  42. {MEI_PCI_DEVICE(MEI_DEV_ID_82946GZ, MEI_ME_ICH_CFG)},
  43. {MEI_PCI_DEVICE(MEI_DEV_ID_82G35, MEI_ME_ICH_CFG)},
  44. {MEI_PCI_DEVICE(MEI_DEV_ID_82Q965, MEI_ME_ICH_CFG)},
  45. {MEI_PCI_DEVICE(MEI_DEV_ID_82G965, MEI_ME_ICH_CFG)},
  46. {MEI_PCI_DEVICE(MEI_DEV_ID_82GM965, MEI_ME_ICH_CFG)},
  47. {MEI_PCI_DEVICE(MEI_DEV_ID_82GME965, MEI_ME_ICH_CFG)},
  48. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82Q35, MEI_ME_ICH_CFG)},
  49. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82G33, MEI_ME_ICH_CFG)},
  50. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82Q33, MEI_ME_ICH_CFG)},
  51. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82X38, MEI_ME_ICH_CFG)},
  52. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_3200, MEI_ME_ICH_CFG)},
  53. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_6, MEI_ME_ICH_CFG)},
  54. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_7, MEI_ME_ICH_CFG)},
  55. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_8, MEI_ME_ICH_CFG)},
  56. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_9, MEI_ME_ICH_CFG)},
  57. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_10, MEI_ME_ICH_CFG)},
  58. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_1, MEI_ME_ICH_CFG)},
  59. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_2, MEI_ME_ICH_CFG)},
  60. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_3, MEI_ME_ICH_CFG)},
  61. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_4, MEI_ME_ICH_CFG)},
  62. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_1, MEI_ME_ICH10_CFG)},
  63. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_2, MEI_ME_ICH10_CFG)},
  64. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_3, MEI_ME_ICH10_CFG)},
  65. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_4, MEI_ME_ICH10_CFG)},
  66. {MEI_PCI_DEVICE(MEI_DEV_ID_IBXPK_1, MEI_ME_PCH_CFG)},
  67. {MEI_PCI_DEVICE(MEI_DEV_ID_IBXPK_2, MEI_ME_PCH_CFG)},
  68. {MEI_PCI_DEVICE(MEI_DEV_ID_CPT_1, MEI_ME_PCH_CPT_PBG_CFG)},
  69. {MEI_PCI_DEVICE(MEI_DEV_ID_PBG_1, MEI_ME_PCH_CPT_PBG_CFG)},
  70. {MEI_PCI_DEVICE(MEI_DEV_ID_PPT_1, MEI_ME_PCH_CFG)},
  71. {MEI_PCI_DEVICE(MEI_DEV_ID_PPT_2, MEI_ME_PCH_CFG)},
  72. {MEI_PCI_DEVICE(MEI_DEV_ID_PPT_3, MEI_ME_PCH_CFG)},
  73. {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_H, MEI_ME_PCH8_SPS_CFG)},
  74. {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_W, MEI_ME_PCH8_SPS_CFG)},
  75. {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_LP, MEI_ME_PCH8_CFG)},
  76. {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_HR, MEI_ME_PCH8_SPS_CFG)},
  77. {MEI_PCI_DEVICE(MEI_DEV_ID_WPT_LP, MEI_ME_PCH8_CFG)},
  78. {MEI_PCI_DEVICE(MEI_DEV_ID_WPT_LP_2, MEI_ME_PCH8_CFG)},
  79. {MEI_PCI_DEVICE(MEI_DEV_ID_SPT, MEI_ME_PCH8_CFG)},
  80. {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_2, MEI_ME_PCH8_CFG)},
  81. {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_H, MEI_ME_PCH8_SPS_CFG)},
  82. {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_H_2, MEI_ME_PCH8_SPS_CFG)},
  83. {MEI_PCI_DEVICE(MEI_DEV_ID_LBG, MEI_ME_PCH8_CFG)},
  84. {MEI_PCI_DEVICE(MEI_DEV_ID_BXT_M, MEI_ME_PCH8_CFG)},
  85. {MEI_PCI_DEVICE(MEI_DEV_ID_APL_I, MEI_ME_PCH8_CFG)},
  86. {MEI_PCI_DEVICE(MEI_DEV_ID_GLK, MEI_ME_PCH8_CFG)},
  87. {MEI_PCI_DEVICE(MEI_DEV_ID_KBP, MEI_ME_PCH8_CFG)},
  88. {MEI_PCI_DEVICE(MEI_DEV_ID_KBP_2, MEI_ME_PCH8_CFG)},
  89. {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_LP, MEI_ME_PCH8_CFG)},
  90. {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_LP_4, MEI_ME_PCH8_CFG)},
  91. {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_H, MEI_ME_PCH8_CFG)},
  92. {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_H_4, MEI_ME_PCH8_CFG)},
  93. /* required last entry */
  94. {0, }
  95. };
  96. MODULE_DEVICE_TABLE(pci, mei_me_pci_tbl);
  97. #ifdef CONFIG_PM
  98. static inline void mei_me_set_pm_domain(struct mei_device *dev);
  99. static inline void mei_me_unset_pm_domain(struct mei_device *dev);
  100. #else
  101. static inline void mei_me_set_pm_domain(struct mei_device *dev) {}
  102. static inline void mei_me_unset_pm_domain(struct mei_device *dev) {}
  103. #endif /* CONFIG_PM */
  104. /**
  105. * mei_me_quirk_probe - probe for devices that doesn't valid ME interface
  106. *
  107. * @pdev: PCI device structure
  108. * @cfg: per generation config
  109. *
  110. * Return: true if ME Interface is valid, false otherwise
  111. */
  112. static bool mei_me_quirk_probe(struct pci_dev *pdev,
  113. const struct mei_cfg *cfg)
  114. {
  115. if (cfg->quirk_probe && cfg->quirk_probe(pdev)) {
  116. dev_info(&pdev->dev, "Device doesn't have valid ME Interface\n");
  117. return false;
  118. }
  119. return true;
  120. }
  121. /**
  122. * mei_me_probe - Device Initialization Routine
  123. *
  124. * @pdev: PCI device structure
  125. * @ent: entry in kcs_pci_tbl
  126. *
  127. * Return: 0 on success, <0 on failure.
  128. */
  129. static int mei_me_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  130. {
  131. const struct mei_cfg *cfg;
  132. struct mei_device *dev;
  133. struct mei_me_hw *hw;
  134. unsigned int irqflags;
  135. int err;
  136. cfg = mei_me_get_cfg(ent->driver_data);
  137. if (!cfg)
  138. return -ENODEV;
  139. if (!mei_me_quirk_probe(pdev, cfg))
  140. return -ENODEV;
  141. /* enable pci dev */
  142. err = pcim_enable_device(pdev);
  143. if (err) {
  144. dev_err(&pdev->dev, "failed to enable pci device.\n");
  145. goto end;
  146. }
  147. /* set PCI host mastering */
  148. pci_set_master(pdev);
  149. /* pci request regions and mapping IO device memory for mei driver */
  150. err = pcim_iomap_regions(pdev, BIT(0), KBUILD_MODNAME);
  151. if (err) {
  152. dev_err(&pdev->dev, "failed to get pci regions.\n");
  153. goto end;
  154. }
  155. if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) ||
  156. dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
  157. err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  158. if (err)
  159. err = dma_set_coherent_mask(&pdev->dev,
  160. DMA_BIT_MASK(32));
  161. }
  162. if (err) {
  163. dev_err(&pdev->dev, "No usable DMA configuration, aborting\n");
  164. goto end;
  165. }
  166. /* allocates and initializes the mei dev structure */
  167. dev = mei_me_dev_init(pdev, cfg);
  168. if (!dev) {
  169. err = -ENOMEM;
  170. goto end;
  171. }
  172. hw = to_me_hw(dev);
  173. hw->mem_addr = pcim_iomap_table(pdev)[0];
  174. pci_enable_msi(pdev);
  175. /* request and enable interrupt */
  176. irqflags = pci_dev_msi_enabled(pdev) ? IRQF_ONESHOT : IRQF_SHARED;
  177. err = request_threaded_irq(pdev->irq,
  178. mei_me_irq_quick_handler,
  179. mei_me_irq_thread_handler,
  180. irqflags, KBUILD_MODNAME, dev);
  181. if (err) {
  182. dev_err(&pdev->dev, "request_threaded_irq failure. irq = %d\n",
  183. pdev->irq);
  184. goto end;
  185. }
  186. if (mei_start(dev)) {
  187. dev_err(&pdev->dev, "init hw failure.\n");
  188. err = -ENODEV;
  189. goto release_irq;
  190. }
  191. pm_runtime_set_autosuspend_delay(&pdev->dev, MEI_ME_RPM_TIMEOUT);
  192. pm_runtime_use_autosuspend(&pdev->dev);
  193. err = mei_register(dev, &pdev->dev);
  194. if (err)
  195. goto stop;
  196. pci_set_drvdata(pdev, dev);
  197. /*
  198. * MEI requires to resume from runtime suspend mode
  199. * in order to perform link reset flow upon system suspend.
  200. */
  201. dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
  202. /*
  203. * ME maps runtime suspend/resume to D0i states,
  204. * hence we need to go around native PCI runtime service which
  205. * eventually brings the device into D3cold/hot state,
  206. * but the mei device cannot wake up from D3 unlike from D0i3.
  207. * To get around the PCI device native runtime pm,
  208. * ME uses runtime pm domain handlers which take precedence
  209. * over the driver's pm handlers.
  210. */
  211. mei_me_set_pm_domain(dev);
  212. if (mei_pg_is_enabled(dev)) {
  213. pm_runtime_put_noidle(&pdev->dev);
  214. if (hw->d0i3_supported)
  215. pm_runtime_allow(&pdev->dev);
  216. }
  217. dev_dbg(&pdev->dev, "initialization successful.\n");
  218. return 0;
  219. stop:
  220. mei_stop(dev);
  221. release_irq:
  222. mei_cancel_work(dev);
  223. mei_disable_interrupts(dev);
  224. free_irq(pdev->irq, dev);
  225. end:
  226. dev_err(&pdev->dev, "initialization failed.\n");
  227. return err;
  228. }
  229. /**
  230. * mei_me_shutdown - Device Removal Routine
  231. *
  232. * @pdev: PCI device structure
  233. *
  234. * mei_me_shutdown is called from the reboot notifier
  235. * it's a simplified version of remove so we go down
  236. * faster.
  237. */
  238. static void mei_me_shutdown(struct pci_dev *pdev)
  239. {
  240. struct mei_device *dev;
  241. dev = pci_get_drvdata(pdev);
  242. if (!dev)
  243. return;
  244. dev_dbg(&pdev->dev, "shutdown\n");
  245. mei_stop(dev);
  246. mei_me_unset_pm_domain(dev);
  247. mei_disable_interrupts(dev);
  248. free_irq(pdev->irq, dev);
  249. }
  250. /**
  251. * mei_me_remove - Device Removal Routine
  252. *
  253. * @pdev: PCI device structure
  254. *
  255. * mei_me_remove is called by the PCI subsystem to alert the driver
  256. * that it should release a PCI device.
  257. */
  258. static void mei_me_remove(struct pci_dev *pdev)
  259. {
  260. struct mei_device *dev;
  261. dev = pci_get_drvdata(pdev);
  262. if (!dev)
  263. return;
  264. if (mei_pg_is_enabled(dev))
  265. pm_runtime_get_noresume(&pdev->dev);
  266. dev_dbg(&pdev->dev, "stop\n");
  267. mei_stop(dev);
  268. mei_me_unset_pm_domain(dev);
  269. mei_disable_interrupts(dev);
  270. free_irq(pdev->irq, dev);
  271. mei_deregister(dev);
  272. }
  273. #ifdef CONFIG_PM_SLEEP
  274. static int mei_me_pci_suspend(struct device *device)
  275. {
  276. struct pci_dev *pdev = to_pci_dev(device);
  277. struct mei_device *dev = pci_get_drvdata(pdev);
  278. if (!dev)
  279. return -ENODEV;
  280. dev_dbg(&pdev->dev, "suspend\n");
  281. mei_stop(dev);
  282. mei_disable_interrupts(dev);
  283. free_irq(pdev->irq, dev);
  284. pci_disable_msi(pdev);
  285. return 0;
  286. }
  287. static int mei_me_pci_resume(struct device *device)
  288. {
  289. struct pci_dev *pdev = to_pci_dev(device);
  290. struct mei_device *dev;
  291. unsigned int irqflags;
  292. int err;
  293. dev = pci_get_drvdata(pdev);
  294. if (!dev)
  295. return -ENODEV;
  296. pci_enable_msi(pdev);
  297. irqflags = pci_dev_msi_enabled(pdev) ? IRQF_ONESHOT : IRQF_SHARED;
  298. /* request and enable interrupt */
  299. err = request_threaded_irq(pdev->irq,
  300. mei_me_irq_quick_handler,
  301. mei_me_irq_thread_handler,
  302. irqflags, KBUILD_MODNAME, dev);
  303. if (err) {
  304. dev_err(&pdev->dev, "request_threaded_irq failed: irq = %d.\n",
  305. pdev->irq);
  306. return err;
  307. }
  308. err = mei_restart(dev);
  309. if (err)
  310. return err;
  311. /* Start timer if stopped in suspend */
  312. schedule_delayed_work(&dev->timer_work, HZ);
  313. return 0;
  314. }
  315. #endif /* CONFIG_PM_SLEEP */
  316. #ifdef CONFIG_PM
  317. static int mei_me_pm_runtime_idle(struct device *device)
  318. {
  319. struct pci_dev *pdev = to_pci_dev(device);
  320. struct mei_device *dev;
  321. dev_dbg(&pdev->dev, "rpm: me: runtime_idle\n");
  322. dev = pci_get_drvdata(pdev);
  323. if (!dev)
  324. return -ENODEV;
  325. if (mei_write_is_idle(dev))
  326. pm_runtime_autosuspend(device);
  327. return -EBUSY;
  328. }
  329. static int mei_me_pm_runtime_suspend(struct device *device)
  330. {
  331. struct pci_dev *pdev = to_pci_dev(device);
  332. struct mei_device *dev;
  333. int ret;
  334. dev_dbg(&pdev->dev, "rpm: me: runtime suspend\n");
  335. dev = pci_get_drvdata(pdev);
  336. if (!dev)
  337. return -ENODEV;
  338. mutex_lock(&dev->device_lock);
  339. if (mei_write_is_idle(dev))
  340. ret = mei_me_pg_enter_sync(dev);
  341. else
  342. ret = -EAGAIN;
  343. mutex_unlock(&dev->device_lock);
  344. dev_dbg(&pdev->dev, "rpm: me: runtime suspend ret=%d\n", ret);
  345. if (ret && ret != -EAGAIN)
  346. schedule_work(&dev->reset_work);
  347. return ret;
  348. }
  349. static int mei_me_pm_runtime_resume(struct device *device)
  350. {
  351. struct pci_dev *pdev = to_pci_dev(device);
  352. struct mei_device *dev;
  353. int ret;
  354. dev_dbg(&pdev->dev, "rpm: me: runtime resume\n");
  355. dev = pci_get_drvdata(pdev);
  356. if (!dev)
  357. return -ENODEV;
  358. mutex_lock(&dev->device_lock);
  359. ret = mei_me_pg_exit_sync(dev);
  360. mutex_unlock(&dev->device_lock);
  361. dev_dbg(&pdev->dev, "rpm: me: runtime resume ret = %d\n", ret);
  362. if (ret)
  363. schedule_work(&dev->reset_work);
  364. return ret;
  365. }
  366. /**
  367. * mei_me_set_pm_domain - fill and set pm domain structure for device
  368. *
  369. * @dev: mei_device
  370. */
  371. static inline void mei_me_set_pm_domain(struct mei_device *dev)
  372. {
  373. struct pci_dev *pdev = to_pci_dev(dev->dev);
  374. if (pdev->dev.bus && pdev->dev.bus->pm) {
  375. dev->pg_domain.ops = *pdev->dev.bus->pm;
  376. dev->pg_domain.ops.runtime_suspend = mei_me_pm_runtime_suspend;
  377. dev->pg_domain.ops.runtime_resume = mei_me_pm_runtime_resume;
  378. dev->pg_domain.ops.runtime_idle = mei_me_pm_runtime_idle;
  379. dev_pm_domain_set(&pdev->dev, &dev->pg_domain);
  380. }
  381. }
  382. /**
  383. * mei_me_unset_pm_domain - clean pm domain structure for device
  384. *
  385. * @dev: mei_device
  386. */
  387. static inline void mei_me_unset_pm_domain(struct mei_device *dev)
  388. {
  389. /* stop using pm callbacks if any */
  390. dev_pm_domain_set(dev->dev, NULL);
  391. }
  392. static const struct dev_pm_ops mei_me_pm_ops = {
  393. SET_SYSTEM_SLEEP_PM_OPS(mei_me_pci_suspend,
  394. mei_me_pci_resume)
  395. SET_RUNTIME_PM_OPS(
  396. mei_me_pm_runtime_suspend,
  397. mei_me_pm_runtime_resume,
  398. mei_me_pm_runtime_idle)
  399. };
  400. #define MEI_ME_PM_OPS (&mei_me_pm_ops)
  401. #else
  402. #define MEI_ME_PM_OPS NULL
  403. #endif /* CONFIG_PM */
  404. /*
  405. * PCI driver structure
  406. */
  407. static struct pci_driver mei_me_driver = {
  408. .name = KBUILD_MODNAME,
  409. .id_table = mei_me_pci_tbl,
  410. .probe = mei_me_probe,
  411. .remove = mei_me_remove,
  412. .shutdown = mei_me_shutdown,
  413. .driver.pm = MEI_ME_PM_OPS,
  414. .driver.probe_type = PROBE_PREFER_ASYNCHRONOUS,
  415. };
  416. module_pci_driver(mei_me_driver);
  417. MODULE_AUTHOR("Intel Corporation");
  418. MODULE_DESCRIPTION("Intel(R) Management Engine Interface");
  419. MODULE_LICENSE("GPL v2");