card_base.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411
  1. /**
  2. * IBM Accelerator Family 'GenWQE'
  3. *
  4. * (C) Copyright IBM Corp. 2013
  5. *
  6. * Author: Frank Haverkamp <haver@linux.vnet.ibm.com>
  7. * Author: Joerg-Stephan Vogt <jsvogt@de.ibm.com>
  8. * Author: Michael Jung <mijung@gmx.net>
  9. * Author: Michael Ruettger <michael@ibmra.de>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License (version 2 only)
  13. * as published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. */
  20. /*
  21. * Module initialization and PCIe setup. Card health monitoring and
  22. * recovery functionality. Character device creation and deletion are
  23. * controlled from here.
  24. */
  25. #include <linux/types.h>
  26. #include <linux/pci.h>
  27. #include <linux/err.h>
  28. #include <linux/aer.h>
  29. #include <linux/string.h>
  30. #include <linux/sched.h>
  31. #include <linux/wait.h>
  32. #include <linux/delay.h>
  33. #include <linux/dma-mapping.h>
  34. #include <linux/module.h>
  35. #include <linux/notifier.h>
  36. #include <linux/device.h>
  37. #include <linux/log2.h>
  38. #include "card_base.h"
  39. #include "card_ddcb.h"
  40. MODULE_AUTHOR("Frank Haverkamp <haver@linux.vnet.ibm.com>");
  41. MODULE_AUTHOR("Michael Ruettger <michael@ibmra.de>");
  42. MODULE_AUTHOR("Joerg-Stephan Vogt <jsvogt@de.ibm.com>");
  43. MODULE_AUTHOR("Michael Jung <mijung@gmx.net>");
  44. MODULE_DESCRIPTION("GenWQE Card");
  45. MODULE_VERSION(DRV_VERSION);
  46. MODULE_LICENSE("GPL");
  47. static char genwqe_driver_name[] = GENWQE_DEVNAME;
  48. static struct class *class_genwqe;
  49. static struct dentry *debugfs_genwqe;
  50. static struct genwqe_dev *genwqe_devices[GENWQE_CARD_NO_MAX];
  51. /* PCI structure for identifying device by PCI vendor and device ID */
  52. static const struct pci_device_id genwqe_device_table[] = {
  53. { .vendor = PCI_VENDOR_ID_IBM,
  54. .device = PCI_DEVICE_GENWQE,
  55. .subvendor = PCI_SUBVENDOR_ID_IBM,
  56. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5,
  57. .class = (PCI_CLASSCODE_GENWQE5 << 8),
  58. .class_mask = ~0,
  59. .driver_data = 0 },
  60. /* Initial SR-IOV bring-up image */
  61. { .vendor = PCI_VENDOR_ID_IBM,
  62. .device = PCI_DEVICE_GENWQE,
  63. .subvendor = PCI_SUBVENDOR_ID_IBM_SRIOV,
  64. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5_SRIOV,
  65. .class = (PCI_CLASSCODE_GENWQE5_SRIOV << 8),
  66. .class_mask = ~0,
  67. .driver_data = 0 },
  68. { .vendor = PCI_VENDOR_ID_IBM, /* VF Vendor ID */
  69. .device = 0x0000, /* VF Device ID */
  70. .subvendor = PCI_SUBVENDOR_ID_IBM_SRIOV,
  71. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5_SRIOV,
  72. .class = (PCI_CLASSCODE_GENWQE5_SRIOV << 8),
  73. .class_mask = ~0,
  74. .driver_data = 0 },
  75. /* Fixed up image */
  76. { .vendor = PCI_VENDOR_ID_IBM,
  77. .device = PCI_DEVICE_GENWQE,
  78. .subvendor = PCI_SUBVENDOR_ID_IBM_SRIOV,
  79. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5,
  80. .class = (PCI_CLASSCODE_GENWQE5_SRIOV << 8),
  81. .class_mask = ~0,
  82. .driver_data = 0 },
  83. { .vendor = PCI_VENDOR_ID_IBM, /* VF Vendor ID */
  84. .device = 0x0000, /* VF Device ID */
  85. .subvendor = PCI_SUBVENDOR_ID_IBM_SRIOV,
  86. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5,
  87. .class = (PCI_CLASSCODE_GENWQE5_SRIOV << 8),
  88. .class_mask = ~0,
  89. .driver_data = 0 },
  90. /* Even one more ... */
  91. { .vendor = PCI_VENDOR_ID_IBM,
  92. .device = PCI_DEVICE_GENWQE,
  93. .subvendor = PCI_SUBVENDOR_ID_IBM,
  94. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5_NEW,
  95. .class = (PCI_CLASSCODE_GENWQE5 << 8),
  96. .class_mask = ~0,
  97. .driver_data = 0 },
  98. { 0, } /* 0 terminated list. */
  99. };
  100. MODULE_DEVICE_TABLE(pci, genwqe_device_table);
  101. /**
  102. * genwqe_dev_alloc() - Create and prepare a new card descriptor
  103. *
  104. * Return: Pointer to card descriptor, or ERR_PTR(err) on error
  105. */
  106. static struct genwqe_dev *genwqe_dev_alloc(void)
  107. {
  108. unsigned int i = 0, j;
  109. struct genwqe_dev *cd;
  110. for (i = 0; i < GENWQE_CARD_NO_MAX; i++) {
  111. if (genwqe_devices[i] == NULL)
  112. break;
  113. }
  114. if (i >= GENWQE_CARD_NO_MAX)
  115. return ERR_PTR(-ENODEV);
  116. cd = kzalloc(sizeof(struct genwqe_dev), GFP_KERNEL);
  117. if (!cd)
  118. return ERR_PTR(-ENOMEM);
  119. cd->card_idx = i;
  120. cd->class_genwqe = class_genwqe;
  121. cd->debugfs_genwqe = debugfs_genwqe;
  122. /*
  123. * This comes from kernel config option and can be overritten via
  124. * debugfs.
  125. */
  126. cd->use_platform_recovery = CONFIG_GENWQE_PLATFORM_ERROR_RECOVERY;
  127. init_waitqueue_head(&cd->queue_waitq);
  128. spin_lock_init(&cd->file_lock);
  129. INIT_LIST_HEAD(&cd->file_list);
  130. cd->card_state = GENWQE_CARD_UNUSED;
  131. spin_lock_init(&cd->print_lock);
  132. cd->ddcb_software_timeout = GENWQE_DDCB_SOFTWARE_TIMEOUT;
  133. cd->kill_timeout = GENWQE_KILL_TIMEOUT;
  134. for (j = 0; j < GENWQE_MAX_VFS; j++)
  135. cd->vf_jobtimeout_msec[j] = GENWQE_VF_JOBTIMEOUT_MSEC;
  136. genwqe_devices[i] = cd;
  137. return cd;
  138. }
  139. static void genwqe_dev_free(struct genwqe_dev *cd)
  140. {
  141. if (!cd)
  142. return;
  143. genwqe_devices[cd->card_idx] = NULL;
  144. kfree(cd);
  145. }
  146. /**
  147. * genwqe_bus_reset() - Card recovery
  148. *
  149. * pci_reset_function() will recover the device and ensure that the
  150. * registers are accessible again when it completes with success. If
  151. * not, the card will stay dead and registers will be unaccessible
  152. * still.
  153. */
  154. static int genwqe_bus_reset(struct genwqe_dev *cd)
  155. {
  156. int rc = 0;
  157. struct pci_dev *pci_dev = cd->pci_dev;
  158. void __iomem *mmio;
  159. if (cd->err_inject & GENWQE_INJECT_BUS_RESET_FAILURE)
  160. return -EIO;
  161. mmio = cd->mmio;
  162. cd->mmio = NULL;
  163. pci_iounmap(pci_dev, mmio);
  164. pci_release_mem_regions(pci_dev);
  165. /*
  166. * Firmware/BIOS might change memory mapping during bus reset.
  167. * Settings like enable bus-mastering, ... are backuped and
  168. * restored by the pci_reset_function().
  169. */
  170. dev_dbg(&pci_dev->dev, "[%s] pci_reset function ...\n", __func__);
  171. rc = pci_reset_function(pci_dev);
  172. if (rc) {
  173. dev_err(&pci_dev->dev,
  174. "[%s] err: failed reset func (rc %d)\n", __func__, rc);
  175. return rc;
  176. }
  177. dev_dbg(&pci_dev->dev, "[%s] done with rc=%d\n", __func__, rc);
  178. /*
  179. * Here is the right spot to clear the register read
  180. * failure. pci_bus_reset() does this job in real systems.
  181. */
  182. cd->err_inject &= ~(GENWQE_INJECT_HARDWARE_FAILURE |
  183. GENWQE_INJECT_GFIR_FATAL |
  184. GENWQE_INJECT_GFIR_INFO);
  185. rc = pci_request_mem_regions(pci_dev, genwqe_driver_name);
  186. if (rc) {
  187. dev_err(&pci_dev->dev,
  188. "[%s] err: request bars failed (%d)\n", __func__, rc);
  189. return -EIO;
  190. }
  191. cd->mmio = pci_iomap(pci_dev, 0, 0);
  192. if (cd->mmio == NULL) {
  193. dev_err(&pci_dev->dev,
  194. "[%s] err: mapping BAR0 failed\n", __func__);
  195. return -ENOMEM;
  196. }
  197. return 0;
  198. }
  199. /*
  200. * Hardware circumvention section. Certain bitstreams in our test-lab
  201. * had different kinds of problems. Here is where we adjust those
  202. * bitstreams to function will with this version of our device driver.
  203. *
  204. * Thise circumventions are applied to the physical function only.
  205. * The magical numbers below are identifying development/manufacturing
  206. * versions of the bitstream used on the card.
  207. *
  208. * Turn off error reporting for old/manufacturing images.
  209. */
  210. bool genwqe_need_err_masking(struct genwqe_dev *cd)
  211. {
  212. return (cd->slu_unitcfg & 0xFFFF0ull) < 0x32170ull;
  213. }
  214. static void genwqe_tweak_hardware(struct genwqe_dev *cd)
  215. {
  216. struct pci_dev *pci_dev = cd->pci_dev;
  217. /* Mask FIRs for development images */
  218. if (((cd->slu_unitcfg & 0xFFFF0ull) >= 0x32000ull) &&
  219. ((cd->slu_unitcfg & 0xFFFF0ull) <= 0x33250ull)) {
  220. dev_warn(&pci_dev->dev,
  221. "FIRs masked due to bitstream %016llx.%016llx\n",
  222. cd->slu_unitcfg, cd->app_unitcfg);
  223. __genwqe_writeq(cd, IO_APP_SEC_LEM_DEBUG_OVR,
  224. 0xFFFFFFFFFFFFFFFFull);
  225. __genwqe_writeq(cd, IO_APP_ERR_ACT_MASK,
  226. 0x0000000000000000ull);
  227. }
  228. }
  229. /**
  230. * genwqe_recovery_on_fatal_gfir_required() - Version depended actions
  231. *
  232. * Bitstreams older than 2013-02-17 have a bug where fatal GFIRs must
  233. * be ignored. This is e.g. true for the bitstream we gave to the card
  234. * manufacturer, but also for some old bitstreams we released to our
  235. * test-lab.
  236. */
  237. int genwqe_recovery_on_fatal_gfir_required(struct genwqe_dev *cd)
  238. {
  239. return (cd->slu_unitcfg & 0xFFFF0ull) >= 0x32170ull;
  240. }
  241. int genwqe_flash_readback_fails(struct genwqe_dev *cd)
  242. {
  243. return (cd->slu_unitcfg & 0xFFFF0ull) < 0x32170ull;
  244. }
  245. /**
  246. * genwqe_T_psec() - Calculate PF/VF timeout register content
  247. *
  248. * Note: From a design perspective it turned out to be a bad idea to
  249. * use codes here to specifiy the frequency/speed values. An old
  250. * driver cannot understand new codes and is therefore always a
  251. * problem. Better is to measure out the value or put the
  252. * speed/frequency directly into a register which is always a valid
  253. * value for old as well as for new software.
  254. */
  255. /* T = 1/f */
  256. static int genwqe_T_psec(struct genwqe_dev *cd)
  257. {
  258. u16 speed; /* 1/f -> 250, 200, 166, 175 */
  259. static const int T[] = { 4000, 5000, 6000, 5714 };
  260. speed = (u16)((cd->slu_unitcfg >> 28) & 0x0full);
  261. if (speed >= ARRAY_SIZE(T))
  262. return -1; /* illegal value */
  263. return T[speed];
  264. }
  265. /**
  266. * genwqe_setup_pf_jtimer() - Setup PF hardware timeouts for DDCB execution
  267. *
  268. * Do this _after_ card_reset() is called. Otherwise the values will
  269. * vanish. The settings need to be done when the queues are inactive.
  270. *
  271. * The max. timeout value is 2^(10+x) * T (6ns for 166MHz) * 15/16.
  272. * The min. timeout value is 2^(10+x) * T (6ns for 166MHz) * 14/16.
  273. */
  274. static bool genwqe_setup_pf_jtimer(struct genwqe_dev *cd)
  275. {
  276. u32 T = genwqe_T_psec(cd);
  277. u64 x;
  278. if (GENWQE_PF_JOBTIMEOUT_MSEC == 0)
  279. return false;
  280. /* PF: large value needed, flash update 2sec per block */
  281. x = ilog2(GENWQE_PF_JOBTIMEOUT_MSEC *
  282. 16000000000uL/(T * 15)) - 10;
  283. genwqe_write_vreg(cd, IO_SLC_VF_APPJOB_TIMEOUT,
  284. 0xff00 | (x & 0xff), 0);
  285. return true;
  286. }
  287. /**
  288. * genwqe_setup_vf_jtimer() - Setup VF hardware timeouts for DDCB execution
  289. */
  290. static bool genwqe_setup_vf_jtimer(struct genwqe_dev *cd)
  291. {
  292. struct pci_dev *pci_dev = cd->pci_dev;
  293. unsigned int vf;
  294. u32 T = genwqe_T_psec(cd);
  295. u64 x;
  296. int totalvfs;
  297. totalvfs = pci_sriov_get_totalvfs(pci_dev);
  298. if (totalvfs <= 0)
  299. return false;
  300. for (vf = 0; vf < totalvfs; vf++) {
  301. if (cd->vf_jobtimeout_msec[vf] == 0)
  302. continue;
  303. x = ilog2(cd->vf_jobtimeout_msec[vf] *
  304. 16000000000uL/(T * 15)) - 10;
  305. genwqe_write_vreg(cd, IO_SLC_VF_APPJOB_TIMEOUT,
  306. 0xff00 | (x & 0xff), vf + 1);
  307. }
  308. return true;
  309. }
  310. static int genwqe_ffdc_buffs_alloc(struct genwqe_dev *cd)
  311. {
  312. unsigned int type, e = 0;
  313. for (type = 0; type < GENWQE_DBG_UNITS; type++) {
  314. switch (type) {
  315. case GENWQE_DBG_UNIT0:
  316. e = genwqe_ffdc_buff_size(cd, 0);
  317. break;
  318. case GENWQE_DBG_UNIT1:
  319. e = genwqe_ffdc_buff_size(cd, 1);
  320. break;
  321. case GENWQE_DBG_UNIT2:
  322. e = genwqe_ffdc_buff_size(cd, 2);
  323. break;
  324. case GENWQE_DBG_REGS:
  325. e = GENWQE_FFDC_REGS;
  326. break;
  327. }
  328. /* currently support only the debug units mentioned here */
  329. cd->ffdc[type].entries = e;
  330. cd->ffdc[type].regs =
  331. kmalloc_array(e, sizeof(struct genwqe_reg),
  332. GFP_KERNEL);
  333. /*
  334. * regs == NULL is ok, the using code treats this as no regs,
  335. * Printing warning is ok in this case.
  336. */
  337. }
  338. return 0;
  339. }
  340. static void genwqe_ffdc_buffs_free(struct genwqe_dev *cd)
  341. {
  342. unsigned int type;
  343. for (type = 0; type < GENWQE_DBG_UNITS; type++) {
  344. kfree(cd->ffdc[type].regs);
  345. cd->ffdc[type].regs = NULL;
  346. }
  347. }
  348. static int genwqe_read_ids(struct genwqe_dev *cd)
  349. {
  350. int err = 0;
  351. int slu_id;
  352. struct pci_dev *pci_dev = cd->pci_dev;
  353. cd->slu_unitcfg = __genwqe_readq(cd, IO_SLU_UNITCFG);
  354. if (cd->slu_unitcfg == IO_ILLEGAL_VALUE) {
  355. dev_err(&pci_dev->dev,
  356. "err: SLUID=%016llx\n", cd->slu_unitcfg);
  357. err = -EIO;
  358. goto out_err;
  359. }
  360. slu_id = genwqe_get_slu_id(cd);
  361. if (slu_id < GENWQE_SLU_ARCH_REQ || slu_id == 0xff) {
  362. dev_err(&pci_dev->dev,
  363. "err: incompatible SLU Architecture %u\n", slu_id);
  364. err = -ENOENT;
  365. goto out_err;
  366. }
  367. cd->app_unitcfg = __genwqe_readq(cd, IO_APP_UNITCFG);
  368. if (cd->app_unitcfg == IO_ILLEGAL_VALUE) {
  369. dev_err(&pci_dev->dev,
  370. "err: APPID=%016llx\n", cd->app_unitcfg);
  371. err = -EIO;
  372. goto out_err;
  373. }
  374. genwqe_read_app_id(cd, cd->app_name, sizeof(cd->app_name));
  375. /*
  376. * Is access to all registers possible? If we are a VF the
  377. * answer is obvious. If we run fully virtualized, we need to
  378. * check if we can access all registers. If we do not have
  379. * full access we will cause an UR and some informational FIRs
  380. * in the PF, but that should not harm.
  381. */
  382. if (pci_dev->is_virtfn)
  383. cd->is_privileged = 0;
  384. else
  385. cd->is_privileged = (__genwqe_readq(cd, IO_SLU_BITSTREAM)
  386. != IO_ILLEGAL_VALUE);
  387. out_err:
  388. return err;
  389. }
  390. static int genwqe_start(struct genwqe_dev *cd)
  391. {
  392. int err;
  393. struct pci_dev *pci_dev = cd->pci_dev;
  394. err = genwqe_read_ids(cd);
  395. if (err)
  396. return err;
  397. if (genwqe_is_privileged(cd)) {
  398. /* do this after the tweaks. alloc fail is acceptable */
  399. genwqe_ffdc_buffs_alloc(cd);
  400. genwqe_stop_traps(cd);
  401. /* Collect registers e.g. FIRs, UNITIDs, traces ... */
  402. genwqe_read_ffdc_regs(cd, cd->ffdc[GENWQE_DBG_REGS].regs,
  403. cd->ffdc[GENWQE_DBG_REGS].entries, 0);
  404. genwqe_ffdc_buff_read(cd, GENWQE_DBG_UNIT0,
  405. cd->ffdc[GENWQE_DBG_UNIT0].regs,
  406. cd->ffdc[GENWQE_DBG_UNIT0].entries);
  407. genwqe_ffdc_buff_read(cd, GENWQE_DBG_UNIT1,
  408. cd->ffdc[GENWQE_DBG_UNIT1].regs,
  409. cd->ffdc[GENWQE_DBG_UNIT1].entries);
  410. genwqe_ffdc_buff_read(cd, GENWQE_DBG_UNIT2,
  411. cd->ffdc[GENWQE_DBG_UNIT2].regs,
  412. cd->ffdc[GENWQE_DBG_UNIT2].entries);
  413. genwqe_start_traps(cd);
  414. if (cd->card_state == GENWQE_CARD_FATAL_ERROR) {
  415. dev_warn(&pci_dev->dev,
  416. "[%s] chip reload/recovery!\n", __func__);
  417. /*
  418. * Stealth Mode: Reload chip on either hot
  419. * reset or PERST.
  420. */
  421. cd->softreset = 0x7Cull;
  422. __genwqe_writeq(cd, IO_SLC_CFGREG_SOFTRESET,
  423. cd->softreset);
  424. err = genwqe_bus_reset(cd);
  425. if (err != 0) {
  426. dev_err(&pci_dev->dev,
  427. "[%s] err: bus reset failed!\n",
  428. __func__);
  429. goto out;
  430. }
  431. /*
  432. * Re-read the IDs because
  433. * it could happen that the bitstream load
  434. * failed!
  435. */
  436. err = genwqe_read_ids(cd);
  437. if (err)
  438. goto out;
  439. }
  440. }
  441. err = genwqe_setup_service_layer(cd); /* does a reset to the card */
  442. if (err != 0) {
  443. dev_err(&pci_dev->dev,
  444. "[%s] err: could not setup servicelayer!\n", __func__);
  445. err = -ENODEV;
  446. goto out;
  447. }
  448. if (genwqe_is_privileged(cd)) { /* code is running _after_ reset */
  449. genwqe_tweak_hardware(cd);
  450. genwqe_setup_pf_jtimer(cd);
  451. genwqe_setup_vf_jtimer(cd);
  452. }
  453. err = genwqe_device_create(cd);
  454. if (err < 0) {
  455. dev_err(&pci_dev->dev,
  456. "err: chdev init failed! (err=%d)\n", err);
  457. goto out_release_service_layer;
  458. }
  459. return 0;
  460. out_release_service_layer:
  461. genwqe_release_service_layer(cd);
  462. out:
  463. if (genwqe_is_privileged(cd))
  464. genwqe_ffdc_buffs_free(cd);
  465. return -EIO;
  466. }
  467. /**
  468. * genwqe_stop() - Stop card operation
  469. *
  470. * Recovery notes:
  471. * As long as genwqe_thread runs we might access registers during
  472. * error data capture. Same is with the genwqe_health_thread.
  473. * When genwqe_bus_reset() fails this function might called two times:
  474. * first by the genwqe_health_thread() and later by genwqe_remove() to
  475. * unbind the device. We must be able to survive that.
  476. *
  477. * This function must be robust enough to be called twice.
  478. */
  479. static int genwqe_stop(struct genwqe_dev *cd)
  480. {
  481. genwqe_finish_queue(cd); /* no register access */
  482. genwqe_device_remove(cd); /* device removed, procs killed */
  483. genwqe_release_service_layer(cd); /* here genwqe_thread is stopped */
  484. if (genwqe_is_privileged(cd)) {
  485. pci_disable_sriov(cd->pci_dev); /* access pci config space */
  486. genwqe_ffdc_buffs_free(cd);
  487. }
  488. return 0;
  489. }
  490. /**
  491. * genwqe_recover_card() - Try to recover the card if it is possible
  492. *
  493. * If fatal_err is set no register access is possible anymore. It is
  494. * likely that genwqe_start fails in that situation. Proper error
  495. * handling is required in this case.
  496. *
  497. * genwqe_bus_reset() will cause the pci code to call genwqe_remove()
  498. * and later genwqe_probe() for all virtual functions.
  499. */
  500. static int genwqe_recover_card(struct genwqe_dev *cd, int fatal_err)
  501. {
  502. int rc;
  503. struct pci_dev *pci_dev = cd->pci_dev;
  504. genwqe_stop(cd);
  505. /*
  506. * Make sure chip is not reloaded to maintain FFDC. Write SLU
  507. * Reset Register, CPLDReset field to 0.
  508. */
  509. if (!fatal_err) {
  510. cd->softreset = 0x70ull;
  511. __genwqe_writeq(cd, IO_SLC_CFGREG_SOFTRESET, cd->softreset);
  512. }
  513. rc = genwqe_bus_reset(cd);
  514. if (rc != 0) {
  515. dev_err(&pci_dev->dev,
  516. "[%s] err: card recovery impossible!\n", __func__);
  517. return rc;
  518. }
  519. rc = genwqe_start(cd);
  520. if (rc < 0) {
  521. dev_err(&pci_dev->dev,
  522. "[%s] err: failed to launch device!\n", __func__);
  523. return rc;
  524. }
  525. return 0;
  526. }
  527. static int genwqe_health_check_cond(struct genwqe_dev *cd, u64 *gfir)
  528. {
  529. *gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  530. return (*gfir & GFIR_ERR_TRIGGER) &&
  531. genwqe_recovery_on_fatal_gfir_required(cd);
  532. }
  533. /**
  534. * genwqe_fir_checking() - Check the fault isolation registers of the card
  535. *
  536. * If this code works ok, can be tried out with help of the genwqe_poke tool:
  537. * sudo ./tools/genwqe_poke 0x8 0xfefefefefef
  538. *
  539. * Now the relevant FIRs/sFIRs should be printed out and the driver should
  540. * invoke recovery (devices are removed and readded).
  541. */
  542. static u64 genwqe_fir_checking(struct genwqe_dev *cd)
  543. {
  544. int j, iterations = 0;
  545. u64 mask, fir, fec, uid, gfir, gfir_masked, sfir, sfec;
  546. u32 fir_addr, fir_clr_addr, fec_addr, sfir_addr, sfec_addr;
  547. struct pci_dev *pci_dev = cd->pci_dev;
  548. healthMonitor:
  549. iterations++;
  550. if (iterations > 16) {
  551. dev_err(&pci_dev->dev, "* exit looping after %d times\n",
  552. iterations);
  553. goto fatal_error;
  554. }
  555. gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  556. if (gfir != 0x0)
  557. dev_err(&pci_dev->dev, "* 0x%08x 0x%016llx\n",
  558. IO_SLC_CFGREG_GFIR, gfir);
  559. if (gfir == IO_ILLEGAL_VALUE)
  560. goto fatal_error;
  561. /*
  562. * Avoid printing when to GFIR bit is on prevents contignous
  563. * printout e.g. for the following bug:
  564. * FIR set without a 2ndary FIR/FIR cannot be cleared
  565. * Comment out the following if to get the prints:
  566. */
  567. if (gfir == 0)
  568. return 0;
  569. gfir_masked = gfir & GFIR_ERR_TRIGGER; /* fatal errors */
  570. for (uid = 0; uid < GENWQE_MAX_UNITS; uid++) { /* 0..2 in zEDC */
  571. /* read the primary FIR (pfir) */
  572. fir_addr = (uid << 24) + 0x08;
  573. fir = __genwqe_readq(cd, fir_addr);
  574. if (fir == 0x0)
  575. continue; /* no error in this unit */
  576. dev_err(&pci_dev->dev, "* 0x%08x 0x%016llx\n", fir_addr, fir);
  577. if (fir == IO_ILLEGAL_VALUE)
  578. goto fatal_error;
  579. /* read primary FEC */
  580. fec_addr = (uid << 24) + 0x18;
  581. fec = __genwqe_readq(cd, fec_addr);
  582. dev_err(&pci_dev->dev, "* 0x%08x 0x%016llx\n", fec_addr, fec);
  583. if (fec == IO_ILLEGAL_VALUE)
  584. goto fatal_error;
  585. for (j = 0, mask = 1ULL; j < 64; j++, mask <<= 1) {
  586. /* secondary fir empty, skip it */
  587. if ((fir & mask) == 0x0)
  588. continue;
  589. sfir_addr = (uid << 24) + 0x100 + 0x08 * j;
  590. sfir = __genwqe_readq(cd, sfir_addr);
  591. if (sfir == IO_ILLEGAL_VALUE)
  592. goto fatal_error;
  593. dev_err(&pci_dev->dev,
  594. "* 0x%08x 0x%016llx\n", sfir_addr, sfir);
  595. sfec_addr = (uid << 24) + 0x300 + 0x08 * j;
  596. sfec = __genwqe_readq(cd, sfec_addr);
  597. if (sfec == IO_ILLEGAL_VALUE)
  598. goto fatal_error;
  599. dev_err(&pci_dev->dev,
  600. "* 0x%08x 0x%016llx\n", sfec_addr, sfec);
  601. gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  602. if (gfir == IO_ILLEGAL_VALUE)
  603. goto fatal_error;
  604. /* gfir turned on during routine! get out and
  605. start over. */
  606. if ((gfir_masked == 0x0) &&
  607. (gfir & GFIR_ERR_TRIGGER)) {
  608. goto healthMonitor;
  609. }
  610. /* do not clear if we entered with a fatal gfir */
  611. if (gfir_masked == 0x0) {
  612. /* NEW clear by mask the logged bits */
  613. sfir_addr = (uid << 24) + 0x100 + 0x08 * j;
  614. __genwqe_writeq(cd, sfir_addr, sfir);
  615. dev_dbg(&pci_dev->dev,
  616. "[HM] Clearing 2ndary FIR 0x%08x with 0x%016llx\n",
  617. sfir_addr, sfir);
  618. /*
  619. * note, these cannot be error-Firs
  620. * since gfir_masked is 0 after sfir
  621. * was read. Also, it is safe to do
  622. * this write if sfir=0. Still need to
  623. * clear the primary. This just means
  624. * there is no secondary FIR.
  625. */
  626. /* clear by mask the logged bit. */
  627. fir_clr_addr = (uid << 24) + 0x10;
  628. __genwqe_writeq(cd, fir_clr_addr, mask);
  629. dev_dbg(&pci_dev->dev,
  630. "[HM] Clearing primary FIR 0x%08x with 0x%016llx\n",
  631. fir_clr_addr, mask);
  632. }
  633. }
  634. }
  635. gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  636. if (gfir == IO_ILLEGAL_VALUE)
  637. goto fatal_error;
  638. if ((gfir_masked == 0x0) && (gfir & GFIR_ERR_TRIGGER)) {
  639. /*
  640. * Check once more that it didn't go on after all the
  641. * FIRS were cleared.
  642. */
  643. dev_dbg(&pci_dev->dev, "ACK! Another FIR! Recursing %d!\n",
  644. iterations);
  645. goto healthMonitor;
  646. }
  647. return gfir_masked;
  648. fatal_error:
  649. return IO_ILLEGAL_VALUE;
  650. }
  651. /**
  652. * genwqe_pci_fundamental_reset() - trigger a PCIe fundamental reset on the slot
  653. *
  654. * Note: pci_set_pcie_reset_state() is not implemented on all archs, so this
  655. * reset method will not work in all cases.
  656. *
  657. * Return: 0 on success or error code from pci_set_pcie_reset_state()
  658. */
  659. static int genwqe_pci_fundamental_reset(struct pci_dev *pci_dev)
  660. {
  661. int rc;
  662. /*
  663. * lock pci config space access from userspace,
  664. * save state and issue PCIe fundamental reset
  665. */
  666. pci_cfg_access_lock(pci_dev);
  667. pci_save_state(pci_dev);
  668. rc = pci_set_pcie_reset_state(pci_dev, pcie_warm_reset);
  669. if (!rc) {
  670. /* keep PCIe reset asserted for 250ms */
  671. msleep(250);
  672. pci_set_pcie_reset_state(pci_dev, pcie_deassert_reset);
  673. /* Wait for 2s to reload flash and train the link */
  674. msleep(2000);
  675. }
  676. pci_restore_state(pci_dev);
  677. pci_cfg_access_unlock(pci_dev);
  678. return rc;
  679. }
  680. static int genwqe_platform_recovery(struct genwqe_dev *cd)
  681. {
  682. struct pci_dev *pci_dev = cd->pci_dev;
  683. int rc;
  684. dev_info(&pci_dev->dev,
  685. "[%s] resetting card for error recovery\n", __func__);
  686. /* Clear out error injection flags */
  687. cd->err_inject &= ~(GENWQE_INJECT_HARDWARE_FAILURE |
  688. GENWQE_INJECT_GFIR_FATAL |
  689. GENWQE_INJECT_GFIR_INFO);
  690. genwqe_stop(cd);
  691. /* Try recoverying the card with fundamental reset */
  692. rc = genwqe_pci_fundamental_reset(pci_dev);
  693. if (!rc) {
  694. rc = genwqe_start(cd);
  695. if (!rc)
  696. dev_info(&pci_dev->dev,
  697. "[%s] card recovered\n", __func__);
  698. else
  699. dev_err(&pci_dev->dev,
  700. "[%s] err: cannot start card services! (err=%d)\n",
  701. __func__, rc);
  702. } else {
  703. dev_err(&pci_dev->dev,
  704. "[%s] card reset failed\n", __func__);
  705. }
  706. return rc;
  707. }
  708. /*
  709. * genwqe_reload_bistream() - reload card bitstream
  710. *
  711. * Set the appropriate register and call fundamental reset to reaload the card
  712. * bitstream.
  713. *
  714. * Return: 0 on success, error code otherwise
  715. */
  716. static int genwqe_reload_bistream(struct genwqe_dev *cd)
  717. {
  718. struct pci_dev *pci_dev = cd->pci_dev;
  719. int rc;
  720. dev_info(&pci_dev->dev,
  721. "[%s] resetting card for bitstream reload\n",
  722. __func__);
  723. genwqe_stop(cd);
  724. /*
  725. * Cause a CPLD reprogram with the 'next_bitstream'
  726. * partition on PCIe hot or fundamental reset
  727. */
  728. __genwqe_writeq(cd, IO_SLC_CFGREG_SOFTRESET,
  729. (cd->softreset & 0xcull) | 0x70ull);
  730. rc = genwqe_pci_fundamental_reset(pci_dev);
  731. if (rc) {
  732. /*
  733. * A fundamental reset failure can be caused
  734. * by lack of support on the arch, so we just
  735. * log the error and try to start the card
  736. * again.
  737. */
  738. dev_err(&pci_dev->dev,
  739. "[%s] err: failed to reset card for bitstream reload\n",
  740. __func__);
  741. }
  742. rc = genwqe_start(cd);
  743. if (rc) {
  744. dev_err(&pci_dev->dev,
  745. "[%s] err: cannot start card services! (err=%d)\n",
  746. __func__, rc);
  747. return rc;
  748. }
  749. dev_info(&pci_dev->dev,
  750. "[%s] card reloaded\n", __func__);
  751. return 0;
  752. }
  753. /**
  754. * genwqe_health_thread() - Health checking thread
  755. *
  756. * This thread is only started for the PF of the card.
  757. *
  758. * This thread monitors the health of the card. A critical situation
  759. * is when we read registers which contain -1 (IO_ILLEGAL_VALUE). In
  760. * this case we need to be recovered from outside. Writing to
  761. * registers will very likely not work either.
  762. *
  763. * This thread must only exit if kthread_should_stop() becomes true.
  764. *
  765. * Condition for the health-thread to trigger:
  766. * a) when a kthread_stop() request comes in or
  767. * b) a critical GFIR occured
  768. *
  769. * Informational GFIRs are checked and potentially printed in
  770. * GENWQE_HEALTH_CHECK_INTERVAL seconds.
  771. */
  772. static int genwqe_health_thread(void *data)
  773. {
  774. int rc, should_stop = 0;
  775. struct genwqe_dev *cd = data;
  776. struct pci_dev *pci_dev = cd->pci_dev;
  777. u64 gfir, gfir_masked, slu_unitcfg, app_unitcfg;
  778. health_thread_begin:
  779. while (!kthread_should_stop()) {
  780. rc = wait_event_interruptible_timeout(cd->health_waitq,
  781. (genwqe_health_check_cond(cd, &gfir) ||
  782. (should_stop = kthread_should_stop())),
  783. GENWQE_HEALTH_CHECK_INTERVAL * HZ);
  784. if (should_stop)
  785. break;
  786. if (gfir == IO_ILLEGAL_VALUE) {
  787. dev_err(&pci_dev->dev,
  788. "[%s] GFIR=%016llx\n", __func__, gfir);
  789. goto fatal_error;
  790. }
  791. slu_unitcfg = __genwqe_readq(cd, IO_SLU_UNITCFG);
  792. if (slu_unitcfg == IO_ILLEGAL_VALUE) {
  793. dev_err(&pci_dev->dev,
  794. "[%s] SLU_UNITCFG=%016llx\n",
  795. __func__, slu_unitcfg);
  796. goto fatal_error;
  797. }
  798. app_unitcfg = __genwqe_readq(cd, IO_APP_UNITCFG);
  799. if (app_unitcfg == IO_ILLEGAL_VALUE) {
  800. dev_err(&pci_dev->dev,
  801. "[%s] APP_UNITCFG=%016llx\n",
  802. __func__, app_unitcfg);
  803. goto fatal_error;
  804. }
  805. gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  806. if (gfir == IO_ILLEGAL_VALUE) {
  807. dev_err(&pci_dev->dev,
  808. "[%s] %s: GFIR=%016llx\n", __func__,
  809. (gfir & GFIR_ERR_TRIGGER) ? "err" : "info",
  810. gfir);
  811. goto fatal_error;
  812. }
  813. gfir_masked = genwqe_fir_checking(cd);
  814. if (gfir_masked == IO_ILLEGAL_VALUE)
  815. goto fatal_error;
  816. /*
  817. * GFIR ErrorTrigger bits set => reset the card!
  818. * Never do this for old/manufacturing images!
  819. */
  820. if ((gfir_masked) && !cd->skip_recovery &&
  821. genwqe_recovery_on_fatal_gfir_required(cd)) {
  822. cd->card_state = GENWQE_CARD_FATAL_ERROR;
  823. rc = genwqe_recover_card(cd, 0);
  824. if (rc < 0) {
  825. /* FIXME Card is unusable and needs unbind! */
  826. goto fatal_error;
  827. }
  828. }
  829. if (cd->card_state == GENWQE_CARD_RELOAD_BITSTREAM) {
  830. /* Userspace requested card bitstream reload */
  831. rc = genwqe_reload_bistream(cd);
  832. if (rc)
  833. goto fatal_error;
  834. }
  835. cd->last_gfir = gfir;
  836. cond_resched();
  837. }
  838. return 0;
  839. fatal_error:
  840. if (cd->use_platform_recovery) {
  841. /*
  842. * Since we use raw accessors, EEH errors won't be detected
  843. * by the platform until we do a non-raw MMIO or config space
  844. * read
  845. */
  846. readq(cd->mmio + IO_SLC_CFGREG_GFIR);
  847. /* We do nothing if the card is going over PCI recovery */
  848. if (pci_channel_offline(pci_dev))
  849. return -EIO;
  850. /*
  851. * If it's supported by the platform, we try a fundamental reset
  852. * to recover from a fatal error. Otherwise, we continue to wait
  853. * for an external recovery procedure to take care of it.
  854. */
  855. rc = genwqe_platform_recovery(cd);
  856. if (!rc)
  857. goto health_thread_begin;
  858. }
  859. dev_err(&pci_dev->dev,
  860. "[%s] card unusable. Please trigger unbind!\n", __func__);
  861. /* Bring down logical devices to inform user space via udev remove. */
  862. cd->card_state = GENWQE_CARD_FATAL_ERROR;
  863. genwqe_stop(cd);
  864. /* genwqe_bus_reset failed(). Now wait for genwqe_remove(). */
  865. while (!kthread_should_stop())
  866. cond_resched();
  867. return -EIO;
  868. }
  869. static int genwqe_health_check_start(struct genwqe_dev *cd)
  870. {
  871. int rc;
  872. if (GENWQE_HEALTH_CHECK_INTERVAL <= 0)
  873. return 0; /* valid for disabling the service */
  874. /* moved before request_irq() */
  875. /* init_waitqueue_head(&cd->health_waitq); */
  876. cd->health_thread = kthread_run(genwqe_health_thread, cd,
  877. GENWQE_DEVNAME "%d_health",
  878. cd->card_idx);
  879. if (IS_ERR(cd->health_thread)) {
  880. rc = PTR_ERR(cd->health_thread);
  881. cd->health_thread = NULL;
  882. return rc;
  883. }
  884. return 0;
  885. }
  886. static int genwqe_health_thread_running(struct genwqe_dev *cd)
  887. {
  888. return cd->health_thread != NULL;
  889. }
  890. static int genwqe_health_check_stop(struct genwqe_dev *cd)
  891. {
  892. int rc;
  893. if (!genwqe_health_thread_running(cd))
  894. return -EIO;
  895. rc = kthread_stop(cd->health_thread);
  896. cd->health_thread = NULL;
  897. return 0;
  898. }
  899. /**
  900. * genwqe_pci_setup() - Allocate PCIe related resources for our card
  901. */
  902. static int genwqe_pci_setup(struct genwqe_dev *cd)
  903. {
  904. int err;
  905. struct pci_dev *pci_dev = cd->pci_dev;
  906. err = pci_enable_device_mem(pci_dev);
  907. if (err) {
  908. dev_err(&pci_dev->dev,
  909. "err: failed to enable pci memory (err=%d)\n", err);
  910. goto err_out;
  911. }
  912. /* Reserve PCI I/O and memory resources */
  913. err = pci_request_mem_regions(pci_dev, genwqe_driver_name);
  914. if (err) {
  915. dev_err(&pci_dev->dev,
  916. "[%s] err: request bars failed (%d)\n", __func__, err);
  917. err = -EIO;
  918. goto err_disable_device;
  919. }
  920. /* check for 64-bit DMA address supported (DAC) */
  921. if (!pci_set_dma_mask(pci_dev, DMA_BIT_MASK(64))) {
  922. err = pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(64));
  923. if (err) {
  924. dev_err(&pci_dev->dev,
  925. "err: DMA64 consistent mask error\n");
  926. err = -EIO;
  927. goto out_release_resources;
  928. }
  929. /* check for 32-bit DMA address supported (SAC) */
  930. } else if (!pci_set_dma_mask(pci_dev, DMA_BIT_MASK(32))) {
  931. err = pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(32));
  932. if (err) {
  933. dev_err(&pci_dev->dev,
  934. "err: DMA32 consistent mask error\n");
  935. err = -EIO;
  936. goto out_release_resources;
  937. }
  938. } else {
  939. dev_err(&pci_dev->dev,
  940. "err: neither DMA32 nor DMA64 supported\n");
  941. err = -EIO;
  942. goto out_release_resources;
  943. }
  944. pci_set_master(pci_dev);
  945. pci_enable_pcie_error_reporting(pci_dev);
  946. /* EEH recovery requires PCIe fundamental reset */
  947. pci_dev->needs_freset = 1;
  948. /* request complete BAR-0 space (length = 0) */
  949. cd->mmio_len = pci_resource_len(pci_dev, 0);
  950. cd->mmio = pci_iomap(pci_dev, 0, 0);
  951. if (cd->mmio == NULL) {
  952. dev_err(&pci_dev->dev,
  953. "[%s] err: mapping BAR0 failed\n", __func__);
  954. err = -ENOMEM;
  955. goto out_release_resources;
  956. }
  957. cd->num_vfs = pci_sriov_get_totalvfs(pci_dev);
  958. if (cd->num_vfs < 0)
  959. cd->num_vfs = 0;
  960. err = genwqe_read_ids(cd);
  961. if (err)
  962. goto out_iounmap;
  963. return 0;
  964. out_iounmap:
  965. pci_iounmap(pci_dev, cd->mmio);
  966. out_release_resources:
  967. pci_release_mem_regions(pci_dev);
  968. err_disable_device:
  969. pci_disable_device(pci_dev);
  970. err_out:
  971. return err;
  972. }
  973. /**
  974. * genwqe_pci_remove() - Free PCIe related resources for our card
  975. */
  976. static void genwqe_pci_remove(struct genwqe_dev *cd)
  977. {
  978. struct pci_dev *pci_dev = cd->pci_dev;
  979. if (cd->mmio)
  980. pci_iounmap(pci_dev, cd->mmio);
  981. pci_release_mem_regions(pci_dev);
  982. pci_disable_device(pci_dev);
  983. }
  984. /**
  985. * genwqe_probe() - Device initialization
  986. * @pdev: PCI device information struct
  987. *
  988. * Callable for multiple cards. This function is called on bind.
  989. *
  990. * Return: 0 if succeeded, < 0 when failed
  991. */
  992. static int genwqe_probe(struct pci_dev *pci_dev,
  993. const struct pci_device_id *id)
  994. {
  995. int err;
  996. struct genwqe_dev *cd;
  997. genwqe_init_crc32();
  998. cd = genwqe_dev_alloc();
  999. if (IS_ERR(cd)) {
  1000. dev_err(&pci_dev->dev, "err: could not alloc mem (err=%d)!\n",
  1001. (int)PTR_ERR(cd));
  1002. return PTR_ERR(cd);
  1003. }
  1004. dev_set_drvdata(&pci_dev->dev, cd);
  1005. cd->pci_dev = pci_dev;
  1006. err = genwqe_pci_setup(cd);
  1007. if (err < 0) {
  1008. dev_err(&pci_dev->dev,
  1009. "err: problems with PCI setup (err=%d)\n", err);
  1010. goto out_free_dev;
  1011. }
  1012. err = genwqe_start(cd);
  1013. if (err < 0) {
  1014. dev_err(&pci_dev->dev,
  1015. "err: cannot start card services! (err=%d)\n", err);
  1016. goto out_pci_remove;
  1017. }
  1018. if (genwqe_is_privileged(cd)) {
  1019. err = genwqe_health_check_start(cd);
  1020. if (err < 0) {
  1021. dev_err(&pci_dev->dev,
  1022. "err: cannot start health checking! (err=%d)\n",
  1023. err);
  1024. goto out_stop_services;
  1025. }
  1026. }
  1027. return 0;
  1028. out_stop_services:
  1029. genwqe_stop(cd);
  1030. out_pci_remove:
  1031. genwqe_pci_remove(cd);
  1032. out_free_dev:
  1033. genwqe_dev_free(cd);
  1034. return err;
  1035. }
  1036. /**
  1037. * genwqe_remove() - Called when device is removed (hot-plugable)
  1038. *
  1039. * Or when driver is unloaded respecitively when unbind is done.
  1040. */
  1041. static void genwqe_remove(struct pci_dev *pci_dev)
  1042. {
  1043. struct genwqe_dev *cd = dev_get_drvdata(&pci_dev->dev);
  1044. genwqe_health_check_stop(cd);
  1045. /*
  1046. * genwqe_stop() must survive if it is called twice
  1047. * sequentially. This happens when the health thread calls it
  1048. * and fails on genwqe_bus_reset().
  1049. */
  1050. genwqe_stop(cd);
  1051. genwqe_pci_remove(cd);
  1052. genwqe_dev_free(cd);
  1053. }
  1054. /*
  1055. * genwqe_err_error_detected() - Error detection callback
  1056. *
  1057. * This callback is called by the PCI subsystem whenever a PCI bus
  1058. * error is detected.
  1059. */
  1060. static pci_ers_result_t genwqe_err_error_detected(struct pci_dev *pci_dev,
  1061. enum pci_channel_state state)
  1062. {
  1063. struct genwqe_dev *cd;
  1064. dev_err(&pci_dev->dev, "[%s] state=%d\n", __func__, state);
  1065. cd = dev_get_drvdata(&pci_dev->dev);
  1066. if (cd == NULL)
  1067. return PCI_ERS_RESULT_DISCONNECT;
  1068. /* Stop the card */
  1069. genwqe_health_check_stop(cd);
  1070. genwqe_stop(cd);
  1071. /*
  1072. * On permanent failure, the PCI code will call device remove
  1073. * after the return of this function.
  1074. * genwqe_stop() can be called twice.
  1075. */
  1076. if (state == pci_channel_io_perm_failure) {
  1077. return PCI_ERS_RESULT_DISCONNECT;
  1078. } else {
  1079. genwqe_pci_remove(cd);
  1080. return PCI_ERS_RESULT_NEED_RESET;
  1081. }
  1082. }
  1083. static pci_ers_result_t genwqe_err_slot_reset(struct pci_dev *pci_dev)
  1084. {
  1085. int rc;
  1086. struct genwqe_dev *cd = dev_get_drvdata(&pci_dev->dev);
  1087. rc = genwqe_pci_setup(cd);
  1088. if (!rc) {
  1089. return PCI_ERS_RESULT_RECOVERED;
  1090. } else {
  1091. dev_err(&pci_dev->dev,
  1092. "err: problems with PCI setup (err=%d)\n", rc);
  1093. return PCI_ERS_RESULT_DISCONNECT;
  1094. }
  1095. }
  1096. static pci_ers_result_t genwqe_err_result_none(struct pci_dev *dev)
  1097. {
  1098. return PCI_ERS_RESULT_NONE;
  1099. }
  1100. static void genwqe_err_resume(struct pci_dev *pci_dev)
  1101. {
  1102. int rc;
  1103. struct genwqe_dev *cd = dev_get_drvdata(&pci_dev->dev);
  1104. rc = genwqe_start(cd);
  1105. if (!rc) {
  1106. rc = genwqe_health_check_start(cd);
  1107. if (rc)
  1108. dev_err(&pci_dev->dev,
  1109. "err: cannot start health checking! (err=%d)\n",
  1110. rc);
  1111. } else {
  1112. dev_err(&pci_dev->dev,
  1113. "err: cannot start card services! (err=%d)\n", rc);
  1114. }
  1115. }
  1116. static int genwqe_sriov_configure(struct pci_dev *dev, int numvfs)
  1117. {
  1118. int rc;
  1119. struct genwqe_dev *cd = dev_get_drvdata(&dev->dev);
  1120. if (numvfs > 0) {
  1121. genwqe_setup_vf_jtimer(cd);
  1122. rc = pci_enable_sriov(dev, numvfs);
  1123. if (rc < 0)
  1124. return rc;
  1125. return numvfs;
  1126. }
  1127. if (numvfs == 0) {
  1128. pci_disable_sriov(dev);
  1129. return 0;
  1130. }
  1131. return 0;
  1132. }
  1133. static struct pci_error_handlers genwqe_err_handler = {
  1134. .error_detected = genwqe_err_error_detected,
  1135. .mmio_enabled = genwqe_err_result_none,
  1136. .slot_reset = genwqe_err_slot_reset,
  1137. .resume = genwqe_err_resume,
  1138. };
  1139. static struct pci_driver genwqe_driver = {
  1140. .name = genwqe_driver_name,
  1141. .id_table = genwqe_device_table,
  1142. .probe = genwqe_probe,
  1143. .remove = genwqe_remove,
  1144. .sriov_configure = genwqe_sriov_configure,
  1145. .err_handler = &genwqe_err_handler,
  1146. };
  1147. /**
  1148. * genwqe_devnode() - Set default access mode for genwqe devices.
  1149. *
  1150. * Default mode should be rw for everybody. Do not change default
  1151. * device name.
  1152. */
  1153. static char *genwqe_devnode(struct device *dev, umode_t *mode)
  1154. {
  1155. if (mode)
  1156. *mode = 0666;
  1157. return NULL;
  1158. }
  1159. /**
  1160. * genwqe_init_module() - Driver registration and initialization
  1161. */
  1162. static int __init genwqe_init_module(void)
  1163. {
  1164. int rc;
  1165. class_genwqe = class_create(THIS_MODULE, GENWQE_DEVNAME);
  1166. if (IS_ERR(class_genwqe)) {
  1167. pr_err("[%s] create class failed\n", __func__);
  1168. return -ENOMEM;
  1169. }
  1170. class_genwqe->devnode = genwqe_devnode;
  1171. debugfs_genwqe = debugfs_create_dir(GENWQE_DEVNAME, NULL);
  1172. if (!debugfs_genwqe) {
  1173. rc = -ENOMEM;
  1174. goto err_out;
  1175. }
  1176. rc = pci_register_driver(&genwqe_driver);
  1177. if (rc != 0) {
  1178. pr_err("[%s] pci_reg_driver (rc=%d)\n", __func__, rc);
  1179. goto err_out0;
  1180. }
  1181. return rc;
  1182. err_out0:
  1183. debugfs_remove(debugfs_genwqe);
  1184. err_out:
  1185. class_destroy(class_genwqe);
  1186. return rc;
  1187. }
  1188. /**
  1189. * genwqe_exit_module() - Driver exit
  1190. */
  1191. static void __exit genwqe_exit_module(void)
  1192. {
  1193. pci_unregister_driver(&genwqe_driver);
  1194. debugfs_remove(debugfs_genwqe);
  1195. class_destroy(class_genwqe);
  1196. }
  1197. module_init(genwqe_init_module);
  1198. module_exit(genwqe_exit_module);