avmfritz.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177
  1. /*
  2. * avm_fritz.c low level stuff for AVM FRITZ!CARD PCI ISDN cards
  3. * Thanks to AVM, Berlin for informations
  4. *
  5. * Author Karsten Keil <keil@isdn4linux.de>
  6. *
  7. * Copyright 2009 by Karsten Keil <keil@isdn4linux.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. */
  23. #include <linux/interrupt.h>
  24. #include <linux/module.h>
  25. #include <linux/pci.h>
  26. #include <linux/delay.h>
  27. #include <linux/mISDNhw.h>
  28. #include <linux/slab.h>
  29. #include <asm/unaligned.h>
  30. #include "ipac.h"
  31. #define AVMFRITZ_REV "2.3"
  32. static int AVM_cnt;
  33. static int debug;
  34. enum {
  35. AVM_FRITZ_PCI,
  36. AVM_FRITZ_PCIV2,
  37. };
  38. #define HDLC_FIFO 0x0
  39. #define HDLC_STATUS 0x4
  40. #define CHIP_WINDOW 0x10
  41. #define CHIP_INDEX 0x4
  42. #define AVM_HDLC_1 0x00
  43. #define AVM_HDLC_2 0x01
  44. #define AVM_ISAC_FIFO 0x02
  45. #define AVM_ISAC_REG_LOW 0x04
  46. #define AVM_ISAC_REG_HIGH 0x06
  47. #define AVM_STATUS0_IRQ_ISAC 0x01
  48. #define AVM_STATUS0_IRQ_HDLC 0x02
  49. #define AVM_STATUS0_IRQ_TIMER 0x04
  50. #define AVM_STATUS0_IRQ_MASK 0x07
  51. #define AVM_STATUS0_RESET 0x01
  52. #define AVM_STATUS0_DIS_TIMER 0x02
  53. #define AVM_STATUS0_RES_TIMER 0x04
  54. #define AVM_STATUS0_ENA_IRQ 0x08
  55. #define AVM_STATUS0_TESTBIT 0x10
  56. #define AVM_STATUS1_INT_SEL 0x0f
  57. #define AVM_STATUS1_ENA_IOM 0x80
  58. #define HDLC_MODE_ITF_FLG 0x01
  59. #define HDLC_MODE_TRANS 0x02
  60. #define HDLC_MODE_CCR_7 0x04
  61. #define HDLC_MODE_CCR_16 0x08
  62. #define HDLC_FIFO_SIZE_128 0x20
  63. #define HDLC_MODE_TESTLOOP 0x80
  64. #define HDLC_INT_XPR 0x80
  65. #define HDLC_INT_XDU 0x40
  66. #define HDLC_INT_RPR 0x20
  67. #define HDLC_INT_MASK 0xE0
  68. #define HDLC_STAT_RME 0x01
  69. #define HDLC_STAT_RDO 0x10
  70. #define HDLC_STAT_CRCVFRRAB 0x0E
  71. #define HDLC_STAT_CRCVFR 0x06
  72. #define HDLC_STAT_RML_MASK_V1 0x3f00
  73. #define HDLC_STAT_RML_MASK_V2 0x7f00
  74. #define HDLC_CMD_XRS 0x80
  75. #define HDLC_CMD_XME 0x01
  76. #define HDLC_CMD_RRS 0x20
  77. #define HDLC_CMD_XML_MASK 0x3f00
  78. #define HDLC_FIFO_SIZE_V1 32
  79. #define HDLC_FIFO_SIZE_V2 128
  80. /* Fritz PCI v2.0 */
  81. #define AVM_HDLC_FIFO_1 0x10
  82. #define AVM_HDLC_FIFO_2 0x18
  83. #define AVM_HDLC_STATUS_1 0x14
  84. #define AVM_HDLC_STATUS_2 0x1c
  85. #define AVM_ISACX_INDEX 0x04
  86. #define AVM_ISACX_DATA 0x08
  87. /* data struct */
  88. #define LOG_SIZE 63
  89. struct hdlc_stat_reg {
  90. #ifdef __BIG_ENDIAN
  91. u8 fill;
  92. u8 mode;
  93. u8 xml;
  94. u8 cmd;
  95. #else
  96. u8 cmd;
  97. u8 xml;
  98. u8 mode;
  99. u8 fill;
  100. #endif
  101. } __attribute__((packed));
  102. struct hdlc_hw {
  103. union {
  104. u32 ctrl;
  105. struct hdlc_stat_reg sr;
  106. } ctrl;
  107. u32 stat;
  108. };
  109. struct fritzcard {
  110. struct list_head list;
  111. struct pci_dev *pdev;
  112. char name[MISDN_MAX_IDLEN];
  113. u8 type;
  114. u8 ctrlreg;
  115. u16 irq;
  116. u32 irqcnt;
  117. u32 addr;
  118. spinlock_t lock; /* hw lock */
  119. struct isac_hw isac;
  120. struct hdlc_hw hdlc[2];
  121. struct bchannel bch[2];
  122. char log[LOG_SIZE + 1];
  123. };
  124. static LIST_HEAD(Cards);
  125. static DEFINE_RWLOCK(card_lock); /* protect Cards */
  126. static void
  127. _set_debug(struct fritzcard *card)
  128. {
  129. card->isac.dch.debug = debug;
  130. card->bch[0].debug = debug;
  131. card->bch[1].debug = debug;
  132. }
  133. static int
  134. set_debug(const char *val, const struct kernel_param *kp)
  135. {
  136. int ret;
  137. struct fritzcard *card;
  138. ret = param_set_uint(val, kp);
  139. if (!ret) {
  140. read_lock(&card_lock);
  141. list_for_each_entry(card, &Cards, list)
  142. _set_debug(card);
  143. read_unlock(&card_lock);
  144. }
  145. return ret;
  146. }
  147. MODULE_AUTHOR("Karsten Keil");
  148. MODULE_LICENSE("GPL v2");
  149. MODULE_VERSION(AVMFRITZ_REV);
  150. module_param_call(debug, set_debug, param_get_uint, &debug, S_IRUGO | S_IWUSR);
  151. MODULE_PARM_DESC(debug, "avmfritz debug mask");
  152. /* Interface functions */
  153. static u8
  154. ReadISAC_V1(void *p, u8 offset)
  155. {
  156. struct fritzcard *fc = p;
  157. u8 idx = (offset > 0x2f) ? AVM_ISAC_REG_HIGH : AVM_ISAC_REG_LOW;
  158. outb(idx, fc->addr + CHIP_INDEX);
  159. return inb(fc->addr + CHIP_WINDOW + (offset & 0xf));
  160. }
  161. static void
  162. WriteISAC_V1(void *p, u8 offset, u8 value)
  163. {
  164. struct fritzcard *fc = p;
  165. u8 idx = (offset > 0x2f) ? AVM_ISAC_REG_HIGH : AVM_ISAC_REG_LOW;
  166. outb(idx, fc->addr + CHIP_INDEX);
  167. outb(value, fc->addr + CHIP_WINDOW + (offset & 0xf));
  168. }
  169. static void
  170. ReadFiFoISAC_V1(void *p, u8 off, u8 *data, int size)
  171. {
  172. struct fritzcard *fc = p;
  173. outb(AVM_ISAC_FIFO, fc->addr + CHIP_INDEX);
  174. insb(fc->addr + CHIP_WINDOW, data, size);
  175. }
  176. static void
  177. WriteFiFoISAC_V1(void *p, u8 off, u8 *data, int size)
  178. {
  179. struct fritzcard *fc = p;
  180. outb(AVM_ISAC_FIFO, fc->addr + CHIP_INDEX);
  181. outsb(fc->addr + CHIP_WINDOW, data, size);
  182. }
  183. static u8
  184. ReadISAC_V2(void *p, u8 offset)
  185. {
  186. struct fritzcard *fc = p;
  187. outl(offset, fc->addr + AVM_ISACX_INDEX);
  188. return 0xff & inl(fc->addr + AVM_ISACX_DATA);
  189. }
  190. static void
  191. WriteISAC_V2(void *p, u8 offset, u8 value)
  192. {
  193. struct fritzcard *fc = p;
  194. outl(offset, fc->addr + AVM_ISACX_INDEX);
  195. outl(value, fc->addr + AVM_ISACX_DATA);
  196. }
  197. static void
  198. ReadFiFoISAC_V2(void *p, u8 off, u8 *data, int size)
  199. {
  200. struct fritzcard *fc = p;
  201. int i;
  202. outl(off, fc->addr + AVM_ISACX_INDEX);
  203. for (i = 0; i < size; i++)
  204. data[i] = 0xff & inl(fc->addr + AVM_ISACX_DATA);
  205. }
  206. static void
  207. WriteFiFoISAC_V2(void *p, u8 off, u8 *data, int size)
  208. {
  209. struct fritzcard *fc = p;
  210. int i;
  211. outl(off, fc->addr + AVM_ISACX_INDEX);
  212. for (i = 0; i < size; i++)
  213. outl(data[i], fc->addr + AVM_ISACX_DATA);
  214. }
  215. static struct bchannel *
  216. Sel_BCS(struct fritzcard *fc, u32 channel)
  217. {
  218. if (test_bit(FLG_ACTIVE, &fc->bch[0].Flags) &&
  219. (fc->bch[0].nr & channel))
  220. return &fc->bch[0];
  221. else if (test_bit(FLG_ACTIVE, &fc->bch[1].Flags) &&
  222. (fc->bch[1].nr & channel))
  223. return &fc->bch[1];
  224. else
  225. return NULL;
  226. }
  227. static inline void
  228. __write_ctrl_pci(struct fritzcard *fc, struct hdlc_hw *hdlc, u32 channel) {
  229. u32 idx = channel == 2 ? AVM_HDLC_2 : AVM_HDLC_1;
  230. outl(idx, fc->addr + CHIP_INDEX);
  231. outl(hdlc->ctrl.ctrl, fc->addr + CHIP_WINDOW + HDLC_STATUS);
  232. }
  233. static inline void
  234. __write_ctrl_pciv2(struct fritzcard *fc, struct hdlc_hw *hdlc, u32 channel) {
  235. outl(hdlc->ctrl.ctrl, fc->addr + (channel == 2 ? AVM_HDLC_STATUS_2 :
  236. AVM_HDLC_STATUS_1));
  237. }
  238. static void
  239. write_ctrl(struct bchannel *bch, int which) {
  240. struct fritzcard *fc = bch->hw;
  241. struct hdlc_hw *hdlc;
  242. hdlc = &fc->hdlc[(bch->nr - 1) & 1];
  243. pr_debug("%s: hdlc %c wr%x ctrl %x\n", fc->name, '@' + bch->nr,
  244. which, hdlc->ctrl.ctrl);
  245. switch (fc->type) {
  246. case AVM_FRITZ_PCIV2:
  247. __write_ctrl_pciv2(fc, hdlc, bch->nr);
  248. break;
  249. case AVM_FRITZ_PCI:
  250. __write_ctrl_pci(fc, hdlc, bch->nr);
  251. break;
  252. }
  253. }
  254. static inline u32
  255. __read_status_pci(u_long addr, u32 channel)
  256. {
  257. outl(channel == 2 ? AVM_HDLC_2 : AVM_HDLC_1, addr + CHIP_INDEX);
  258. return inl(addr + CHIP_WINDOW + HDLC_STATUS);
  259. }
  260. static inline u32
  261. __read_status_pciv2(u_long addr, u32 channel)
  262. {
  263. return inl(addr + (channel == 2 ? AVM_HDLC_STATUS_2 :
  264. AVM_HDLC_STATUS_1));
  265. }
  266. static u32
  267. read_status(struct fritzcard *fc, u32 channel)
  268. {
  269. switch (fc->type) {
  270. case AVM_FRITZ_PCIV2:
  271. return __read_status_pciv2(fc->addr, channel);
  272. case AVM_FRITZ_PCI:
  273. return __read_status_pci(fc->addr, channel);
  274. }
  275. /* dummy */
  276. return 0;
  277. }
  278. static void
  279. enable_hwirq(struct fritzcard *fc)
  280. {
  281. fc->ctrlreg |= AVM_STATUS0_ENA_IRQ;
  282. outb(fc->ctrlreg, fc->addr + 2);
  283. }
  284. static void
  285. disable_hwirq(struct fritzcard *fc)
  286. {
  287. fc->ctrlreg &= ~AVM_STATUS0_ENA_IRQ;
  288. outb(fc->ctrlreg, fc->addr + 2);
  289. }
  290. static int
  291. modehdlc(struct bchannel *bch, int protocol)
  292. {
  293. struct fritzcard *fc = bch->hw;
  294. struct hdlc_hw *hdlc;
  295. u8 mode;
  296. hdlc = &fc->hdlc[(bch->nr - 1) & 1];
  297. pr_debug("%s: hdlc %c protocol %x-->%x ch %d\n", fc->name,
  298. '@' + bch->nr, bch->state, protocol, bch->nr);
  299. hdlc->ctrl.ctrl = 0;
  300. mode = (fc->type == AVM_FRITZ_PCIV2) ? HDLC_FIFO_SIZE_128 : 0;
  301. switch (protocol) {
  302. case -1: /* used for init */
  303. bch->state = -1;
  304. /* fall through */
  305. case ISDN_P_NONE:
  306. if (bch->state == ISDN_P_NONE)
  307. break;
  308. hdlc->ctrl.sr.cmd = HDLC_CMD_XRS | HDLC_CMD_RRS;
  309. hdlc->ctrl.sr.mode = mode | HDLC_MODE_TRANS;
  310. write_ctrl(bch, 5);
  311. bch->state = ISDN_P_NONE;
  312. test_and_clear_bit(FLG_HDLC, &bch->Flags);
  313. test_and_clear_bit(FLG_TRANSPARENT, &bch->Flags);
  314. break;
  315. case ISDN_P_B_RAW:
  316. bch->state = protocol;
  317. hdlc->ctrl.sr.cmd = HDLC_CMD_XRS | HDLC_CMD_RRS;
  318. hdlc->ctrl.sr.mode = mode | HDLC_MODE_TRANS;
  319. write_ctrl(bch, 5);
  320. hdlc->ctrl.sr.cmd = HDLC_CMD_XRS;
  321. write_ctrl(bch, 1);
  322. hdlc->ctrl.sr.cmd = 0;
  323. test_and_set_bit(FLG_TRANSPARENT, &bch->Flags);
  324. break;
  325. case ISDN_P_B_HDLC:
  326. bch->state = protocol;
  327. hdlc->ctrl.sr.cmd = HDLC_CMD_XRS | HDLC_CMD_RRS;
  328. hdlc->ctrl.sr.mode = mode | HDLC_MODE_ITF_FLG;
  329. write_ctrl(bch, 5);
  330. hdlc->ctrl.sr.cmd = HDLC_CMD_XRS;
  331. write_ctrl(bch, 1);
  332. hdlc->ctrl.sr.cmd = 0;
  333. test_and_set_bit(FLG_HDLC, &bch->Flags);
  334. break;
  335. default:
  336. pr_info("%s: protocol not known %x\n", fc->name, protocol);
  337. return -ENOPROTOOPT;
  338. }
  339. return 0;
  340. }
  341. static void
  342. hdlc_empty_fifo(struct bchannel *bch, int count)
  343. {
  344. u32 *ptr;
  345. u8 *p;
  346. u32 val, addr;
  347. int cnt;
  348. struct fritzcard *fc = bch->hw;
  349. pr_debug("%s: %s %d\n", fc->name, __func__, count);
  350. if (test_bit(FLG_RX_OFF, &bch->Flags)) {
  351. p = NULL;
  352. bch->dropcnt += count;
  353. } else {
  354. cnt = bchannel_get_rxbuf(bch, count);
  355. if (cnt < 0) {
  356. pr_warning("%s.B%d: No bufferspace for %d bytes\n",
  357. fc->name, bch->nr, count);
  358. return;
  359. }
  360. p = skb_put(bch->rx_skb, count);
  361. }
  362. ptr = (u32 *)p;
  363. if (fc->type == AVM_FRITZ_PCIV2)
  364. addr = fc->addr + (bch->nr == 2 ?
  365. AVM_HDLC_FIFO_2 : AVM_HDLC_FIFO_1);
  366. else {
  367. addr = fc->addr + CHIP_WINDOW;
  368. outl(bch->nr == 2 ? AVM_HDLC_2 : AVM_HDLC_1, fc->addr);
  369. }
  370. cnt = 0;
  371. while (cnt < count) {
  372. val = le32_to_cpu(inl(addr));
  373. if (p) {
  374. put_unaligned(val, ptr);
  375. ptr++;
  376. }
  377. cnt += 4;
  378. }
  379. if (p && (debug & DEBUG_HW_BFIFO)) {
  380. snprintf(fc->log, LOG_SIZE, "B%1d-recv %s %d ",
  381. bch->nr, fc->name, count);
  382. print_hex_dump_bytes(fc->log, DUMP_PREFIX_OFFSET, p, count);
  383. }
  384. }
  385. static void
  386. hdlc_fill_fifo(struct bchannel *bch)
  387. {
  388. struct fritzcard *fc = bch->hw;
  389. struct hdlc_hw *hdlc;
  390. int count, fs, cnt = 0, idx;
  391. bool fillempty = false;
  392. u8 *p;
  393. u32 *ptr, val, addr;
  394. idx = (bch->nr - 1) & 1;
  395. hdlc = &fc->hdlc[idx];
  396. fs = (fc->type == AVM_FRITZ_PCIV2) ?
  397. HDLC_FIFO_SIZE_V2 : HDLC_FIFO_SIZE_V1;
  398. if (!bch->tx_skb) {
  399. if (!test_bit(FLG_TX_EMPTY, &bch->Flags))
  400. return;
  401. count = fs;
  402. p = bch->fill;
  403. fillempty = true;
  404. } else {
  405. count = bch->tx_skb->len - bch->tx_idx;
  406. if (count <= 0)
  407. return;
  408. p = bch->tx_skb->data + bch->tx_idx;
  409. }
  410. hdlc->ctrl.sr.cmd &= ~HDLC_CMD_XME;
  411. if (count > fs) {
  412. count = fs;
  413. } else {
  414. if (test_bit(FLG_HDLC, &bch->Flags))
  415. hdlc->ctrl.sr.cmd |= HDLC_CMD_XME;
  416. }
  417. ptr = (u32 *)p;
  418. if (!fillempty) {
  419. pr_debug("%s.B%d: %d/%d/%d", fc->name, bch->nr, count,
  420. bch->tx_idx, bch->tx_skb->len);
  421. bch->tx_idx += count;
  422. } else {
  423. pr_debug("%s.B%d: fillempty %d\n", fc->name, bch->nr, count);
  424. }
  425. hdlc->ctrl.sr.xml = ((count == fs) ? 0 : count);
  426. if (fc->type == AVM_FRITZ_PCIV2) {
  427. __write_ctrl_pciv2(fc, hdlc, bch->nr);
  428. addr = fc->addr + (bch->nr == 2 ?
  429. AVM_HDLC_FIFO_2 : AVM_HDLC_FIFO_1);
  430. } else {
  431. __write_ctrl_pci(fc, hdlc, bch->nr);
  432. addr = fc->addr + CHIP_WINDOW;
  433. }
  434. if (fillempty) {
  435. while (cnt < count) {
  436. /* all bytes the same - no worry about endian */
  437. outl(*ptr, addr);
  438. cnt += 4;
  439. }
  440. } else {
  441. while (cnt < count) {
  442. val = get_unaligned(ptr);
  443. outl(cpu_to_le32(val), addr);
  444. ptr++;
  445. cnt += 4;
  446. }
  447. }
  448. if ((debug & DEBUG_HW_BFIFO) && !fillempty) {
  449. snprintf(fc->log, LOG_SIZE, "B%1d-send %s %d ",
  450. bch->nr, fc->name, count);
  451. print_hex_dump_bytes(fc->log, DUMP_PREFIX_OFFSET, p, count);
  452. }
  453. }
  454. static void
  455. HDLC_irq_xpr(struct bchannel *bch)
  456. {
  457. if (bch->tx_skb && bch->tx_idx < bch->tx_skb->len) {
  458. hdlc_fill_fifo(bch);
  459. } else {
  460. if (bch->tx_skb)
  461. dev_kfree_skb(bch->tx_skb);
  462. if (get_next_bframe(bch)) {
  463. hdlc_fill_fifo(bch);
  464. test_and_clear_bit(FLG_TX_EMPTY, &bch->Flags);
  465. } else if (test_bit(FLG_TX_EMPTY, &bch->Flags)) {
  466. hdlc_fill_fifo(bch);
  467. }
  468. }
  469. }
  470. static void
  471. HDLC_irq(struct bchannel *bch, u32 stat)
  472. {
  473. struct fritzcard *fc = bch->hw;
  474. int len, fs;
  475. u32 rmlMask;
  476. struct hdlc_hw *hdlc;
  477. hdlc = &fc->hdlc[(bch->nr - 1) & 1];
  478. pr_debug("%s: ch%d stat %#x\n", fc->name, bch->nr, stat);
  479. if (fc->type == AVM_FRITZ_PCIV2) {
  480. rmlMask = HDLC_STAT_RML_MASK_V2;
  481. fs = HDLC_FIFO_SIZE_V2;
  482. } else {
  483. rmlMask = HDLC_STAT_RML_MASK_V1;
  484. fs = HDLC_FIFO_SIZE_V1;
  485. }
  486. if (stat & HDLC_INT_RPR) {
  487. if (stat & HDLC_STAT_RDO) {
  488. pr_warning("%s: ch%d stat %x RDO\n",
  489. fc->name, bch->nr, stat);
  490. hdlc->ctrl.sr.xml = 0;
  491. hdlc->ctrl.sr.cmd |= HDLC_CMD_RRS;
  492. write_ctrl(bch, 1);
  493. hdlc->ctrl.sr.cmd &= ~HDLC_CMD_RRS;
  494. write_ctrl(bch, 1);
  495. if (bch->rx_skb)
  496. skb_trim(bch->rx_skb, 0);
  497. } else {
  498. len = (stat & rmlMask) >> 8;
  499. if (!len)
  500. len = fs;
  501. hdlc_empty_fifo(bch, len);
  502. if (!bch->rx_skb)
  503. goto handle_tx;
  504. if (test_bit(FLG_TRANSPARENT, &bch->Flags)) {
  505. recv_Bchannel(bch, 0, false);
  506. } else if (stat & HDLC_STAT_RME) {
  507. if ((stat & HDLC_STAT_CRCVFRRAB) ==
  508. HDLC_STAT_CRCVFR) {
  509. recv_Bchannel(bch, 0, false);
  510. } else {
  511. pr_warning("%s: got invalid frame\n",
  512. fc->name);
  513. skb_trim(bch->rx_skb, 0);
  514. }
  515. }
  516. }
  517. }
  518. handle_tx:
  519. if (stat & HDLC_INT_XDU) {
  520. /* Here we lost an TX interrupt, so
  521. * restart transmitting the whole frame on HDLC
  522. * in transparent mode we send the next data
  523. */
  524. pr_warning("%s: ch%d stat %x XDU %s\n", fc->name, bch->nr,
  525. stat, bch->tx_skb ? "tx_skb" : "no tx_skb");
  526. if (bch->tx_skb && bch->tx_skb->len) {
  527. if (!test_bit(FLG_TRANSPARENT, &bch->Flags))
  528. bch->tx_idx = 0;
  529. } else if (test_bit(FLG_FILLEMPTY, &bch->Flags)) {
  530. test_and_set_bit(FLG_TX_EMPTY, &bch->Flags);
  531. }
  532. hdlc->ctrl.sr.xml = 0;
  533. hdlc->ctrl.sr.cmd |= HDLC_CMD_XRS;
  534. write_ctrl(bch, 1);
  535. hdlc->ctrl.sr.cmd &= ~HDLC_CMD_XRS;
  536. HDLC_irq_xpr(bch);
  537. return;
  538. } else if (stat & HDLC_INT_XPR)
  539. HDLC_irq_xpr(bch);
  540. }
  541. static inline void
  542. HDLC_irq_main(struct fritzcard *fc)
  543. {
  544. u32 stat;
  545. struct bchannel *bch;
  546. stat = read_status(fc, 1);
  547. if (stat & HDLC_INT_MASK) {
  548. bch = Sel_BCS(fc, 1);
  549. if (bch)
  550. HDLC_irq(bch, stat);
  551. else
  552. pr_debug("%s: spurious ch1 IRQ\n", fc->name);
  553. }
  554. stat = read_status(fc, 2);
  555. if (stat & HDLC_INT_MASK) {
  556. bch = Sel_BCS(fc, 2);
  557. if (bch)
  558. HDLC_irq(bch, stat);
  559. else
  560. pr_debug("%s: spurious ch2 IRQ\n", fc->name);
  561. }
  562. }
  563. static irqreturn_t
  564. avm_fritz_interrupt(int intno, void *dev_id)
  565. {
  566. struct fritzcard *fc = dev_id;
  567. u8 val;
  568. u8 sval;
  569. spin_lock(&fc->lock);
  570. sval = inb(fc->addr + 2);
  571. pr_debug("%s: irq stat0 %x\n", fc->name, sval);
  572. if ((sval & AVM_STATUS0_IRQ_MASK) == AVM_STATUS0_IRQ_MASK) {
  573. /* shared IRQ from other HW */
  574. spin_unlock(&fc->lock);
  575. return IRQ_NONE;
  576. }
  577. fc->irqcnt++;
  578. if (!(sval & AVM_STATUS0_IRQ_ISAC)) {
  579. val = ReadISAC_V1(fc, ISAC_ISTA);
  580. mISDNisac_irq(&fc->isac, val);
  581. }
  582. if (!(sval & AVM_STATUS0_IRQ_HDLC))
  583. HDLC_irq_main(fc);
  584. spin_unlock(&fc->lock);
  585. return IRQ_HANDLED;
  586. }
  587. static irqreturn_t
  588. avm_fritzv2_interrupt(int intno, void *dev_id)
  589. {
  590. struct fritzcard *fc = dev_id;
  591. u8 val;
  592. u8 sval;
  593. spin_lock(&fc->lock);
  594. sval = inb(fc->addr + 2);
  595. pr_debug("%s: irq stat0 %x\n", fc->name, sval);
  596. if (!(sval & AVM_STATUS0_IRQ_MASK)) {
  597. /* shared IRQ from other HW */
  598. spin_unlock(&fc->lock);
  599. return IRQ_NONE;
  600. }
  601. fc->irqcnt++;
  602. if (sval & AVM_STATUS0_IRQ_HDLC)
  603. HDLC_irq_main(fc);
  604. if (sval & AVM_STATUS0_IRQ_ISAC) {
  605. val = ReadISAC_V2(fc, ISACX_ISTA);
  606. mISDNisac_irq(&fc->isac, val);
  607. }
  608. if (sval & AVM_STATUS0_IRQ_TIMER) {
  609. pr_debug("%s: timer irq\n", fc->name);
  610. outb(fc->ctrlreg | AVM_STATUS0_RES_TIMER, fc->addr + 2);
  611. udelay(1);
  612. outb(fc->ctrlreg, fc->addr + 2);
  613. }
  614. spin_unlock(&fc->lock);
  615. return IRQ_HANDLED;
  616. }
  617. static int
  618. avm_l2l1B(struct mISDNchannel *ch, struct sk_buff *skb)
  619. {
  620. struct bchannel *bch = container_of(ch, struct bchannel, ch);
  621. struct fritzcard *fc = bch->hw;
  622. int ret = -EINVAL;
  623. struct mISDNhead *hh = mISDN_HEAD_P(skb);
  624. unsigned long flags;
  625. switch (hh->prim) {
  626. case PH_DATA_REQ:
  627. spin_lock_irqsave(&fc->lock, flags);
  628. ret = bchannel_senddata(bch, skb);
  629. if (ret > 0) { /* direct TX */
  630. hdlc_fill_fifo(bch);
  631. ret = 0;
  632. }
  633. spin_unlock_irqrestore(&fc->lock, flags);
  634. return ret;
  635. case PH_ACTIVATE_REQ:
  636. spin_lock_irqsave(&fc->lock, flags);
  637. if (!test_and_set_bit(FLG_ACTIVE, &bch->Flags))
  638. ret = modehdlc(bch, ch->protocol);
  639. else
  640. ret = 0;
  641. spin_unlock_irqrestore(&fc->lock, flags);
  642. if (!ret)
  643. _queue_data(ch, PH_ACTIVATE_IND, MISDN_ID_ANY, 0,
  644. NULL, GFP_KERNEL);
  645. break;
  646. case PH_DEACTIVATE_REQ:
  647. spin_lock_irqsave(&fc->lock, flags);
  648. mISDN_clear_bchannel(bch);
  649. modehdlc(bch, ISDN_P_NONE);
  650. spin_unlock_irqrestore(&fc->lock, flags);
  651. _queue_data(ch, PH_DEACTIVATE_IND, MISDN_ID_ANY, 0,
  652. NULL, GFP_KERNEL);
  653. ret = 0;
  654. break;
  655. }
  656. if (!ret)
  657. dev_kfree_skb(skb);
  658. return ret;
  659. }
  660. static void
  661. inithdlc(struct fritzcard *fc)
  662. {
  663. modehdlc(&fc->bch[0], -1);
  664. modehdlc(&fc->bch[1], -1);
  665. }
  666. static void
  667. clear_pending_hdlc_ints(struct fritzcard *fc)
  668. {
  669. u32 val;
  670. val = read_status(fc, 1);
  671. pr_debug("%s: HDLC 1 STA %x\n", fc->name, val);
  672. val = read_status(fc, 2);
  673. pr_debug("%s: HDLC 2 STA %x\n", fc->name, val);
  674. }
  675. static void
  676. reset_avm(struct fritzcard *fc)
  677. {
  678. switch (fc->type) {
  679. case AVM_FRITZ_PCI:
  680. fc->ctrlreg = AVM_STATUS0_RESET | AVM_STATUS0_DIS_TIMER;
  681. break;
  682. case AVM_FRITZ_PCIV2:
  683. fc->ctrlreg = AVM_STATUS0_RESET;
  684. break;
  685. }
  686. if (debug & DEBUG_HW)
  687. pr_notice("%s: reset\n", fc->name);
  688. disable_hwirq(fc);
  689. mdelay(5);
  690. switch (fc->type) {
  691. case AVM_FRITZ_PCI:
  692. fc->ctrlreg = AVM_STATUS0_DIS_TIMER | AVM_STATUS0_RES_TIMER;
  693. disable_hwirq(fc);
  694. outb(AVM_STATUS1_ENA_IOM, fc->addr + 3);
  695. break;
  696. case AVM_FRITZ_PCIV2:
  697. fc->ctrlreg = 0;
  698. disable_hwirq(fc);
  699. break;
  700. }
  701. mdelay(1);
  702. if (debug & DEBUG_HW)
  703. pr_notice("%s: S0/S1 %x/%x\n", fc->name,
  704. inb(fc->addr + 2), inb(fc->addr + 3));
  705. }
  706. static int
  707. init_card(struct fritzcard *fc)
  708. {
  709. int ret, cnt = 3;
  710. u_long flags;
  711. reset_avm(fc); /* disable IRQ */
  712. if (fc->type == AVM_FRITZ_PCIV2)
  713. ret = request_irq(fc->irq, avm_fritzv2_interrupt,
  714. IRQF_SHARED, fc->name, fc);
  715. else
  716. ret = request_irq(fc->irq, avm_fritz_interrupt,
  717. IRQF_SHARED, fc->name, fc);
  718. if (ret) {
  719. pr_info("%s: couldn't get interrupt %d\n",
  720. fc->name, fc->irq);
  721. return ret;
  722. }
  723. while (cnt--) {
  724. spin_lock_irqsave(&fc->lock, flags);
  725. ret = fc->isac.init(&fc->isac);
  726. if (ret) {
  727. spin_unlock_irqrestore(&fc->lock, flags);
  728. pr_info("%s: ISAC init failed with %d\n",
  729. fc->name, ret);
  730. break;
  731. }
  732. clear_pending_hdlc_ints(fc);
  733. inithdlc(fc);
  734. enable_hwirq(fc);
  735. /* RESET Receiver and Transmitter */
  736. if (fc->type == AVM_FRITZ_PCIV2) {
  737. WriteISAC_V2(fc, ISACX_MASK, 0);
  738. WriteISAC_V2(fc, ISACX_CMDRD, 0x41);
  739. } else {
  740. WriteISAC_V1(fc, ISAC_MASK, 0);
  741. WriteISAC_V1(fc, ISAC_CMDR, 0x41);
  742. }
  743. spin_unlock_irqrestore(&fc->lock, flags);
  744. /* Timeout 10ms */
  745. msleep_interruptible(10);
  746. if (debug & DEBUG_HW)
  747. pr_notice("%s: IRQ %d count %d\n", fc->name,
  748. fc->irq, fc->irqcnt);
  749. if (!fc->irqcnt) {
  750. pr_info("%s: IRQ(%d) getting no IRQs during init %d\n",
  751. fc->name, fc->irq, 3 - cnt);
  752. reset_avm(fc);
  753. } else
  754. return 0;
  755. }
  756. free_irq(fc->irq, fc);
  757. return -EIO;
  758. }
  759. static int
  760. channel_bctrl(struct bchannel *bch, struct mISDN_ctrl_req *cq)
  761. {
  762. return mISDN_ctrl_bchannel(bch, cq);
  763. }
  764. static int
  765. avm_bctrl(struct mISDNchannel *ch, u32 cmd, void *arg)
  766. {
  767. struct bchannel *bch = container_of(ch, struct bchannel, ch);
  768. struct fritzcard *fc = bch->hw;
  769. int ret = -EINVAL;
  770. u_long flags;
  771. pr_debug("%s: %s cmd:%x %p\n", fc->name, __func__, cmd, arg);
  772. switch (cmd) {
  773. case CLOSE_CHANNEL:
  774. test_and_clear_bit(FLG_OPEN, &bch->Flags);
  775. cancel_work_sync(&bch->workq);
  776. spin_lock_irqsave(&fc->lock, flags);
  777. mISDN_clear_bchannel(bch);
  778. modehdlc(bch, ISDN_P_NONE);
  779. spin_unlock_irqrestore(&fc->lock, flags);
  780. ch->protocol = ISDN_P_NONE;
  781. ch->peer = NULL;
  782. module_put(THIS_MODULE);
  783. ret = 0;
  784. break;
  785. case CONTROL_CHANNEL:
  786. ret = channel_bctrl(bch, arg);
  787. break;
  788. default:
  789. pr_info("%s: %s unknown prim(%x)\n", fc->name, __func__, cmd);
  790. }
  791. return ret;
  792. }
  793. static int
  794. channel_ctrl(struct fritzcard *fc, struct mISDN_ctrl_req *cq)
  795. {
  796. int ret = 0;
  797. switch (cq->op) {
  798. case MISDN_CTRL_GETOP:
  799. cq->op = MISDN_CTRL_LOOP | MISDN_CTRL_L1_TIMER3;
  800. break;
  801. case MISDN_CTRL_LOOP:
  802. /* cq->channel: 0 disable, 1 B1 loop 2 B2 loop, 3 both */
  803. if (cq->channel < 0 || cq->channel > 3) {
  804. ret = -EINVAL;
  805. break;
  806. }
  807. ret = fc->isac.ctrl(&fc->isac, HW_TESTLOOP, cq->channel);
  808. break;
  809. case MISDN_CTRL_L1_TIMER3:
  810. ret = fc->isac.ctrl(&fc->isac, HW_TIMER3_VALUE, cq->p1);
  811. break;
  812. default:
  813. pr_info("%s: %s unknown Op %x\n", fc->name, __func__, cq->op);
  814. ret = -EINVAL;
  815. break;
  816. }
  817. return ret;
  818. }
  819. static int
  820. open_bchannel(struct fritzcard *fc, struct channel_req *rq)
  821. {
  822. struct bchannel *bch;
  823. if (rq->adr.channel == 0 || rq->adr.channel > 2)
  824. return -EINVAL;
  825. if (rq->protocol == ISDN_P_NONE)
  826. return -EINVAL;
  827. bch = &fc->bch[rq->adr.channel - 1];
  828. if (test_and_set_bit(FLG_OPEN, &bch->Flags))
  829. return -EBUSY; /* b-channel can be only open once */
  830. bch->ch.protocol = rq->protocol;
  831. rq->ch = &bch->ch;
  832. return 0;
  833. }
  834. /*
  835. * device control function
  836. */
  837. static int
  838. avm_dctrl(struct mISDNchannel *ch, u32 cmd, void *arg)
  839. {
  840. struct mISDNdevice *dev = container_of(ch, struct mISDNdevice, D);
  841. struct dchannel *dch = container_of(dev, struct dchannel, dev);
  842. struct fritzcard *fc = dch->hw;
  843. struct channel_req *rq;
  844. int err = 0;
  845. pr_debug("%s: %s cmd:%x %p\n", fc->name, __func__, cmd, arg);
  846. switch (cmd) {
  847. case OPEN_CHANNEL:
  848. rq = arg;
  849. if (rq->protocol == ISDN_P_TE_S0)
  850. err = fc->isac.open(&fc->isac, rq);
  851. else
  852. err = open_bchannel(fc, rq);
  853. if (err)
  854. break;
  855. if (!try_module_get(THIS_MODULE))
  856. pr_info("%s: cannot get module\n", fc->name);
  857. break;
  858. case CLOSE_CHANNEL:
  859. pr_debug("%s: dev(%d) close from %p\n", fc->name, dch->dev.id,
  860. __builtin_return_address(0));
  861. module_put(THIS_MODULE);
  862. break;
  863. case CONTROL_CHANNEL:
  864. err = channel_ctrl(fc, arg);
  865. break;
  866. default:
  867. pr_debug("%s: %s unknown command %x\n",
  868. fc->name, __func__, cmd);
  869. return -EINVAL;
  870. }
  871. return err;
  872. }
  873. static int
  874. setup_fritz(struct fritzcard *fc)
  875. {
  876. u32 val, ver;
  877. if (!request_region(fc->addr, 32, fc->name)) {
  878. pr_info("%s: AVM config port %x-%x already in use\n",
  879. fc->name, fc->addr, fc->addr + 31);
  880. return -EIO;
  881. }
  882. switch (fc->type) {
  883. case AVM_FRITZ_PCI:
  884. val = inl(fc->addr);
  885. outl(AVM_HDLC_1, fc->addr + CHIP_INDEX);
  886. ver = inl(fc->addr + CHIP_WINDOW + HDLC_STATUS) >> 24;
  887. if (debug & DEBUG_HW) {
  888. pr_notice("%s: PCI stat %#x\n", fc->name, val);
  889. pr_notice("%s: PCI Class %X Rev %d\n", fc->name,
  890. val & 0xff, (val >> 8) & 0xff);
  891. pr_notice("%s: HDLC version %x\n", fc->name, ver & 0xf);
  892. }
  893. ASSIGN_FUNC(V1, ISAC, fc->isac);
  894. fc->isac.type = IPAC_TYPE_ISAC;
  895. break;
  896. case AVM_FRITZ_PCIV2:
  897. val = inl(fc->addr);
  898. ver = inl(fc->addr + AVM_HDLC_STATUS_1) >> 24;
  899. if (debug & DEBUG_HW) {
  900. pr_notice("%s: PCI V2 stat %#x\n", fc->name, val);
  901. pr_notice("%s: PCI V2 Class %X Rev %d\n", fc->name,
  902. val & 0xff, (val >> 8) & 0xff);
  903. pr_notice("%s: HDLC version %x\n", fc->name, ver & 0xf);
  904. }
  905. ASSIGN_FUNC(V2, ISAC, fc->isac);
  906. fc->isac.type = IPAC_TYPE_ISACX;
  907. break;
  908. default:
  909. release_region(fc->addr, 32);
  910. pr_info("%s: AVM unknown type %d\n", fc->name, fc->type);
  911. return -ENODEV;
  912. }
  913. pr_notice("%s: %s config irq:%d base:0x%X\n", fc->name,
  914. (fc->type == AVM_FRITZ_PCI) ? "AVM Fritz!CARD PCI" :
  915. "AVM Fritz!CARD PCIv2", fc->irq, fc->addr);
  916. return 0;
  917. }
  918. static void
  919. release_card(struct fritzcard *card)
  920. {
  921. u_long flags;
  922. disable_hwirq(card);
  923. spin_lock_irqsave(&card->lock, flags);
  924. modehdlc(&card->bch[0], ISDN_P_NONE);
  925. modehdlc(&card->bch[1], ISDN_P_NONE);
  926. spin_unlock_irqrestore(&card->lock, flags);
  927. card->isac.release(&card->isac);
  928. free_irq(card->irq, card);
  929. mISDN_freebchannel(&card->bch[1]);
  930. mISDN_freebchannel(&card->bch[0]);
  931. mISDN_unregister_device(&card->isac.dch.dev);
  932. release_region(card->addr, 32);
  933. pci_disable_device(card->pdev);
  934. pci_set_drvdata(card->pdev, NULL);
  935. write_lock_irqsave(&card_lock, flags);
  936. list_del(&card->list);
  937. write_unlock_irqrestore(&card_lock, flags);
  938. kfree(card);
  939. AVM_cnt--;
  940. }
  941. static int
  942. setup_instance(struct fritzcard *card)
  943. {
  944. int i, err;
  945. unsigned short minsize;
  946. u_long flags;
  947. snprintf(card->name, MISDN_MAX_IDLEN - 1, "AVM.%d", AVM_cnt + 1);
  948. write_lock_irqsave(&card_lock, flags);
  949. list_add_tail(&card->list, &Cards);
  950. write_unlock_irqrestore(&card_lock, flags);
  951. _set_debug(card);
  952. card->isac.name = card->name;
  953. spin_lock_init(&card->lock);
  954. card->isac.hwlock = &card->lock;
  955. mISDNisac_init(&card->isac, card);
  956. card->isac.dch.dev.Bprotocols = (1 << (ISDN_P_B_RAW & ISDN_P_B_MASK)) |
  957. (1 << (ISDN_P_B_HDLC & ISDN_P_B_MASK));
  958. card->isac.dch.dev.D.ctrl = avm_dctrl;
  959. for (i = 0; i < 2; i++) {
  960. card->bch[i].nr = i + 1;
  961. set_channelmap(i + 1, card->isac.dch.dev.channelmap);
  962. if (AVM_FRITZ_PCIV2 == card->type)
  963. minsize = HDLC_FIFO_SIZE_V2;
  964. else
  965. minsize = HDLC_FIFO_SIZE_V1;
  966. mISDN_initbchannel(&card->bch[i], MAX_DATA_MEM, minsize);
  967. card->bch[i].hw = card;
  968. card->bch[i].ch.send = avm_l2l1B;
  969. card->bch[i].ch.ctrl = avm_bctrl;
  970. card->bch[i].ch.nr = i + 1;
  971. list_add(&card->bch[i].ch.list, &card->isac.dch.dev.bchannels);
  972. }
  973. err = setup_fritz(card);
  974. if (err)
  975. goto error;
  976. err = mISDN_register_device(&card->isac.dch.dev, &card->pdev->dev,
  977. card->name);
  978. if (err)
  979. goto error_reg;
  980. err = init_card(card);
  981. if (!err) {
  982. AVM_cnt++;
  983. pr_notice("AVM %d cards installed DEBUG\n", AVM_cnt);
  984. return 0;
  985. }
  986. mISDN_unregister_device(&card->isac.dch.dev);
  987. error_reg:
  988. release_region(card->addr, 32);
  989. error:
  990. card->isac.release(&card->isac);
  991. mISDN_freebchannel(&card->bch[1]);
  992. mISDN_freebchannel(&card->bch[0]);
  993. write_lock_irqsave(&card_lock, flags);
  994. list_del(&card->list);
  995. write_unlock_irqrestore(&card_lock, flags);
  996. kfree(card);
  997. return err;
  998. }
  999. static int
  1000. fritzpci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1001. {
  1002. int err = -ENOMEM;
  1003. struct fritzcard *card;
  1004. card = kzalloc(sizeof(struct fritzcard), GFP_KERNEL);
  1005. if (!card) {
  1006. pr_info("No kmem for fritzcard\n");
  1007. return err;
  1008. }
  1009. if (pdev->device == PCI_DEVICE_ID_AVM_A1_V2)
  1010. card->type = AVM_FRITZ_PCIV2;
  1011. else
  1012. card->type = AVM_FRITZ_PCI;
  1013. card->pdev = pdev;
  1014. err = pci_enable_device(pdev);
  1015. if (err) {
  1016. kfree(card);
  1017. return err;
  1018. }
  1019. pr_notice("mISDN: found adapter %s at %s\n",
  1020. (char *) ent->driver_data, pci_name(pdev));
  1021. card->addr = pci_resource_start(pdev, 1);
  1022. card->irq = pdev->irq;
  1023. pci_set_drvdata(pdev, card);
  1024. err = setup_instance(card);
  1025. if (err)
  1026. pci_set_drvdata(pdev, NULL);
  1027. return err;
  1028. }
  1029. static void
  1030. fritz_remove_pci(struct pci_dev *pdev)
  1031. {
  1032. struct fritzcard *card = pci_get_drvdata(pdev);
  1033. if (card)
  1034. release_card(card);
  1035. else
  1036. if (debug)
  1037. pr_info("%s: drvdata already removed\n", __func__);
  1038. }
  1039. static const struct pci_device_id fcpci_ids[] = {
  1040. { PCI_VENDOR_ID_AVM, PCI_DEVICE_ID_AVM_A1, PCI_ANY_ID, PCI_ANY_ID,
  1041. 0, 0, (unsigned long) "Fritz!Card PCI"},
  1042. { PCI_VENDOR_ID_AVM, PCI_DEVICE_ID_AVM_A1_V2, PCI_ANY_ID, PCI_ANY_ID,
  1043. 0, 0, (unsigned long) "Fritz!Card PCI v2" },
  1044. { }
  1045. };
  1046. MODULE_DEVICE_TABLE(pci, fcpci_ids);
  1047. static struct pci_driver fcpci_driver = {
  1048. .name = "fcpci",
  1049. .probe = fritzpci_probe,
  1050. .remove = fritz_remove_pci,
  1051. .id_table = fcpci_ids,
  1052. };
  1053. static int __init AVM_init(void)
  1054. {
  1055. int err;
  1056. pr_notice("AVM Fritz PCI driver Rev. %s\n", AVMFRITZ_REV);
  1057. err = pci_register_driver(&fcpci_driver);
  1058. return err;
  1059. }
  1060. static void __exit AVM_cleanup(void)
  1061. {
  1062. pci_unregister_driver(&fcpci_driver);
  1063. }
  1064. module_init(AVM_init);
  1065. module_exit(AVM_cleanup);