qp.c 164 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include <linux/mlx5/fs.h>
  37. #include "mlx5_ib.h"
  38. #include "ib_rep.h"
  39. #include "cmd.h"
  40. /* not supported currently */
  41. static int wq_signature;
  42. enum {
  43. MLX5_IB_ACK_REQ_FREQ = 8,
  44. };
  45. enum {
  46. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  47. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  48. MLX5_IB_LINK_TYPE_IB = 0,
  49. MLX5_IB_LINK_TYPE_ETH = 1
  50. };
  51. enum {
  52. MLX5_IB_SQ_STRIDE = 6,
  53. MLX5_IB_SQ_UMR_INLINE_THRESHOLD = 64,
  54. };
  55. static const u32 mlx5_ib_opcode[] = {
  56. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  57. [IB_WR_LSO] = MLX5_OPCODE_LSO,
  58. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  59. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  60. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  61. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  62. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  63. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  64. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  65. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  66. [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
  67. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  68. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  69. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  70. };
  71. struct mlx5_wqe_eth_pad {
  72. u8 rsvd0[16];
  73. };
  74. enum raw_qp_set_mask_map {
  75. MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
  76. MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
  77. };
  78. struct mlx5_modify_raw_qp_param {
  79. u16 operation;
  80. u32 set_mask; /* raw_qp_set_mask_map */
  81. struct mlx5_rate_limit rl;
  82. u8 rq_q_ctr_id;
  83. };
  84. static void get_cqs(enum ib_qp_type qp_type,
  85. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  86. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
  87. static int is_qp0(enum ib_qp_type qp_type)
  88. {
  89. return qp_type == IB_QPT_SMI;
  90. }
  91. static int is_sqp(enum ib_qp_type qp_type)
  92. {
  93. return is_qp0(qp_type) || is_qp1(qp_type);
  94. }
  95. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  96. {
  97. return mlx5_buf_offset(&qp->buf, offset);
  98. }
  99. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  100. {
  101. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  102. }
  103. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  104. {
  105. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  106. }
  107. /**
  108. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  109. *
  110. * @qp: QP to copy from.
  111. * @send: copy from the send queue when non-zero, use the receive queue
  112. * otherwise.
  113. * @wqe_index: index to start copying from. For send work queues, the
  114. * wqe_index is in units of MLX5_SEND_WQE_BB.
  115. * For receive work queue, it is the number of work queue
  116. * element in the queue.
  117. * @buffer: destination buffer.
  118. * @length: maximum number of bytes to copy.
  119. *
  120. * Copies at least a single WQE, but may copy more data.
  121. *
  122. * Return: the number of bytes copied, or an error code.
  123. */
  124. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  125. void *buffer, u32 length,
  126. struct mlx5_ib_qp_base *base)
  127. {
  128. struct ib_device *ibdev = qp->ibqp.device;
  129. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  130. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  131. size_t offset;
  132. size_t wq_end;
  133. struct ib_umem *umem = base->ubuffer.umem;
  134. u32 first_copy_length;
  135. int wqe_length;
  136. int ret;
  137. if (wq->wqe_cnt == 0) {
  138. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  139. qp->ibqp.qp_type);
  140. return -EINVAL;
  141. }
  142. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  143. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  144. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  145. return -EINVAL;
  146. if (offset > umem->length ||
  147. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  148. return -EINVAL;
  149. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  150. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  151. if (ret)
  152. return ret;
  153. if (send) {
  154. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  155. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  156. wqe_length = ds * MLX5_WQE_DS_UNITS;
  157. } else {
  158. wqe_length = 1 << wq->wqe_shift;
  159. }
  160. if (wqe_length <= first_copy_length)
  161. return first_copy_length;
  162. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  163. wqe_length - first_copy_length);
  164. if (ret)
  165. return ret;
  166. return wqe_length;
  167. }
  168. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  169. {
  170. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  171. struct ib_event event;
  172. if (type == MLX5_EVENT_TYPE_PATH_MIG) {
  173. /* This event is only valid for trans_qps */
  174. to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
  175. }
  176. if (ibqp->event_handler) {
  177. event.device = ibqp->device;
  178. event.element.qp = ibqp;
  179. switch (type) {
  180. case MLX5_EVENT_TYPE_PATH_MIG:
  181. event.event = IB_EVENT_PATH_MIG;
  182. break;
  183. case MLX5_EVENT_TYPE_COMM_EST:
  184. event.event = IB_EVENT_COMM_EST;
  185. break;
  186. case MLX5_EVENT_TYPE_SQ_DRAINED:
  187. event.event = IB_EVENT_SQ_DRAINED;
  188. break;
  189. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  190. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  191. break;
  192. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  193. event.event = IB_EVENT_QP_FATAL;
  194. break;
  195. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  196. event.event = IB_EVENT_PATH_MIG_ERR;
  197. break;
  198. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  199. event.event = IB_EVENT_QP_REQ_ERR;
  200. break;
  201. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  202. event.event = IB_EVENT_QP_ACCESS_ERR;
  203. break;
  204. default:
  205. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  206. return;
  207. }
  208. ibqp->event_handler(&event, ibqp->qp_context);
  209. }
  210. }
  211. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  212. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  213. {
  214. int wqe_size;
  215. int wq_size;
  216. /* Sanity check RQ size before proceeding */
  217. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  218. return -EINVAL;
  219. if (!has_rq) {
  220. qp->rq.max_gs = 0;
  221. qp->rq.wqe_cnt = 0;
  222. qp->rq.wqe_shift = 0;
  223. cap->max_recv_wr = 0;
  224. cap->max_recv_sge = 0;
  225. } else {
  226. if (ucmd) {
  227. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  228. if (ucmd->rq_wqe_shift > BITS_PER_BYTE * sizeof(ucmd->rq_wqe_shift))
  229. return -EINVAL;
  230. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  231. if ((1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) < qp->wq_sig)
  232. return -EINVAL;
  233. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  234. qp->rq.max_post = qp->rq.wqe_cnt;
  235. } else {
  236. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  237. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  238. wqe_size = roundup_pow_of_two(wqe_size);
  239. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  240. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  241. qp->rq.wqe_cnt = wq_size / wqe_size;
  242. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  243. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  244. wqe_size,
  245. MLX5_CAP_GEN(dev->mdev,
  246. max_wqe_sz_rq));
  247. return -EINVAL;
  248. }
  249. qp->rq.wqe_shift = ilog2(wqe_size);
  250. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  251. qp->rq.max_post = qp->rq.wqe_cnt;
  252. }
  253. }
  254. return 0;
  255. }
  256. static int sq_overhead(struct ib_qp_init_attr *attr)
  257. {
  258. int size = 0;
  259. switch (attr->qp_type) {
  260. case IB_QPT_XRC_INI:
  261. size += sizeof(struct mlx5_wqe_xrc_seg);
  262. /* fall through */
  263. case IB_QPT_RC:
  264. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  265. max(sizeof(struct mlx5_wqe_atomic_seg) +
  266. sizeof(struct mlx5_wqe_raddr_seg),
  267. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  268. sizeof(struct mlx5_mkey_seg) +
  269. MLX5_IB_SQ_UMR_INLINE_THRESHOLD /
  270. MLX5_IB_UMR_OCTOWORD);
  271. break;
  272. case IB_QPT_XRC_TGT:
  273. return 0;
  274. case IB_QPT_UC:
  275. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  276. max(sizeof(struct mlx5_wqe_raddr_seg),
  277. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  278. sizeof(struct mlx5_mkey_seg));
  279. break;
  280. case IB_QPT_UD:
  281. if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  282. size += sizeof(struct mlx5_wqe_eth_pad) +
  283. sizeof(struct mlx5_wqe_eth_seg);
  284. /* fall through */
  285. case IB_QPT_SMI:
  286. case MLX5_IB_QPT_HW_GSI:
  287. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  288. sizeof(struct mlx5_wqe_datagram_seg);
  289. break;
  290. case MLX5_IB_QPT_REG_UMR:
  291. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  292. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  293. sizeof(struct mlx5_mkey_seg);
  294. break;
  295. default:
  296. return -EINVAL;
  297. }
  298. return size;
  299. }
  300. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  301. {
  302. int inl_size = 0;
  303. int size;
  304. size = sq_overhead(attr);
  305. if (size < 0)
  306. return size;
  307. if (attr->cap.max_inline_data) {
  308. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  309. attr->cap.max_inline_data;
  310. }
  311. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  312. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  313. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  314. return MLX5_SIG_WQE_SIZE;
  315. else
  316. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  317. }
  318. static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
  319. {
  320. int max_sge;
  321. if (attr->qp_type == IB_QPT_RC)
  322. max_sge = (min_t(int, wqe_size, 512) -
  323. sizeof(struct mlx5_wqe_ctrl_seg) -
  324. sizeof(struct mlx5_wqe_raddr_seg)) /
  325. sizeof(struct mlx5_wqe_data_seg);
  326. else if (attr->qp_type == IB_QPT_XRC_INI)
  327. max_sge = (min_t(int, wqe_size, 512) -
  328. sizeof(struct mlx5_wqe_ctrl_seg) -
  329. sizeof(struct mlx5_wqe_xrc_seg) -
  330. sizeof(struct mlx5_wqe_raddr_seg)) /
  331. sizeof(struct mlx5_wqe_data_seg);
  332. else
  333. max_sge = (wqe_size - sq_overhead(attr)) /
  334. sizeof(struct mlx5_wqe_data_seg);
  335. return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
  336. sizeof(struct mlx5_wqe_data_seg));
  337. }
  338. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  339. struct mlx5_ib_qp *qp)
  340. {
  341. int wqe_size;
  342. int wq_size;
  343. if (!attr->cap.max_send_wr)
  344. return 0;
  345. wqe_size = calc_send_wqe(attr);
  346. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  347. if (wqe_size < 0)
  348. return wqe_size;
  349. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  350. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  351. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  352. return -EINVAL;
  353. }
  354. qp->max_inline_data = wqe_size - sq_overhead(attr) -
  355. sizeof(struct mlx5_wqe_inline_seg);
  356. attr->cap.max_inline_data = qp->max_inline_data;
  357. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  358. qp->signature_en = true;
  359. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  360. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  361. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  362. mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
  363. attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
  364. qp->sq.wqe_cnt,
  365. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  366. return -ENOMEM;
  367. }
  368. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  369. qp->sq.max_gs = get_send_sge(attr, wqe_size);
  370. if (qp->sq.max_gs < attr->cap.max_send_sge)
  371. return -ENOMEM;
  372. attr->cap.max_send_sge = qp->sq.max_gs;
  373. qp->sq.max_post = wq_size / wqe_size;
  374. attr->cap.max_send_wr = qp->sq.max_post;
  375. return wq_size;
  376. }
  377. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  378. struct mlx5_ib_qp *qp,
  379. struct mlx5_ib_create_qp *ucmd,
  380. struct mlx5_ib_qp_base *base,
  381. struct ib_qp_init_attr *attr)
  382. {
  383. int desc_sz = 1 << qp->sq.wqe_shift;
  384. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  385. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  386. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  387. return -EINVAL;
  388. }
  389. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  390. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  391. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  392. return -EINVAL;
  393. }
  394. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  395. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  396. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  397. qp->sq.wqe_cnt,
  398. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  399. return -EINVAL;
  400. }
  401. if (attr->qp_type == IB_QPT_RAW_PACKET ||
  402. qp->flags & MLX5_IB_QP_UNDERLAY) {
  403. base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  404. qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
  405. } else {
  406. base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  407. (qp->sq.wqe_cnt << 6);
  408. }
  409. return 0;
  410. }
  411. static int qp_has_rq(struct ib_qp_init_attr *attr)
  412. {
  413. if (attr->qp_type == IB_QPT_XRC_INI ||
  414. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  415. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  416. !attr->cap.max_recv_wr)
  417. return 0;
  418. return 1;
  419. }
  420. enum {
  421. /* this is the first blue flame register in the array of bfregs assigned
  422. * to a processes. Since we do not use it for blue flame but rather
  423. * regular 64 bit doorbells, we do not need a lock for maintaiing
  424. * "odd/even" order
  425. */
  426. NUM_NON_BLUE_FLAME_BFREGS = 1,
  427. };
  428. static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi)
  429. {
  430. return get_num_static_uars(dev, bfregi) * MLX5_NON_FP_BFREGS_PER_UAR;
  431. }
  432. static int num_med_bfreg(struct mlx5_ib_dev *dev,
  433. struct mlx5_bfreg_info *bfregi)
  434. {
  435. int n;
  436. n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs -
  437. NUM_NON_BLUE_FLAME_BFREGS;
  438. return n >= 0 ? n : 0;
  439. }
  440. static int first_med_bfreg(struct mlx5_ib_dev *dev,
  441. struct mlx5_bfreg_info *bfregi)
  442. {
  443. return num_med_bfreg(dev, bfregi) ? 1 : -ENOMEM;
  444. }
  445. static int first_hi_bfreg(struct mlx5_ib_dev *dev,
  446. struct mlx5_bfreg_info *bfregi)
  447. {
  448. int med;
  449. med = num_med_bfreg(dev, bfregi);
  450. return ++med;
  451. }
  452. static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev,
  453. struct mlx5_bfreg_info *bfregi)
  454. {
  455. int i;
  456. for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) {
  457. if (!bfregi->count[i]) {
  458. bfregi->count[i]++;
  459. return i;
  460. }
  461. }
  462. return -ENOMEM;
  463. }
  464. static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev,
  465. struct mlx5_bfreg_info *bfregi)
  466. {
  467. int minidx = first_med_bfreg(dev, bfregi);
  468. int i;
  469. if (minidx < 0)
  470. return minidx;
  471. for (i = minidx; i < first_hi_bfreg(dev, bfregi); i++) {
  472. if (bfregi->count[i] < bfregi->count[minidx])
  473. minidx = i;
  474. if (!bfregi->count[minidx])
  475. break;
  476. }
  477. bfregi->count[minidx]++;
  478. return minidx;
  479. }
  480. static int alloc_bfreg(struct mlx5_ib_dev *dev,
  481. struct mlx5_bfreg_info *bfregi)
  482. {
  483. int bfregn = -ENOMEM;
  484. mutex_lock(&bfregi->lock);
  485. if (bfregi->ver >= 2) {
  486. bfregn = alloc_high_class_bfreg(dev, bfregi);
  487. if (bfregn < 0)
  488. bfregn = alloc_med_class_bfreg(dev, bfregi);
  489. }
  490. if (bfregn < 0) {
  491. BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1);
  492. bfregn = 0;
  493. bfregi->count[bfregn]++;
  494. }
  495. mutex_unlock(&bfregi->lock);
  496. return bfregn;
  497. }
  498. void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn)
  499. {
  500. mutex_lock(&bfregi->lock);
  501. bfregi->count[bfregn]--;
  502. mutex_unlock(&bfregi->lock);
  503. }
  504. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  505. {
  506. switch (state) {
  507. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  508. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  509. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  510. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  511. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  512. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  513. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  514. default: return -1;
  515. }
  516. }
  517. static int to_mlx5_st(enum ib_qp_type type)
  518. {
  519. switch (type) {
  520. case IB_QPT_RC: return MLX5_QP_ST_RC;
  521. case IB_QPT_UC: return MLX5_QP_ST_UC;
  522. case IB_QPT_UD: return MLX5_QP_ST_UD;
  523. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  524. case IB_QPT_XRC_INI:
  525. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  526. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  527. case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
  528. case MLX5_IB_QPT_DCI: return MLX5_QP_ST_DCI;
  529. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  530. case IB_QPT_RAW_PACKET:
  531. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  532. case IB_QPT_MAX:
  533. default: return -EINVAL;
  534. }
  535. }
  536. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
  537. struct mlx5_ib_cq *recv_cq);
  538. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
  539. struct mlx5_ib_cq *recv_cq);
  540. int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
  541. struct mlx5_bfreg_info *bfregi, u32 bfregn,
  542. bool dyn_bfreg)
  543. {
  544. unsigned int bfregs_per_sys_page;
  545. u32 index_of_sys_page;
  546. u32 offset;
  547. bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
  548. MLX5_NON_FP_BFREGS_PER_UAR;
  549. index_of_sys_page = bfregn / bfregs_per_sys_page;
  550. if (dyn_bfreg) {
  551. index_of_sys_page += bfregi->num_static_sys_pages;
  552. if (index_of_sys_page >= bfregi->num_sys_pages)
  553. return -EINVAL;
  554. if (bfregn > bfregi->num_dyn_bfregs ||
  555. bfregi->sys_pages[index_of_sys_page] == MLX5_IB_INVALID_UAR_INDEX) {
  556. mlx5_ib_dbg(dev, "Invalid dynamic uar index\n");
  557. return -EINVAL;
  558. }
  559. }
  560. offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR;
  561. return bfregi->sys_pages[index_of_sys_page] + offset;
  562. }
  563. static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
  564. struct ib_pd *pd,
  565. unsigned long addr, size_t size,
  566. struct ib_umem **umem,
  567. int *npages, int *page_shift, int *ncont,
  568. u32 *offset)
  569. {
  570. int err;
  571. *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
  572. if (IS_ERR(*umem)) {
  573. mlx5_ib_dbg(dev, "umem_get failed\n");
  574. return PTR_ERR(*umem);
  575. }
  576. mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
  577. err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
  578. if (err) {
  579. mlx5_ib_warn(dev, "bad offset\n");
  580. goto err_umem;
  581. }
  582. mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
  583. addr, size, *npages, *page_shift, *ncont, *offset);
  584. return 0;
  585. err_umem:
  586. ib_umem_release(*umem);
  587. *umem = NULL;
  588. return err;
  589. }
  590. static void destroy_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  591. struct mlx5_ib_rwq *rwq)
  592. {
  593. struct mlx5_ib_ucontext *context;
  594. if (rwq->create_flags & MLX5_IB_WQ_FLAGS_DELAY_DROP)
  595. atomic_dec(&dev->delay_drop.rqs_cnt);
  596. context = to_mucontext(pd->uobject->context);
  597. mlx5_ib_db_unmap_user(context, &rwq->db);
  598. if (rwq->umem)
  599. ib_umem_release(rwq->umem);
  600. }
  601. static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  602. struct mlx5_ib_rwq *rwq,
  603. struct mlx5_ib_create_wq *ucmd)
  604. {
  605. struct mlx5_ib_ucontext *context;
  606. int page_shift = 0;
  607. int npages;
  608. u32 offset = 0;
  609. int ncont = 0;
  610. int err;
  611. if (!ucmd->buf_addr)
  612. return -EINVAL;
  613. context = to_mucontext(pd->uobject->context);
  614. rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
  615. rwq->buf_size, 0, 0);
  616. if (IS_ERR(rwq->umem)) {
  617. mlx5_ib_dbg(dev, "umem_get failed\n");
  618. err = PTR_ERR(rwq->umem);
  619. return err;
  620. }
  621. mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
  622. &ncont, NULL);
  623. err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
  624. &rwq->rq_page_offset);
  625. if (err) {
  626. mlx5_ib_warn(dev, "bad offset\n");
  627. goto err_umem;
  628. }
  629. rwq->rq_num_pas = ncont;
  630. rwq->page_shift = page_shift;
  631. rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  632. rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
  633. mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
  634. (unsigned long long)ucmd->buf_addr, rwq->buf_size,
  635. npages, page_shift, ncont, offset);
  636. err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
  637. if (err) {
  638. mlx5_ib_dbg(dev, "map failed\n");
  639. goto err_umem;
  640. }
  641. rwq->create_type = MLX5_WQ_USER;
  642. return 0;
  643. err_umem:
  644. ib_umem_release(rwq->umem);
  645. return err;
  646. }
  647. static int adjust_bfregn(struct mlx5_ib_dev *dev,
  648. struct mlx5_bfreg_info *bfregi, int bfregn)
  649. {
  650. return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR +
  651. bfregn % MLX5_NON_FP_BFREGS_PER_UAR;
  652. }
  653. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  654. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  655. struct ib_qp_init_attr *attr,
  656. u32 **in,
  657. struct mlx5_ib_create_qp_resp *resp, int *inlen,
  658. struct mlx5_ib_qp_base *base)
  659. {
  660. struct mlx5_ib_ucontext *context;
  661. struct mlx5_ib_create_qp ucmd;
  662. struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
  663. int page_shift = 0;
  664. int uar_index = 0;
  665. int npages;
  666. u32 offset = 0;
  667. int bfregn;
  668. int ncont = 0;
  669. __be64 *pas;
  670. void *qpc;
  671. int err;
  672. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  673. if (err) {
  674. mlx5_ib_dbg(dev, "copy failed\n");
  675. return err;
  676. }
  677. context = to_mucontext(pd->uobject->context);
  678. if (ucmd.flags & MLX5_QP_FLAG_BFREG_INDEX) {
  679. uar_index = bfregn_to_uar_index(dev, &context->bfregi,
  680. ucmd.bfreg_index, true);
  681. if (uar_index < 0)
  682. return uar_index;
  683. bfregn = MLX5_IB_INVALID_BFREG;
  684. } else if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL) {
  685. /*
  686. * TBD: should come from the verbs when we have the API
  687. */
  688. /* In CROSS_CHANNEL CQ and QP must use the same UAR */
  689. bfregn = MLX5_CROSS_CHANNEL_BFREG;
  690. }
  691. else {
  692. bfregn = alloc_bfreg(dev, &context->bfregi);
  693. if (bfregn < 0)
  694. return bfregn;
  695. }
  696. mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index);
  697. if (bfregn != MLX5_IB_INVALID_BFREG)
  698. uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn,
  699. false);
  700. qp->rq.offset = 0;
  701. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  702. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  703. err = set_user_buf_size(dev, qp, &ucmd, base, attr);
  704. if (err)
  705. goto err_bfreg;
  706. if (ucmd.buf_addr && ubuffer->buf_size) {
  707. ubuffer->buf_addr = ucmd.buf_addr;
  708. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
  709. ubuffer->buf_size,
  710. &ubuffer->umem, &npages, &page_shift,
  711. &ncont, &offset);
  712. if (err)
  713. goto err_bfreg;
  714. } else {
  715. ubuffer->umem = NULL;
  716. }
  717. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  718. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
  719. *in = kvzalloc(*inlen, GFP_KERNEL);
  720. if (!*in) {
  721. err = -ENOMEM;
  722. goto err_umem;
  723. }
  724. MLX5_SET(create_qp_in, *in, uid, to_mpd(pd)->uid);
  725. pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
  726. if (ubuffer->umem)
  727. mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
  728. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  729. MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  730. MLX5_SET(qpc, qpc, page_offset, offset);
  731. MLX5_SET(qpc, qpc, uar_page, uar_index);
  732. if (bfregn != MLX5_IB_INVALID_BFREG)
  733. resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn);
  734. else
  735. resp->bfreg_index = MLX5_IB_INVALID_BFREG;
  736. qp->bfregn = bfregn;
  737. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  738. if (err) {
  739. mlx5_ib_dbg(dev, "map failed\n");
  740. goto err_free;
  741. }
  742. err = ib_copy_to_udata(udata, resp, min(udata->outlen, sizeof(*resp)));
  743. if (err) {
  744. mlx5_ib_dbg(dev, "copy failed\n");
  745. goto err_unmap;
  746. }
  747. qp->create_type = MLX5_QP_USER;
  748. return 0;
  749. err_unmap:
  750. mlx5_ib_db_unmap_user(context, &qp->db);
  751. err_free:
  752. kvfree(*in);
  753. err_umem:
  754. if (ubuffer->umem)
  755. ib_umem_release(ubuffer->umem);
  756. err_bfreg:
  757. if (bfregn != MLX5_IB_INVALID_BFREG)
  758. mlx5_ib_free_bfreg(dev, &context->bfregi, bfregn);
  759. return err;
  760. }
  761. static void destroy_qp_user(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  762. struct mlx5_ib_qp *qp, struct mlx5_ib_qp_base *base)
  763. {
  764. struct mlx5_ib_ucontext *context;
  765. context = to_mucontext(pd->uobject->context);
  766. mlx5_ib_db_unmap_user(context, &qp->db);
  767. if (base->ubuffer.umem)
  768. ib_umem_release(base->ubuffer.umem);
  769. /*
  770. * Free only the BFREGs which are handled by the kernel.
  771. * BFREGs of UARs allocated dynamically are handled by user.
  772. */
  773. if (qp->bfregn != MLX5_IB_INVALID_BFREG)
  774. mlx5_ib_free_bfreg(dev, &context->bfregi, qp->bfregn);
  775. }
  776. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  777. struct ib_qp_init_attr *init_attr,
  778. struct mlx5_ib_qp *qp,
  779. u32 **in, int *inlen,
  780. struct mlx5_ib_qp_base *base)
  781. {
  782. int uar_index;
  783. void *qpc;
  784. int err;
  785. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
  786. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
  787. IB_QP_CREATE_IPOIB_UD_LSO |
  788. IB_QP_CREATE_NETIF_QP |
  789. mlx5_ib_create_qp_sqpn_qp1()))
  790. return -EINVAL;
  791. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  792. qp->bf.bfreg = &dev->fp_bfreg;
  793. else
  794. qp->bf.bfreg = &dev->bfreg;
  795. /* We need to divide by two since each register is comprised of
  796. * two buffers of identical size, namely odd and even
  797. */
  798. qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2;
  799. uar_index = qp->bf.bfreg->index;
  800. err = calc_sq_size(dev, init_attr, qp);
  801. if (err < 0) {
  802. mlx5_ib_dbg(dev, "err %d\n", err);
  803. return err;
  804. }
  805. qp->rq.offset = 0;
  806. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  807. base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  808. err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
  809. if (err) {
  810. mlx5_ib_dbg(dev, "err %d\n", err);
  811. return err;
  812. }
  813. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  814. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  815. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
  816. *in = kvzalloc(*inlen, GFP_KERNEL);
  817. if (!*in) {
  818. err = -ENOMEM;
  819. goto err_buf;
  820. }
  821. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  822. MLX5_SET(qpc, qpc, uar_page, uar_index);
  823. MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  824. /* Set "fast registration enabled" for all kernel QPs */
  825. MLX5_SET(qpc, qpc, fre, 1);
  826. MLX5_SET(qpc, qpc, rlky, 1);
  827. if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
  828. MLX5_SET(qpc, qpc, deth_sqpn, 1);
  829. qp->flags |= MLX5_IB_QP_SQPN_QP1;
  830. }
  831. mlx5_fill_page_array(&qp->buf,
  832. (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
  833. err = mlx5_db_alloc(dev->mdev, &qp->db);
  834. if (err) {
  835. mlx5_ib_dbg(dev, "err %d\n", err);
  836. goto err_free;
  837. }
  838. qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt,
  839. sizeof(*qp->sq.wrid), GFP_KERNEL);
  840. qp->sq.wr_data = kvmalloc_array(qp->sq.wqe_cnt,
  841. sizeof(*qp->sq.wr_data), GFP_KERNEL);
  842. qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt,
  843. sizeof(*qp->rq.wrid), GFP_KERNEL);
  844. qp->sq.w_list = kvmalloc_array(qp->sq.wqe_cnt,
  845. sizeof(*qp->sq.w_list), GFP_KERNEL);
  846. qp->sq.wqe_head = kvmalloc_array(qp->sq.wqe_cnt,
  847. sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  848. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  849. !qp->sq.w_list || !qp->sq.wqe_head) {
  850. err = -ENOMEM;
  851. goto err_wrid;
  852. }
  853. qp->create_type = MLX5_QP_KERNEL;
  854. return 0;
  855. err_wrid:
  856. kvfree(qp->sq.wqe_head);
  857. kvfree(qp->sq.w_list);
  858. kvfree(qp->sq.wrid);
  859. kvfree(qp->sq.wr_data);
  860. kvfree(qp->rq.wrid);
  861. mlx5_db_free(dev->mdev, &qp->db);
  862. err_free:
  863. kvfree(*in);
  864. err_buf:
  865. mlx5_buf_free(dev->mdev, &qp->buf);
  866. return err;
  867. }
  868. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  869. {
  870. kvfree(qp->sq.wqe_head);
  871. kvfree(qp->sq.w_list);
  872. kvfree(qp->sq.wrid);
  873. kvfree(qp->sq.wr_data);
  874. kvfree(qp->rq.wrid);
  875. mlx5_db_free(dev->mdev, &qp->db);
  876. mlx5_buf_free(dev->mdev, &qp->buf);
  877. }
  878. static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  879. {
  880. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  881. (attr->qp_type == MLX5_IB_QPT_DCI) ||
  882. (attr->qp_type == IB_QPT_XRC_INI))
  883. return MLX5_SRQ_RQ;
  884. else if (!qp->has_rq)
  885. return MLX5_ZERO_LEN_RQ;
  886. else
  887. return MLX5_NON_ZERO_RQ;
  888. }
  889. static int is_connected(enum ib_qp_type qp_type)
  890. {
  891. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC ||
  892. qp_type == MLX5_IB_QPT_DCI)
  893. return 1;
  894. return 0;
  895. }
  896. static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  897. struct mlx5_ib_qp *qp,
  898. struct mlx5_ib_sq *sq, u32 tdn,
  899. struct ib_pd *pd)
  900. {
  901. u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
  902. void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
  903. MLX5_SET(create_tis_in, in, uid, to_mpd(pd)->uid);
  904. MLX5_SET(tisc, tisc, transport_domain, tdn);
  905. if (qp->flags & MLX5_IB_QP_UNDERLAY)
  906. MLX5_SET(tisc, tisc, underlay_qpn, qp->underlay_qpn);
  907. return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
  908. }
  909. static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  910. struct mlx5_ib_sq *sq, struct ib_pd *pd)
  911. {
  912. mlx5_cmd_destroy_tis(dev->mdev, sq->tisn, to_mpd(pd)->uid);
  913. }
  914. static void destroy_flow_rule_vport_sq(struct mlx5_ib_dev *dev,
  915. struct mlx5_ib_sq *sq)
  916. {
  917. if (sq->flow_rule)
  918. mlx5_del_flow_rules(sq->flow_rule);
  919. }
  920. static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  921. struct mlx5_ib_sq *sq, void *qpin,
  922. struct ib_pd *pd)
  923. {
  924. struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
  925. __be64 *pas;
  926. void *in;
  927. void *sqc;
  928. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  929. void *wq;
  930. int inlen;
  931. int err;
  932. int page_shift = 0;
  933. int npages;
  934. int ncont = 0;
  935. u32 offset = 0;
  936. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
  937. &sq->ubuffer.umem, &npages, &page_shift,
  938. &ncont, &offset);
  939. if (err)
  940. return err;
  941. inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
  942. in = kvzalloc(inlen, GFP_KERNEL);
  943. if (!in) {
  944. err = -ENOMEM;
  945. goto err_umem;
  946. }
  947. MLX5_SET(create_sq_in, in, uid, to_mpd(pd)->uid);
  948. sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
  949. MLX5_SET(sqc, sqc, flush_in_error_en, 1);
  950. if (MLX5_CAP_ETH(dev->mdev, multi_pkt_send_wqe))
  951. MLX5_SET(sqc, sqc, allow_multi_pkt_send_wqe, 1);
  952. MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
  953. MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
  954. MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
  955. MLX5_SET(sqc, sqc, tis_lst_sz, 1);
  956. MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
  957. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  958. MLX5_CAP_ETH(dev->mdev, swp))
  959. MLX5_SET(sqc, sqc, allow_swp, 1);
  960. wq = MLX5_ADDR_OF(sqc, sqc, wq);
  961. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  962. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  963. MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
  964. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  965. MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
  966. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
  967. MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  968. MLX5_SET(wq, wq, page_offset, offset);
  969. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  970. mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
  971. err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
  972. kvfree(in);
  973. if (err)
  974. goto err_umem;
  975. err = create_flow_rule_vport_sq(dev, sq);
  976. if (err)
  977. goto err_flow;
  978. return 0;
  979. err_flow:
  980. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  981. err_umem:
  982. ib_umem_release(sq->ubuffer.umem);
  983. sq->ubuffer.umem = NULL;
  984. return err;
  985. }
  986. static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  987. struct mlx5_ib_sq *sq)
  988. {
  989. destroy_flow_rule_vport_sq(dev, sq);
  990. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  991. ib_umem_release(sq->ubuffer.umem);
  992. }
  993. static size_t get_rq_pas_size(void *qpc)
  994. {
  995. u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
  996. u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
  997. u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
  998. u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
  999. u32 po_quanta = 1 << (log_page_size - 6);
  1000. u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
  1001. u32 page_size = 1 << log_page_size;
  1002. u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
  1003. u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
  1004. return rq_num_pas * sizeof(u64);
  1005. }
  1006. static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1007. struct mlx5_ib_rq *rq, void *qpin,
  1008. size_t qpinlen, struct ib_pd *pd)
  1009. {
  1010. struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
  1011. __be64 *pas;
  1012. __be64 *qp_pas;
  1013. void *in;
  1014. void *rqc;
  1015. void *wq;
  1016. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  1017. size_t rq_pas_size = get_rq_pas_size(qpc);
  1018. size_t inlen;
  1019. int err;
  1020. if (qpinlen < rq_pas_size + MLX5_BYTE_OFF(create_qp_in, pas))
  1021. return -EINVAL;
  1022. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
  1023. in = kvzalloc(inlen, GFP_KERNEL);
  1024. if (!in)
  1025. return -ENOMEM;
  1026. MLX5_SET(create_rq_in, in, uid, to_mpd(pd)->uid);
  1027. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  1028. if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING))
  1029. MLX5_SET(rqc, rqc, vsd, 1);
  1030. MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  1031. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  1032. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  1033. MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
  1034. MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
  1035. if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
  1036. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  1037. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  1038. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  1039. if (rq->flags & MLX5_IB_RQ_PCI_WRITE_END_PADDING)
  1040. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  1041. MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
  1042. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  1043. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  1044. MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
  1045. MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
  1046. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
  1047. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  1048. qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
  1049. memcpy(pas, qp_pas, rq_pas_size);
  1050. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
  1051. kvfree(in);
  1052. return err;
  1053. }
  1054. static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1055. struct mlx5_ib_rq *rq)
  1056. {
  1057. mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
  1058. }
  1059. static bool tunnel_offload_supported(struct mlx5_core_dev *dev)
  1060. {
  1061. return (MLX5_CAP_ETH(dev, tunnel_stateless_vxlan) ||
  1062. MLX5_CAP_ETH(dev, tunnel_stateless_gre) ||
  1063. MLX5_CAP_ETH(dev, tunnel_stateless_geneve_rx));
  1064. }
  1065. static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1066. struct mlx5_ib_rq *rq,
  1067. u32 qp_flags_en,
  1068. struct ib_pd *pd)
  1069. {
  1070. if (qp_flags_en & (MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC |
  1071. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC))
  1072. mlx5_ib_disable_lb(dev, false, true);
  1073. mlx5_cmd_destroy_tir(dev->mdev, rq->tirn, to_mpd(pd)->uid);
  1074. }
  1075. static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1076. struct mlx5_ib_rq *rq, u32 tdn,
  1077. u32 *qp_flags_en,
  1078. struct ib_pd *pd)
  1079. {
  1080. u8 lb_flag = 0;
  1081. u32 *in;
  1082. void *tirc;
  1083. int inlen;
  1084. int err;
  1085. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1086. in = kvzalloc(inlen, GFP_KERNEL);
  1087. if (!in)
  1088. return -ENOMEM;
  1089. MLX5_SET(create_tir_in, in, uid, to_mpd(pd)->uid);
  1090. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1091. MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
  1092. MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
  1093. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1094. if (*qp_flags_en & MLX5_QP_FLAG_TUNNEL_OFFLOADS)
  1095. MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
  1096. if (*qp_flags_en & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC)
  1097. lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST;
  1098. if (*qp_flags_en & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC)
  1099. lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST;
  1100. if (dev->rep) {
  1101. lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST;
  1102. *qp_flags_en |= MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC;
  1103. }
  1104. MLX5_SET(tirc, tirc, self_lb_block, lb_flag);
  1105. err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
  1106. if (!err && MLX5_GET(tirc, tirc, self_lb_block)) {
  1107. err = mlx5_ib_enable_lb(dev, false, true);
  1108. if (err)
  1109. destroy_raw_packet_qp_tir(dev, rq, 0, pd);
  1110. }
  1111. kvfree(in);
  1112. return err;
  1113. }
  1114. static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1115. u32 *in, size_t inlen,
  1116. struct ib_pd *pd,
  1117. struct ib_udata *udata,
  1118. struct mlx5_ib_create_qp_resp *resp)
  1119. {
  1120. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1121. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1122. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1123. struct ib_uobject *uobj = pd->uobject;
  1124. struct ib_ucontext *ucontext = uobj->context;
  1125. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1126. int err;
  1127. u32 tdn = mucontext->tdn;
  1128. u16 uid = to_mpd(pd)->uid;
  1129. if (qp->sq.wqe_cnt) {
  1130. err = create_raw_packet_qp_tis(dev, qp, sq, tdn, pd);
  1131. if (err)
  1132. return err;
  1133. err = create_raw_packet_qp_sq(dev, sq, in, pd);
  1134. if (err)
  1135. goto err_destroy_tis;
  1136. if (uid) {
  1137. resp->tisn = sq->tisn;
  1138. resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_TISN;
  1139. resp->sqn = sq->base.mqp.qpn;
  1140. resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_SQN;
  1141. }
  1142. sq->base.container_mibqp = qp;
  1143. sq->base.mqp.event = mlx5_ib_qp_event;
  1144. }
  1145. if (qp->rq.wqe_cnt) {
  1146. rq->base.container_mibqp = qp;
  1147. if (qp->flags & MLX5_IB_QP_CVLAN_STRIPPING)
  1148. rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING;
  1149. if (qp->flags & MLX5_IB_QP_PCI_WRITE_END_PADDING)
  1150. rq->flags |= MLX5_IB_RQ_PCI_WRITE_END_PADDING;
  1151. err = create_raw_packet_qp_rq(dev, rq, in, inlen, pd);
  1152. if (err)
  1153. goto err_destroy_sq;
  1154. err = create_raw_packet_qp_tir(dev, rq, tdn, &qp->flags_en, pd);
  1155. if (err)
  1156. goto err_destroy_rq;
  1157. if (uid) {
  1158. resp->rqn = rq->base.mqp.qpn;
  1159. resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_RQN;
  1160. resp->tirn = rq->tirn;
  1161. resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_TIRN;
  1162. }
  1163. }
  1164. qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
  1165. rq->base.mqp.qpn;
  1166. err = ib_copy_to_udata(udata, resp, min(udata->outlen, sizeof(*resp)));
  1167. if (err)
  1168. goto err_destroy_tir;
  1169. return 0;
  1170. err_destroy_tir:
  1171. destroy_raw_packet_qp_tir(dev, rq, qp->flags_en, pd);
  1172. err_destroy_rq:
  1173. destroy_raw_packet_qp_rq(dev, rq);
  1174. err_destroy_sq:
  1175. if (!qp->sq.wqe_cnt)
  1176. return err;
  1177. destroy_raw_packet_qp_sq(dev, sq);
  1178. err_destroy_tis:
  1179. destroy_raw_packet_qp_tis(dev, sq, pd);
  1180. return err;
  1181. }
  1182. static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
  1183. struct mlx5_ib_qp *qp)
  1184. {
  1185. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1186. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1187. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1188. if (qp->rq.wqe_cnt) {
  1189. destroy_raw_packet_qp_tir(dev, rq, qp->flags_en, qp->ibqp.pd);
  1190. destroy_raw_packet_qp_rq(dev, rq);
  1191. }
  1192. if (qp->sq.wqe_cnt) {
  1193. destroy_raw_packet_qp_sq(dev, sq);
  1194. destroy_raw_packet_qp_tis(dev, sq, qp->ibqp.pd);
  1195. }
  1196. }
  1197. static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
  1198. struct mlx5_ib_raw_packet_qp *raw_packet_qp)
  1199. {
  1200. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1201. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1202. sq->sq = &qp->sq;
  1203. rq->rq = &qp->rq;
  1204. sq->doorbell = &qp->db;
  1205. rq->doorbell = &qp->db;
  1206. }
  1207. static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1208. {
  1209. if (qp->flags_en & (MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC |
  1210. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC))
  1211. mlx5_ib_disable_lb(dev, false, true);
  1212. mlx5_cmd_destroy_tir(dev->mdev, qp->rss_qp.tirn,
  1213. to_mpd(qp->ibqp.pd)->uid);
  1214. }
  1215. static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1216. struct ib_pd *pd,
  1217. struct ib_qp_init_attr *init_attr,
  1218. struct ib_udata *udata)
  1219. {
  1220. struct ib_uobject *uobj = pd->uobject;
  1221. struct ib_ucontext *ucontext = uobj->context;
  1222. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1223. struct mlx5_ib_create_qp_resp resp = {};
  1224. int inlen;
  1225. int err;
  1226. u32 *in;
  1227. void *tirc;
  1228. void *hfso;
  1229. u32 selected_fields = 0;
  1230. u32 outer_l4;
  1231. size_t min_resp_len;
  1232. u32 tdn = mucontext->tdn;
  1233. struct mlx5_ib_create_qp_rss ucmd = {};
  1234. size_t required_cmd_sz;
  1235. u8 lb_flag = 0;
  1236. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1237. return -EOPNOTSUPP;
  1238. if (init_attr->create_flags || init_attr->send_cq)
  1239. return -EINVAL;
  1240. min_resp_len = offsetof(typeof(resp), bfreg_index) + sizeof(resp.bfreg_index);
  1241. if (udata->outlen < min_resp_len)
  1242. return -EINVAL;
  1243. required_cmd_sz = offsetof(typeof(ucmd), flags) + sizeof(ucmd.flags);
  1244. if (udata->inlen < required_cmd_sz) {
  1245. mlx5_ib_dbg(dev, "invalid inlen\n");
  1246. return -EINVAL;
  1247. }
  1248. if (udata->inlen > sizeof(ucmd) &&
  1249. !ib_is_udata_cleared(udata, sizeof(ucmd),
  1250. udata->inlen - sizeof(ucmd))) {
  1251. mlx5_ib_dbg(dev, "inlen is not supported\n");
  1252. return -EOPNOTSUPP;
  1253. }
  1254. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  1255. mlx5_ib_dbg(dev, "copy failed\n");
  1256. return -EFAULT;
  1257. }
  1258. if (ucmd.comp_mask) {
  1259. mlx5_ib_dbg(dev, "invalid comp mask\n");
  1260. return -EOPNOTSUPP;
  1261. }
  1262. if (ucmd.flags & ~(MLX5_QP_FLAG_TUNNEL_OFFLOADS |
  1263. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC |
  1264. MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC)) {
  1265. mlx5_ib_dbg(dev, "invalid flags\n");
  1266. return -EOPNOTSUPP;
  1267. }
  1268. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS &&
  1269. !tunnel_offload_supported(dev->mdev)) {
  1270. mlx5_ib_dbg(dev, "tunnel offloads isn't supported\n");
  1271. return -EOPNOTSUPP;
  1272. }
  1273. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER &&
  1274. !(ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)) {
  1275. mlx5_ib_dbg(dev, "Tunnel offloads must be set for inner RSS\n");
  1276. return -EOPNOTSUPP;
  1277. }
  1278. if (ucmd.flags & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC || dev->rep) {
  1279. lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST;
  1280. qp->flags_en |= MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC;
  1281. }
  1282. if (ucmd.flags & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC) {
  1283. lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST;
  1284. qp->flags_en |= MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC;
  1285. }
  1286. err = ib_copy_to_udata(udata, &resp, min(udata->outlen, sizeof(resp)));
  1287. if (err) {
  1288. mlx5_ib_dbg(dev, "copy failed\n");
  1289. return -EINVAL;
  1290. }
  1291. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1292. in = kvzalloc(inlen, GFP_KERNEL);
  1293. if (!in)
  1294. return -ENOMEM;
  1295. MLX5_SET(create_tir_in, in, uid, to_mpd(pd)->uid);
  1296. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1297. MLX5_SET(tirc, tirc, disp_type,
  1298. MLX5_TIRC_DISP_TYPE_INDIRECT);
  1299. MLX5_SET(tirc, tirc, indirect_table,
  1300. init_attr->rwq_ind_tbl->ind_tbl_num);
  1301. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1302. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1303. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)
  1304. MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
  1305. MLX5_SET(tirc, tirc, self_lb_block, lb_flag);
  1306. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER)
  1307. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner);
  1308. else
  1309. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1310. switch (ucmd.rx_hash_function) {
  1311. case MLX5_RX_HASH_FUNC_TOEPLITZ:
  1312. {
  1313. void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
  1314. size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
  1315. if (len != ucmd.rx_key_len) {
  1316. err = -EINVAL;
  1317. goto err;
  1318. }
  1319. MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
  1320. MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
  1321. memcpy(rss_key, ucmd.rx_hash_key, len);
  1322. break;
  1323. }
  1324. default:
  1325. err = -EOPNOTSUPP;
  1326. goto err;
  1327. }
  1328. if (!ucmd.rx_hash_fields_mask) {
  1329. /* special case when this TIR serves as steering entry without hashing */
  1330. if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
  1331. goto create_tir;
  1332. err = -EINVAL;
  1333. goto err;
  1334. }
  1335. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1336. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
  1337. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1338. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
  1339. err = -EINVAL;
  1340. goto err;
  1341. }
  1342. /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
  1343. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1344. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
  1345. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1346. MLX5_L3_PROT_TYPE_IPV4);
  1347. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1348. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1349. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1350. MLX5_L3_PROT_TYPE_IPV6);
  1351. outer_l4 = ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1352. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) << 0 |
  1353. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1354. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP)) << 1 |
  1355. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI) << 2;
  1356. /* Check that only one l4 protocol is set */
  1357. if (outer_l4 & (outer_l4 - 1)) {
  1358. err = -EINVAL;
  1359. goto err;
  1360. }
  1361. /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
  1362. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1363. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
  1364. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1365. MLX5_L4_PROT_TYPE_TCP);
  1366. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1367. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1368. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1369. MLX5_L4_PROT_TYPE_UDP);
  1370. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1371. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
  1372. selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
  1373. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
  1374. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1375. selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
  1376. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1377. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
  1378. selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
  1379. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
  1380. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1381. selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
  1382. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI)
  1383. selected_fields |= MLX5_HASH_FIELD_SEL_IPSEC_SPI;
  1384. MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
  1385. create_tir:
  1386. err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
  1387. if (!err && MLX5_GET(tirc, tirc, self_lb_block)) {
  1388. err = mlx5_ib_enable_lb(dev, false, true);
  1389. if (err)
  1390. mlx5_cmd_destroy_tir(dev->mdev, qp->rss_qp.tirn,
  1391. to_mpd(pd)->uid);
  1392. }
  1393. if (err)
  1394. goto err;
  1395. if (mucontext->devx_uid) {
  1396. resp.comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_TIRN;
  1397. resp.tirn = qp->rss_qp.tirn;
  1398. }
  1399. err = ib_copy_to_udata(udata, &resp, min(udata->outlen, sizeof(resp)));
  1400. if (err)
  1401. goto err_copy;
  1402. kvfree(in);
  1403. /* qpn is reserved for that QP */
  1404. qp->trans_qp.base.mqp.qpn = 0;
  1405. qp->flags |= MLX5_IB_QP_RSS;
  1406. return 0;
  1407. err_copy:
  1408. mlx5_cmd_destroy_tir(dev->mdev, qp->rss_qp.tirn, mucontext->devx_uid);
  1409. err:
  1410. kvfree(in);
  1411. return err;
  1412. }
  1413. static void configure_responder_scat_cqe(struct ib_qp_init_attr *init_attr,
  1414. void *qpc)
  1415. {
  1416. int rcqe_sz;
  1417. if (init_attr->qp_type == MLX5_IB_QPT_DCI)
  1418. return;
  1419. rcqe_sz = mlx5_ib_get_cqe_size(init_attr->recv_cq);
  1420. if (rcqe_sz == 128) {
  1421. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
  1422. return;
  1423. }
  1424. if (init_attr->qp_type != MLX5_IB_QPT_DCT)
  1425. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
  1426. }
  1427. static void configure_requester_scat_cqe(struct mlx5_ib_dev *dev,
  1428. struct ib_qp_init_attr *init_attr,
  1429. struct mlx5_ib_create_qp *ucmd,
  1430. void *qpc)
  1431. {
  1432. enum ib_qp_type qpt = init_attr->qp_type;
  1433. int scqe_sz;
  1434. bool allow_scat_cqe = 0;
  1435. if (qpt == IB_QPT_UC || qpt == IB_QPT_UD)
  1436. return;
  1437. if (ucmd)
  1438. allow_scat_cqe = ucmd->flags & MLX5_QP_FLAG_ALLOW_SCATTER_CQE;
  1439. if (!allow_scat_cqe && init_attr->sq_sig_type != IB_SIGNAL_ALL_WR)
  1440. return;
  1441. scqe_sz = mlx5_ib_get_cqe_size(init_attr->send_cq);
  1442. if (scqe_sz == 128) {
  1443. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
  1444. return;
  1445. }
  1446. if (init_attr->qp_type != MLX5_IB_QPT_DCI ||
  1447. MLX5_CAP_GEN(dev->mdev, dc_req_scat_data_cqe))
  1448. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
  1449. }
  1450. static int atomic_size_to_mode(int size_mask)
  1451. {
  1452. /* driver does not support atomic_size > 256B
  1453. * and does not know how to translate bigger sizes
  1454. */
  1455. int supported_size_mask = size_mask & 0x1ff;
  1456. int log_max_size;
  1457. if (!supported_size_mask)
  1458. return -EOPNOTSUPP;
  1459. log_max_size = __fls(supported_size_mask);
  1460. if (log_max_size > 3)
  1461. return log_max_size;
  1462. return MLX5_ATOMIC_MODE_8B;
  1463. }
  1464. static int get_atomic_mode(struct mlx5_ib_dev *dev,
  1465. enum ib_qp_type qp_type)
  1466. {
  1467. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  1468. u8 atomic = MLX5_CAP_GEN(dev->mdev, atomic);
  1469. int atomic_mode = -EOPNOTSUPP;
  1470. int atomic_size_mask;
  1471. if (!atomic)
  1472. return -EOPNOTSUPP;
  1473. if (qp_type == MLX5_IB_QPT_DCT)
  1474. atomic_size_mask = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
  1475. else
  1476. atomic_size_mask = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  1477. if ((atomic_operations & MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP) ||
  1478. (atomic_operations & MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD))
  1479. atomic_mode = atomic_size_to_mode(atomic_size_mask);
  1480. if (atomic_mode <= 0 &&
  1481. (atomic_operations & MLX5_ATOMIC_OPS_CMP_SWAP &&
  1482. atomic_operations & MLX5_ATOMIC_OPS_FETCH_ADD))
  1483. atomic_mode = MLX5_ATOMIC_MODE_IB_COMP;
  1484. return atomic_mode;
  1485. }
  1486. static inline bool check_flags_mask(uint64_t input, uint64_t supported)
  1487. {
  1488. return (input & ~supported) == 0;
  1489. }
  1490. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1491. struct ib_qp_init_attr *init_attr,
  1492. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  1493. {
  1494. struct mlx5_ib_resources *devr = &dev->devr;
  1495. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1496. struct mlx5_core_dev *mdev = dev->mdev;
  1497. struct mlx5_ib_create_qp_resp resp = {};
  1498. struct mlx5_ib_cq *send_cq;
  1499. struct mlx5_ib_cq *recv_cq;
  1500. unsigned long flags;
  1501. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1502. struct mlx5_ib_create_qp ucmd;
  1503. struct mlx5_ib_qp_base *base;
  1504. int mlx5_st;
  1505. void *qpc;
  1506. u32 *in;
  1507. int err;
  1508. mutex_init(&qp->mutex);
  1509. spin_lock_init(&qp->sq.lock);
  1510. spin_lock_init(&qp->rq.lock);
  1511. mlx5_st = to_mlx5_st(init_attr->qp_type);
  1512. if (mlx5_st < 0)
  1513. return -EINVAL;
  1514. if (init_attr->rwq_ind_tbl) {
  1515. if (!udata)
  1516. return -ENOSYS;
  1517. err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
  1518. return err;
  1519. }
  1520. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  1521. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  1522. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  1523. return -EINVAL;
  1524. } else {
  1525. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  1526. }
  1527. }
  1528. if (init_attr->create_flags &
  1529. (IB_QP_CREATE_CROSS_CHANNEL |
  1530. IB_QP_CREATE_MANAGED_SEND |
  1531. IB_QP_CREATE_MANAGED_RECV)) {
  1532. if (!MLX5_CAP_GEN(mdev, cd)) {
  1533. mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
  1534. return -EINVAL;
  1535. }
  1536. if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
  1537. qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
  1538. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
  1539. qp->flags |= MLX5_IB_QP_MANAGED_SEND;
  1540. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
  1541. qp->flags |= MLX5_IB_QP_MANAGED_RECV;
  1542. }
  1543. if (init_attr->qp_type == IB_QPT_UD &&
  1544. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
  1545. if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  1546. mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
  1547. return -EOPNOTSUPP;
  1548. }
  1549. if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
  1550. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1551. mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
  1552. return -EOPNOTSUPP;
  1553. }
  1554. if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
  1555. !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  1556. mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
  1557. return -EOPNOTSUPP;
  1558. }
  1559. qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
  1560. }
  1561. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1562. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1563. if (init_attr->create_flags & IB_QP_CREATE_CVLAN_STRIPPING) {
  1564. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  1565. MLX5_CAP_ETH(dev->mdev, vlan_cap)) ||
  1566. (init_attr->qp_type != IB_QPT_RAW_PACKET))
  1567. return -EOPNOTSUPP;
  1568. qp->flags |= MLX5_IB_QP_CVLAN_STRIPPING;
  1569. }
  1570. if (pd && pd->uobject) {
  1571. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  1572. mlx5_ib_dbg(dev, "copy failed\n");
  1573. return -EFAULT;
  1574. }
  1575. if (!check_flags_mask(ucmd.flags,
  1576. MLX5_QP_FLAG_SIGNATURE |
  1577. MLX5_QP_FLAG_SCATTER_CQE |
  1578. MLX5_QP_FLAG_TUNNEL_OFFLOADS |
  1579. MLX5_QP_FLAG_BFREG_INDEX |
  1580. MLX5_QP_FLAG_TYPE_DCT |
  1581. MLX5_QP_FLAG_TYPE_DCI |
  1582. MLX5_QP_FLAG_ALLOW_SCATTER_CQE))
  1583. return -EINVAL;
  1584. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1585. &ucmd, udata->inlen, &uidx);
  1586. if (err)
  1587. return err;
  1588. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  1589. if (MLX5_CAP_GEN(dev->mdev, sctr_data_cqe))
  1590. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  1591. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS) {
  1592. if (init_attr->qp_type != IB_QPT_RAW_PACKET ||
  1593. !tunnel_offload_supported(mdev)) {
  1594. mlx5_ib_dbg(dev, "Tunnel offload isn't supported\n");
  1595. return -EOPNOTSUPP;
  1596. }
  1597. qp->flags_en |= MLX5_QP_FLAG_TUNNEL_OFFLOADS;
  1598. }
  1599. if (ucmd.flags & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC) {
  1600. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1601. mlx5_ib_dbg(dev, "Self-LB UC isn't supported\n");
  1602. return -EOPNOTSUPP;
  1603. }
  1604. qp->flags_en |= MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC;
  1605. }
  1606. if (ucmd.flags & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC) {
  1607. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1608. mlx5_ib_dbg(dev, "Self-LB UM isn't supported\n");
  1609. return -EOPNOTSUPP;
  1610. }
  1611. qp->flags_en |= MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC;
  1612. }
  1613. if (init_attr->create_flags & IB_QP_CREATE_SOURCE_QPN) {
  1614. if (init_attr->qp_type != IB_QPT_UD ||
  1615. (MLX5_CAP_GEN(dev->mdev, port_type) !=
  1616. MLX5_CAP_PORT_TYPE_IB) ||
  1617. !mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS)) {
  1618. mlx5_ib_dbg(dev, "Source QP option isn't supported\n");
  1619. return -EOPNOTSUPP;
  1620. }
  1621. qp->flags |= MLX5_IB_QP_UNDERLAY;
  1622. qp->underlay_qpn = init_attr->source_qpn;
  1623. }
  1624. } else {
  1625. qp->wq_sig = !!wq_signature;
  1626. }
  1627. base = (init_attr->qp_type == IB_QPT_RAW_PACKET ||
  1628. qp->flags & MLX5_IB_QP_UNDERLAY) ?
  1629. &qp->raw_packet_qp.rq.base :
  1630. &qp->trans_qp.base;
  1631. qp->has_rq = qp_has_rq(init_attr);
  1632. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  1633. qp, (pd && pd->uobject) ? &ucmd : NULL);
  1634. if (err) {
  1635. mlx5_ib_dbg(dev, "err %d\n", err);
  1636. return err;
  1637. }
  1638. if (pd) {
  1639. if (pd->uobject) {
  1640. __u32 max_wqes =
  1641. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  1642. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  1643. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  1644. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  1645. mlx5_ib_dbg(dev, "invalid rq params\n");
  1646. return -EINVAL;
  1647. }
  1648. if (ucmd.sq_wqe_count > max_wqes) {
  1649. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  1650. ucmd.sq_wqe_count, max_wqes);
  1651. return -EINVAL;
  1652. }
  1653. if (init_attr->create_flags &
  1654. mlx5_ib_create_qp_sqpn_qp1()) {
  1655. mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
  1656. return -EINVAL;
  1657. }
  1658. err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
  1659. &resp, &inlen, base);
  1660. if (err)
  1661. mlx5_ib_dbg(dev, "err %d\n", err);
  1662. } else {
  1663. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
  1664. base);
  1665. if (err)
  1666. mlx5_ib_dbg(dev, "err %d\n", err);
  1667. }
  1668. if (err)
  1669. return err;
  1670. } else {
  1671. in = kvzalloc(inlen, GFP_KERNEL);
  1672. if (!in)
  1673. return -ENOMEM;
  1674. qp->create_type = MLX5_QP_EMPTY;
  1675. }
  1676. if (is_sqp(init_attr->qp_type))
  1677. qp->port = init_attr->port_num;
  1678. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1679. MLX5_SET(qpc, qpc, st, mlx5_st);
  1680. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  1681. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  1682. MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
  1683. else
  1684. MLX5_SET(qpc, qpc, latency_sensitive, 1);
  1685. if (qp->wq_sig)
  1686. MLX5_SET(qpc, qpc, wq_signature, 1);
  1687. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1688. MLX5_SET(qpc, qpc, block_lb_mc, 1);
  1689. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  1690. MLX5_SET(qpc, qpc, cd_master, 1);
  1691. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  1692. MLX5_SET(qpc, qpc, cd_slave_send, 1);
  1693. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  1694. MLX5_SET(qpc, qpc, cd_slave_receive, 1);
  1695. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  1696. configure_responder_scat_cqe(init_attr, qpc);
  1697. configure_requester_scat_cqe(dev, init_attr,
  1698. (pd && pd->uobject) ? &ucmd : NULL,
  1699. qpc);
  1700. }
  1701. if (qp->rq.wqe_cnt) {
  1702. MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
  1703. MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
  1704. }
  1705. MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
  1706. if (qp->sq.wqe_cnt) {
  1707. MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
  1708. } else {
  1709. MLX5_SET(qpc, qpc, no_sq, 1);
  1710. if (init_attr->srq &&
  1711. init_attr->srq->srq_type == IB_SRQT_TM)
  1712. MLX5_SET(qpc, qpc, offload_type,
  1713. MLX5_QPC_OFFLOAD_TYPE_RNDV);
  1714. }
  1715. /* Set default resources */
  1716. switch (init_attr->qp_type) {
  1717. case IB_QPT_XRC_TGT:
  1718. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1719. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
  1720. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1721. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
  1722. break;
  1723. case IB_QPT_XRC_INI:
  1724. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1725. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1726. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1727. break;
  1728. default:
  1729. if (init_attr->srq) {
  1730. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
  1731. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
  1732. } else {
  1733. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1734. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
  1735. }
  1736. }
  1737. if (init_attr->send_cq)
  1738. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
  1739. if (init_attr->recv_cq)
  1740. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
  1741. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  1742. /* 0xffffff means we ask to work with cqe version 0 */
  1743. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  1744. MLX5_SET(qpc, qpc, user_index, uidx);
  1745. /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
  1746. if (init_attr->qp_type == IB_QPT_UD &&
  1747. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
  1748. MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
  1749. qp->flags |= MLX5_IB_QP_LSO;
  1750. }
  1751. if (init_attr->create_flags & IB_QP_CREATE_PCI_WRITE_END_PADDING) {
  1752. if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
  1753. mlx5_ib_dbg(dev, "scatter end padding is not supported\n");
  1754. err = -EOPNOTSUPP;
  1755. goto err;
  1756. } else if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1757. MLX5_SET(qpc, qpc, end_padding_mode,
  1758. MLX5_WQ_END_PAD_MODE_ALIGN);
  1759. } else {
  1760. qp->flags |= MLX5_IB_QP_PCI_WRITE_END_PADDING;
  1761. }
  1762. }
  1763. if (inlen < 0) {
  1764. err = -EINVAL;
  1765. goto err;
  1766. }
  1767. if (init_attr->qp_type == IB_QPT_RAW_PACKET ||
  1768. qp->flags & MLX5_IB_QP_UNDERLAY) {
  1769. qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
  1770. raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
  1771. err = create_raw_packet_qp(dev, qp, in, inlen, pd, udata,
  1772. &resp);
  1773. } else {
  1774. err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
  1775. }
  1776. if (err) {
  1777. mlx5_ib_dbg(dev, "create qp failed\n");
  1778. goto err_create;
  1779. }
  1780. kvfree(in);
  1781. base->container_mibqp = qp;
  1782. base->mqp.event = mlx5_ib_qp_event;
  1783. get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
  1784. &send_cq, &recv_cq);
  1785. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1786. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1787. /* Maintain device to QPs access, needed for further handling via reset
  1788. * flow
  1789. */
  1790. list_add_tail(&qp->qps_list, &dev->qp_list);
  1791. /* Maintain CQ to QPs access, needed for further handling via reset flow
  1792. */
  1793. if (send_cq)
  1794. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  1795. if (recv_cq)
  1796. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  1797. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1798. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1799. return 0;
  1800. err_create:
  1801. if (qp->create_type == MLX5_QP_USER)
  1802. destroy_qp_user(dev, pd, qp, base);
  1803. else if (qp->create_type == MLX5_QP_KERNEL)
  1804. destroy_qp_kernel(dev, qp);
  1805. err:
  1806. kvfree(in);
  1807. return err;
  1808. }
  1809. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1810. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1811. {
  1812. if (send_cq) {
  1813. if (recv_cq) {
  1814. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1815. spin_lock(&send_cq->lock);
  1816. spin_lock_nested(&recv_cq->lock,
  1817. SINGLE_DEPTH_NESTING);
  1818. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1819. spin_lock(&send_cq->lock);
  1820. __acquire(&recv_cq->lock);
  1821. } else {
  1822. spin_lock(&recv_cq->lock);
  1823. spin_lock_nested(&send_cq->lock,
  1824. SINGLE_DEPTH_NESTING);
  1825. }
  1826. } else {
  1827. spin_lock(&send_cq->lock);
  1828. __acquire(&recv_cq->lock);
  1829. }
  1830. } else if (recv_cq) {
  1831. spin_lock(&recv_cq->lock);
  1832. __acquire(&send_cq->lock);
  1833. } else {
  1834. __acquire(&send_cq->lock);
  1835. __acquire(&recv_cq->lock);
  1836. }
  1837. }
  1838. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1839. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1840. {
  1841. if (send_cq) {
  1842. if (recv_cq) {
  1843. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1844. spin_unlock(&recv_cq->lock);
  1845. spin_unlock(&send_cq->lock);
  1846. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1847. __release(&recv_cq->lock);
  1848. spin_unlock(&send_cq->lock);
  1849. } else {
  1850. spin_unlock(&send_cq->lock);
  1851. spin_unlock(&recv_cq->lock);
  1852. }
  1853. } else {
  1854. __release(&recv_cq->lock);
  1855. spin_unlock(&send_cq->lock);
  1856. }
  1857. } else if (recv_cq) {
  1858. __release(&send_cq->lock);
  1859. spin_unlock(&recv_cq->lock);
  1860. } else {
  1861. __release(&recv_cq->lock);
  1862. __release(&send_cq->lock);
  1863. }
  1864. }
  1865. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  1866. {
  1867. return to_mpd(qp->ibqp.pd);
  1868. }
  1869. static void get_cqs(enum ib_qp_type qp_type,
  1870. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  1871. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  1872. {
  1873. switch (qp_type) {
  1874. case IB_QPT_XRC_TGT:
  1875. *send_cq = NULL;
  1876. *recv_cq = NULL;
  1877. break;
  1878. case MLX5_IB_QPT_REG_UMR:
  1879. case IB_QPT_XRC_INI:
  1880. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1881. *recv_cq = NULL;
  1882. break;
  1883. case IB_QPT_SMI:
  1884. case MLX5_IB_QPT_HW_GSI:
  1885. case IB_QPT_RC:
  1886. case IB_QPT_UC:
  1887. case IB_QPT_UD:
  1888. case IB_QPT_RAW_IPV6:
  1889. case IB_QPT_RAW_ETHERTYPE:
  1890. case IB_QPT_RAW_PACKET:
  1891. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1892. *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
  1893. break;
  1894. case IB_QPT_MAX:
  1895. default:
  1896. *send_cq = NULL;
  1897. *recv_cq = NULL;
  1898. break;
  1899. }
  1900. }
  1901. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1902. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  1903. u8 lag_tx_affinity);
  1904. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1905. {
  1906. struct mlx5_ib_cq *send_cq, *recv_cq;
  1907. struct mlx5_ib_qp_base *base;
  1908. unsigned long flags;
  1909. int err;
  1910. if (qp->ibqp.rwq_ind_tbl) {
  1911. destroy_rss_raw_qp_tir(dev, qp);
  1912. return;
  1913. }
  1914. base = (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  1915. qp->flags & MLX5_IB_QP_UNDERLAY) ?
  1916. &qp->raw_packet_qp.rq.base :
  1917. &qp->trans_qp.base;
  1918. if (qp->state != IB_QPS_RESET) {
  1919. if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET &&
  1920. !(qp->flags & MLX5_IB_QP_UNDERLAY)) {
  1921. err = mlx5_core_qp_modify(dev->mdev,
  1922. MLX5_CMD_OP_2RST_QP, 0,
  1923. NULL, &base->mqp);
  1924. } else {
  1925. struct mlx5_modify_raw_qp_param raw_qp_param = {
  1926. .operation = MLX5_CMD_OP_2RST_QP
  1927. };
  1928. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
  1929. }
  1930. if (err)
  1931. mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
  1932. base->mqp.qpn);
  1933. }
  1934. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  1935. &send_cq, &recv_cq);
  1936. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1937. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1938. /* del from lists under both locks above to protect reset flow paths */
  1939. list_del(&qp->qps_list);
  1940. if (send_cq)
  1941. list_del(&qp->cq_send_list);
  1942. if (recv_cq)
  1943. list_del(&qp->cq_recv_list);
  1944. if (qp->create_type == MLX5_QP_KERNEL) {
  1945. __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  1946. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1947. if (send_cq != recv_cq)
  1948. __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
  1949. NULL);
  1950. }
  1951. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1952. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1953. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  1954. qp->flags & MLX5_IB_QP_UNDERLAY) {
  1955. destroy_raw_packet_qp(dev, qp);
  1956. } else {
  1957. err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
  1958. if (err)
  1959. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
  1960. base->mqp.qpn);
  1961. }
  1962. if (qp->create_type == MLX5_QP_KERNEL)
  1963. destroy_qp_kernel(dev, qp);
  1964. else if (qp->create_type == MLX5_QP_USER)
  1965. destroy_qp_user(dev, &get_pd(qp)->ibpd, qp, base);
  1966. }
  1967. static const char *ib_qp_type_str(enum ib_qp_type type)
  1968. {
  1969. switch (type) {
  1970. case IB_QPT_SMI:
  1971. return "IB_QPT_SMI";
  1972. case IB_QPT_GSI:
  1973. return "IB_QPT_GSI";
  1974. case IB_QPT_RC:
  1975. return "IB_QPT_RC";
  1976. case IB_QPT_UC:
  1977. return "IB_QPT_UC";
  1978. case IB_QPT_UD:
  1979. return "IB_QPT_UD";
  1980. case IB_QPT_RAW_IPV6:
  1981. return "IB_QPT_RAW_IPV6";
  1982. case IB_QPT_RAW_ETHERTYPE:
  1983. return "IB_QPT_RAW_ETHERTYPE";
  1984. case IB_QPT_XRC_INI:
  1985. return "IB_QPT_XRC_INI";
  1986. case IB_QPT_XRC_TGT:
  1987. return "IB_QPT_XRC_TGT";
  1988. case IB_QPT_RAW_PACKET:
  1989. return "IB_QPT_RAW_PACKET";
  1990. case MLX5_IB_QPT_REG_UMR:
  1991. return "MLX5_IB_QPT_REG_UMR";
  1992. case IB_QPT_DRIVER:
  1993. return "IB_QPT_DRIVER";
  1994. case IB_QPT_MAX:
  1995. default:
  1996. return "Invalid QP type";
  1997. }
  1998. }
  1999. static struct ib_qp *mlx5_ib_create_dct(struct ib_pd *pd,
  2000. struct ib_qp_init_attr *attr,
  2001. struct mlx5_ib_create_qp *ucmd)
  2002. {
  2003. struct mlx5_ib_qp *qp;
  2004. int err = 0;
  2005. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  2006. void *dctc;
  2007. if (!attr->srq || !attr->recv_cq)
  2008. return ERR_PTR(-EINVAL);
  2009. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  2010. ucmd, sizeof(*ucmd), &uidx);
  2011. if (err)
  2012. return ERR_PTR(err);
  2013. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  2014. if (!qp)
  2015. return ERR_PTR(-ENOMEM);
  2016. qp->dct.in = kzalloc(MLX5_ST_SZ_BYTES(create_dct_in), GFP_KERNEL);
  2017. if (!qp->dct.in) {
  2018. err = -ENOMEM;
  2019. goto err_free;
  2020. }
  2021. MLX5_SET(create_dct_in, qp->dct.in, uid, to_mpd(pd)->uid);
  2022. dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
  2023. qp->qp_sub_type = MLX5_IB_QPT_DCT;
  2024. MLX5_SET(dctc, dctc, pd, to_mpd(pd)->pdn);
  2025. MLX5_SET(dctc, dctc, srqn_xrqn, to_msrq(attr->srq)->msrq.srqn);
  2026. MLX5_SET(dctc, dctc, cqn, to_mcq(attr->recv_cq)->mcq.cqn);
  2027. MLX5_SET64(dctc, dctc, dc_access_key, ucmd->access_key);
  2028. MLX5_SET(dctc, dctc, user_index, uidx);
  2029. if (ucmd->flags & MLX5_QP_FLAG_SCATTER_CQE)
  2030. configure_responder_scat_cqe(attr, dctc);
  2031. qp->state = IB_QPS_RESET;
  2032. return &qp->ibqp;
  2033. err_free:
  2034. kfree(qp);
  2035. return ERR_PTR(err);
  2036. }
  2037. static int set_mlx_qp_type(struct mlx5_ib_dev *dev,
  2038. struct ib_qp_init_attr *init_attr,
  2039. struct mlx5_ib_create_qp *ucmd,
  2040. struct ib_udata *udata)
  2041. {
  2042. enum { MLX_QP_FLAGS = MLX5_QP_FLAG_TYPE_DCT | MLX5_QP_FLAG_TYPE_DCI };
  2043. int err;
  2044. if (!udata)
  2045. return -EINVAL;
  2046. if (udata->inlen < sizeof(*ucmd)) {
  2047. mlx5_ib_dbg(dev, "create_qp user command is smaller than expected\n");
  2048. return -EINVAL;
  2049. }
  2050. err = ib_copy_from_udata(ucmd, udata, sizeof(*ucmd));
  2051. if (err)
  2052. return err;
  2053. if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCI) {
  2054. init_attr->qp_type = MLX5_IB_QPT_DCI;
  2055. } else {
  2056. if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCT) {
  2057. init_attr->qp_type = MLX5_IB_QPT_DCT;
  2058. } else {
  2059. mlx5_ib_dbg(dev, "Invalid QP flags\n");
  2060. return -EINVAL;
  2061. }
  2062. }
  2063. if (!MLX5_CAP_GEN(dev->mdev, dct)) {
  2064. mlx5_ib_dbg(dev, "DC transport is not supported\n");
  2065. return -EOPNOTSUPP;
  2066. }
  2067. return 0;
  2068. }
  2069. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  2070. struct ib_qp_init_attr *verbs_init_attr,
  2071. struct ib_udata *udata)
  2072. {
  2073. struct mlx5_ib_dev *dev;
  2074. struct mlx5_ib_qp *qp;
  2075. u16 xrcdn = 0;
  2076. int err;
  2077. struct ib_qp_init_attr mlx_init_attr;
  2078. struct ib_qp_init_attr *init_attr = verbs_init_attr;
  2079. if (pd) {
  2080. dev = to_mdev(pd->device);
  2081. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  2082. if (!pd->uobject) {
  2083. mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
  2084. return ERR_PTR(-EINVAL);
  2085. } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
  2086. mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
  2087. return ERR_PTR(-EINVAL);
  2088. }
  2089. }
  2090. } else {
  2091. /* being cautious here */
  2092. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  2093. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  2094. pr_warn("%s: no PD for transport %s\n", __func__,
  2095. ib_qp_type_str(init_attr->qp_type));
  2096. return ERR_PTR(-EINVAL);
  2097. }
  2098. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  2099. }
  2100. if (init_attr->qp_type == IB_QPT_DRIVER) {
  2101. struct mlx5_ib_create_qp ucmd;
  2102. init_attr = &mlx_init_attr;
  2103. memcpy(init_attr, verbs_init_attr, sizeof(*verbs_init_attr));
  2104. err = set_mlx_qp_type(dev, init_attr, &ucmd, udata);
  2105. if (err)
  2106. return ERR_PTR(err);
  2107. if (init_attr->qp_type == MLX5_IB_QPT_DCI) {
  2108. if (init_attr->cap.max_recv_wr ||
  2109. init_attr->cap.max_recv_sge) {
  2110. mlx5_ib_dbg(dev, "DCI QP requires zero size receive queue\n");
  2111. return ERR_PTR(-EINVAL);
  2112. }
  2113. } else {
  2114. return mlx5_ib_create_dct(pd, init_attr, &ucmd);
  2115. }
  2116. }
  2117. switch (init_attr->qp_type) {
  2118. case IB_QPT_XRC_TGT:
  2119. case IB_QPT_XRC_INI:
  2120. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  2121. mlx5_ib_dbg(dev, "XRC not supported\n");
  2122. return ERR_PTR(-ENOSYS);
  2123. }
  2124. init_attr->recv_cq = NULL;
  2125. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  2126. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  2127. init_attr->send_cq = NULL;
  2128. }
  2129. /* fall through */
  2130. case IB_QPT_RAW_PACKET:
  2131. case IB_QPT_RC:
  2132. case IB_QPT_UC:
  2133. case IB_QPT_UD:
  2134. case IB_QPT_SMI:
  2135. case MLX5_IB_QPT_HW_GSI:
  2136. case MLX5_IB_QPT_REG_UMR:
  2137. case MLX5_IB_QPT_DCI:
  2138. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  2139. if (!qp)
  2140. return ERR_PTR(-ENOMEM);
  2141. err = create_qp_common(dev, pd, init_attr, udata, qp);
  2142. if (err) {
  2143. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  2144. kfree(qp);
  2145. return ERR_PTR(err);
  2146. }
  2147. if (is_qp0(init_attr->qp_type))
  2148. qp->ibqp.qp_num = 0;
  2149. else if (is_qp1(init_attr->qp_type))
  2150. qp->ibqp.qp_num = 1;
  2151. else
  2152. qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
  2153. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  2154. qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
  2155. init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
  2156. init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
  2157. qp->trans_qp.xrcdn = xrcdn;
  2158. break;
  2159. case IB_QPT_GSI:
  2160. return mlx5_ib_gsi_create_qp(pd, init_attr);
  2161. case IB_QPT_RAW_IPV6:
  2162. case IB_QPT_RAW_ETHERTYPE:
  2163. case IB_QPT_MAX:
  2164. default:
  2165. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  2166. init_attr->qp_type);
  2167. /* Don't support raw QPs */
  2168. return ERR_PTR(-EINVAL);
  2169. }
  2170. if (verbs_init_attr->qp_type == IB_QPT_DRIVER)
  2171. qp->qp_sub_type = init_attr->qp_type;
  2172. return &qp->ibqp;
  2173. }
  2174. static int mlx5_ib_destroy_dct(struct mlx5_ib_qp *mqp)
  2175. {
  2176. struct mlx5_ib_dev *dev = to_mdev(mqp->ibqp.device);
  2177. if (mqp->state == IB_QPS_RTR) {
  2178. int err;
  2179. err = mlx5_core_destroy_dct(dev->mdev, &mqp->dct.mdct);
  2180. if (err) {
  2181. mlx5_ib_warn(dev, "failed to destroy DCT %d\n", err);
  2182. return err;
  2183. }
  2184. }
  2185. kfree(mqp->dct.in);
  2186. kfree(mqp);
  2187. return 0;
  2188. }
  2189. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  2190. {
  2191. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2192. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2193. if (unlikely(qp->qp_type == IB_QPT_GSI))
  2194. return mlx5_ib_gsi_destroy_qp(qp);
  2195. if (mqp->qp_sub_type == MLX5_IB_QPT_DCT)
  2196. return mlx5_ib_destroy_dct(mqp);
  2197. destroy_qp_common(dev, mqp);
  2198. kfree(mqp);
  2199. return 0;
  2200. }
  2201. static int to_mlx5_access_flags(struct mlx5_ib_qp *qp,
  2202. const struct ib_qp_attr *attr,
  2203. int attr_mask, __be32 *hw_access_flags)
  2204. {
  2205. u8 dest_rd_atomic;
  2206. u32 access_flags;
  2207. struct mlx5_ib_dev *dev = to_mdev(qp->ibqp.device);
  2208. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2209. dest_rd_atomic = attr->max_dest_rd_atomic;
  2210. else
  2211. dest_rd_atomic = qp->trans_qp.resp_depth;
  2212. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2213. access_flags = attr->qp_access_flags;
  2214. else
  2215. access_flags = qp->trans_qp.atomic_rd_en;
  2216. if (!dest_rd_atomic)
  2217. access_flags &= IB_ACCESS_REMOTE_WRITE;
  2218. if (access_flags & IB_ACCESS_REMOTE_READ)
  2219. *hw_access_flags |= MLX5_QP_BIT_RRE;
  2220. if (access_flags & IB_ACCESS_REMOTE_ATOMIC) {
  2221. int atomic_mode;
  2222. atomic_mode = get_atomic_mode(dev, qp->ibqp.qp_type);
  2223. if (atomic_mode < 0)
  2224. return -EOPNOTSUPP;
  2225. *hw_access_flags |= MLX5_QP_BIT_RAE;
  2226. *hw_access_flags |= atomic_mode << MLX5_ATOMIC_MODE_OFFSET;
  2227. }
  2228. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  2229. *hw_access_flags |= MLX5_QP_BIT_RWE;
  2230. *hw_access_flags = cpu_to_be32(*hw_access_flags);
  2231. return 0;
  2232. }
  2233. enum {
  2234. MLX5_PATH_FLAG_FL = 1 << 0,
  2235. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  2236. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  2237. };
  2238. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  2239. {
  2240. if (rate == IB_RATE_PORT_CURRENT)
  2241. return 0;
  2242. if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS)
  2243. return -EINVAL;
  2244. while (rate != IB_RATE_PORT_CURRENT &&
  2245. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  2246. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  2247. --rate;
  2248. return rate ? rate + MLX5_STAT_RATE_OFFSET : rate;
  2249. }
  2250. static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
  2251. struct mlx5_ib_sq *sq, u8 sl,
  2252. struct ib_pd *pd)
  2253. {
  2254. void *in;
  2255. void *tisc;
  2256. int inlen;
  2257. int err;
  2258. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  2259. in = kvzalloc(inlen, GFP_KERNEL);
  2260. if (!in)
  2261. return -ENOMEM;
  2262. MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
  2263. MLX5_SET(modify_tis_in, in, uid, to_mpd(pd)->uid);
  2264. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  2265. MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
  2266. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  2267. kvfree(in);
  2268. return err;
  2269. }
  2270. static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
  2271. struct mlx5_ib_sq *sq, u8 tx_affinity,
  2272. struct ib_pd *pd)
  2273. {
  2274. void *in;
  2275. void *tisc;
  2276. int inlen;
  2277. int err;
  2278. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  2279. in = kvzalloc(inlen, GFP_KERNEL);
  2280. if (!in)
  2281. return -ENOMEM;
  2282. MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
  2283. MLX5_SET(modify_tis_in, in, uid, to_mpd(pd)->uid);
  2284. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  2285. MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
  2286. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  2287. kvfree(in);
  2288. return err;
  2289. }
  2290. static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2291. const struct rdma_ah_attr *ah,
  2292. struct mlx5_qp_path *path, u8 port, int attr_mask,
  2293. u32 path_flags, const struct ib_qp_attr *attr,
  2294. bool alt)
  2295. {
  2296. const struct ib_global_route *grh = rdma_ah_read_grh(ah);
  2297. int err;
  2298. enum ib_gid_type gid_type;
  2299. u8 ah_flags = rdma_ah_get_ah_flags(ah);
  2300. u8 sl = rdma_ah_get_sl(ah);
  2301. if (attr_mask & IB_QP_PKEY_INDEX)
  2302. path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
  2303. attr->pkey_index);
  2304. if (ah_flags & IB_AH_GRH) {
  2305. if (grh->sgid_index >=
  2306. dev->mdev->port_caps[port - 1].gid_table_len) {
  2307. pr_err("sgid_index (%u) too large. max is %d\n",
  2308. grh->sgid_index,
  2309. dev->mdev->port_caps[port - 1].gid_table_len);
  2310. return -EINVAL;
  2311. }
  2312. }
  2313. if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
  2314. if (!(ah_flags & IB_AH_GRH))
  2315. return -EINVAL;
  2316. memcpy(path->rmac, ah->roce.dmac, sizeof(ah->roce.dmac));
  2317. if (qp->ibqp.qp_type == IB_QPT_RC ||
  2318. qp->ibqp.qp_type == IB_QPT_UC ||
  2319. qp->ibqp.qp_type == IB_QPT_XRC_INI ||
  2320. qp->ibqp.qp_type == IB_QPT_XRC_TGT)
  2321. path->udp_sport =
  2322. mlx5_get_roce_udp_sport(dev, ah->grh.sgid_attr);
  2323. path->dci_cfi_prio_sl = (sl & 0x7) << 4;
  2324. gid_type = ah->grh.sgid_attr->gid_type;
  2325. if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
  2326. path->ecn_dscp = (grh->traffic_class >> 2) & 0x3f;
  2327. } else {
  2328. path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  2329. path->fl_free_ar |=
  2330. (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
  2331. path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
  2332. path->grh_mlid = rdma_ah_get_path_bits(ah) & 0x7f;
  2333. if (ah_flags & IB_AH_GRH)
  2334. path->grh_mlid |= 1 << 7;
  2335. path->dci_cfi_prio_sl = sl & 0xf;
  2336. }
  2337. if (ah_flags & IB_AH_GRH) {
  2338. path->mgid_index = grh->sgid_index;
  2339. path->hop_limit = grh->hop_limit;
  2340. path->tclass_flowlabel =
  2341. cpu_to_be32((grh->traffic_class << 20) |
  2342. (grh->flow_label));
  2343. memcpy(path->rgid, grh->dgid.raw, 16);
  2344. }
  2345. err = ib_rate_to_mlx5(dev, rdma_ah_get_static_rate(ah));
  2346. if (err < 0)
  2347. return err;
  2348. path->static_rate = err;
  2349. path->port = port;
  2350. if (attr_mask & IB_QP_TIMEOUT)
  2351. path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
  2352. if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
  2353. return modify_raw_packet_eth_prio(dev->mdev,
  2354. &qp->raw_packet_qp.sq,
  2355. sl & 0xf, qp->ibqp.pd);
  2356. return 0;
  2357. }
  2358. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  2359. [MLX5_QP_STATE_INIT] = {
  2360. [MLX5_QP_STATE_INIT] = {
  2361. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  2362. MLX5_QP_OPTPAR_RAE |
  2363. MLX5_QP_OPTPAR_RWE |
  2364. MLX5_QP_OPTPAR_PKEY_INDEX |
  2365. MLX5_QP_OPTPAR_PRI_PORT,
  2366. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  2367. MLX5_QP_OPTPAR_PKEY_INDEX |
  2368. MLX5_QP_OPTPAR_PRI_PORT,
  2369. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2370. MLX5_QP_OPTPAR_Q_KEY |
  2371. MLX5_QP_OPTPAR_PRI_PORT,
  2372. },
  2373. [MLX5_QP_STATE_RTR] = {
  2374. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2375. MLX5_QP_OPTPAR_RRE |
  2376. MLX5_QP_OPTPAR_RAE |
  2377. MLX5_QP_OPTPAR_RWE |
  2378. MLX5_QP_OPTPAR_PKEY_INDEX,
  2379. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2380. MLX5_QP_OPTPAR_RWE |
  2381. MLX5_QP_OPTPAR_PKEY_INDEX,
  2382. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2383. MLX5_QP_OPTPAR_Q_KEY,
  2384. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2385. MLX5_QP_OPTPAR_Q_KEY,
  2386. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2387. MLX5_QP_OPTPAR_RRE |
  2388. MLX5_QP_OPTPAR_RAE |
  2389. MLX5_QP_OPTPAR_RWE |
  2390. MLX5_QP_OPTPAR_PKEY_INDEX,
  2391. },
  2392. },
  2393. [MLX5_QP_STATE_RTR] = {
  2394. [MLX5_QP_STATE_RTS] = {
  2395. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2396. MLX5_QP_OPTPAR_RRE |
  2397. MLX5_QP_OPTPAR_RAE |
  2398. MLX5_QP_OPTPAR_RWE |
  2399. MLX5_QP_OPTPAR_PM_STATE |
  2400. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  2401. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2402. MLX5_QP_OPTPAR_RWE |
  2403. MLX5_QP_OPTPAR_PM_STATE,
  2404. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  2405. },
  2406. },
  2407. [MLX5_QP_STATE_RTS] = {
  2408. [MLX5_QP_STATE_RTS] = {
  2409. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  2410. MLX5_QP_OPTPAR_RAE |
  2411. MLX5_QP_OPTPAR_RWE |
  2412. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2413. MLX5_QP_OPTPAR_PM_STATE |
  2414. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  2415. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  2416. MLX5_QP_OPTPAR_PM_STATE |
  2417. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  2418. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  2419. MLX5_QP_OPTPAR_SRQN |
  2420. MLX5_QP_OPTPAR_CQN_RCV,
  2421. },
  2422. },
  2423. [MLX5_QP_STATE_SQER] = {
  2424. [MLX5_QP_STATE_RTS] = {
  2425. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  2426. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  2427. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  2428. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2429. MLX5_QP_OPTPAR_RWE |
  2430. MLX5_QP_OPTPAR_RAE |
  2431. MLX5_QP_OPTPAR_RRE,
  2432. },
  2433. },
  2434. };
  2435. static int ib_nr_to_mlx5_nr(int ib_mask)
  2436. {
  2437. switch (ib_mask) {
  2438. case IB_QP_STATE:
  2439. return 0;
  2440. case IB_QP_CUR_STATE:
  2441. return 0;
  2442. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  2443. return 0;
  2444. case IB_QP_ACCESS_FLAGS:
  2445. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  2446. MLX5_QP_OPTPAR_RAE;
  2447. case IB_QP_PKEY_INDEX:
  2448. return MLX5_QP_OPTPAR_PKEY_INDEX;
  2449. case IB_QP_PORT:
  2450. return MLX5_QP_OPTPAR_PRI_PORT;
  2451. case IB_QP_QKEY:
  2452. return MLX5_QP_OPTPAR_Q_KEY;
  2453. case IB_QP_AV:
  2454. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  2455. MLX5_QP_OPTPAR_PRI_PORT;
  2456. case IB_QP_PATH_MTU:
  2457. return 0;
  2458. case IB_QP_TIMEOUT:
  2459. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  2460. case IB_QP_RETRY_CNT:
  2461. return MLX5_QP_OPTPAR_RETRY_COUNT;
  2462. case IB_QP_RNR_RETRY:
  2463. return MLX5_QP_OPTPAR_RNR_RETRY;
  2464. case IB_QP_RQ_PSN:
  2465. return 0;
  2466. case IB_QP_MAX_QP_RD_ATOMIC:
  2467. return MLX5_QP_OPTPAR_SRA_MAX;
  2468. case IB_QP_ALT_PATH:
  2469. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  2470. case IB_QP_MIN_RNR_TIMER:
  2471. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  2472. case IB_QP_SQ_PSN:
  2473. return 0;
  2474. case IB_QP_MAX_DEST_RD_ATOMIC:
  2475. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  2476. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  2477. case IB_QP_PATH_MIG_STATE:
  2478. return MLX5_QP_OPTPAR_PM_STATE;
  2479. case IB_QP_CAP:
  2480. return 0;
  2481. case IB_QP_DEST_QPN:
  2482. return 0;
  2483. }
  2484. return 0;
  2485. }
  2486. static int ib_mask_to_mlx5_opt(int ib_mask)
  2487. {
  2488. int result = 0;
  2489. int i;
  2490. for (i = 0; i < 8 * sizeof(int); i++) {
  2491. if ((1 << i) & ib_mask)
  2492. result |= ib_nr_to_mlx5_nr(1 << i);
  2493. }
  2494. return result;
  2495. }
  2496. static int modify_raw_packet_qp_rq(
  2497. struct mlx5_ib_dev *dev, struct mlx5_ib_rq *rq, int new_state,
  2498. const struct mlx5_modify_raw_qp_param *raw_qp_param, struct ib_pd *pd)
  2499. {
  2500. void *in;
  2501. void *rqc;
  2502. int inlen;
  2503. int err;
  2504. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  2505. in = kvzalloc(inlen, GFP_KERNEL);
  2506. if (!in)
  2507. return -ENOMEM;
  2508. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  2509. MLX5_SET(modify_rq_in, in, uid, to_mpd(pd)->uid);
  2510. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  2511. MLX5_SET(rqc, rqc, state, new_state);
  2512. if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
  2513. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  2514. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  2515. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  2516. MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
  2517. } else
  2518. dev_info_once(
  2519. &dev->ib_dev.dev,
  2520. "RAW PACKET QP counters are not supported on current FW\n");
  2521. }
  2522. err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
  2523. if (err)
  2524. goto out;
  2525. rq->state = new_state;
  2526. out:
  2527. kvfree(in);
  2528. return err;
  2529. }
  2530. static int modify_raw_packet_qp_sq(
  2531. struct mlx5_core_dev *dev, struct mlx5_ib_sq *sq, int new_state,
  2532. const struct mlx5_modify_raw_qp_param *raw_qp_param, struct ib_pd *pd)
  2533. {
  2534. struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
  2535. struct mlx5_rate_limit old_rl = ibqp->rl;
  2536. struct mlx5_rate_limit new_rl = old_rl;
  2537. bool new_rate_added = false;
  2538. u16 rl_index = 0;
  2539. void *in;
  2540. void *sqc;
  2541. int inlen;
  2542. int err;
  2543. inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
  2544. in = kvzalloc(inlen, GFP_KERNEL);
  2545. if (!in)
  2546. return -ENOMEM;
  2547. MLX5_SET(modify_sq_in, in, uid, to_mpd(pd)->uid);
  2548. MLX5_SET(modify_sq_in, in, sq_state, sq->state);
  2549. sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
  2550. MLX5_SET(sqc, sqc, state, new_state);
  2551. if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
  2552. if (new_state != MLX5_SQC_STATE_RDY)
  2553. pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
  2554. __func__);
  2555. else
  2556. new_rl = raw_qp_param->rl;
  2557. }
  2558. if (!mlx5_rl_are_equal(&old_rl, &new_rl)) {
  2559. if (new_rl.rate) {
  2560. err = mlx5_rl_add_rate(dev, &rl_index, &new_rl);
  2561. if (err) {
  2562. pr_err("Failed configuring rate limit(err %d): \
  2563. rate %u, max_burst_sz %u, typical_pkt_sz %u\n",
  2564. err, new_rl.rate, new_rl.max_burst_sz,
  2565. new_rl.typical_pkt_sz);
  2566. goto out;
  2567. }
  2568. new_rate_added = true;
  2569. }
  2570. MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
  2571. /* index 0 means no limit */
  2572. MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
  2573. }
  2574. err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
  2575. if (err) {
  2576. /* Remove new rate from table if failed */
  2577. if (new_rate_added)
  2578. mlx5_rl_remove_rate(dev, &new_rl);
  2579. goto out;
  2580. }
  2581. /* Only remove the old rate after new rate was set */
  2582. if ((old_rl.rate &&
  2583. !mlx5_rl_are_equal(&old_rl, &new_rl)) ||
  2584. (new_state != MLX5_SQC_STATE_RDY))
  2585. mlx5_rl_remove_rate(dev, &old_rl);
  2586. ibqp->rl = new_rl;
  2587. sq->state = new_state;
  2588. out:
  2589. kvfree(in);
  2590. return err;
  2591. }
  2592. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2593. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  2594. u8 tx_affinity)
  2595. {
  2596. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  2597. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  2598. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  2599. int modify_rq = !!qp->rq.wqe_cnt;
  2600. int modify_sq = !!qp->sq.wqe_cnt;
  2601. int rq_state;
  2602. int sq_state;
  2603. int err;
  2604. switch (raw_qp_param->operation) {
  2605. case MLX5_CMD_OP_RST2INIT_QP:
  2606. rq_state = MLX5_RQC_STATE_RDY;
  2607. sq_state = MLX5_SQC_STATE_RDY;
  2608. break;
  2609. case MLX5_CMD_OP_2ERR_QP:
  2610. rq_state = MLX5_RQC_STATE_ERR;
  2611. sq_state = MLX5_SQC_STATE_ERR;
  2612. break;
  2613. case MLX5_CMD_OP_2RST_QP:
  2614. rq_state = MLX5_RQC_STATE_RST;
  2615. sq_state = MLX5_SQC_STATE_RST;
  2616. break;
  2617. case MLX5_CMD_OP_RTR2RTS_QP:
  2618. case MLX5_CMD_OP_RTS2RTS_QP:
  2619. if (raw_qp_param->set_mask ==
  2620. MLX5_RAW_QP_RATE_LIMIT) {
  2621. modify_rq = 0;
  2622. sq_state = sq->state;
  2623. } else {
  2624. return raw_qp_param->set_mask ? -EINVAL : 0;
  2625. }
  2626. break;
  2627. case MLX5_CMD_OP_INIT2INIT_QP:
  2628. case MLX5_CMD_OP_INIT2RTR_QP:
  2629. if (raw_qp_param->set_mask)
  2630. return -EINVAL;
  2631. else
  2632. return 0;
  2633. default:
  2634. WARN_ON(1);
  2635. return -EINVAL;
  2636. }
  2637. if (modify_rq) {
  2638. err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param,
  2639. qp->ibqp.pd);
  2640. if (err)
  2641. return err;
  2642. }
  2643. if (modify_sq) {
  2644. if (tx_affinity) {
  2645. err = modify_raw_packet_tx_affinity(dev->mdev, sq,
  2646. tx_affinity,
  2647. qp->ibqp.pd);
  2648. if (err)
  2649. return err;
  2650. }
  2651. return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state,
  2652. raw_qp_param, qp->ibqp.pd);
  2653. }
  2654. return 0;
  2655. }
  2656. static unsigned int get_tx_affinity(struct mlx5_ib_dev *dev,
  2657. struct mlx5_ib_pd *pd,
  2658. struct mlx5_ib_qp_base *qp_base,
  2659. u8 port_num)
  2660. {
  2661. struct mlx5_ib_ucontext *ucontext = NULL;
  2662. unsigned int tx_port_affinity;
  2663. if (pd && pd->ibpd.uobject && pd->ibpd.uobject->context)
  2664. ucontext = to_mucontext(pd->ibpd.uobject->context);
  2665. if (ucontext) {
  2666. tx_port_affinity = (unsigned int)atomic_add_return(
  2667. 1, &ucontext->tx_port_affinity) %
  2668. MLX5_MAX_PORTS +
  2669. 1;
  2670. mlx5_ib_dbg(dev, "Set tx affinity 0x%x to qpn 0x%x ucontext %p\n",
  2671. tx_port_affinity, qp_base->mqp.qpn, ucontext);
  2672. } else {
  2673. tx_port_affinity =
  2674. (unsigned int)atomic_add_return(
  2675. 1, &dev->roce[port_num].tx_port_affinity) %
  2676. MLX5_MAX_PORTS +
  2677. 1;
  2678. mlx5_ib_dbg(dev, "Set tx affinity 0x%x to qpn 0x%x\n",
  2679. tx_port_affinity, qp_base->mqp.qpn);
  2680. }
  2681. return tx_port_affinity;
  2682. }
  2683. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  2684. const struct ib_qp_attr *attr, int attr_mask,
  2685. enum ib_qp_state cur_state, enum ib_qp_state new_state,
  2686. const struct mlx5_ib_modify_qp *ucmd)
  2687. {
  2688. static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
  2689. [MLX5_QP_STATE_RST] = {
  2690. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2691. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2692. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
  2693. },
  2694. [MLX5_QP_STATE_INIT] = {
  2695. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2696. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2697. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
  2698. [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
  2699. },
  2700. [MLX5_QP_STATE_RTR] = {
  2701. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2702. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2703. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
  2704. },
  2705. [MLX5_QP_STATE_RTS] = {
  2706. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2707. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2708. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
  2709. },
  2710. [MLX5_QP_STATE_SQD] = {
  2711. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2712. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2713. },
  2714. [MLX5_QP_STATE_SQER] = {
  2715. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2716. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2717. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
  2718. },
  2719. [MLX5_QP_STATE_ERR] = {
  2720. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2721. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2722. }
  2723. };
  2724. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2725. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2726. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  2727. struct mlx5_ib_cq *send_cq, *recv_cq;
  2728. struct mlx5_qp_context *context;
  2729. struct mlx5_ib_pd *pd;
  2730. struct mlx5_ib_port *mibport = NULL;
  2731. enum mlx5_qp_state mlx5_cur, mlx5_new;
  2732. enum mlx5_qp_optpar optpar;
  2733. int mlx5_st;
  2734. int err;
  2735. u16 op;
  2736. u8 tx_affinity = 0;
  2737. mlx5_st = to_mlx5_st(ibqp->qp_type == IB_QPT_DRIVER ?
  2738. qp->qp_sub_type : ibqp->qp_type);
  2739. if (mlx5_st < 0)
  2740. return -EINVAL;
  2741. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2742. if (!context)
  2743. return -ENOMEM;
  2744. pd = get_pd(qp);
  2745. context->flags = cpu_to_be32(mlx5_st << 16);
  2746. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  2747. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2748. } else {
  2749. switch (attr->path_mig_state) {
  2750. case IB_MIG_MIGRATED:
  2751. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2752. break;
  2753. case IB_MIG_REARM:
  2754. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  2755. break;
  2756. case IB_MIG_ARMED:
  2757. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  2758. break;
  2759. }
  2760. }
  2761. if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
  2762. if ((ibqp->qp_type == IB_QPT_RC) ||
  2763. (ibqp->qp_type == IB_QPT_UD &&
  2764. !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
  2765. (ibqp->qp_type == IB_QPT_UC) ||
  2766. (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
  2767. (ibqp->qp_type == IB_QPT_XRC_INI) ||
  2768. (ibqp->qp_type == IB_QPT_XRC_TGT)) {
  2769. if (mlx5_lag_is_active(dev->mdev)) {
  2770. u8 p = mlx5_core_native_port_num(dev->mdev);
  2771. tx_affinity = get_tx_affinity(dev, pd, base, p);
  2772. context->flags |= cpu_to_be32(tx_affinity << 24);
  2773. }
  2774. }
  2775. }
  2776. if (is_sqp(ibqp->qp_type)) {
  2777. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  2778. } else if ((ibqp->qp_type == IB_QPT_UD &&
  2779. !(qp->flags & MLX5_IB_QP_UNDERLAY)) ||
  2780. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  2781. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  2782. } else if (attr_mask & IB_QP_PATH_MTU) {
  2783. if (attr->path_mtu < IB_MTU_256 ||
  2784. attr->path_mtu > IB_MTU_4096) {
  2785. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  2786. err = -EINVAL;
  2787. goto out;
  2788. }
  2789. context->mtu_msgmax = (attr->path_mtu << 5) |
  2790. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  2791. }
  2792. if (attr_mask & IB_QP_DEST_QPN)
  2793. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  2794. if (attr_mask & IB_QP_PKEY_INDEX)
  2795. context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
  2796. /* todo implement counter_index functionality */
  2797. if (is_sqp(ibqp->qp_type))
  2798. context->pri_path.port = qp->port;
  2799. if (attr_mask & IB_QP_PORT)
  2800. context->pri_path.port = attr->port_num;
  2801. if (attr_mask & IB_QP_AV) {
  2802. err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
  2803. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  2804. attr_mask, 0, attr, false);
  2805. if (err)
  2806. goto out;
  2807. }
  2808. if (attr_mask & IB_QP_TIMEOUT)
  2809. context->pri_path.ackto_lt |= attr->timeout << 3;
  2810. if (attr_mask & IB_QP_ALT_PATH) {
  2811. err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
  2812. &context->alt_path,
  2813. attr->alt_port_num,
  2814. attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
  2815. 0, attr, true);
  2816. if (err)
  2817. goto out;
  2818. }
  2819. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  2820. &send_cq, &recv_cq);
  2821. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  2822. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  2823. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  2824. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  2825. if (attr_mask & IB_QP_RNR_RETRY)
  2826. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  2827. if (attr_mask & IB_QP_RETRY_CNT)
  2828. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  2829. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2830. if (attr->max_rd_atomic)
  2831. context->params1 |=
  2832. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  2833. }
  2834. if (attr_mask & IB_QP_SQ_PSN)
  2835. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  2836. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2837. if (attr->max_dest_rd_atomic)
  2838. context->params2 |=
  2839. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  2840. }
  2841. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  2842. __be32 access_flags = 0;
  2843. err = to_mlx5_access_flags(qp, attr, attr_mask, &access_flags);
  2844. if (err)
  2845. goto out;
  2846. context->params2 |= access_flags;
  2847. }
  2848. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  2849. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  2850. if (attr_mask & IB_QP_RQ_PSN)
  2851. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  2852. if (attr_mask & IB_QP_QKEY)
  2853. context->qkey = cpu_to_be32(attr->qkey);
  2854. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2855. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  2856. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2857. u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
  2858. qp->port) - 1;
  2859. /* Underlay port should be used - index 0 function per port */
  2860. if (qp->flags & MLX5_IB_QP_UNDERLAY)
  2861. port_num = 0;
  2862. mibport = &dev->port[port_num];
  2863. context->qp_counter_set_usr_page |=
  2864. cpu_to_be32((u32)(mibport->cnts.set_id) << 24);
  2865. }
  2866. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2867. context->sq_crq_size |= cpu_to_be16(1 << 4);
  2868. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  2869. context->deth_sqpn = cpu_to_be32(1);
  2870. mlx5_cur = to_mlx5_state(cur_state);
  2871. mlx5_new = to_mlx5_state(new_state);
  2872. if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
  2873. !optab[mlx5_cur][mlx5_new]) {
  2874. err = -EINVAL;
  2875. goto out;
  2876. }
  2877. op = optab[mlx5_cur][mlx5_new];
  2878. optpar = ib_mask_to_mlx5_opt(attr_mask);
  2879. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  2880. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  2881. qp->flags & MLX5_IB_QP_UNDERLAY) {
  2882. struct mlx5_modify_raw_qp_param raw_qp_param = {};
  2883. raw_qp_param.operation = op;
  2884. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2885. raw_qp_param.rq_q_ctr_id = mibport->cnts.set_id;
  2886. raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
  2887. }
  2888. if (attr_mask & IB_QP_RATE_LIMIT) {
  2889. raw_qp_param.rl.rate = attr->rate_limit;
  2890. if (ucmd->burst_info.max_burst_sz) {
  2891. if (attr->rate_limit &&
  2892. MLX5_CAP_QOS(dev->mdev, packet_pacing_burst_bound)) {
  2893. raw_qp_param.rl.max_burst_sz =
  2894. ucmd->burst_info.max_burst_sz;
  2895. } else {
  2896. err = -EINVAL;
  2897. goto out;
  2898. }
  2899. }
  2900. if (ucmd->burst_info.typical_pkt_sz) {
  2901. if (attr->rate_limit &&
  2902. MLX5_CAP_QOS(dev->mdev, packet_pacing_typical_size)) {
  2903. raw_qp_param.rl.typical_pkt_sz =
  2904. ucmd->burst_info.typical_pkt_sz;
  2905. } else {
  2906. err = -EINVAL;
  2907. goto out;
  2908. }
  2909. }
  2910. raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
  2911. }
  2912. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
  2913. } else {
  2914. err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
  2915. &base->mqp);
  2916. }
  2917. if (err)
  2918. goto out;
  2919. qp->state = new_state;
  2920. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2921. qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
  2922. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2923. qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
  2924. if (attr_mask & IB_QP_PORT)
  2925. qp->port = attr->port_num;
  2926. if (attr_mask & IB_QP_ALT_PATH)
  2927. qp->trans_qp.alt_port = attr->alt_port_num;
  2928. /*
  2929. * If we moved a kernel QP to RESET, clean up all old CQ
  2930. * entries and reinitialize the QP.
  2931. */
  2932. if (new_state == IB_QPS_RESET &&
  2933. !ibqp->uobject && ibqp->qp_type != IB_QPT_XRC_TGT) {
  2934. mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  2935. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  2936. if (send_cq != recv_cq)
  2937. mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
  2938. qp->rq.head = 0;
  2939. qp->rq.tail = 0;
  2940. qp->sq.head = 0;
  2941. qp->sq.tail = 0;
  2942. qp->sq.cur_post = 0;
  2943. qp->sq.last_poll = 0;
  2944. qp->db.db[MLX5_RCV_DBR] = 0;
  2945. qp->db.db[MLX5_SND_DBR] = 0;
  2946. }
  2947. out:
  2948. kfree(context);
  2949. return err;
  2950. }
  2951. static inline bool is_valid_mask(int mask, int req, int opt)
  2952. {
  2953. if ((mask & req) != req)
  2954. return false;
  2955. if (mask & ~(req | opt))
  2956. return false;
  2957. return true;
  2958. }
  2959. /* check valid transition for driver QP types
  2960. * for now the only QP type that this function supports is DCI
  2961. */
  2962. static bool modify_dci_qp_is_ok(enum ib_qp_state cur_state, enum ib_qp_state new_state,
  2963. enum ib_qp_attr_mask attr_mask)
  2964. {
  2965. int req = IB_QP_STATE;
  2966. int opt = 0;
  2967. if (new_state == IB_QPS_RESET) {
  2968. return is_valid_mask(attr_mask, req, opt);
  2969. } else if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2970. req |= IB_QP_PKEY_INDEX | IB_QP_PORT;
  2971. return is_valid_mask(attr_mask, req, opt);
  2972. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  2973. opt = IB_QP_PKEY_INDEX | IB_QP_PORT;
  2974. return is_valid_mask(attr_mask, req, opt);
  2975. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2976. req |= IB_QP_PATH_MTU;
  2977. opt = IB_QP_PKEY_INDEX;
  2978. return is_valid_mask(attr_mask, req, opt);
  2979. } else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
  2980. req |= IB_QP_TIMEOUT | IB_QP_RETRY_CNT | IB_QP_RNR_RETRY |
  2981. IB_QP_MAX_QP_RD_ATOMIC | IB_QP_SQ_PSN;
  2982. opt = IB_QP_MIN_RNR_TIMER;
  2983. return is_valid_mask(attr_mask, req, opt);
  2984. } else if (cur_state == IB_QPS_RTS && new_state == IB_QPS_RTS) {
  2985. opt = IB_QP_MIN_RNR_TIMER;
  2986. return is_valid_mask(attr_mask, req, opt);
  2987. } else if (cur_state != IB_QPS_RESET && new_state == IB_QPS_ERR) {
  2988. return is_valid_mask(attr_mask, req, opt);
  2989. }
  2990. return false;
  2991. }
  2992. /* mlx5_ib_modify_dct: modify a DCT QP
  2993. * valid transitions are:
  2994. * RESET to INIT: must set access_flags, pkey_index and port
  2995. * INIT to RTR : must set min_rnr_timer, tclass, flow_label,
  2996. * mtu, gid_index and hop_limit
  2997. * Other transitions and attributes are illegal
  2998. */
  2999. static int mlx5_ib_modify_dct(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  3000. int attr_mask, struct ib_udata *udata)
  3001. {
  3002. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3003. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3004. enum ib_qp_state cur_state, new_state;
  3005. int err = 0;
  3006. int required = IB_QP_STATE;
  3007. void *dctc;
  3008. if (!(attr_mask & IB_QP_STATE))
  3009. return -EINVAL;
  3010. cur_state = qp->state;
  3011. new_state = attr->qp_state;
  3012. dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
  3013. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  3014. required |= IB_QP_ACCESS_FLAGS | IB_QP_PKEY_INDEX | IB_QP_PORT;
  3015. if (!is_valid_mask(attr_mask, required, 0))
  3016. return -EINVAL;
  3017. if (attr->port_num == 0 ||
  3018. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports)) {
  3019. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  3020. attr->port_num, dev->num_ports);
  3021. return -EINVAL;
  3022. }
  3023. if (attr->qp_access_flags & IB_ACCESS_REMOTE_READ)
  3024. MLX5_SET(dctc, dctc, rre, 1);
  3025. if (attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE)
  3026. MLX5_SET(dctc, dctc, rwe, 1);
  3027. if (attr->qp_access_flags & IB_ACCESS_REMOTE_ATOMIC) {
  3028. int atomic_mode;
  3029. atomic_mode = get_atomic_mode(dev, MLX5_IB_QPT_DCT);
  3030. if (atomic_mode < 0)
  3031. return -EOPNOTSUPP;
  3032. MLX5_SET(dctc, dctc, atomic_mode, atomic_mode);
  3033. MLX5_SET(dctc, dctc, rae, 1);
  3034. }
  3035. MLX5_SET(dctc, dctc, pkey_index, attr->pkey_index);
  3036. MLX5_SET(dctc, dctc, port, attr->port_num);
  3037. MLX5_SET(dctc, dctc, counter_set_id, dev->port[attr->port_num - 1].cnts.set_id);
  3038. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  3039. struct mlx5_ib_modify_qp_resp resp = {};
  3040. u32 min_resp_len = offsetof(typeof(resp), dctn) +
  3041. sizeof(resp.dctn);
  3042. if (udata->outlen < min_resp_len)
  3043. return -EINVAL;
  3044. resp.response_length = min_resp_len;
  3045. required |= IB_QP_MIN_RNR_TIMER | IB_QP_AV | IB_QP_PATH_MTU;
  3046. if (!is_valid_mask(attr_mask, required, 0))
  3047. return -EINVAL;
  3048. MLX5_SET(dctc, dctc, min_rnr_nak, attr->min_rnr_timer);
  3049. MLX5_SET(dctc, dctc, tclass, attr->ah_attr.grh.traffic_class);
  3050. MLX5_SET(dctc, dctc, flow_label, attr->ah_attr.grh.flow_label);
  3051. MLX5_SET(dctc, dctc, mtu, attr->path_mtu);
  3052. MLX5_SET(dctc, dctc, my_addr_index, attr->ah_attr.grh.sgid_index);
  3053. MLX5_SET(dctc, dctc, hop_limit, attr->ah_attr.grh.hop_limit);
  3054. err = mlx5_core_create_dct(dev->mdev, &qp->dct.mdct, qp->dct.in,
  3055. MLX5_ST_SZ_BYTES(create_dct_in));
  3056. if (err)
  3057. return err;
  3058. resp.dctn = qp->dct.mdct.mqp.qpn;
  3059. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  3060. if (err) {
  3061. mlx5_core_destroy_dct(dev->mdev, &qp->dct.mdct);
  3062. return err;
  3063. }
  3064. } else {
  3065. mlx5_ib_warn(dev, "Modify DCT: Invalid transition from %d to %d\n", cur_state, new_state);
  3066. return -EINVAL;
  3067. }
  3068. if (err)
  3069. qp->state = IB_QPS_ERR;
  3070. else
  3071. qp->state = new_state;
  3072. return err;
  3073. }
  3074. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  3075. int attr_mask, struct ib_udata *udata)
  3076. {
  3077. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3078. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  3079. struct mlx5_ib_modify_qp ucmd = {};
  3080. enum ib_qp_type qp_type;
  3081. enum ib_qp_state cur_state, new_state;
  3082. size_t required_cmd_sz;
  3083. int err = -EINVAL;
  3084. int port;
  3085. if (ibqp->rwq_ind_tbl)
  3086. return -ENOSYS;
  3087. if (udata && udata->inlen) {
  3088. required_cmd_sz = offsetof(typeof(ucmd), reserved) +
  3089. sizeof(ucmd.reserved);
  3090. if (udata->inlen < required_cmd_sz)
  3091. return -EINVAL;
  3092. if (udata->inlen > sizeof(ucmd) &&
  3093. !ib_is_udata_cleared(udata, sizeof(ucmd),
  3094. udata->inlen - sizeof(ucmd)))
  3095. return -EOPNOTSUPP;
  3096. if (ib_copy_from_udata(&ucmd, udata,
  3097. min(udata->inlen, sizeof(ucmd))))
  3098. return -EFAULT;
  3099. if (ucmd.comp_mask ||
  3100. memchr_inv(&ucmd.reserved, 0, sizeof(ucmd.reserved)) ||
  3101. memchr_inv(&ucmd.burst_info.reserved, 0,
  3102. sizeof(ucmd.burst_info.reserved)))
  3103. return -EOPNOTSUPP;
  3104. }
  3105. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3106. return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
  3107. if (ibqp->qp_type == IB_QPT_DRIVER)
  3108. qp_type = qp->qp_sub_type;
  3109. else
  3110. qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
  3111. IB_QPT_GSI : ibqp->qp_type;
  3112. if (qp_type == MLX5_IB_QPT_DCT)
  3113. return mlx5_ib_modify_dct(ibqp, attr, attr_mask, udata);
  3114. mutex_lock(&qp->mutex);
  3115. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  3116. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  3117. if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
  3118. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  3119. }
  3120. if (qp->flags & MLX5_IB_QP_UNDERLAY) {
  3121. if (attr_mask & ~(IB_QP_STATE | IB_QP_CUR_STATE)) {
  3122. mlx5_ib_dbg(dev, "invalid attr_mask 0x%x when underlay QP is used\n",
  3123. attr_mask);
  3124. goto out;
  3125. }
  3126. } else if (qp_type != MLX5_IB_QPT_REG_UMR &&
  3127. qp_type != MLX5_IB_QPT_DCI &&
  3128. !ib_modify_qp_is_ok(cur_state, new_state, qp_type,
  3129. attr_mask)) {
  3130. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  3131. cur_state, new_state, ibqp->qp_type, attr_mask);
  3132. goto out;
  3133. } else if (qp_type == MLX5_IB_QPT_DCI &&
  3134. !modify_dci_qp_is_ok(cur_state, new_state, attr_mask)) {
  3135. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  3136. cur_state, new_state, qp_type, attr_mask);
  3137. goto out;
  3138. }
  3139. if ((attr_mask & IB_QP_PORT) &&
  3140. (attr->port_num == 0 ||
  3141. attr->port_num > dev->num_ports)) {
  3142. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  3143. attr->port_num, dev->num_ports);
  3144. goto out;
  3145. }
  3146. if (attr_mask & IB_QP_PKEY_INDEX) {
  3147. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  3148. if (attr->pkey_index >=
  3149. dev->mdev->port_caps[port - 1].pkey_table_len) {
  3150. mlx5_ib_dbg(dev, "invalid pkey index %d\n",
  3151. attr->pkey_index);
  3152. goto out;
  3153. }
  3154. }
  3155. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  3156. attr->max_rd_atomic >
  3157. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
  3158. mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
  3159. attr->max_rd_atomic);
  3160. goto out;
  3161. }
  3162. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  3163. attr->max_dest_rd_atomic >
  3164. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
  3165. mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
  3166. attr->max_dest_rd_atomic);
  3167. goto out;
  3168. }
  3169. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  3170. err = 0;
  3171. goto out;
  3172. }
  3173. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state,
  3174. new_state, &ucmd);
  3175. out:
  3176. mutex_unlock(&qp->mutex);
  3177. return err;
  3178. }
  3179. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  3180. {
  3181. struct mlx5_ib_cq *cq;
  3182. unsigned cur;
  3183. cur = wq->head - wq->tail;
  3184. if (likely(cur + nreq < wq->max_post))
  3185. return 0;
  3186. cq = to_mcq(ib_cq);
  3187. spin_lock(&cq->lock);
  3188. cur = wq->head - wq->tail;
  3189. spin_unlock(&cq->lock);
  3190. return cur + nreq >= wq->max_post;
  3191. }
  3192. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  3193. u64 remote_addr, u32 rkey)
  3194. {
  3195. rseg->raddr = cpu_to_be64(remote_addr);
  3196. rseg->rkey = cpu_to_be32(rkey);
  3197. rseg->reserved = 0;
  3198. }
  3199. static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
  3200. const struct ib_send_wr *wr, void *qend,
  3201. struct mlx5_ib_qp *qp, int *size)
  3202. {
  3203. void *seg = eseg;
  3204. memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
  3205. if (wr->send_flags & IB_SEND_IP_CSUM)
  3206. eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
  3207. MLX5_ETH_WQE_L4_CSUM;
  3208. seg += sizeof(struct mlx5_wqe_eth_seg);
  3209. *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
  3210. if (wr->opcode == IB_WR_LSO) {
  3211. struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
  3212. int size_of_inl_hdr_start = sizeof(eseg->inline_hdr.start);
  3213. u64 left, leftlen, copysz;
  3214. void *pdata = ud_wr->header;
  3215. left = ud_wr->hlen;
  3216. eseg->mss = cpu_to_be16(ud_wr->mss);
  3217. eseg->inline_hdr.sz = cpu_to_be16(left);
  3218. /*
  3219. * check if there is space till the end of queue, if yes,
  3220. * copy all in one shot, otherwise copy till the end of queue,
  3221. * rollback and than the copy the left
  3222. */
  3223. leftlen = qend - (void *)eseg->inline_hdr.start;
  3224. copysz = min_t(u64, leftlen, left);
  3225. memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
  3226. if (likely(copysz > size_of_inl_hdr_start)) {
  3227. seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
  3228. *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
  3229. }
  3230. if (unlikely(copysz < left)) { /* the last wqe in the queue */
  3231. seg = mlx5_get_send_wqe(qp, 0);
  3232. left -= copysz;
  3233. pdata += copysz;
  3234. memcpy(seg, pdata, left);
  3235. seg += ALIGN(left, 16);
  3236. *size += ALIGN(left, 16) / 16;
  3237. }
  3238. }
  3239. return seg;
  3240. }
  3241. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  3242. const struct ib_send_wr *wr)
  3243. {
  3244. memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
  3245. dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
  3246. dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
  3247. }
  3248. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  3249. {
  3250. dseg->byte_count = cpu_to_be32(sg->length);
  3251. dseg->lkey = cpu_to_be32(sg->lkey);
  3252. dseg->addr = cpu_to_be64(sg->addr);
  3253. }
  3254. static u64 get_xlt_octo(u64 bytes)
  3255. {
  3256. return ALIGN(bytes, MLX5_IB_UMR_XLT_ALIGNMENT) /
  3257. MLX5_IB_UMR_OCTOWORD;
  3258. }
  3259. static __be64 frwr_mkey_mask(void)
  3260. {
  3261. u64 result;
  3262. result = MLX5_MKEY_MASK_LEN |
  3263. MLX5_MKEY_MASK_PAGE_SIZE |
  3264. MLX5_MKEY_MASK_START_ADDR |
  3265. MLX5_MKEY_MASK_EN_RINVAL |
  3266. MLX5_MKEY_MASK_KEY |
  3267. MLX5_MKEY_MASK_LR |
  3268. MLX5_MKEY_MASK_LW |
  3269. MLX5_MKEY_MASK_RR |
  3270. MLX5_MKEY_MASK_RW |
  3271. MLX5_MKEY_MASK_A |
  3272. MLX5_MKEY_MASK_SMALL_FENCE |
  3273. MLX5_MKEY_MASK_FREE;
  3274. return cpu_to_be64(result);
  3275. }
  3276. static __be64 sig_mkey_mask(void)
  3277. {
  3278. u64 result;
  3279. result = MLX5_MKEY_MASK_LEN |
  3280. MLX5_MKEY_MASK_PAGE_SIZE |
  3281. MLX5_MKEY_MASK_START_ADDR |
  3282. MLX5_MKEY_MASK_EN_SIGERR |
  3283. MLX5_MKEY_MASK_EN_RINVAL |
  3284. MLX5_MKEY_MASK_KEY |
  3285. MLX5_MKEY_MASK_LR |
  3286. MLX5_MKEY_MASK_LW |
  3287. MLX5_MKEY_MASK_RR |
  3288. MLX5_MKEY_MASK_RW |
  3289. MLX5_MKEY_MASK_SMALL_FENCE |
  3290. MLX5_MKEY_MASK_FREE |
  3291. MLX5_MKEY_MASK_BSF_EN;
  3292. return cpu_to_be64(result);
  3293. }
  3294. static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
  3295. struct mlx5_ib_mr *mr, bool umr_inline)
  3296. {
  3297. int size = mr->ndescs * mr->desc_size;
  3298. memset(umr, 0, sizeof(*umr));
  3299. umr->flags = MLX5_UMR_CHECK_NOT_FREE;
  3300. if (umr_inline)
  3301. umr->flags |= MLX5_UMR_INLINE;
  3302. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  3303. umr->mkey_mask = frwr_mkey_mask();
  3304. }
  3305. static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
  3306. {
  3307. memset(umr, 0, sizeof(*umr));
  3308. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  3309. umr->flags = MLX5_UMR_INLINE;
  3310. }
  3311. static __be64 get_umr_enable_mr_mask(void)
  3312. {
  3313. u64 result;
  3314. result = MLX5_MKEY_MASK_KEY |
  3315. MLX5_MKEY_MASK_FREE;
  3316. return cpu_to_be64(result);
  3317. }
  3318. static __be64 get_umr_disable_mr_mask(void)
  3319. {
  3320. u64 result;
  3321. result = MLX5_MKEY_MASK_FREE;
  3322. return cpu_to_be64(result);
  3323. }
  3324. static __be64 get_umr_update_translation_mask(void)
  3325. {
  3326. u64 result;
  3327. result = MLX5_MKEY_MASK_LEN |
  3328. MLX5_MKEY_MASK_PAGE_SIZE |
  3329. MLX5_MKEY_MASK_START_ADDR;
  3330. return cpu_to_be64(result);
  3331. }
  3332. static __be64 get_umr_update_access_mask(int atomic)
  3333. {
  3334. u64 result;
  3335. result = MLX5_MKEY_MASK_LR |
  3336. MLX5_MKEY_MASK_LW |
  3337. MLX5_MKEY_MASK_RR |
  3338. MLX5_MKEY_MASK_RW;
  3339. if (atomic)
  3340. result |= MLX5_MKEY_MASK_A;
  3341. return cpu_to_be64(result);
  3342. }
  3343. static __be64 get_umr_update_pd_mask(void)
  3344. {
  3345. u64 result;
  3346. result = MLX5_MKEY_MASK_PD;
  3347. return cpu_to_be64(result);
  3348. }
  3349. static int umr_check_mkey_mask(struct mlx5_ib_dev *dev, u64 mask)
  3350. {
  3351. if ((mask & MLX5_MKEY_MASK_PAGE_SIZE &&
  3352. MLX5_CAP_GEN(dev->mdev, umr_modify_entity_size_disabled)) ||
  3353. (mask & MLX5_MKEY_MASK_A &&
  3354. MLX5_CAP_GEN(dev->mdev, umr_modify_atomic_disabled)))
  3355. return -EPERM;
  3356. return 0;
  3357. }
  3358. static int set_reg_umr_segment(struct mlx5_ib_dev *dev,
  3359. struct mlx5_wqe_umr_ctrl_seg *umr,
  3360. const struct ib_send_wr *wr, int atomic)
  3361. {
  3362. const struct mlx5_umr_wr *umrwr = umr_wr(wr);
  3363. memset(umr, 0, sizeof(*umr));
  3364. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  3365. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  3366. else
  3367. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  3368. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(umrwr->xlt_size));
  3369. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_XLT) {
  3370. u64 offset = get_xlt_octo(umrwr->offset);
  3371. umr->xlt_offset = cpu_to_be16(offset & 0xffff);
  3372. umr->xlt_offset_47_16 = cpu_to_be32(offset >> 16);
  3373. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  3374. }
  3375. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
  3376. umr->mkey_mask |= get_umr_update_translation_mask();
  3377. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS) {
  3378. umr->mkey_mask |= get_umr_update_access_mask(atomic);
  3379. umr->mkey_mask |= get_umr_update_pd_mask();
  3380. }
  3381. if (wr->send_flags & MLX5_IB_SEND_UMR_ENABLE_MR)
  3382. umr->mkey_mask |= get_umr_enable_mr_mask();
  3383. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  3384. umr->mkey_mask |= get_umr_disable_mr_mask();
  3385. if (!wr->num_sge)
  3386. umr->flags |= MLX5_UMR_INLINE;
  3387. return umr_check_mkey_mask(dev, be64_to_cpu(umr->mkey_mask));
  3388. }
  3389. static u8 get_umr_flags(int acc)
  3390. {
  3391. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  3392. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  3393. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  3394. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  3395. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  3396. }
  3397. static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
  3398. struct mlx5_ib_mr *mr,
  3399. u32 key, int access)
  3400. {
  3401. int ndescs = ALIGN(mr->ndescs, 8) >> 1;
  3402. memset(seg, 0, sizeof(*seg));
  3403. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
  3404. seg->log2_page_size = ilog2(mr->ibmr.page_size);
  3405. else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  3406. /* KLMs take twice the size of MTTs */
  3407. ndescs *= 2;
  3408. seg->flags = get_umr_flags(access) | mr->access_mode;
  3409. seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
  3410. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  3411. seg->start_addr = cpu_to_be64(mr->ibmr.iova);
  3412. seg->len = cpu_to_be64(mr->ibmr.length);
  3413. seg->xlt_oct_size = cpu_to_be32(ndescs);
  3414. }
  3415. static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
  3416. {
  3417. memset(seg, 0, sizeof(*seg));
  3418. seg->status = MLX5_MKEY_STATUS_FREE;
  3419. }
  3420. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg,
  3421. const struct ib_send_wr *wr)
  3422. {
  3423. const struct mlx5_umr_wr *umrwr = umr_wr(wr);
  3424. memset(seg, 0, sizeof(*seg));
  3425. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  3426. seg->status = MLX5_MKEY_STATUS_FREE;
  3427. seg->flags = convert_access(umrwr->access_flags);
  3428. if (umrwr->pd)
  3429. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  3430. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION &&
  3431. !umrwr->length)
  3432. seg->flags_pd |= cpu_to_be32(MLX5_MKEY_LEN64);
  3433. seg->start_addr = cpu_to_be64(umrwr->virt_addr);
  3434. seg->len = cpu_to_be64(umrwr->length);
  3435. seg->log2_page_size = umrwr->page_shift;
  3436. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  3437. mlx5_mkey_variant(umrwr->mkey));
  3438. }
  3439. static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
  3440. struct mlx5_ib_mr *mr,
  3441. struct mlx5_ib_pd *pd)
  3442. {
  3443. int bcount = mr->desc_size * mr->ndescs;
  3444. dseg->addr = cpu_to_be64(mr->desc_map);
  3445. dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
  3446. dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
  3447. }
  3448. static void set_reg_umr_inline_seg(void *seg, struct mlx5_ib_qp *qp,
  3449. struct mlx5_ib_mr *mr, int mr_list_size)
  3450. {
  3451. void *qend = qp->sq.qend;
  3452. void *addr = mr->descs;
  3453. int copy;
  3454. if (unlikely(seg + mr_list_size > qend)) {
  3455. copy = qend - seg;
  3456. memcpy(seg, addr, copy);
  3457. addr += copy;
  3458. mr_list_size -= copy;
  3459. seg = mlx5_get_send_wqe(qp, 0);
  3460. }
  3461. memcpy(seg, addr, mr_list_size);
  3462. seg += mr_list_size;
  3463. }
  3464. static __be32 send_ieth(const struct ib_send_wr *wr)
  3465. {
  3466. switch (wr->opcode) {
  3467. case IB_WR_SEND_WITH_IMM:
  3468. case IB_WR_RDMA_WRITE_WITH_IMM:
  3469. return wr->ex.imm_data;
  3470. case IB_WR_SEND_WITH_INV:
  3471. return cpu_to_be32(wr->ex.invalidate_rkey);
  3472. default:
  3473. return 0;
  3474. }
  3475. }
  3476. static u8 calc_sig(void *wqe, int size)
  3477. {
  3478. u8 *p = wqe;
  3479. u8 res = 0;
  3480. int i;
  3481. for (i = 0; i < size; i++)
  3482. res ^= p[i];
  3483. return ~res;
  3484. }
  3485. static u8 wq_sig(void *wqe)
  3486. {
  3487. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  3488. }
  3489. static int set_data_inl_seg(struct mlx5_ib_qp *qp, const struct ib_send_wr *wr,
  3490. void *wqe, int *sz)
  3491. {
  3492. struct mlx5_wqe_inline_seg *seg;
  3493. void *qend = qp->sq.qend;
  3494. void *addr;
  3495. int inl = 0;
  3496. int copy;
  3497. int len;
  3498. int i;
  3499. seg = wqe;
  3500. wqe += sizeof(*seg);
  3501. for (i = 0; i < wr->num_sge; i++) {
  3502. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  3503. len = wr->sg_list[i].length;
  3504. inl += len;
  3505. if (unlikely(inl > qp->max_inline_data))
  3506. return -ENOMEM;
  3507. if (unlikely(wqe + len > qend)) {
  3508. copy = qend - wqe;
  3509. memcpy(wqe, addr, copy);
  3510. addr += copy;
  3511. len -= copy;
  3512. wqe = mlx5_get_send_wqe(qp, 0);
  3513. }
  3514. memcpy(wqe, addr, len);
  3515. wqe += len;
  3516. }
  3517. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  3518. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  3519. return 0;
  3520. }
  3521. static u16 prot_field_size(enum ib_signature_type type)
  3522. {
  3523. switch (type) {
  3524. case IB_SIG_TYPE_T10_DIF:
  3525. return MLX5_DIF_SIZE;
  3526. default:
  3527. return 0;
  3528. }
  3529. }
  3530. static u8 bs_selector(int block_size)
  3531. {
  3532. switch (block_size) {
  3533. case 512: return 0x1;
  3534. case 520: return 0x2;
  3535. case 4096: return 0x3;
  3536. case 4160: return 0x4;
  3537. case 1073741824: return 0x5;
  3538. default: return 0;
  3539. }
  3540. }
  3541. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  3542. struct mlx5_bsf_inl *inl)
  3543. {
  3544. /* Valid inline section and allow BSF refresh */
  3545. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  3546. MLX5_BSF_REFRESH_DIF);
  3547. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  3548. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  3549. /* repeating block */
  3550. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  3551. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  3552. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  3553. if (domain->sig.dif.ref_remap)
  3554. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  3555. if (domain->sig.dif.app_escape) {
  3556. if (domain->sig.dif.ref_escape)
  3557. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  3558. else
  3559. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  3560. }
  3561. inl->dif_app_bitmask_check =
  3562. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  3563. }
  3564. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  3565. struct ib_sig_attrs *sig_attrs,
  3566. struct mlx5_bsf *bsf, u32 data_size)
  3567. {
  3568. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  3569. struct mlx5_bsf_basic *basic = &bsf->basic;
  3570. struct ib_sig_domain *mem = &sig_attrs->mem;
  3571. struct ib_sig_domain *wire = &sig_attrs->wire;
  3572. memset(bsf, 0, sizeof(*bsf));
  3573. /* Basic + Extended + Inline */
  3574. basic->bsf_size_sbs = 1 << 7;
  3575. /* Input domain check byte mask */
  3576. basic->check_byte_mask = sig_attrs->check_mask;
  3577. basic->raw_data_size = cpu_to_be32(data_size);
  3578. /* Memory domain */
  3579. switch (sig_attrs->mem.sig_type) {
  3580. case IB_SIG_TYPE_NONE:
  3581. break;
  3582. case IB_SIG_TYPE_T10_DIF:
  3583. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  3584. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  3585. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  3586. break;
  3587. default:
  3588. return -EINVAL;
  3589. }
  3590. /* Wire domain */
  3591. switch (sig_attrs->wire.sig_type) {
  3592. case IB_SIG_TYPE_NONE:
  3593. break;
  3594. case IB_SIG_TYPE_T10_DIF:
  3595. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  3596. mem->sig_type == wire->sig_type) {
  3597. /* Same block structure */
  3598. basic->bsf_size_sbs |= 1 << 4;
  3599. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  3600. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  3601. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  3602. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  3603. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  3604. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  3605. } else
  3606. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  3607. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  3608. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  3609. break;
  3610. default:
  3611. return -EINVAL;
  3612. }
  3613. return 0;
  3614. }
  3615. static int set_sig_data_segment(const struct ib_sig_handover_wr *wr,
  3616. struct mlx5_ib_qp *qp, void **seg, int *size)
  3617. {
  3618. struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
  3619. struct ib_mr *sig_mr = wr->sig_mr;
  3620. struct mlx5_bsf *bsf;
  3621. u32 data_len = wr->wr.sg_list->length;
  3622. u32 data_key = wr->wr.sg_list->lkey;
  3623. u64 data_va = wr->wr.sg_list->addr;
  3624. int ret;
  3625. int wqe_size;
  3626. if (!wr->prot ||
  3627. (data_key == wr->prot->lkey &&
  3628. data_va == wr->prot->addr &&
  3629. data_len == wr->prot->length)) {
  3630. /**
  3631. * Source domain doesn't contain signature information
  3632. * or data and protection are interleaved in memory.
  3633. * So need construct:
  3634. * ------------------
  3635. * | data_klm |
  3636. * ------------------
  3637. * | BSF |
  3638. * ------------------
  3639. **/
  3640. struct mlx5_klm *data_klm = *seg;
  3641. data_klm->bcount = cpu_to_be32(data_len);
  3642. data_klm->key = cpu_to_be32(data_key);
  3643. data_klm->va = cpu_to_be64(data_va);
  3644. wqe_size = ALIGN(sizeof(*data_klm), 64);
  3645. } else {
  3646. /**
  3647. * Source domain contains signature information
  3648. * So need construct a strided block format:
  3649. * ---------------------------
  3650. * | stride_block_ctrl |
  3651. * ---------------------------
  3652. * | data_klm |
  3653. * ---------------------------
  3654. * | prot_klm |
  3655. * ---------------------------
  3656. * | BSF |
  3657. * ---------------------------
  3658. **/
  3659. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  3660. struct mlx5_stride_block_entry *data_sentry;
  3661. struct mlx5_stride_block_entry *prot_sentry;
  3662. u32 prot_key = wr->prot->lkey;
  3663. u64 prot_va = wr->prot->addr;
  3664. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  3665. int prot_size;
  3666. sblock_ctrl = *seg;
  3667. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  3668. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  3669. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  3670. if (!prot_size) {
  3671. pr_err("Bad block size given: %u\n", block_size);
  3672. return -EINVAL;
  3673. }
  3674. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  3675. prot_size);
  3676. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  3677. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  3678. sblock_ctrl->num_entries = cpu_to_be16(2);
  3679. data_sentry->bcount = cpu_to_be16(block_size);
  3680. data_sentry->key = cpu_to_be32(data_key);
  3681. data_sentry->va = cpu_to_be64(data_va);
  3682. data_sentry->stride = cpu_to_be16(block_size);
  3683. prot_sentry->bcount = cpu_to_be16(prot_size);
  3684. prot_sentry->key = cpu_to_be32(prot_key);
  3685. prot_sentry->va = cpu_to_be64(prot_va);
  3686. prot_sentry->stride = cpu_to_be16(prot_size);
  3687. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  3688. sizeof(*prot_sentry), 64);
  3689. }
  3690. *seg += wqe_size;
  3691. *size += wqe_size / 16;
  3692. if (unlikely((*seg == qp->sq.qend)))
  3693. *seg = mlx5_get_send_wqe(qp, 0);
  3694. bsf = *seg;
  3695. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  3696. if (ret)
  3697. return -EINVAL;
  3698. *seg += sizeof(*bsf);
  3699. *size += sizeof(*bsf) / 16;
  3700. if (unlikely((*seg == qp->sq.qend)))
  3701. *seg = mlx5_get_send_wqe(qp, 0);
  3702. return 0;
  3703. }
  3704. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  3705. const struct ib_sig_handover_wr *wr, u32 size,
  3706. u32 length, u32 pdn)
  3707. {
  3708. struct ib_mr *sig_mr = wr->sig_mr;
  3709. u32 sig_key = sig_mr->rkey;
  3710. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  3711. memset(seg, 0, sizeof(*seg));
  3712. seg->flags = get_umr_flags(wr->access_flags) |
  3713. MLX5_MKC_ACCESS_MODE_KLMS;
  3714. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  3715. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  3716. MLX5_MKEY_BSF_EN | pdn);
  3717. seg->len = cpu_to_be64(length);
  3718. seg->xlt_oct_size = cpu_to_be32(get_xlt_octo(size));
  3719. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  3720. }
  3721. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  3722. u32 size)
  3723. {
  3724. memset(umr, 0, sizeof(*umr));
  3725. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  3726. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  3727. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  3728. umr->mkey_mask = sig_mkey_mask();
  3729. }
  3730. static int set_sig_umr_wr(const struct ib_send_wr *send_wr,
  3731. struct mlx5_ib_qp *qp, void **seg, int *size)
  3732. {
  3733. const struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
  3734. struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
  3735. u32 pdn = get_pd(qp)->pdn;
  3736. u32 xlt_size;
  3737. int region_len, ret;
  3738. if (unlikely(wr->wr.num_sge != 1) ||
  3739. unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
  3740. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  3741. unlikely(!sig_mr->sig->sig_status_checked))
  3742. return -EINVAL;
  3743. /* length of the protected region, data + protection */
  3744. region_len = wr->wr.sg_list->length;
  3745. if (wr->prot &&
  3746. (wr->prot->lkey != wr->wr.sg_list->lkey ||
  3747. wr->prot->addr != wr->wr.sg_list->addr ||
  3748. wr->prot->length != wr->wr.sg_list->length))
  3749. region_len += wr->prot->length;
  3750. /**
  3751. * KLM octoword size - if protection was provided
  3752. * then we use strided block format (3 octowords),
  3753. * else we use single KLM (1 octoword)
  3754. **/
  3755. xlt_size = wr->prot ? 0x30 : sizeof(struct mlx5_klm);
  3756. set_sig_umr_segment(*seg, xlt_size);
  3757. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3758. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3759. if (unlikely((*seg == qp->sq.qend)))
  3760. *seg = mlx5_get_send_wqe(qp, 0);
  3761. set_sig_mkey_segment(*seg, wr, xlt_size, region_len, pdn);
  3762. *seg += sizeof(struct mlx5_mkey_seg);
  3763. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3764. if (unlikely((*seg == qp->sq.qend)))
  3765. *seg = mlx5_get_send_wqe(qp, 0);
  3766. ret = set_sig_data_segment(wr, qp, seg, size);
  3767. if (ret)
  3768. return ret;
  3769. sig_mr->sig->sig_status_checked = false;
  3770. return 0;
  3771. }
  3772. static int set_psv_wr(struct ib_sig_domain *domain,
  3773. u32 psv_idx, void **seg, int *size)
  3774. {
  3775. struct mlx5_seg_set_psv *psv_seg = *seg;
  3776. memset(psv_seg, 0, sizeof(*psv_seg));
  3777. psv_seg->psv_num = cpu_to_be32(psv_idx);
  3778. switch (domain->sig_type) {
  3779. case IB_SIG_TYPE_NONE:
  3780. break;
  3781. case IB_SIG_TYPE_T10_DIF:
  3782. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  3783. domain->sig.dif.app_tag);
  3784. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  3785. break;
  3786. default:
  3787. pr_err("Bad signature type (%d) is given.\n",
  3788. domain->sig_type);
  3789. return -EINVAL;
  3790. }
  3791. *seg += sizeof(*psv_seg);
  3792. *size += sizeof(*psv_seg) / 16;
  3793. return 0;
  3794. }
  3795. static int set_reg_wr(struct mlx5_ib_qp *qp,
  3796. const struct ib_reg_wr *wr,
  3797. void **seg, int *size)
  3798. {
  3799. struct mlx5_ib_mr *mr = to_mmr(wr->mr);
  3800. struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
  3801. int mr_list_size = mr->ndescs * mr->desc_size;
  3802. bool umr_inline = mr_list_size <= MLX5_IB_SQ_UMR_INLINE_THRESHOLD;
  3803. if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
  3804. mlx5_ib_warn(to_mdev(qp->ibqp.device),
  3805. "Invalid IB_SEND_INLINE send flag\n");
  3806. return -EINVAL;
  3807. }
  3808. set_reg_umr_seg(*seg, mr, umr_inline);
  3809. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3810. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3811. if (unlikely((*seg == qp->sq.qend)))
  3812. *seg = mlx5_get_send_wqe(qp, 0);
  3813. set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
  3814. *seg += sizeof(struct mlx5_mkey_seg);
  3815. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3816. if (unlikely((*seg == qp->sq.qend)))
  3817. *seg = mlx5_get_send_wqe(qp, 0);
  3818. if (umr_inline) {
  3819. set_reg_umr_inline_seg(*seg, qp, mr, mr_list_size);
  3820. *size += get_xlt_octo(mr_list_size);
  3821. } else {
  3822. set_reg_data_seg(*seg, mr, pd);
  3823. *seg += sizeof(struct mlx5_wqe_data_seg);
  3824. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  3825. }
  3826. return 0;
  3827. }
  3828. static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
  3829. {
  3830. set_linv_umr_seg(*seg);
  3831. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3832. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3833. if (unlikely((*seg == qp->sq.qend)))
  3834. *seg = mlx5_get_send_wqe(qp, 0);
  3835. set_linv_mkey_seg(*seg);
  3836. *seg += sizeof(struct mlx5_mkey_seg);
  3837. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3838. if (unlikely((*seg == qp->sq.qend)))
  3839. *seg = mlx5_get_send_wqe(qp, 0);
  3840. }
  3841. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  3842. {
  3843. __be32 *p = NULL;
  3844. int tidx = idx;
  3845. int i, j;
  3846. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  3847. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  3848. if ((i & 0xf) == 0) {
  3849. void *buf = mlx5_get_send_wqe(qp, tidx);
  3850. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  3851. p = buf;
  3852. j = 0;
  3853. }
  3854. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  3855. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  3856. be32_to_cpu(p[j + 3]));
  3857. }
  3858. }
  3859. static int __begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3860. struct mlx5_wqe_ctrl_seg **ctrl,
  3861. const struct ib_send_wr *wr, unsigned *idx,
  3862. int *size, int nreq, bool send_signaled, bool solicited)
  3863. {
  3864. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
  3865. return -ENOMEM;
  3866. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  3867. *seg = mlx5_get_send_wqe(qp, *idx);
  3868. *ctrl = *seg;
  3869. *(uint32_t *)(*seg + 8) = 0;
  3870. (*ctrl)->imm = send_ieth(wr);
  3871. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  3872. (send_signaled ? MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  3873. (solicited ? MLX5_WQE_CTRL_SOLICITED : 0);
  3874. *seg += sizeof(**ctrl);
  3875. *size = sizeof(**ctrl) / 16;
  3876. return 0;
  3877. }
  3878. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3879. struct mlx5_wqe_ctrl_seg **ctrl,
  3880. const struct ib_send_wr *wr, unsigned *idx,
  3881. int *size, int nreq)
  3882. {
  3883. return __begin_wqe(qp, seg, ctrl, wr, idx, size, nreq,
  3884. wr->send_flags & IB_SEND_SIGNALED,
  3885. wr->send_flags & IB_SEND_SOLICITED);
  3886. }
  3887. static void finish_wqe(struct mlx5_ib_qp *qp,
  3888. struct mlx5_wqe_ctrl_seg *ctrl,
  3889. u8 size, unsigned idx, u64 wr_id,
  3890. int nreq, u8 fence, u32 mlx5_opcode)
  3891. {
  3892. u8 opmod = 0;
  3893. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  3894. mlx5_opcode | ((u32)opmod << 24));
  3895. ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
  3896. ctrl->fm_ce_se |= fence;
  3897. if (unlikely(qp->wq_sig))
  3898. ctrl->signature = wq_sig(ctrl);
  3899. qp->sq.wrid[idx] = wr_id;
  3900. qp->sq.w_list[idx].opcode = mlx5_opcode;
  3901. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  3902. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  3903. qp->sq.w_list[idx].next = qp->sq.cur_post;
  3904. }
  3905. static int _mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
  3906. const struct ib_send_wr **bad_wr, bool drain)
  3907. {
  3908. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  3909. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3910. struct mlx5_core_dev *mdev = dev->mdev;
  3911. struct mlx5_ib_qp *qp;
  3912. struct mlx5_ib_mr *mr;
  3913. struct mlx5_wqe_data_seg *dpseg;
  3914. struct mlx5_wqe_xrc_seg *xrc;
  3915. struct mlx5_bf *bf;
  3916. int uninitialized_var(size);
  3917. void *qend;
  3918. unsigned long flags;
  3919. unsigned idx;
  3920. int err = 0;
  3921. int num_sge;
  3922. void *seg;
  3923. int nreq;
  3924. int i;
  3925. u8 next_fence = 0;
  3926. u8 fence;
  3927. if (unlikely(mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR &&
  3928. !drain)) {
  3929. *bad_wr = wr;
  3930. return -EIO;
  3931. }
  3932. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3933. return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
  3934. qp = to_mqp(ibqp);
  3935. bf = &qp->bf;
  3936. qend = qp->sq.qend;
  3937. spin_lock_irqsave(&qp->sq.lock, flags);
  3938. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3939. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  3940. mlx5_ib_warn(dev, "\n");
  3941. err = -EINVAL;
  3942. *bad_wr = wr;
  3943. goto out;
  3944. }
  3945. num_sge = wr->num_sge;
  3946. if (unlikely(num_sge > qp->sq.max_gs)) {
  3947. mlx5_ib_warn(dev, "\n");
  3948. err = -EINVAL;
  3949. *bad_wr = wr;
  3950. goto out;
  3951. }
  3952. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  3953. if (err) {
  3954. mlx5_ib_warn(dev, "\n");
  3955. err = -ENOMEM;
  3956. *bad_wr = wr;
  3957. goto out;
  3958. }
  3959. if (wr->opcode == IB_WR_REG_MR) {
  3960. fence = dev->umr_fence;
  3961. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3962. } else {
  3963. if (wr->send_flags & IB_SEND_FENCE) {
  3964. if (qp->next_fence)
  3965. fence = MLX5_FENCE_MODE_SMALL_AND_FENCE;
  3966. else
  3967. fence = MLX5_FENCE_MODE_FENCE;
  3968. } else {
  3969. fence = qp->next_fence;
  3970. }
  3971. }
  3972. switch (ibqp->qp_type) {
  3973. case IB_QPT_XRC_INI:
  3974. xrc = seg;
  3975. seg += sizeof(*xrc);
  3976. size += sizeof(*xrc) / 16;
  3977. /* fall through */
  3978. case IB_QPT_RC:
  3979. switch (wr->opcode) {
  3980. case IB_WR_RDMA_READ:
  3981. case IB_WR_RDMA_WRITE:
  3982. case IB_WR_RDMA_WRITE_WITH_IMM:
  3983. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3984. rdma_wr(wr)->rkey);
  3985. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3986. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3987. break;
  3988. case IB_WR_ATOMIC_CMP_AND_SWP:
  3989. case IB_WR_ATOMIC_FETCH_AND_ADD:
  3990. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  3991. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  3992. err = -ENOSYS;
  3993. *bad_wr = wr;
  3994. goto out;
  3995. case IB_WR_LOCAL_INV:
  3996. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  3997. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  3998. set_linv_wr(qp, &seg, &size);
  3999. num_sge = 0;
  4000. break;
  4001. case IB_WR_REG_MR:
  4002. qp->sq.wr_data[idx] = IB_WR_REG_MR;
  4003. ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
  4004. err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
  4005. if (err) {
  4006. *bad_wr = wr;
  4007. goto out;
  4008. }
  4009. num_sge = 0;
  4010. break;
  4011. case IB_WR_REG_SIG_MR:
  4012. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  4013. mr = to_mmr(sig_handover_wr(wr)->sig_mr);
  4014. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  4015. err = set_sig_umr_wr(wr, qp, &seg, &size);
  4016. if (err) {
  4017. mlx5_ib_warn(dev, "\n");
  4018. *bad_wr = wr;
  4019. goto out;
  4020. }
  4021. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  4022. fence, MLX5_OPCODE_UMR);
  4023. /*
  4024. * SET_PSV WQEs are not signaled and solicited
  4025. * on error
  4026. */
  4027. err = __begin_wqe(qp, &seg, &ctrl, wr, &idx,
  4028. &size, nreq, false, true);
  4029. if (err) {
  4030. mlx5_ib_warn(dev, "\n");
  4031. err = -ENOMEM;
  4032. *bad_wr = wr;
  4033. goto out;
  4034. }
  4035. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
  4036. mr->sig->psv_memory.psv_idx, &seg,
  4037. &size);
  4038. if (err) {
  4039. mlx5_ib_warn(dev, "\n");
  4040. *bad_wr = wr;
  4041. goto out;
  4042. }
  4043. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  4044. fence, MLX5_OPCODE_SET_PSV);
  4045. err = __begin_wqe(qp, &seg, &ctrl, wr, &idx,
  4046. &size, nreq, false, true);
  4047. if (err) {
  4048. mlx5_ib_warn(dev, "\n");
  4049. err = -ENOMEM;
  4050. *bad_wr = wr;
  4051. goto out;
  4052. }
  4053. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
  4054. mr->sig->psv_wire.psv_idx, &seg,
  4055. &size);
  4056. if (err) {
  4057. mlx5_ib_warn(dev, "\n");
  4058. *bad_wr = wr;
  4059. goto out;
  4060. }
  4061. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  4062. fence, MLX5_OPCODE_SET_PSV);
  4063. qp->next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  4064. num_sge = 0;
  4065. goto skip_psv;
  4066. default:
  4067. break;
  4068. }
  4069. break;
  4070. case IB_QPT_UC:
  4071. switch (wr->opcode) {
  4072. case IB_WR_RDMA_WRITE:
  4073. case IB_WR_RDMA_WRITE_WITH_IMM:
  4074. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  4075. rdma_wr(wr)->rkey);
  4076. seg += sizeof(struct mlx5_wqe_raddr_seg);
  4077. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  4078. break;
  4079. default:
  4080. break;
  4081. }
  4082. break;
  4083. case IB_QPT_SMI:
  4084. if (unlikely(!mdev->port_caps[qp->port - 1].has_smi)) {
  4085. mlx5_ib_warn(dev, "Send SMP MADs is not allowed\n");
  4086. err = -EPERM;
  4087. *bad_wr = wr;
  4088. goto out;
  4089. }
  4090. /* fall through */
  4091. case MLX5_IB_QPT_HW_GSI:
  4092. set_datagram_seg(seg, wr);
  4093. seg += sizeof(struct mlx5_wqe_datagram_seg);
  4094. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  4095. if (unlikely((seg == qend)))
  4096. seg = mlx5_get_send_wqe(qp, 0);
  4097. break;
  4098. case IB_QPT_UD:
  4099. set_datagram_seg(seg, wr);
  4100. seg += sizeof(struct mlx5_wqe_datagram_seg);
  4101. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  4102. if (unlikely((seg == qend)))
  4103. seg = mlx5_get_send_wqe(qp, 0);
  4104. /* handle qp that supports ud offload */
  4105. if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
  4106. struct mlx5_wqe_eth_pad *pad;
  4107. pad = seg;
  4108. memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
  4109. seg += sizeof(struct mlx5_wqe_eth_pad);
  4110. size += sizeof(struct mlx5_wqe_eth_pad) / 16;
  4111. seg = set_eth_seg(seg, wr, qend, qp, &size);
  4112. if (unlikely((seg == qend)))
  4113. seg = mlx5_get_send_wqe(qp, 0);
  4114. }
  4115. break;
  4116. case MLX5_IB_QPT_REG_UMR:
  4117. if (wr->opcode != MLX5_IB_WR_UMR) {
  4118. err = -EINVAL;
  4119. mlx5_ib_warn(dev, "bad opcode\n");
  4120. goto out;
  4121. }
  4122. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  4123. ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
  4124. err = set_reg_umr_segment(dev, seg, wr, !!(MLX5_CAP_GEN(mdev, atomic)));
  4125. if (unlikely(err))
  4126. goto out;
  4127. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  4128. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  4129. if (unlikely((seg == qend)))
  4130. seg = mlx5_get_send_wqe(qp, 0);
  4131. set_reg_mkey_segment(seg, wr);
  4132. seg += sizeof(struct mlx5_mkey_seg);
  4133. size += sizeof(struct mlx5_mkey_seg) / 16;
  4134. if (unlikely((seg == qend)))
  4135. seg = mlx5_get_send_wqe(qp, 0);
  4136. break;
  4137. default:
  4138. break;
  4139. }
  4140. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  4141. int uninitialized_var(sz);
  4142. err = set_data_inl_seg(qp, wr, seg, &sz);
  4143. if (unlikely(err)) {
  4144. mlx5_ib_warn(dev, "\n");
  4145. *bad_wr = wr;
  4146. goto out;
  4147. }
  4148. size += sz;
  4149. } else {
  4150. dpseg = seg;
  4151. for (i = 0; i < num_sge; i++) {
  4152. if (unlikely(dpseg == qend)) {
  4153. seg = mlx5_get_send_wqe(qp, 0);
  4154. dpseg = seg;
  4155. }
  4156. if (likely(wr->sg_list[i].length)) {
  4157. set_data_ptr_seg(dpseg, wr->sg_list + i);
  4158. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  4159. dpseg++;
  4160. }
  4161. }
  4162. }
  4163. qp->next_fence = next_fence;
  4164. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq, fence,
  4165. mlx5_ib_opcode[wr->opcode]);
  4166. skip_psv:
  4167. if (0)
  4168. dump_wqe(qp, idx, size);
  4169. }
  4170. out:
  4171. if (likely(nreq)) {
  4172. qp->sq.head += nreq;
  4173. /* Make sure that descriptors are written before
  4174. * updating doorbell record and ringing the doorbell
  4175. */
  4176. wmb();
  4177. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  4178. /* Make sure doorbell record is visible to the HCA before
  4179. * we hit doorbell */
  4180. wmb();
  4181. /* currently we support only regular doorbells */
  4182. mlx5_write64((__be32 *)ctrl, bf->bfreg->map + bf->offset, NULL);
  4183. /* Make sure doorbells don't leak out of SQ spinlock
  4184. * and reach the HCA out of order.
  4185. */
  4186. mmiowb();
  4187. bf->offset ^= bf->buf_size;
  4188. }
  4189. spin_unlock_irqrestore(&qp->sq.lock, flags);
  4190. return err;
  4191. }
  4192. int mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
  4193. const struct ib_send_wr **bad_wr)
  4194. {
  4195. return _mlx5_ib_post_send(ibqp, wr, bad_wr, false);
  4196. }
  4197. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  4198. {
  4199. sig->signature = calc_sig(sig, size);
  4200. }
  4201. static int _mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
  4202. const struct ib_recv_wr **bad_wr, bool drain)
  4203. {
  4204. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  4205. struct mlx5_wqe_data_seg *scat;
  4206. struct mlx5_rwqe_sig *sig;
  4207. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  4208. struct mlx5_core_dev *mdev = dev->mdev;
  4209. unsigned long flags;
  4210. int err = 0;
  4211. int nreq;
  4212. int ind;
  4213. int i;
  4214. if (unlikely(mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR &&
  4215. !drain)) {
  4216. *bad_wr = wr;
  4217. return -EIO;
  4218. }
  4219. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  4220. return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
  4221. spin_lock_irqsave(&qp->rq.lock, flags);
  4222. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  4223. for (nreq = 0; wr; nreq++, wr = wr->next) {
  4224. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  4225. err = -ENOMEM;
  4226. *bad_wr = wr;
  4227. goto out;
  4228. }
  4229. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  4230. err = -EINVAL;
  4231. *bad_wr = wr;
  4232. goto out;
  4233. }
  4234. scat = get_recv_wqe(qp, ind);
  4235. if (qp->wq_sig)
  4236. scat++;
  4237. for (i = 0; i < wr->num_sge; i++)
  4238. set_data_ptr_seg(scat + i, wr->sg_list + i);
  4239. if (i < qp->rq.max_gs) {
  4240. scat[i].byte_count = 0;
  4241. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  4242. scat[i].addr = 0;
  4243. }
  4244. if (qp->wq_sig) {
  4245. sig = (struct mlx5_rwqe_sig *)scat;
  4246. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  4247. }
  4248. qp->rq.wrid[ind] = wr->wr_id;
  4249. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  4250. }
  4251. out:
  4252. if (likely(nreq)) {
  4253. qp->rq.head += nreq;
  4254. /* Make sure that descriptors are written before
  4255. * doorbell record.
  4256. */
  4257. wmb();
  4258. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  4259. }
  4260. spin_unlock_irqrestore(&qp->rq.lock, flags);
  4261. return err;
  4262. }
  4263. int mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
  4264. const struct ib_recv_wr **bad_wr)
  4265. {
  4266. return _mlx5_ib_post_recv(ibqp, wr, bad_wr, false);
  4267. }
  4268. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  4269. {
  4270. switch (mlx5_state) {
  4271. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  4272. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  4273. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  4274. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  4275. case MLX5_QP_STATE_SQ_DRAINING:
  4276. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  4277. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  4278. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  4279. default: return -1;
  4280. }
  4281. }
  4282. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  4283. {
  4284. switch (mlx5_mig_state) {
  4285. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  4286. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  4287. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  4288. default: return -1;
  4289. }
  4290. }
  4291. static int to_ib_qp_access_flags(int mlx5_flags)
  4292. {
  4293. int ib_flags = 0;
  4294. if (mlx5_flags & MLX5_QP_BIT_RRE)
  4295. ib_flags |= IB_ACCESS_REMOTE_READ;
  4296. if (mlx5_flags & MLX5_QP_BIT_RWE)
  4297. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  4298. if (mlx5_flags & MLX5_QP_BIT_RAE)
  4299. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  4300. return ib_flags;
  4301. }
  4302. static void to_rdma_ah_attr(struct mlx5_ib_dev *ibdev,
  4303. struct rdma_ah_attr *ah_attr,
  4304. struct mlx5_qp_path *path)
  4305. {
  4306. memset(ah_attr, 0, sizeof(*ah_attr));
  4307. if (!path->port || path->port > ibdev->num_ports)
  4308. return;
  4309. ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, path->port);
  4310. rdma_ah_set_port_num(ah_attr, path->port);
  4311. rdma_ah_set_sl(ah_attr, path->dci_cfi_prio_sl & 0xf);
  4312. rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
  4313. rdma_ah_set_path_bits(ah_attr, path->grh_mlid & 0x7f);
  4314. rdma_ah_set_static_rate(ah_attr,
  4315. path->static_rate ? path->static_rate - 5 : 0);
  4316. if (path->grh_mlid & (1 << 7)) {
  4317. u32 tc_fl = be32_to_cpu(path->tclass_flowlabel);
  4318. rdma_ah_set_grh(ah_attr, NULL,
  4319. tc_fl & 0xfffff,
  4320. path->mgid_index,
  4321. path->hop_limit,
  4322. (tc_fl >> 20) & 0xff);
  4323. rdma_ah_set_dgid_raw(ah_attr, path->rgid);
  4324. }
  4325. }
  4326. static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
  4327. struct mlx5_ib_sq *sq,
  4328. u8 *sq_state)
  4329. {
  4330. int err;
  4331. err = mlx5_core_query_sq_state(dev->mdev, sq->base.mqp.qpn, sq_state);
  4332. if (err)
  4333. goto out;
  4334. sq->state = *sq_state;
  4335. out:
  4336. return err;
  4337. }
  4338. static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
  4339. struct mlx5_ib_rq *rq,
  4340. u8 *rq_state)
  4341. {
  4342. void *out;
  4343. void *rqc;
  4344. int inlen;
  4345. int err;
  4346. inlen = MLX5_ST_SZ_BYTES(query_rq_out);
  4347. out = kvzalloc(inlen, GFP_KERNEL);
  4348. if (!out)
  4349. return -ENOMEM;
  4350. err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
  4351. if (err)
  4352. goto out;
  4353. rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
  4354. *rq_state = MLX5_GET(rqc, rqc, state);
  4355. rq->state = *rq_state;
  4356. out:
  4357. kvfree(out);
  4358. return err;
  4359. }
  4360. static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
  4361. struct mlx5_ib_qp *qp, u8 *qp_state)
  4362. {
  4363. static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
  4364. [MLX5_RQC_STATE_RST] = {
  4365. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  4366. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  4367. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
  4368. [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
  4369. },
  4370. [MLX5_RQC_STATE_RDY] = {
  4371. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  4372. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  4373. [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
  4374. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
  4375. },
  4376. [MLX5_RQC_STATE_ERR] = {
  4377. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  4378. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  4379. [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
  4380. [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
  4381. },
  4382. [MLX5_RQ_STATE_NA] = {
  4383. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  4384. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  4385. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
  4386. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
  4387. },
  4388. };
  4389. *qp_state = sqrq_trans[rq_state][sq_state];
  4390. if (*qp_state == MLX5_QP_STATE_BAD) {
  4391. WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
  4392. qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
  4393. qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
  4394. return -EINVAL;
  4395. }
  4396. if (*qp_state == MLX5_QP_STATE)
  4397. *qp_state = qp->state;
  4398. return 0;
  4399. }
  4400. static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
  4401. struct mlx5_ib_qp *qp,
  4402. u8 *raw_packet_qp_state)
  4403. {
  4404. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  4405. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  4406. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  4407. int err;
  4408. u8 sq_state = MLX5_SQ_STATE_NA;
  4409. u8 rq_state = MLX5_RQ_STATE_NA;
  4410. if (qp->sq.wqe_cnt) {
  4411. err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
  4412. if (err)
  4413. return err;
  4414. }
  4415. if (qp->rq.wqe_cnt) {
  4416. err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
  4417. if (err)
  4418. return err;
  4419. }
  4420. return sqrq_state_to_qp_state(sq_state, rq_state, qp,
  4421. raw_packet_qp_state);
  4422. }
  4423. static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  4424. struct ib_qp_attr *qp_attr)
  4425. {
  4426. int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
  4427. struct mlx5_qp_context *context;
  4428. int mlx5_state;
  4429. u32 *outb;
  4430. int err = 0;
  4431. outb = kzalloc(outlen, GFP_KERNEL);
  4432. if (!outb)
  4433. return -ENOMEM;
  4434. err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
  4435. outlen);
  4436. if (err)
  4437. goto out;
  4438. /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
  4439. context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
  4440. mlx5_state = be32_to_cpu(context->flags) >> 28;
  4441. qp->state = to_ib_qp_state(mlx5_state);
  4442. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  4443. qp_attr->path_mig_state =
  4444. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  4445. qp_attr->qkey = be32_to_cpu(context->qkey);
  4446. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  4447. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  4448. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  4449. qp_attr->qp_access_flags =
  4450. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  4451. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  4452. to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  4453. to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  4454. qp_attr->alt_pkey_index =
  4455. be16_to_cpu(context->alt_path.pkey_index);
  4456. qp_attr->alt_port_num =
  4457. rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
  4458. }
  4459. qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
  4460. qp_attr->port_num = context->pri_path.port;
  4461. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  4462. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  4463. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  4464. qp_attr->max_dest_rd_atomic =
  4465. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  4466. qp_attr->min_rnr_timer =
  4467. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  4468. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  4469. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  4470. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  4471. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  4472. out:
  4473. kfree(outb);
  4474. return err;
  4475. }
  4476. static int mlx5_ib_dct_query_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *mqp,
  4477. struct ib_qp_attr *qp_attr, int qp_attr_mask,
  4478. struct ib_qp_init_attr *qp_init_attr)
  4479. {
  4480. struct mlx5_core_dct *dct = &mqp->dct.mdct;
  4481. u32 *out;
  4482. u32 access_flags = 0;
  4483. int outlen = MLX5_ST_SZ_BYTES(query_dct_out);
  4484. void *dctc;
  4485. int err;
  4486. int supported_mask = IB_QP_STATE |
  4487. IB_QP_ACCESS_FLAGS |
  4488. IB_QP_PORT |
  4489. IB_QP_MIN_RNR_TIMER |
  4490. IB_QP_AV |
  4491. IB_QP_PATH_MTU |
  4492. IB_QP_PKEY_INDEX;
  4493. if (qp_attr_mask & ~supported_mask)
  4494. return -EINVAL;
  4495. if (mqp->state != IB_QPS_RTR)
  4496. return -EINVAL;
  4497. out = kzalloc(outlen, GFP_KERNEL);
  4498. if (!out)
  4499. return -ENOMEM;
  4500. err = mlx5_core_dct_query(dev->mdev, dct, out, outlen);
  4501. if (err)
  4502. goto out;
  4503. dctc = MLX5_ADDR_OF(query_dct_out, out, dct_context_entry);
  4504. if (qp_attr_mask & IB_QP_STATE)
  4505. qp_attr->qp_state = IB_QPS_RTR;
  4506. if (qp_attr_mask & IB_QP_ACCESS_FLAGS) {
  4507. if (MLX5_GET(dctc, dctc, rre))
  4508. access_flags |= IB_ACCESS_REMOTE_READ;
  4509. if (MLX5_GET(dctc, dctc, rwe))
  4510. access_flags |= IB_ACCESS_REMOTE_WRITE;
  4511. if (MLX5_GET(dctc, dctc, rae))
  4512. access_flags |= IB_ACCESS_REMOTE_ATOMIC;
  4513. qp_attr->qp_access_flags = access_flags;
  4514. }
  4515. if (qp_attr_mask & IB_QP_PORT)
  4516. qp_attr->port_num = MLX5_GET(dctc, dctc, port);
  4517. if (qp_attr_mask & IB_QP_MIN_RNR_TIMER)
  4518. qp_attr->min_rnr_timer = MLX5_GET(dctc, dctc, min_rnr_nak);
  4519. if (qp_attr_mask & IB_QP_AV) {
  4520. qp_attr->ah_attr.grh.traffic_class = MLX5_GET(dctc, dctc, tclass);
  4521. qp_attr->ah_attr.grh.flow_label = MLX5_GET(dctc, dctc, flow_label);
  4522. qp_attr->ah_attr.grh.sgid_index = MLX5_GET(dctc, dctc, my_addr_index);
  4523. qp_attr->ah_attr.grh.hop_limit = MLX5_GET(dctc, dctc, hop_limit);
  4524. }
  4525. if (qp_attr_mask & IB_QP_PATH_MTU)
  4526. qp_attr->path_mtu = MLX5_GET(dctc, dctc, mtu);
  4527. if (qp_attr_mask & IB_QP_PKEY_INDEX)
  4528. qp_attr->pkey_index = MLX5_GET(dctc, dctc, pkey_index);
  4529. out:
  4530. kfree(out);
  4531. return err;
  4532. }
  4533. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  4534. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  4535. {
  4536. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  4537. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  4538. int err = 0;
  4539. u8 raw_packet_qp_state;
  4540. if (ibqp->rwq_ind_tbl)
  4541. return -ENOSYS;
  4542. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  4543. return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
  4544. qp_init_attr);
  4545. /* Not all of output fields are applicable, make sure to zero them */
  4546. memset(qp_init_attr, 0, sizeof(*qp_init_attr));
  4547. memset(qp_attr, 0, sizeof(*qp_attr));
  4548. if (unlikely(qp->qp_sub_type == MLX5_IB_QPT_DCT))
  4549. return mlx5_ib_dct_query_qp(dev, qp, qp_attr,
  4550. qp_attr_mask, qp_init_attr);
  4551. mutex_lock(&qp->mutex);
  4552. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  4553. qp->flags & MLX5_IB_QP_UNDERLAY) {
  4554. err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
  4555. if (err)
  4556. goto out;
  4557. qp->state = raw_packet_qp_state;
  4558. qp_attr->port_num = 1;
  4559. } else {
  4560. err = query_qp_attr(dev, qp, qp_attr);
  4561. if (err)
  4562. goto out;
  4563. }
  4564. qp_attr->qp_state = qp->state;
  4565. qp_attr->cur_qp_state = qp_attr->qp_state;
  4566. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  4567. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  4568. if (!ibqp->uobject) {
  4569. qp_attr->cap.max_send_wr = qp->sq.max_post;
  4570. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  4571. qp_init_attr->qp_context = ibqp->qp_context;
  4572. } else {
  4573. qp_attr->cap.max_send_wr = 0;
  4574. qp_attr->cap.max_send_sge = 0;
  4575. }
  4576. qp_init_attr->qp_type = ibqp->qp_type;
  4577. qp_init_attr->recv_cq = ibqp->recv_cq;
  4578. qp_init_attr->send_cq = ibqp->send_cq;
  4579. qp_init_attr->srq = ibqp->srq;
  4580. qp_attr->cap.max_inline_data = qp->max_inline_data;
  4581. qp_init_attr->cap = qp_attr->cap;
  4582. qp_init_attr->create_flags = 0;
  4583. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  4584. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  4585. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  4586. qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
  4587. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  4588. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
  4589. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  4590. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
  4591. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  4592. qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
  4593. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  4594. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  4595. out:
  4596. mutex_unlock(&qp->mutex);
  4597. return err;
  4598. }
  4599. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  4600. struct ib_ucontext *context,
  4601. struct ib_udata *udata)
  4602. {
  4603. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4604. struct mlx5_ib_xrcd *xrcd;
  4605. int err;
  4606. u16 uid;
  4607. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  4608. return ERR_PTR(-ENOSYS);
  4609. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  4610. if (!xrcd)
  4611. return ERR_PTR(-ENOMEM);
  4612. uid = context ? to_mucontext(context)->devx_uid : 0;
  4613. err = mlx5_cmd_xrcd_alloc(dev->mdev, &xrcd->xrcdn, uid);
  4614. if (err) {
  4615. kfree(xrcd);
  4616. return ERR_PTR(-ENOMEM);
  4617. }
  4618. xrcd->uid = uid;
  4619. return &xrcd->ibxrcd;
  4620. }
  4621. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  4622. {
  4623. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  4624. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  4625. u16 uid = to_mxrcd(xrcd)->uid;
  4626. int err;
  4627. err = mlx5_cmd_xrcd_dealloc(dev->mdev, xrcdn, uid);
  4628. if (err)
  4629. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  4630. kfree(xrcd);
  4631. return 0;
  4632. }
  4633. static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
  4634. {
  4635. struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
  4636. struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
  4637. struct ib_event event;
  4638. if (rwq->ibwq.event_handler) {
  4639. event.device = rwq->ibwq.device;
  4640. event.element.wq = &rwq->ibwq;
  4641. switch (type) {
  4642. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  4643. event.event = IB_EVENT_WQ_FATAL;
  4644. break;
  4645. default:
  4646. mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
  4647. return;
  4648. }
  4649. rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
  4650. }
  4651. }
  4652. static int set_delay_drop(struct mlx5_ib_dev *dev)
  4653. {
  4654. int err = 0;
  4655. mutex_lock(&dev->delay_drop.lock);
  4656. if (dev->delay_drop.activate)
  4657. goto out;
  4658. err = mlx5_core_set_delay_drop(dev->mdev, dev->delay_drop.timeout);
  4659. if (err)
  4660. goto out;
  4661. dev->delay_drop.activate = true;
  4662. out:
  4663. mutex_unlock(&dev->delay_drop.lock);
  4664. if (!err)
  4665. atomic_inc(&dev->delay_drop.rqs_cnt);
  4666. return err;
  4667. }
  4668. static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
  4669. struct ib_wq_init_attr *init_attr)
  4670. {
  4671. struct mlx5_ib_dev *dev;
  4672. int has_net_offloads;
  4673. __be64 *rq_pas0;
  4674. void *in;
  4675. void *rqc;
  4676. void *wq;
  4677. int inlen;
  4678. int err;
  4679. dev = to_mdev(pd->device);
  4680. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
  4681. in = kvzalloc(inlen, GFP_KERNEL);
  4682. if (!in)
  4683. return -ENOMEM;
  4684. MLX5_SET(create_rq_in, in, uid, to_mpd(pd)->uid);
  4685. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  4686. MLX5_SET(rqc, rqc, mem_rq_type,
  4687. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  4688. MLX5_SET(rqc, rqc, user_index, rwq->user_index);
  4689. MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
  4690. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  4691. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  4692. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  4693. MLX5_SET(wq, wq, wq_type,
  4694. rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ ?
  4695. MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ : MLX5_WQ_TYPE_CYCLIC);
  4696. if (init_attr->create_flags & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
  4697. if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
  4698. mlx5_ib_dbg(dev, "Scatter end padding is not supported\n");
  4699. err = -EOPNOTSUPP;
  4700. goto out;
  4701. } else {
  4702. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  4703. }
  4704. }
  4705. MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
  4706. if (rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ) {
  4707. MLX5_SET(wq, wq, two_byte_shift_en, rwq->two_byte_shift_en);
  4708. MLX5_SET(wq, wq, log_wqe_stride_size,
  4709. rwq->single_stride_log_num_of_bytes -
  4710. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES);
  4711. MLX5_SET(wq, wq, log_wqe_num_of_strides, rwq->log_num_strides -
  4712. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES);
  4713. }
  4714. MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
  4715. MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
  4716. MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
  4717. MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
  4718. MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
  4719. MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
  4720. has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads);
  4721. if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  4722. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  4723. mlx5_ib_dbg(dev, "VLAN offloads are not supported\n");
  4724. err = -EOPNOTSUPP;
  4725. goto out;
  4726. }
  4727. } else {
  4728. MLX5_SET(rqc, rqc, vsd, 1);
  4729. }
  4730. if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) {
  4731. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) {
  4732. mlx5_ib_dbg(dev, "Scatter FCS is not supported\n");
  4733. err = -EOPNOTSUPP;
  4734. goto out;
  4735. }
  4736. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  4737. }
  4738. if (init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
  4739. if (!(dev->ib_dev.attrs.raw_packet_caps &
  4740. IB_RAW_PACKET_CAP_DELAY_DROP)) {
  4741. mlx5_ib_dbg(dev, "Delay drop is not supported\n");
  4742. err = -EOPNOTSUPP;
  4743. goto out;
  4744. }
  4745. MLX5_SET(rqc, rqc, delay_drop_en, 1);
  4746. }
  4747. rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  4748. mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
  4749. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
  4750. if (!err && init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
  4751. err = set_delay_drop(dev);
  4752. if (err) {
  4753. mlx5_ib_warn(dev, "Failed to enable delay drop err=%d\n",
  4754. err);
  4755. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4756. } else {
  4757. rwq->create_flags |= MLX5_IB_WQ_FLAGS_DELAY_DROP;
  4758. }
  4759. }
  4760. out:
  4761. kvfree(in);
  4762. return err;
  4763. }
  4764. static int set_user_rq_size(struct mlx5_ib_dev *dev,
  4765. struct ib_wq_init_attr *wq_init_attr,
  4766. struct mlx5_ib_create_wq *ucmd,
  4767. struct mlx5_ib_rwq *rwq)
  4768. {
  4769. /* Sanity check RQ size before proceeding */
  4770. if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
  4771. return -EINVAL;
  4772. if (!ucmd->rq_wqe_count)
  4773. return -EINVAL;
  4774. rwq->wqe_count = ucmd->rq_wqe_count;
  4775. rwq->wqe_shift = ucmd->rq_wqe_shift;
  4776. if (check_shl_overflow(rwq->wqe_count, rwq->wqe_shift, &rwq->buf_size))
  4777. return -EINVAL;
  4778. rwq->log_rq_stride = rwq->wqe_shift;
  4779. rwq->log_rq_size = ilog2(rwq->wqe_count);
  4780. return 0;
  4781. }
  4782. static int prepare_user_rq(struct ib_pd *pd,
  4783. struct ib_wq_init_attr *init_attr,
  4784. struct ib_udata *udata,
  4785. struct mlx5_ib_rwq *rwq)
  4786. {
  4787. struct mlx5_ib_dev *dev = to_mdev(pd->device);
  4788. struct mlx5_ib_create_wq ucmd = {};
  4789. int err;
  4790. size_t required_cmd_sz;
  4791. required_cmd_sz = offsetof(typeof(ucmd), single_stride_log_num_of_bytes)
  4792. + sizeof(ucmd.single_stride_log_num_of_bytes);
  4793. if (udata->inlen < required_cmd_sz) {
  4794. mlx5_ib_dbg(dev, "invalid inlen\n");
  4795. return -EINVAL;
  4796. }
  4797. if (udata->inlen > sizeof(ucmd) &&
  4798. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4799. udata->inlen - sizeof(ucmd))) {
  4800. mlx5_ib_dbg(dev, "inlen is not supported\n");
  4801. return -EOPNOTSUPP;
  4802. }
  4803. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  4804. mlx5_ib_dbg(dev, "copy failed\n");
  4805. return -EFAULT;
  4806. }
  4807. if (ucmd.comp_mask & (~MLX5_IB_CREATE_WQ_STRIDING_RQ)) {
  4808. mlx5_ib_dbg(dev, "invalid comp mask\n");
  4809. return -EOPNOTSUPP;
  4810. } else if (ucmd.comp_mask & MLX5_IB_CREATE_WQ_STRIDING_RQ) {
  4811. if (!MLX5_CAP_GEN(dev->mdev, striding_rq)) {
  4812. mlx5_ib_dbg(dev, "Striding RQ is not supported\n");
  4813. return -EOPNOTSUPP;
  4814. }
  4815. if ((ucmd.single_stride_log_num_of_bytes <
  4816. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES) ||
  4817. (ucmd.single_stride_log_num_of_bytes >
  4818. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES)) {
  4819. mlx5_ib_dbg(dev, "Invalid log stride size (%u. Range is %u - %u)\n",
  4820. ucmd.single_stride_log_num_of_bytes,
  4821. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES,
  4822. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES);
  4823. return -EINVAL;
  4824. }
  4825. if ((ucmd.single_wqe_log_num_of_strides >
  4826. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES) ||
  4827. (ucmd.single_wqe_log_num_of_strides <
  4828. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES)) {
  4829. mlx5_ib_dbg(dev, "Invalid log num strides (%u. Range is %u - %u)\n",
  4830. ucmd.single_wqe_log_num_of_strides,
  4831. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES,
  4832. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES);
  4833. return -EINVAL;
  4834. }
  4835. rwq->single_stride_log_num_of_bytes =
  4836. ucmd.single_stride_log_num_of_bytes;
  4837. rwq->log_num_strides = ucmd.single_wqe_log_num_of_strides;
  4838. rwq->two_byte_shift_en = !!ucmd.two_byte_shift_en;
  4839. rwq->create_flags |= MLX5_IB_WQ_FLAGS_STRIDING_RQ;
  4840. }
  4841. err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
  4842. if (err) {
  4843. mlx5_ib_dbg(dev, "err %d\n", err);
  4844. return err;
  4845. }
  4846. err = create_user_rq(dev, pd, rwq, &ucmd);
  4847. if (err) {
  4848. mlx5_ib_dbg(dev, "err %d\n", err);
  4849. return err;
  4850. }
  4851. rwq->user_index = ucmd.user_index;
  4852. return 0;
  4853. }
  4854. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  4855. struct ib_wq_init_attr *init_attr,
  4856. struct ib_udata *udata)
  4857. {
  4858. struct mlx5_ib_dev *dev;
  4859. struct mlx5_ib_rwq *rwq;
  4860. struct mlx5_ib_create_wq_resp resp = {};
  4861. size_t min_resp_len;
  4862. int err;
  4863. if (!udata)
  4864. return ERR_PTR(-ENOSYS);
  4865. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4866. if (udata->outlen && udata->outlen < min_resp_len)
  4867. return ERR_PTR(-EINVAL);
  4868. dev = to_mdev(pd->device);
  4869. switch (init_attr->wq_type) {
  4870. case IB_WQT_RQ:
  4871. rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
  4872. if (!rwq)
  4873. return ERR_PTR(-ENOMEM);
  4874. err = prepare_user_rq(pd, init_attr, udata, rwq);
  4875. if (err)
  4876. goto err;
  4877. err = create_rq(rwq, pd, init_attr);
  4878. if (err)
  4879. goto err_user_rq;
  4880. break;
  4881. default:
  4882. mlx5_ib_dbg(dev, "unsupported wq type %d\n",
  4883. init_attr->wq_type);
  4884. return ERR_PTR(-EINVAL);
  4885. }
  4886. rwq->ibwq.wq_num = rwq->core_qp.qpn;
  4887. rwq->ibwq.state = IB_WQS_RESET;
  4888. if (udata->outlen) {
  4889. resp.response_length = offsetof(typeof(resp), response_length) +
  4890. sizeof(resp.response_length);
  4891. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4892. if (err)
  4893. goto err_copy;
  4894. }
  4895. rwq->core_qp.event = mlx5_ib_wq_event;
  4896. rwq->ibwq.event_handler = init_attr->event_handler;
  4897. return &rwq->ibwq;
  4898. err_copy:
  4899. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4900. err_user_rq:
  4901. destroy_user_rq(dev, pd, rwq);
  4902. err:
  4903. kfree(rwq);
  4904. return ERR_PTR(err);
  4905. }
  4906. int mlx5_ib_destroy_wq(struct ib_wq *wq)
  4907. {
  4908. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4909. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4910. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4911. destroy_user_rq(dev, wq->pd, rwq);
  4912. kfree(rwq);
  4913. return 0;
  4914. }
  4915. struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
  4916. struct ib_rwq_ind_table_init_attr *init_attr,
  4917. struct ib_udata *udata)
  4918. {
  4919. struct mlx5_ib_dev *dev = to_mdev(device);
  4920. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
  4921. int sz = 1 << init_attr->log_ind_tbl_size;
  4922. struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
  4923. size_t min_resp_len;
  4924. int inlen;
  4925. int err;
  4926. int i;
  4927. u32 *in;
  4928. void *rqtc;
  4929. if (udata->inlen > 0 &&
  4930. !ib_is_udata_cleared(udata, 0,
  4931. udata->inlen))
  4932. return ERR_PTR(-EOPNOTSUPP);
  4933. if (init_attr->log_ind_tbl_size >
  4934. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
  4935. mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
  4936. init_attr->log_ind_tbl_size,
  4937. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
  4938. return ERR_PTR(-EINVAL);
  4939. }
  4940. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4941. if (udata->outlen && udata->outlen < min_resp_len)
  4942. return ERR_PTR(-EINVAL);
  4943. rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
  4944. if (!rwq_ind_tbl)
  4945. return ERR_PTR(-ENOMEM);
  4946. inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
  4947. in = kvzalloc(inlen, GFP_KERNEL);
  4948. if (!in) {
  4949. err = -ENOMEM;
  4950. goto err;
  4951. }
  4952. rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
  4953. MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
  4954. MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
  4955. for (i = 0; i < sz; i++)
  4956. MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
  4957. rwq_ind_tbl->uid = to_mpd(init_attr->ind_tbl[0]->pd)->uid;
  4958. MLX5_SET(create_rqt_in, in, uid, rwq_ind_tbl->uid);
  4959. err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
  4960. kvfree(in);
  4961. if (err)
  4962. goto err;
  4963. rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
  4964. if (udata->outlen) {
  4965. resp.response_length = offsetof(typeof(resp), response_length) +
  4966. sizeof(resp.response_length);
  4967. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4968. if (err)
  4969. goto err_copy;
  4970. }
  4971. return &rwq_ind_tbl->ib_rwq_ind_tbl;
  4972. err_copy:
  4973. mlx5_cmd_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn, rwq_ind_tbl->uid);
  4974. err:
  4975. kfree(rwq_ind_tbl);
  4976. return ERR_PTR(err);
  4977. }
  4978. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  4979. {
  4980. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
  4981. struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
  4982. mlx5_cmd_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn, rwq_ind_tbl->uid);
  4983. kfree(rwq_ind_tbl);
  4984. return 0;
  4985. }
  4986. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  4987. u32 wq_attr_mask, struct ib_udata *udata)
  4988. {
  4989. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4990. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4991. struct mlx5_ib_modify_wq ucmd = {};
  4992. size_t required_cmd_sz;
  4993. int curr_wq_state;
  4994. int wq_state;
  4995. int inlen;
  4996. int err;
  4997. void *rqc;
  4998. void *in;
  4999. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  5000. if (udata->inlen < required_cmd_sz)
  5001. return -EINVAL;
  5002. if (udata->inlen > sizeof(ucmd) &&
  5003. !ib_is_udata_cleared(udata, sizeof(ucmd),
  5004. udata->inlen - sizeof(ucmd)))
  5005. return -EOPNOTSUPP;
  5006. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
  5007. return -EFAULT;
  5008. if (ucmd.comp_mask || ucmd.reserved)
  5009. return -EOPNOTSUPP;
  5010. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  5011. in = kvzalloc(inlen, GFP_KERNEL);
  5012. if (!in)
  5013. return -ENOMEM;
  5014. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  5015. curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
  5016. wq_attr->curr_wq_state : wq->state;
  5017. wq_state = (wq_attr_mask & IB_WQ_STATE) ?
  5018. wq_attr->wq_state : curr_wq_state;
  5019. if (curr_wq_state == IB_WQS_ERR)
  5020. curr_wq_state = MLX5_RQC_STATE_ERR;
  5021. if (wq_state == IB_WQS_ERR)
  5022. wq_state = MLX5_RQC_STATE_ERR;
  5023. MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
  5024. MLX5_SET(modify_rq_in, in, uid, to_mpd(wq->pd)->uid);
  5025. MLX5_SET(rqc, rqc, state, wq_state);
  5026. if (wq_attr_mask & IB_WQ_FLAGS) {
  5027. if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  5028. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  5029. MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  5030. mlx5_ib_dbg(dev, "VLAN offloads are not "
  5031. "supported\n");
  5032. err = -EOPNOTSUPP;
  5033. goto out;
  5034. }
  5035. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  5036. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
  5037. MLX5_SET(rqc, rqc, vsd,
  5038. (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1);
  5039. }
  5040. if (wq_attr->flags_mask & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
  5041. mlx5_ib_dbg(dev, "Modifying scatter end padding is not supported\n");
  5042. err = -EOPNOTSUPP;
  5043. goto out;
  5044. }
  5045. }
  5046. if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) {
  5047. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  5048. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  5049. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  5050. MLX5_SET(rqc, rqc, counter_set_id,
  5051. dev->port->cnts.set_id);
  5052. } else
  5053. dev_info_once(
  5054. &dev->ib_dev.dev,
  5055. "Receive WQ counters are not supported on current FW\n");
  5056. }
  5057. err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
  5058. if (!err)
  5059. rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
  5060. out:
  5061. kvfree(in);
  5062. return err;
  5063. }
  5064. struct mlx5_ib_drain_cqe {
  5065. struct ib_cqe cqe;
  5066. struct completion done;
  5067. };
  5068. static void mlx5_ib_drain_qp_done(struct ib_cq *cq, struct ib_wc *wc)
  5069. {
  5070. struct mlx5_ib_drain_cqe *cqe = container_of(wc->wr_cqe,
  5071. struct mlx5_ib_drain_cqe,
  5072. cqe);
  5073. complete(&cqe->done);
  5074. }
  5075. /* This function returns only once the drained WR was completed */
  5076. static void handle_drain_completion(struct ib_cq *cq,
  5077. struct mlx5_ib_drain_cqe *sdrain,
  5078. struct mlx5_ib_dev *dev)
  5079. {
  5080. struct mlx5_core_dev *mdev = dev->mdev;
  5081. if (cq->poll_ctx == IB_POLL_DIRECT) {
  5082. while (wait_for_completion_timeout(&sdrain->done, HZ / 10) <= 0)
  5083. ib_process_cq_direct(cq, -1);
  5084. return;
  5085. }
  5086. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  5087. struct mlx5_ib_cq *mcq = to_mcq(cq);
  5088. bool triggered = false;
  5089. unsigned long flags;
  5090. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  5091. /* Make sure that the CQ handler won't run if wasn't run yet */
  5092. if (!mcq->mcq.reset_notify_added)
  5093. mcq->mcq.reset_notify_added = 1;
  5094. else
  5095. triggered = true;
  5096. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  5097. if (triggered) {
  5098. /* Wait for any scheduled/running task to be ended */
  5099. switch (cq->poll_ctx) {
  5100. case IB_POLL_SOFTIRQ:
  5101. irq_poll_disable(&cq->iop);
  5102. irq_poll_enable(&cq->iop);
  5103. break;
  5104. case IB_POLL_WORKQUEUE:
  5105. cancel_work_sync(&cq->work);
  5106. break;
  5107. default:
  5108. WARN_ON_ONCE(1);
  5109. }
  5110. }
  5111. /* Run the CQ handler - this makes sure that the drain WR will
  5112. * be processed if wasn't processed yet.
  5113. */
  5114. mcq->mcq.comp(&mcq->mcq);
  5115. }
  5116. wait_for_completion(&sdrain->done);
  5117. }
  5118. void mlx5_ib_drain_sq(struct ib_qp *qp)
  5119. {
  5120. struct ib_cq *cq = qp->send_cq;
  5121. struct ib_qp_attr attr = { .qp_state = IB_QPS_ERR };
  5122. struct mlx5_ib_drain_cqe sdrain;
  5123. const struct ib_send_wr *bad_swr;
  5124. struct ib_rdma_wr swr = {
  5125. .wr = {
  5126. .next = NULL,
  5127. { .wr_cqe = &sdrain.cqe, },
  5128. .opcode = IB_WR_RDMA_WRITE,
  5129. },
  5130. };
  5131. int ret;
  5132. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  5133. struct mlx5_core_dev *mdev = dev->mdev;
  5134. ret = ib_modify_qp(qp, &attr, IB_QP_STATE);
  5135. if (ret && mdev->state != MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  5136. WARN_ONCE(ret, "failed to drain send queue: %d\n", ret);
  5137. return;
  5138. }
  5139. sdrain.cqe.done = mlx5_ib_drain_qp_done;
  5140. init_completion(&sdrain.done);
  5141. ret = _mlx5_ib_post_send(qp, &swr.wr, &bad_swr, true);
  5142. if (ret) {
  5143. WARN_ONCE(ret, "failed to drain send queue: %d\n", ret);
  5144. return;
  5145. }
  5146. handle_drain_completion(cq, &sdrain, dev);
  5147. }
  5148. void mlx5_ib_drain_rq(struct ib_qp *qp)
  5149. {
  5150. struct ib_cq *cq = qp->recv_cq;
  5151. struct ib_qp_attr attr = { .qp_state = IB_QPS_ERR };
  5152. struct mlx5_ib_drain_cqe rdrain;
  5153. struct ib_recv_wr rwr = {};
  5154. const struct ib_recv_wr *bad_rwr;
  5155. int ret;
  5156. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  5157. struct mlx5_core_dev *mdev = dev->mdev;
  5158. ret = ib_modify_qp(qp, &attr, IB_QP_STATE);
  5159. if (ret && mdev->state != MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  5160. WARN_ONCE(ret, "failed to drain recv queue: %d\n", ret);
  5161. return;
  5162. }
  5163. rwr.wr_cqe = &rdrain.cqe;
  5164. rdrain.cqe.done = mlx5_ib_drain_qp_done;
  5165. init_completion(&rdrain.done);
  5166. ret = _mlx5_ib_post_recv(qp, &rwr, &bad_rwr, true);
  5167. if (ret) {
  5168. WARN_ONCE(ret, "failed to drain recv queue: %d\n", ret);
  5169. return;
  5170. }
  5171. handle_drain_completion(cq, &rdrain, dev);
  5172. }