main.c 171 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/debugfs.h>
  33. #include <linux/highmem.h>
  34. #include <linux/module.h>
  35. #include <linux/init.h>
  36. #include <linux/errno.h>
  37. #include <linux/pci.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/slab.h>
  40. #include <linux/bitmap.h>
  41. #if defined(CONFIG_X86)
  42. #include <asm/pat.h>
  43. #endif
  44. #include <linux/sched.h>
  45. #include <linux/sched/mm.h>
  46. #include <linux/sched/task.h>
  47. #include <linux/delay.h>
  48. #include <rdma/ib_user_verbs.h>
  49. #include <rdma/ib_addr.h>
  50. #include <rdma/ib_cache.h>
  51. #include <linux/mlx5/port.h>
  52. #include <linux/mlx5/vport.h>
  53. #include <linux/mlx5/fs.h>
  54. #include <linux/list.h>
  55. #include <rdma/ib_smi.h>
  56. #include <rdma/ib_umem.h>
  57. #include <linux/in.h>
  58. #include <linux/etherdevice.h>
  59. #include "mlx5_ib.h"
  60. #include "ib_rep.h"
  61. #include "cmd.h"
  62. #include <linux/mlx5/fs_helpers.h>
  63. #include <linux/mlx5/accel.h>
  64. #include <rdma/uverbs_std_types.h>
  65. #include <rdma/mlx5_user_ioctl_verbs.h>
  66. #include <rdma/mlx5_user_ioctl_cmds.h>
  67. #define UVERBS_MODULE_NAME mlx5_ib
  68. #include <rdma/uverbs_named_ioctl.h>
  69. #define DRIVER_NAME "mlx5_ib"
  70. #define DRIVER_VERSION "5.0-0"
  71. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  72. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  73. MODULE_LICENSE("Dual BSD/GPL");
  74. static char mlx5_version[] =
  75. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  76. DRIVER_VERSION "\n";
  77. struct mlx5_ib_event_work {
  78. struct work_struct work;
  79. struct mlx5_core_dev *dev;
  80. void *context;
  81. enum mlx5_dev_event event;
  82. unsigned long param;
  83. };
  84. enum {
  85. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  86. };
  87. static struct workqueue_struct *mlx5_ib_event_wq;
  88. static LIST_HEAD(mlx5_ib_unaffiliated_port_list);
  89. static LIST_HEAD(mlx5_ib_dev_list);
  90. /*
  91. * This mutex should be held when accessing either of the above lists
  92. */
  93. static DEFINE_MUTEX(mlx5_ib_multiport_mutex);
  94. /* We can't use an array for xlt_emergency_page because dma_map_single
  95. * doesn't work on kernel modules memory
  96. */
  97. static unsigned long xlt_emergency_page;
  98. static struct mutex xlt_emergency_page_mutex;
  99. struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi)
  100. {
  101. struct mlx5_ib_dev *dev;
  102. mutex_lock(&mlx5_ib_multiport_mutex);
  103. dev = mpi->ibdev;
  104. mutex_unlock(&mlx5_ib_multiport_mutex);
  105. return dev;
  106. }
  107. static enum rdma_link_layer
  108. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  109. {
  110. switch (port_type_cap) {
  111. case MLX5_CAP_PORT_TYPE_IB:
  112. return IB_LINK_LAYER_INFINIBAND;
  113. case MLX5_CAP_PORT_TYPE_ETH:
  114. return IB_LINK_LAYER_ETHERNET;
  115. default:
  116. return IB_LINK_LAYER_UNSPECIFIED;
  117. }
  118. }
  119. static enum rdma_link_layer
  120. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  121. {
  122. struct mlx5_ib_dev *dev = to_mdev(device);
  123. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  124. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  125. }
  126. static int get_port_state(struct ib_device *ibdev,
  127. u8 port_num,
  128. enum ib_port_state *state)
  129. {
  130. struct ib_port_attr attr;
  131. int ret;
  132. memset(&attr, 0, sizeof(attr));
  133. ret = ibdev->query_port(ibdev, port_num, &attr);
  134. if (!ret)
  135. *state = attr.state;
  136. return ret;
  137. }
  138. static int mlx5_netdev_event(struct notifier_block *this,
  139. unsigned long event, void *ptr)
  140. {
  141. struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb);
  142. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  143. u8 port_num = roce->native_port_num;
  144. struct mlx5_core_dev *mdev;
  145. struct mlx5_ib_dev *ibdev;
  146. ibdev = roce->dev;
  147. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  148. if (!mdev)
  149. return NOTIFY_DONE;
  150. switch (event) {
  151. case NETDEV_REGISTER:
  152. case NETDEV_UNREGISTER:
  153. write_lock(&roce->netdev_lock);
  154. if (ibdev->rep) {
  155. struct mlx5_eswitch *esw = ibdev->mdev->priv.eswitch;
  156. struct net_device *rep_ndev;
  157. rep_ndev = mlx5_ib_get_rep_netdev(esw,
  158. ibdev->rep->vport);
  159. if (rep_ndev == ndev)
  160. roce->netdev = (event == NETDEV_UNREGISTER) ?
  161. NULL : ndev;
  162. } else if (ndev->dev.parent == &mdev->pdev->dev) {
  163. roce->netdev = (event == NETDEV_UNREGISTER) ?
  164. NULL : ndev;
  165. }
  166. write_unlock(&roce->netdev_lock);
  167. break;
  168. case NETDEV_CHANGE:
  169. case NETDEV_UP:
  170. case NETDEV_DOWN: {
  171. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(mdev);
  172. struct net_device *upper = NULL;
  173. if (lag_ndev) {
  174. upper = netdev_master_upper_dev_get(lag_ndev);
  175. dev_put(lag_ndev);
  176. }
  177. if ((upper == ndev || (!upper && ndev == roce->netdev))
  178. && ibdev->ib_active) {
  179. struct ib_event ibev = { };
  180. enum ib_port_state port_state;
  181. if (get_port_state(&ibdev->ib_dev, port_num,
  182. &port_state))
  183. goto done;
  184. if (roce->last_port_state == port_state)
  185. goto done;
  186. roce->last_port_state = port_state;
  187. ibev.device = &ibdev->ib_dev;
  188. if (port_state == IB_PORT_DOWN)
  189. ibev.event = IB_EVENT_PORT_ERR;
  190. else if (port_state == IB_PORT_ACTIVE)
  191. ibev.event = IB_EVENT_PORT_ACTIVE;
  192. else
  193. goto done;
  194. ibev.element.port_num = port_num;
  195. ib_dispatch_event(&ibev);
  196. }
  197. break;
  198. }
  199. default:
  200. break;
  201. }
  202. done:
  203. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  204. return NOTIFY_DONE;
  205. }
  206. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  207. u8 port_num)
  208. {
  209. struct mlx5_ib_dev *ibdev = to_mdev(device);
  210. struct net_device *ndev;
  211. struct mlx5_core_dev *mdev;
  212. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  213. if (!mdev)
  214. return NULL;
  215. ndev = mlx5_lag_get_roce_netdev(mdev);
  216. if (ndev)
  217. goto out;
  218. /* Ensure ndev does not disappear before we invoke dev_hold()
  219. */
  220. read_lock(&ibdev->roce[port_num - 1].netdev_lock);
  221. ndev = ibdev->roce[port_num - 1].netdev;
  222. if (ndev)
  223. dev_hold(ndev);
  224. read_unlock(&ibdev->roce[port_num - 1].netdev_lock);
  225. out:
  226. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  227. return ndev;
  228. }
  229. struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev,
  230. u8 ib_port_num,
  231. u8 *native_port_num)
  232. {
  233. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  234. ib_port_num);
  235. struct mlx5_core_dev *mdev = NULL;
  236. struct mlx5_ib_multiport_info *mpi;
  237. struct mlx5_ib_port *port;
  238. if (!mlx5_core_mp_enabled(ibdev->mdev) ||
  239. ll != IB_LINK_LAYER_ETHERNET) {
  240. if (native_port_num)
  241. *native_port_num = ib_port_num;
  242. return ibdev->mdev;
  243. }
  244. if (native_port_num)
  245. *native_port_num = 1;
  246. port = &ibdev->port[ib_port_num - 1];
  247. if (!port)
  248. return NULL;
  249. spin_lock(&port->mp.mpi_lock);
  250. mpi = ibdev->port[ib_port_num - 1].mp.mpi;
  251. if (mpi && !mpi->unaffiliate) {
  252. mdev = mpi->mdev;
  253. /* If it's the master no need to refcount, it'll exist
  254. * as long as the ib_dev exists.
  255. */
  256. if (!mpi->is_master)
  257. mpi->mdev_refcnt++;
  258. }
  259. spin_unlock(&port->mp.mpi_lock);
  260. return mdev;
  261. }
  262. void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u8 port_num)
  263. {
  264. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  265. port_num);
  266. struct mlx5_ib_multiport_info *mpi;
  267. struct mlx5_ib_port *port;
  268. if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  269. return;
  270. port = &ibdev->port[port_num - 1];
  271. spin_lock(&port->mp.mpi_lock);
  272. mpi = ibdev->port[port_num - 1].mp.mpi;
  273. if (mpi->is_master)
  274. goto out;
  275. mpi->mdev_refcnt--;
  276. if (mpi->unaffiliate)
  277. complete(&mpi->unref_comp);
  278. out:
  279. spin_unlock(&port->mp.mpi_lock);
  280. }
  281. static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
  282. u8 *active_width)
  283. {
  284. switch (eth_proto_oper) {
  285. case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
  286. case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
  287. case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
  288. case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
  289. *active_width = IB_WIDTH_1X;
  290. *active_speed = IB_SPEED_SDR;
  291. break;
  292. case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
  293. case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
  294. case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
  295. case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
  296. case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
  297. case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
  298. case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
  299. *active_width = IB_WIDTH_1X;
  300. *active_speed = IB_SPEED_QDR;
  301. break;
  302. case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
  303. case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
  304. case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
  305. *active_width = IB_WIDTH_1X;
  306. *active_speed = IB_SPEED_EDR;
  307. break;
  308. case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
  309. case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
  310. case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
  311. case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
  312. *active_width = IB_WIDTH_4X;
  313. *active_speed = IB_SPEED_QDR;
  314. break;
  315. case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
  316. case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
  317. case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
  318. *active_width = IB_WIDTH_1X;
  319. *active_speed = IB_SPEED_HDR;
  320. break;
  321. case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
  322. *active_width = IB_WIDTH_4X;
  323. *active_speed = IB_SPEED_FDR;
  324. break;
  325. case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
  326. case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
  327. case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
  328. case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
  329. *active_width = IB_WIDTH_4X;
  330. *active_speed = IB_SPEED_EDR;
  331. break;
  332. default:
  333. return -EINVAL;
  334. }
  335. return 0;
  336. }
  337. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  338. struct ib_port_attr *props)
  339. {
  340. struct mlx5_ib_dev *dev = to_mdev(device);
  341. struct mlx5_core_dev *mdev;
  342. struct net_device *ndev, *upper;
  343. enum ib_mtu ndev_ib_mtu;
  344. bool put_mdev = true;
  345. u16 qkey_viol_cntr;
  346. u32 eth_prot_oper;
  347. u8 mdev_port_num;
  348. int err;
  349. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  350. if (!mdev) {
  351. /* This means the port isn't affiliated yet. Get the
  352. * info for the master port instead.
  353. */
  354. put_mdev = false;
  355. mdev = dev->mdev;
  356. mdev_port_num = 1;
  357. port_num = 1;
  358. }
  359. /* Possible bad flows are checked before filling out props so in case
  360. * of an error it will still be zeroed out.
  361. */
  362. err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper,
  363. mdev_port_num);
  364. if (err)
  365. goto out;
  366. props->active_width = IB_WIDTH_4X;
  367. props->active_speed = IB_SPEED_QDR;
  368. translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
  369. &props->active_width);
  370. props->port_cap_flags |= IB_PORT_CM_SUP;
  371. props->ip_gids = true;
  372. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  373. roce_address_table_size);
  374. props->max_mtu = IB_MTU_4096;
  375. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  376. props->pkey_tbl_len = 1;
  377. props->state = IB_PORT_DOWN;
  378. props->phys_state = 3;
  379. mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr);
  380. props->qkey_viol_cntr = qkey_viol_cntr;
  381. /* If this is a stub query for an unaffiliated port stop here */
  382. if (!put_mdev)
  383. goto out;
  384. ndev = mlx5_ib_get_netdev(device, port_num);
  385. if (!ndev)
  386. goto out;
  387. if (mlx5_lag_is_active(dev->mdev)) {
  388. rcu_read_lock();
  389. upper = netdev_master_upper_dev_get_rcu(ndev);
  390. if (upper) {
  391. dev_put(ndev);
  392. ndev = upper;
  393. dev_hold(ndev);
  394. }
  395. rcu_read_unlock();
  396. }
  397. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  398. props->state = IB_PORT_ACTIVE;
  399. props->phys_state = 5;
  400. }
  401. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  402. dev_put(ndev);
  403. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  404. out:
  405. if (put_mdev)
  406. mlx5_ib_put_native_port_mdev(dev, port_num);
  407. return err;
  408. }
  409. static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
  410. unsigned int index, const union ib_gid *gid,
  411. const struct ib_gid_attr *attr)
  412. {
  413. enum ib_gid_type gid_type = IB_GID_TYPE_IB;
  414. u8 roce_version = 0;
  415. u8 roce_l3_type = 0;
  416. bool vlan = false;
  417. u8 mac[ETH_ALEN];
  418. u16 vlan_id = 0;
  419. if (gid) {
  420. gid_type = attr->gid_type;
  421. ether_addr_copy(mac, attr->ndev->dev_addr);
  422. if (is_vlan_dev(attr->ndev)) {
  423. vlan = true;
  424. vlan_id = vlan_dev_vlan_id(attr->ndev);
  425. }
  426. }
  427. switch (gid_type) {
  428. case IB_GID_TYPE_IB:
  429. roce_version = MLX5_ROCE_VERSION_1;
  430. break;
  431. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  432. roce_version = MLX5_ROCE_VERSION_2;
  433. if (ipv6_addr_v4mapped((void *)gid))
  434. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
  435. else
  436. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
  437. break;
  438. default:
  439. mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
  440. }
  441. return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
  442. roce_l3_type, gid->raw, mac, vlan,
  443. vlan_id, port_num);
  444. }
  445. static int mlx5_ib_add_gid(const struct ib_gid_attr *attr,
  446. __always_unused void **context)
  447. {
  448. return set_roce_addr(to_mdev(attr->device), attr->port_num,
  449. attr->index, &attr->gid, attr);
  450. }
  451. static int mlx5_ib_del_gid(const struct ib_gid_attr *attr,
  452. __always_unused void **context)
  453. {
  454. return set_roce_addr(to_mdev(attr->device), attr->port_num,
  455. attr->index, NULL, NULL);
  456. }
  457. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev,
  458. const struct ib_gid_attr *attr)
  459. {
  460. if (attr->gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  461. return 0;
  462. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  463. }
  464. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  465. {
  466. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  467. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  468. return 0;
  469. }
  470. enum {
  471. MLX5_VPORT_ACCESS_METHOD_MAD,
  472. MLX5_VPORT_ACCESS_METHOD_HCA,
  473. MLX5_VPORT_ACCESS_METHOD_NIC,
  474. };
  475. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  476. {
  477. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  478. return MLX5_VPORT_ACCESS_METHOD_MAD;
  479. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  480. IB_LINK_LAYER_ETHERNET)
  481. return MLX5_VPORT_ACCESS_METHOD_NIC;
  482. return MLX5_VPORT_ACCESS_METHOD_HCA;
  483. }
  484. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  485. u8 atomic_size_qp,
  486. struct ib_device_attr *props)
  487. {
  488. u8 tmp;
  489. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  490. u8 atomic_req_8B_endianness_mode =
  491. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
  492. /* Check if HW supports 8 bytes standard atomic operations and capable
  493. * of host endianness respond
  494. */
  495. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  496. if (((atomic_operations & tmp) == tmp) &&
  497. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  498. (atomic_req_8B_endianness_mode)) {
  499. props->atomic_cap = IB_ATOMIC_HCA;
  500. } else {
  501. props->atomic_cap = IB_ATOMIC_NONE;
  502. }
  503. }
  504. static void get_atomic_caps_qp(struct mlx5_ib_dev *dev,
  505. struct ib_device_attr *props)
  506. {
  507. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  508. get_atomic_caps(dev, atomic_size_qp, props);
  509. }
  510. static void get_atomic_caps_dc(struct mlx5_ib_dev *dev,
  511. struct ib_device_attr *props)
  512. {
  513. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
  514. get_atomic_caps(dev, atomic_size_qp, props);
  515. }
  516. bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev)
  517. {
  518. struct ib_device_attr props = {};
  519. get_atomic_caps_dc(dev, &props);
  520. return (props.atomic_cap == IB_ATOMIC_HCA) ? true : false;
  521. }
  522. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  523. __be64 *sys_image_guid)
  524. {
  525. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  526. struct mlx5_core_dev *mdev = dev->mdev;
  527. u64 tmp;
  528. int err;
  529. switch (mlx5_get_vport_access_method(ibdev)) {
  530. case MLX5_VPORT_ACCESS_METHOD_MAD:
  531. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  532. sys_image_guid);
  533. case MLX5_VPORT_ACCESS_METHOD_HCA:
  534. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  535. break;
  536. case MLX5_VPORT_ACCESS_METHOD_NIC:
  537. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  538. break;
  539. default:
  540. return -EINVAL;
  541. }
  542. if (!err)
  543. *sys_image_guid = cpu_to_be64(tmp);
  544. return err;
  545. }
  546. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  547. u16 *max_pkeys)
  548. {
  549. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  550. struct mlx5_core_dev *mdev = dev->mdev;
  551. switch (mlx5_get_vport_access_method(ibdev)) {
  552. case MLX5_VPORT_ACCESS_METHOD_MAD:
  553. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  554. case MLX5_VPORT_ACCESS_METHOD_HCA:
  555. case MLX5_VPORT_ACCESS_METHOD_NIC:
  556. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  557. pkey_table_size));
  558. return 0;
  559. default:
  560. return -EINVAL;
  561. }
  562. }
  563. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  564. u32 *vendor_id)
  565. {
  566. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  567. switch (mlx5_get_vport_access_method(ibdev)) {
  568. case MLX5_VPORT_ACCESS_METHOD_MAD:
  569. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  570. case MLX5_VPORT_ACCESS_METHOD_HCA:
  571. case MLX5_VPORT_ACCESS_METHOD_NIC:
  572. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  573. default:
  574. return -EINVAL;
  575. }
  576. }
  577. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  578. __be64 *node_guid)
  579. {
  580. u64 tmp;
  581. int err;
  582. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  583. case MLX5_VPORT_ACCESS_METHOD_MAD:
  584. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  585. case MLX5_VPORT_ACCESS_METHOD_HCA:
  586. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  587. break;
  588. case MLX5_VPORT_ACCESS_METHOD_NIC:
  589. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  590. break;
  591. default:
  592. return -EINVAL;
  593. }
  594. if (!err)
  595. *node_guid = cpu_to_be64(tmp);
  596. return err;
  597. }
  598. struct mlx5_reg_node_desc {
  599. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  600. };
  601. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  602. {
  603. struct mlx5_reg_node_desc in;
  604. if (mlx5_use_mad_ifc(dev))
  605. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  606. memset(&in, 0, sizeof(in));
  607. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  608. sizeof(struct mlx5_reg_node_desc),
  609. MLX5_REG_NODE_DESC, 0, 0);
  610. }
  611. static int mlx5_ib_query_device(struct ib_device *ibdev,
  612. struct ib_device_attr *props,
  613. struct ib_udata *uhw)
  614. {
  615. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  616. struct mlx5_core_dev *mdev = dev->mdev;
  617. int err = -ENOMEM;
  618. int max_sq_desc;
  619. int max_rq_sg;
  620. int max_sq_sg;
  621. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  622. bool raw_support = !mlx5_core_mp_enabled(mdev);
  623. struct mlx5_ib_query_device_resp resp = {};
  624. size_t resp_len;
  625. u64 max_tso;
  626. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  627. if (uhw->outlen && uhw->outlen < resp_len)
  628. return -EINVAL;
  629. else
  630. resp.response_length = resp_len;
  631. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  632. return -EINVAL;
  633. memset(props, 0, sizeof(*props));
  634. err = mlx5_query_system_image_guid(ibdev,
  635. &props->sys_image_guid);
  636. if (err)
  637. return err;
  638. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  639. if (err)
  640. return err;
  641. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  642. if (err)
  643. return err;
  644. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  645. (fw_rev_min(dev->mdev) << 16) |
  646. fw_rev_sub(dev->mdev);
  647. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  648. IB_DEVICE_PORT_ACTIVE_EVENT |
  649. IB_DEVICE_SYS_IMAGE_GUID |
  650. IB_DEVICE_RC_RNR_NAK_GEN;
  651. if (MLX5_CAP_GEN(mdev, pkv))
  652. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  653. if (MLX5_CAP_GEN(mdev, qkv))
  654. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  655. if (MLX5_CAP_GEN(mdev, apm))
  656. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  657. if (MLX5_CAP_GEN(mdev, xrc))
  658. props->device_cap_flags |= IB_DEVICE_XRC;
  659. if (MLX5_CAP_GEN(mdev, imaicl)) {
  660. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  661. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  662. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  663. /* We support 'Gappy' memory registration too */
  664. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  665. }
  666. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  667. if (MLX5_CAP_GEN(mdev, sho)) {
  668. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  669. /* At this stage no support for signature handover */
  670. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  671. IB_PROT_T10DIF_TYPE_2 |
  672. IB_PROT_T10DIF_TYPE_3;
  673. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  674. IB_GUARD_T10DIF_CSUM;
  675. }
  676. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  677. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  678. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) {
  679. if (MLX5_CAP_ETH(mdev, csum_cap)) {
  680. /* Legacy bit to support old userspace libraries */
  681. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  682. props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
  683. }
  684. if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
  685. props->raw_packet_caps |=
  686. IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
  687. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  688. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  689. if (max_tso) {
  690. resp.tso_caps.max_tso = 1 << max_tso;
  691. resp.tso_caps.supported_qpts |=
  692. 1 << IB_QPT_RAW_PACKET;
  693. resp.response_length += sizeof(resp.tso_caps);
  694. }
  695. }
  696. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  697. resp.rss_caps.rx_hash_function =
  698. MLX5_RX_HASH_FUNC_TOEPLITZ;
  699. resp.rss_caps.rx_hash_fields_mask =
  700. MLX5_RX_HASH_SRC_IPV4 |
  701. MLX5_RX_HASH_DST_IPV4 |
  702. MLX5_RX_HASH_SRC_IPV6 |
  703. MLX5_RX_HASH_DST_IPV6 |
  704. MLX5_RX_HASH_SRC_PORT_TCP |
  705. MLX5_RX_HASH_DST_PORT_TCP |
  706. MLX5_RX_HASH_SRC_PORT_UDP |
  707. MLX5_RX_HASH_DST_PORT_UDP |
  708. MLX5_RX_HASH_INNER;
  709. if (mlx5_accel_ipsec_device_caps(dev->mdev) &
  710. MLX5_ACCEL_IPSEC_CAP_DEVICE)
  711. resp.rss_caps.rx_hash_fields_mask |=
  712. MLX5_RX_HASH_IPSEC_SPI;
  713. resp.response_length += sizeof(resp.rss_caps);
  714. }
  715. } else {
  716. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  717. resp.response_length += sizeof(resp.tso_caps);
  718. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  719. resp.response_length += sizeof(resp.rss_caps);
  720. }
  721. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  722. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  723. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  724. }
  725. if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
  726. MLX5_CAP_GEN(dev->mdev, general_notification_event) &&
  727. raw_support)
  728. props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
  729. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
  730. MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
  731. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  732. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  733. MLX5_CAP_ETH(dev->mdev, scatter_fcs) &&
  734. raw_support) {
  735. /* Legacy bit to support old userspace libraries */
  736. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  737. props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
  738. }
  739. if (MLX5_CAP_DEV_MEM(mdev, memic)) {
  740. props->max_dm_size =
  741. MLX5_CAP_DEV_MEM(mdev, max_memic_size);
  742. }
  743. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  744. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  745. if (MLX5_CAP_GEN(mdev, end_pad))
  746. props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
  747. props->vendor_part_id = mdev->pdev->device;
  748. props->hw_ver = mdev->pdev->revision;
  749. props->max_mr_size = ~0ull;
  750. props->page_size_cap = ~(min_page_size - 1);
  751. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  752. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  753. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  754. sizeof(struct mlx5_wqe_data_seg);
  755. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  756. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  757. sizeof(struct mlx5_wqe_raddr_seg)) /
  758. sizeof(struct mlx5_wqe_data_seg);
  759. props->max_send_sge = max_sq_sg;
  760. props->max_recv_sge = max_rq_sg;
  761. props->max_sge_rd = MLX5_MAX_SGE_RD;
  762. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  763. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  764. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  765. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  766. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  767. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  768. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  769. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  770. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  771. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  772. props->max_srq_sge = max_rq_sg - 1;
  773. props->max_fast_reg_page_list_len =
  774. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  775. get_atomic_caps_qp(dev, props);
  776. props->masked_atomic_cap = IB_ATOMIC_NONE;
  777. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  778. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  779. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  780. props->max_mcast_grp;
  781. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  782. props->max_ah = INT_MAX;
  783. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  784. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  785. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  786. if (MLX5_CAP_GEN(mdev, pg))
  787. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  788. props->odp_caps = dev->odp_caps;
  789. #endif
  790. if (MLX5_CAP_GEN(mdev, cd))
  791. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  792. if (!mlx5_core_is_pf(mdev))
  793. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  794. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  795. IB_LINK_LAYER_ETHERNET && raw_support) {
  796. props->rss_caps.max_rwq_indirection_tables =
  797. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  798. props->rss_caps.max_rwq_indirection_table_size =
  799. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  800. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  801. props->max_wq_type_rq =
  802. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  803. }
  804. if (MLX5_CAP_GEN(mdev, tag_matching)) {
  805. props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
  806. props->tm_caps.max_num_tags =
  807. (1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
  808. props->tm_caps.flags = IB_TM_CAP_RC;
  809. props->tm_caps.max_ops =
  810. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  811. props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
  812. }
  813. if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
  814. props->cq_caps.max_cq_moderation_count =
  815. MLX5_MAX_CQ_COUNT;
  816. props->cq_caps.max_cq_moderation_period =
  817. MLX5_MAX_CQ_PERIOD;
  818. }
  819. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  820. resp.response_length += sizeof(resp.cqe_comp_caps);
  821. if (MLX5_CAP_GEN(dev->mdev, cqe_compression)) {
  822. resp.cqe_comp_caps.max_num =
  823. MLX5_CAP_GEN(dev->mdev,
  824. cqe_compression_max_num);
  825. resp.cqe_comp_caps.supported_format =
  826. MLX5_IB_CQE_RES_FORMAT_HASH |
  827. MLX5_IB_CQE_RES_FORMAT_CSUM;
  828. if (MLX5_CAP_GEN(dev->mdev, mini_cqe_resp_stride_index))
  829. resp.cqe_comp_caps.supported_format |=
  830. MLX5_IB_CQE_RES_FORMAT_CSUM_STRIDX;
  831. }
  832. }
  833. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen) &&
  834. raw_support) {
  835. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  836. MLX5_CAP_GEN(mdev, qos)) {
  837. resp.packet_pacing_caps.qp_rate_limit_max =
  838. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  839. resp.packet_pacing_caps.qp_rate_limit_min =
  840. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  841. resp.packet_pacing_caps.supported_qpts |=
  842. 1 << IB_QPT_RAW_PACKET;
  843. if (MLX5_CAP_QOS(mdev, packet_pacing_burst_bound) &&
  844. MLX5_CAP_QOS(mdev, packet_pacing_typical_size))
  845. resp.packet_pacing_caps.cap_flags |=
  846. MLX5_IB_PP_SUPPORT_BURST;
  847. }
  848. resp.response_length += sizeof(resp.packet_pacing_caps);
  849. }
  850. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  851. uhw->outlen)) {
  852. if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
  853. resp.mlx5_ib_support_multi_pkt_send_wqes =
  854. MLX5_IB_ALLOW_MPW;
  855. if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
  856. resp.mlx5_ib_support_multi_pkt_send_wqes |=
  857. MLX5_IB_SUPPORT_EMPW;
  858. resp.response_length +=
  859. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  860. }
  861. if (field_avail(typeof(resp), flags, uhw->outlen)) {
  862. resp.response_length += sizeof(resp.flags);
  863. if (MLX5_CAP_GEN(mdev, cqe_compression_128))
  864. resp.flags |=
  865. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
  866. if (MLX5_CAP_GEN(mdev, cqe_128_always))
  867. resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
  868. }
  869. if (field_avail(typeof(resp), sw_parsing_caps,
  870. uhw->outlen)) {
  871. resp.response_length += sizeof(resp.sw_parsing_caps);
  872. if (MLX5_CAP_ETH(mdev, swp)) {
  873. resp.sw_parsing_caps.sw_parsing_offloads |=
  874. MLX5_IB_SW_PARSING;
  875. if (MLX5_CAP_ETH(mdev, swp_csum))
  876. resp.sw_parsing_caps.sw_parsing_offloads |=
  877. MLX5_IB_SW_PARSING_CSUM;
  878. if (MLX5_CAP_ETH(mdev, swp_lso))
  879. resp.sw_parsing_caps.sw_parsing_offloads |=
  880. MLX5_IB_SW_PARSING_LSO;
  881. if (resp.sw_parsing_caps.sw_parsing_offloads)
  882. resp.sw_parsing_caps.supported_qpts =
  883. BIT(IB_QPT_RAW_PACKET);
  884. }
  885. }
  886. if (field_avail(typeof(resp), striding_rq_caps, uhw->outlen) &&
  887. raw_support) {
  888. resp.response_length += sizeof(resp.striding_rq_caps);
  889. if (MLX5_CAP_GEN(mdev, striding_rq)) {
  890. resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
  891. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
  892. resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
  893. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
  894. resp.striding_rq_caps.min_single_wqe_log_num_of_strides =
  895. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
  896. resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
  897. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
  898. resp.striding_rq_caps.supported_qpts =
  899. BIT(IB_QPT_RAW_PACKET);
  900. }
  901. }
  902. if (field_avail(typeof(resp), tunnel_offloads_caps,
  903. uhw->outlen)) {
  904. resp.response_length += sizeof(resp.tunnel_offloads_caps);
  905. if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
  906. resp.tunnel_offloads_caps |=
  907. MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
  908. if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
  909. resp.tunnel_offloads_caps |=
  910. MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
  911. if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
  912. resp.tunnel_offloads_caps |=
  913. MLX5_IB_TUNNELED_OFFLOADS_GRE;
  914. if (MLX5_CAP_GEN(mdev, flex_parser_protocols) &
  915. MLX5_FLEX_PROTO_CW_MPLS_GRE)
  916. resp.tunnel_offloads_caps |=
  917. MLX5_IB_TUNNELED_OFFLOADS_MPLS_GRE;
  918. if (MLX5_CAP_GEN(mdev, flex_parser_protocols) &
  919. MLX5_FLEX_PROTO_CW_MPLS_UDP)
  920. resp.tunnel_offloads_caps |=
  921. MLX5_IB_TUNNELED_OFFLOADS_MPLS_UDP;
  922. }
  923. if (uhw->outlen) {
  924. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  925. if (err)
  926. return err;
  927. }
  928. return 0;
  929. }
  930. enum mlx5_ib_width {
  931. MLX5_IB_WIDTH_1X = 1 << 0,
  932. MLX5_IB_WIDTH_2X = 1 << 1,
  933. MLX5_IB_WIDTH_4X = 1 << 2,
  934. MLX5_IB_WIDTH_8X = 1 << 3,
  935. MLX5_IB_WIDTH_12X = 1 << 4
  936. };
  937. static void translate_active_width(struct ib_device *ibdev, u8 active_width,
  938. u8 *ib_width)
  939. {
  940. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  941. if (active_width & MLX5_IB_WIDTH_1X)
  942. *ib_width = IB_WIDTH_1X;
  943. else if (active_width & MLX5_IB_WIDTH_4X)
  944. *ib_width = IB_WIDTH_4X;
  945. else if (active_width & MLX5_IB_WIDTH_8X)
  946. *ib_width = IB_WIDTH_8X;
  947. else if (active_width & MLX5_IB_WIDTH_12X)
  948. *ib_width = IB_WIDTH_12X;
  949. else {
  950. mlx5_ib_dbg(dev, "Invalid active_width %d, setting width to default value: 4x\n",
  951. (int)active_width);
  952. *ib_width = IB_WIDTH_4X;
  953. }
  954. return;
  955. }
  956. static int mlx5_mtu_to_ib_mtu(int mtu)
  957. {
  958. switch (mtu) {
  959. case 256: return 1;
  960. case 512: return 2;
  961. case 1024: return 3;
  962. case 2048: return 4;
  963. case 4096: return 5;
  964. default:
  965. pr_warn("invalid mtu\n");
  966. return -1;
  967. }
  968. }
  969. enum ib_max_vl_num {
  970. __IB_MAX_VL_0 = 1,
  971. __IB_MAX_VL_0_1 = 2,
  972. __IB_MAX_VL_0_3 = 3,
  973. __IB_MAX_VL_0_7 = 4,
  974. __IB_MAX_VL_0_14 = 5,
  975. };
  976. enum mlx5_vl_hw_cap {
  977. MLX5_VL_HW_0 = 1,
  978. MLX5_VL_HW_0_1 = 2,
  979. MLX5_VL_HW_0_2 = 3,
  980. MLX5_VL_HW_0_3 = 4,
  981. MLX5_VL_HW_0_4 = 5,
  982. MLX5_VL_HW_0_5 = 6,
  983. MLX5_VL_HW_0_6 = 7,
  984. MLX5_VL_HW_0_7 = 8,
  985. MLX5_VL_HW_0_14 = 15
  986. };
  987. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  988. u8 *max_vl_num)
  989. {
  990. switch (vl_hw_cap) {
  991. case MLX5_VL_HW_0:
  992. *max_vl_num = __IB_MAX_VL_0;
  993. break;
  994. case MLX5_VL_HW_0_1:
  995. *max_vl_num = __IB_MAX_VL_0_1;
  996. break;
  997. case MLX5_VL_HW_0_3:
  998. *max_vl_num = __IB_MAX_VL_0_3;
  999. break;
  1000. case MLX5_VL_HW_0_7:
  1001. *max_vl_num = __IB_MAX_VL_0_7;
  1002. break;
  1003. case MLX5_VL_HW_0_14:
  1004. *max_vl_num = __IB_MAX_VL_0_14;
  1005. break;
  1006. default:
  1007. return -EINVAL;
  1008. }
  1009. return 0;
  1010. }
  1011. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  1012. struct ib_port_attr *props)
  1013. {
  1014. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1015. struct mlx5_core_dev *mdev = dev->mdev;
  1016. struct mlx5_hca_vport_context *rep;
  1017. u16 max_mtu;
  1018. u16 oper_mtu;
  1019. int err;
  1020. u8 ib_link_width_oper;
  1021. u8 vl_hw_cap;
  1022. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  1023. if (!rep) {
  1024. err = -ENOMEM;
  1025. goto out;
  1026. }
  1027. /* props being zeroed by the caller, avoid zeroing it here */
  1028. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  1029. if (err)
  1030. goto out;
  1031. props->lid = rep->lid;
  1032. props->lmc = rep->lmc;
  1033. props->sm_lid = rep->sm_lid;
  1034. props->sm_sl = rep->sm_sl;
  1035. props->state = rep->vport_state;
  1036. props->phys_state = rep->port_physical_state;
  1037. props->port_cap_flags = rep->cap_mask1;
  1038. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  1039. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  1040. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  1041. props->bad_pkey_cntr = rep->pkey_violation_counter;
  1042. props->qkey_viol_cntr = rep->qkey_violation_counter;
  1043. props->subnet_timeout = rep->subnet_timeout;
  1044. props->init_type_reply = rep->init_type_reply;
  1045. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  1046. if (err)
  1047. goto out;
  1048. translate_active_width(ibdev, ib_link_width_oper, &props->active_width);
  1049. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  1050. if (err)
  1051. goto out;
  1052. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  1053. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  1054. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  1055. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  1056. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  1057. if (err)
  1058. goto out;
  1059. err = translate_max_vl_num(ibdev, vl_hw_cap,
  1060. &props->max_vl_num);
  1061. out:
  1062. kfree(rep);
  1063. return err;
  1064. }
  1065. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  1066. struct ib_port_attr *props)
  1067. {
  1068. unsigned int count;
  1069. int ret;
  1070. switch (mlx5_get_vport_access_method(ibdev)) {
  1071. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1072. ret = mlx5_query_mad_ifc_port(ibdev, port, props);
  1073. break;
  1074. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1075. ret = mlx5_query_hca_port(ibdev, port, props);
  1076. break;
  1077. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1078. ret = mlx5_query_port_roce(ibdev, port, props);
  1079. break;
  1080. default:
  1081. ret = -EINVAL;
  1082. }
  1083. if (!ret && props) {
  1084. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1085. struct mlx5_core_dev *mdev;
  1086. bool put_mdev = true;
  1087. mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL);
  1088. if (!mdev) {
  1089. /* If the port isn't affiliated yet query the master.
  1090. * The master and slave will have the same values.
  1091. */
  1092. mdev = dev->mdev;
  1093. port = 1;
  1094. put_mdev = false;
  1095. }
  1096. count = mlx5_core_reserved_gids_count(mdev);
  1097. if (put_mdev)
  1098. mlx5_ib_put_native_port_mdev(dev, port);
  1099. props->gid_tbl_len -= count;
  1100. }
  1101. return ret;
  1102. }
  1103. static int mlx5_ib_rep_query_port(struct ib_device *ibdev, u8 port,
  1104. struct ib_port_attr *props)
  1105. {
  1106. int ret;
  1107. /* Only link layer == ethernet is valid for representors */
  1108. ret = mlx5_query_port_roce(ibdev, port, props);
  1109. if (ret || !props)
  1110. return ret;
  1111. /* We don't support GIDS */
  1112. props->gid_tbl_len = 0;
  1113. return ret;
  1114. }
  1115. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  1116. union ib_gid *gid)
  1117. {
  1118. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1119. struct mlx5_core_dev *mdev = dev->mdev;
  1120. switch (mlx5_get_vport_access_method(ibdev)) {
  1121. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1122. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  1123. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1124. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  1125. default:
  1126. return -EINVAL;
  1127. }
  1128. }
  1129. static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u8 port,
  1130. u16 index, u16 *pkey)
  1131. {
  1132. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1133. struct mlx5_core_dev *mdev;
  1134. bool put_mdev = true;
  1135. u8 mdev_port_num;
  1136. int err;
  1137. mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num);
  1138. if (!mdev) {
  1139. /* The port isn't affiliated yet, get the PKey from the master
  1140. * port. For RoCE the PKey tables will be the same.
  1141. */
  1142. put_mdev = false;
  1143. mdev = dev->mdev;
  1144. mdev_port_num = 1;
  1145. }
  1146. err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0,
  1147. index, pkey);
  1148. if (put_mdev)
  1149. mlx5_ib_put_native_port_mdev(dev, port);
  1150. return err;
  1151. }
  1152. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  1153. u16 *pkey)
  1154. {
  1155. switch (mlx5_get_vport_access_method(ibdev)) {
  1156. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1157. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  1158. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1159. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1160. return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey);
  1161. default:
  1162. return -EINVAL;
  1163. }
  1164. }
  1165. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  1166. struct ib_device_modify *props)
  1167. {
  1168. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1169. struct mlx5_reg_node_desc in;
  1170. struct mlx5_reg_node_desc out;
  1171. int err;
  1172. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  1173. return -EOPNOTSUPP;
  1174. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  1175. return 0;
  1176. /*
  1177. * If possible, pass node desc to FW, so it can generate
  1178. * a 144 trap. If cmd fails, just ignore.
  1179. */
  1180. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1181. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  1182. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  1183. if (err)
  1184. return err;
  1185. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1186. return err;
  1187. }
  1188. static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
  1189. u32 value)
  1190. {
  1191. struct mlx5_hca_vport_context ctx = {};
  1192. struct mlx5_core_dev *mdev;
  1193. u8 mdev_port_num;
  1194. int err;
  1195. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  1196. if (!mdev)
  1197. return -ENODEV;
  1198. err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx);
  1199. if (err)
  1200. goto out;
  1201. if (~ctx.cap_mask1_perm & mask) {
  1202. mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
  1203. mask, ctx.cap_mask1_perm);
  1204. err = -EINVAL;
  1205. goto out;
  1206. }
  1207. ctx.cap_mask1 = value;
  1208. ctx.cap_mask1_perm = mask;
  1209. err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num,
  1210. 0, &ctx);
  1211. out:
  1212. mlx5_ib_put_native_port_mdev(dev, port_num);
  1213. return err;
  1214. }
  1215. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  1216. struct ib_port_modify *props)
  1217. {
  1218. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1219. struct ib_port_attr attr;
  1220. u32 tmp;
  1221. int err;
  1222. u32 change_mask;
  1223. u32 value;
  1224. bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
  1225. IB_LINK_LAYER_INFINIBAND);
  1226. /* CM layer calls ib_modify_port() regardless of the link layer. For
  1227. * Ethernet ports, qkey violation and Port capabilities are meaningless.
  1228. */
  1229. if (!is_ib)
  1230. return 0;
  1231. if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
  1232. change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
  1233. value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
  1234. return set_port_caps_atomic(dev, port, change_mask, value);
  1235. }
  1236. mutex_lock(&dev->cap_mask_mutex);
  1237. err = ib_query_port(ibdev, port, &attr);
  1238. if (err)
  1239. goto out;
  1240. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  1241. ~props->clr_port_cap_mask;
  1242. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  1243. out:
  1244. mutex_unlock(&dev->cap_mask_mutex);
  1245. return err;
  1246. }
  1247. static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
  1248. {
  1249. mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
  1250. caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
  1251. }
  1252. static u16 calc_dynamic_bfregs(int uars_per_sys_page)
  1253. {
  1254. /* Large page with non 4k uar support might limit the dynamic size */
  1255. if (uars_per_sys_page == 1 && PAGE_SIZE > 4096)
  1256. return MLX5_MIN_DYN_BFREGS;
  1257. return MLX5_MAX_DYN_BFREGS;
  1258. }
  1259. static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
  1260. struct mlx5_ib_alloc_ucontext_req_v2 *req,
  1261. struct mlx5_bfreg_info *bfregi)
  1262. {
  1263. int uars_per_sys_page;
  1264. int bfregs_per_sys_page;
  1265. int ref_bfregs = req->total_num_bfregs;
  1266. if (req->total_num_bfregs == 0)
  1267. return -EINVAL;
  1268. BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
  1269. BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
  1270. if (req->total_num_bfregs > MLX5_MAX_BFREGS)
  1271. return -ENOMEM;
  1272. uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
  1273. bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
  1274. /* This holds the required static allocation asked by the user */
  1275. req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
  1276. if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
  1277. return -EINVAL;
  1278. bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
  1279. bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page);
  1280. bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs;
  1281. bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page;
  1282. mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n",
  1283. MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
  1284. lib_uar_4k ? "yes" : "no", ref_bfregs,
  1285. req->total_num_bfregs, bfregi->total_num_bfregs,
  1286. bfregi->num_sys_pages);
  1287. return 0;
  1288. }
  1289. static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  1290. {
  1291. struct mlx5_bfreg_info *bfregi;
  1292. int err;
  1293. int i;
  1294. bfregi = &context->bfregi;
  1295. for (i = 0; i < bfregi->num_static_sys_pages; i++) {
  1296. err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
  1297. if (err)
  1298. goto error;
  1299. mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
  1300. }
  1301. for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++)
  1302. bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX;
  1303. return 0;
  1304. error:
  1305. for (--i; i >= 0; i--)
  1306. if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
  1307. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  1308. return err;
  1309. }
  1310. static void deallocate_uars(struct mlx5_ib_dev *dev,
  1311. struct mlx5_ib_ucontext *context)
  1312. {
  1313. struct mlx5_bfreg_info *bfregi;
  1314. int i;
  1315. bfregi = &context->bfregi;
  1316. for (i = 0; i < bfregi->num_sys_pages; i++)
  1317. if (i < bfregi->num_static_sys_pages ||
  1318. bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX)
  1319. mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
  1320. }
  1321. int mlx5_ib_enable_lb(struct mlx5_ib_dev *dev, bool td, bool qp)
  1322. {
  1323. int err = 0;
  1324. mutex_lock(&dev->lb.mutex);
  1325. if (td)
  1326. dev->lb.user_td++;
  1327. if (qp)
  1328. dev->lb.qps++;
  1329. if (dev->lb.user_td == 2 ||
  1330. dev->lb.qps == 1) {
  1331. if (!dev->lb.enabled) {
  1332. err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
  1333. dev->lb.enabled = true;
  1334. }
  1335. }
  1336. mutex_unlock(&dev->lb.mutex);
  1337. return err;
  1338. }
  1339. void mlx5_ib_disable_lb(struct mlx5_ib_dev *dev, bool td, bool qp)
  1340. {
  1341. mutex_lock(&dev->lb.mutex);
  1342. if (td)
  1343. dev->lb.user_td--;
  1344. if (qp)
  1345. dev->lb.qps--;
  1346. if (dev->lb.user_td == 1 &&
  1347. dev->lb.qps == 0) {
  1348. if (dev->lb.enabled) {
  1349. mlx5_nic_vport_update_local_lb(dev->mdev, false);
  1350. dev->lb.enabled = false;
  1351. }
  1352. }
  1353. mutex_unlock(&dev->lb.mutex);
  1354. }
  1355. static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn,
  1356. u16 uid)
  1357. {
  1358. int err;
  1359. if (!MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1360. return 0;
  1361. err = mlx5_cmd_alloc_transport_domain(dev->mdev, tdn, uid);
  1362. if (err)
  1363. return err;
  1364. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1365. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1366. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1367. return err;
  1368. return mlx5_ib_enable_lb(dev, true, false);
  1369. }
  1370. static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn,
  1371. u16 uid)
  1372. {
  1373. if (!MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1374. return;
  1375. mlx5_cmd_dealloc_transport_domain(dev->mdev, tdn, uid);
  1376. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1377. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1378. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1379. return;
  1380. mlx5_ib_disable_lb(dev, true, false);
  1381. }
  1382. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  1383. struct ib_udata *udata)
  1384. {
  1385. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1386. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  1387. struct mlx5_ib_alloc_ucontext_resp resp = {};
  1388. struct mlx5_core_dev *mdev = dev->mdev;
  1389. struct mlx5_ib_ucontext *context;
  1390. struct mlx5_bfreg_info *bfregi;
  1391. int ver;
  1392. int err;
  1393. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  1394. max_cqe_version);
  1395. u32 dump_fill_mkey;
  1396. bool lib_uar_4k;
  1397. if (!dev->ib_active)
  1398. return ERR_PTR(-EAGAIN);
  1399. if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  1400. ver = 0;
  1401. else if (udata->inlen >= min_req_v2)
  1402. ver = 2;
  1403. else
  1404. return ERR_PTR(-EINVAL);
  1405. err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
  1406. if (err)
  1407. return ERR_PTR(err);
  1408. if (req.flags & ~MLX5_IB_ALLOC_UCTX_DEVX)
  1409. return ERR_PTR(-EOPNOTSUPP);
  1410. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  1411. return ERR_PTR(-EOPNOTSUPP);
  1412. req.total_num_bfregs = ALIGN(req.total_num_bfregs,
  1413. MLX5_NON_FP_BFREGS_PER_UAR);
  1414. if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
  1415. return ERR_PTR(-EINVAL);
  1416. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  1417. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  1418. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  1419. resp.cache_line_size = cache_line_size();
  1420. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  1421. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  1422. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1423. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1424. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  1425. resp.cqe_version = min_t(__u8,
  1426. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  1427. req.max_cqe_version);
  1428. resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1429. MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
  1430. resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1431. MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
  1432. resp.response_length = min(offsetof(typeof(resp), response_length) +
  1433. sizeof(resp.response_length), udata->outlen);
  1434. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_DEVICE) {
  1435. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_EGRESS))
  1436. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM;
  1437. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_REQUIRED_METADATA)
  1438. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_REQ_METADATA;
  1439. if (MLX5_CAP_FLOWTABLE(dev->mdev, flow_table_properties_nic_receive.ft_field_support.outer_esp_spi))
  1440. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_SPI_STEERING;
  1441. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_TX_IV_IS_ESN)
  1442. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_TX_IV_IS_ESN;
  1443. /* MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_FULL_OFFLOAD is currently always 0 */
  1444. }
  1445. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1446. if (!context)
  1447. return ERR_PTR(-ENOMEM);
  1448. lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
  1449. bfregi = &context->bfregi;
  1450. /* updates req->total_num_bfregs */
  1451. err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi);
  1452. if (err)
  1453. goto out_ctx;
  1454. mutex_init(&bfregi->lock);
  1455. bfregi->lib_uar_4k = lib_uar_4k;
  1456. bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count),
  1457. GFP_KERNEL);
  1458. if (!bfregi->count) {
  1459. err = -ENOMEM;
  1460. goto out_ctx;
  1461. }
  1462. bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
  1463. sizeof(*bfregi->sys_pages),
  1464. GFP_KERNEL);
  1465. if (!bfregi->sys_pages) {
  1466. err = -ENOMEM;
  1467. goto out_count;
  1468. }
  1469. err = allocate_uars(dev, context);
  1470. if (err)
  1471. goto out_sys_pages;
  1472. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1473. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  1474. #endif
  1475. if (req.flags & MLX5_IB_ALLOC_UCTX_DEVX) {
  1476. err = mlx5_ib_devx_create(dev);
  1477. if (err < 0)
  1478. goto out_uars;
  1479. context->devx_uid = err;
  1480. }
  1481. err = mlx5_ib_alloc_transport_domain(dev, &context->tdn,
  1482. context->devx_uid);
  1483. if (err)
  1484. goto out_devx;
  1485. if (MLX5_CAP_GEN(dev->mdev, dump_fill_mkey)) {
  1486. err = mlx5_cmd_dump_fill_mkey(dev->mdev, &dump_fill_mkey);
  1487. if (err)
  1488. goto out_mdev;
  1489. }
  1490. INIT_LIST_HEAD(&context->db_page_list);
  1491. mutex_init(&context->db_page_mutex);
  1492. resp.tot_bfregs = req.total_num_bfregs;
  1493. resp.num_ports = dev->num_ports;
  1494. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  1495. resp.response_length += sizeof(resp.cqe_version);
  1496. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  1497. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  1498. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  1499. resp.response_length += sizeof(resp.cmds_supp_uhw);
  1500. }
  1501. if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
  1502. if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
  1503. mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
  1504. resp.eth_min_inline++;
  1505. }
  1506. resp.response_length += sizeof(resp.eth_min_inline);
  1507. }
  1508. if (field_avail(typeof(resp), clock_info_versions, udata->outlen)) {
  1509. if (mdev->clock_info)
  1510. resp.clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1);
  1511. resp.response_length += sizeof(resp.clock_info_versions);
  1512. }
  1513. /*
  1514. * We don't want to expose information from the PCI bar that is located
  1515. * after 4096 bytes, so if the arch only supports larger pages, let's
  1516. * pretend we don't support reading the HCA's core clock. This is also
  1517. * forced by mmap function.
  1518. */
  1519. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  1520. if (PAGE_SIZE <= 4096) {
  1521. resp.comp_mask |=
  1522. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  1523. resp.hca_core_clock_offset =
  1524. offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
  1525. }
  1526. resp.response_length += sizeof(resp.hca_core_clock_offset);
  1527. }
  1528. if (field_avail(typeof(resp), log_uar_size, udata->outlen))
  1529. resp.response_length += sizeof(resp.log_uar_size);
  1530. if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
  1531. resp.response_length += sizeof(resp.num_uars_per_page);
  1532. if (field_avail(typeof(resp), num_dyn_bfregs, udata->outlen)) {
  1533. resp.num_dyn_bfregs = bfregi->num_dyn_bfregs;
  1534. resp.response_length += sizeof(resp.num_dyn_bfregs);
  1535. }
  1536. if (field_avail(typeof(resp), dump_fill_mkey, udata->outlen)) {
  1537. if (MLX5_CAP_GEN(dev->mdev, dump_fill_mkey)) {
  1538. resp.dump_fill_mkey = dump_fill_mkey;
  1539. resp.comp_mask |=
  1540. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_DUMP_FILL_MKEY;
  1541. }
  1542. resp.response_length += sizeof(resp.dump_fill_mkey);
  1543. }
  1544. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  1545. if (err)
  1546. goto out_mdev;
  1547. bfregi->ver = ver;
  1548. bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
  1549. context->cqe_version = resp.cqe_version;
  1550. context->lib_caps = req.lib_caps;
  1551. print_lib_caps(dev, context->lib_caps);
  1552. if (mlx5_lag_is_active(dev->mdev)) {
  1553. u8 port = mlx5_core_native_port_num(dev->mdev);
  1554. atomic_set(&context->tx_port_affinity,
  1555. atomic_add_return(
  1556. 1, &dev->roce[port].tx_port_affinity));
  1557. }
  1558. return &context->ibucontext;
  1559. out_mdev:
  1560. mlx5_ib_dealloc_transport_domain(dev, context->tdn, context->devx_uid);
  1561. out_devx:
  1562. if (req.flags & MLX5_IB_ALLOC_UCTX_DEVX)
  1563. mlx5_ib_devx_destroy(dev, context->devx_uid);
  1564. out_uars:
  1565. deallocate_uars(dev, context);
  1566. out_sys_pages:
  1567. kfree(bfregi->sys_pages);
  1568. out_count:
  1569. kfree(bfregi->count);
  1570. out_ctx:
  1571. kfree(context);
  1572. return ERR_PTR(err);
  1573. }
  1574. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  1575. {
  1576. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1577. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1578. struct mlx5_bfreg_info *bfregi;
  1579. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1580. /* All umem's must be destroyed before destroying the ucontext. */
  1581. mutex_lock(&ibcontext->per_mm_list_lock);
  1582. WARN_ON(!list_empty(&ibcontext->per_mm_list));
  1583. mutex_unlock(&ibcontext->per_mm_list_lock);
  1584. #endif
  1585. bfregi = &context->bfregi;
  1586. mlx5_ib_dealloc_transport_domain(dev, context->tdn, context->devx_uid);
  1587. if (context->devx_uid)
  1588. mlx5_ib_devx_destroy(dev, context->devx_uid);
  1589. deallocate_uars(dev, context);
  1590. kfree(bfregi->sys_pages);
  1591. kfree(bfregi->count);
  1592. kfree(context);
  1593. return 0;
  1594. }
  1595. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
  1596. int uar_idx)
  1597. {
  1598. int fw_uars_per_page;
  1599. fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
  1600. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + uar_idx / fw_uars_per_page;
  1601. }
  1602. static int get_command(unsigned long offset)
  1603. {
  1604. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1605. }
  1606. static int get_arg(unsigned long offset)
  1607. {
  1608. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1609. }
  1610. static int get_index(unsigned long offset)
  1611. {
  1612. return get_arg(offset);
  1613. }
  1614. /* Index resides in an extra byte to enable larger values than 255 */
  1615. static int get_extended_index(unsigned long offset)
  1616. {
  1617. return get_arg(offset) | ((offset >> 16) & 0xff) << 8;
  1618. }
  1619. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1620. {
  1621. }
  1622. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1623. {
  1624. switch (cmd) {
  1625. case MLX5_IB_MMAP_WC_PAGE:
  1626. return "WC";
  1627. case MLX5_IB_MMAP_REGULAR_PAGE:
  1628. return "best effort WC";
  1629. case MLX5_IB_MMAP_NC_PAGE:
  1630. return "NC";
  1631. case MLX5_IB_MMAP_DEVICE_MEM:
  1632. return "Device Memory";
  1633. default:
  1634. return NULL;
  1635. }
  1636. }
  1637. static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev,
  1638. struct vm_area_struct *vma,
  1639. struct mlx5_ib_ucontext *context)
  1640. {
  1641. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1642. return -EINVAL;
  1643. if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1)
  1644. return -EOPNOTSUPP;
  1645. if (vma->vm_flags & VM_WRITE)
  1646. return -EPERM;
  1647. if (!dev->mdev->clock_info_page)
  1648. return -EOPNOTSUPP;
  1649. return rdma_user_mmap_page(&context->ibucontext, vma,
  1650. dev->mdev->clock_info_page, PAGE_SIZE);
  1651. }
  1652. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1653. struct vm_area_struct *vma,
  1654. struct mlx5_ib_ucontext *context)
  1655. {
  1656. struct mlx5_bfreg_info *bfregi = &context->bfregi;
  1657. int err;
  1658. unsigned long idx;
  1659. phys_addr_t pfn;
  1660. pgprot_t prot;
  1661. u32 bfreg_dyn_idx = 0;
  1662. u32 uar_index;
  1663. int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC);
  1664. int max_valid_idx = dyn_uar ? bfregi->num_sys_pages :
  1665. bfregi->num_static_sys_pages;
  1666. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1667. return -EINVAL;
  1668. if (dyn_uar)
  1669. idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages;
  1670. else
  1671. idx = get_index(vma->vm_pgoff);
  1672. if (idx >= max_valid_idx) {
  1673. mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n",
  1674. idx, max_valid_idx);
  1675. return -EINVAL;
  1676. }
  1677. switch (cmd) {
  1678. case MLX5_IB_MMAP_WC_PAGE:
  1679. case MLX5_IB_MMAP_ALLOC_WC:
  1680. /* Some architectures don't support WC memory */
  1681. #if defined(CONFIG_X86)
  1682. if (!pat_enabled())
  1683. return -EPERM;
  1684. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1685. return -EPERM;
  1686. #endif
  1687. /* fall through */
  1688. case MLX5_IB_MMAP_REGULAR_PAGE:
  1689. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1690. prot = pgprot_writecombine(vma->vm_page_prot);
  1691. break;
  1692. case MLX5_IB_MMAP_NC_PAGE:
  1693. prot = pgprot_noncached(vma->vm_page_prot);
  1694. break;
  1695. default:
  1696. return -EINVAL;
  1697. }
  1698. if (dyn_uar) {
  1699. int uars_per_page;
  1700. uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
  1701. bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR);
  1702. if (bfreg_dyn_idx >= bfregi->total_num_bfregs) {
  1703. mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n",
  1704. bfreg_dyn_idx, bfregi->total_num_bfregs);
  1705. return -EINVAL;
  1706. }
  1707. mutex_lock(&bfregi->lock);
  1708. /* Fail if uar already allocated, first bfreg index of each
  1709. * page holds its count.
  1710. */
  1711. if (bfregi->count[bfreg_dyn_idx]) {
  1712. mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx);
  1713. mutex_unlock(&bfregi->lock);
  1714. return -EINVAL;
  1715. }
  1716. bfregi->count[bfreg_dyn_idx]++;
  1717. mutex_unlock(&bfregi->lock);
  1718. err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index);
  1719. if (err) {
  1720. mlx5_ib_warn(dev, "UAR alloc failed\n");
  1721. goto free_bfreg;
  1722. }
  1723. } else {
  1724. uar_index = bfregi->sys_pages[idx];
  1725. }
  1726. pfn = uar_index2pfn(dev, uar_index);
  1727. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1728. err = rdma_user_mmap_io(&context->ibucontext, vma, pfn, PAGE_SIZE,
  1729. prot);
  1730. if (err) {
  1731. mlx5_ib_err(dev,
  1732. "rdma_user_mmap_io failed with error=%d, mmap_cmd=%s\n",
  1733. err, mmap_cmd2str(cmd));
  1734. goto err;
  1735. }
  1736. if (dyn_uar)
  1737. bfregi->sys_pages[idx] = uar_index;
  1738. return 0;
  1739. err:
  1740. if (!dyn_uar)
  1741. return err;
  1742. mlx5_cmd_free_uar(dev->mdev, idx);
  1743. free_bfreg:
  1744. mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx);
  1745. return err;
  1746. }
  1747. static int dm_mmap(struct ib_ucontext *context, struct vm_area_struct *vma)
  1748. {
  1749. struct mlx5_ib_ucontext *mctx = to_mucontext(context);
  1750. struct mlx5_ib_dev *dev = to_mdev(context->device);
  1751. u16 page_idx = get_extended_index(vma->vm_pgoff);
  1752. size_t map_size = vma->vm_end - vma->vm_start;
  1753. u32 npages = map_size >> PAGE_SHIFT;
  1754. phys_addr_t pfn;
  1755. if (find_next_zero_bit(mctx->dm_pages, page_idx + npages, page_idx) !=
  1756. page_idx + npages)
  1757. return -EINVAL;
  1758. pfn = ((pci_resource_start(dev->mdev->pdev, 0) +
  1759. MLX5_CAP64_DEV_MEM(dev->mdev, memic_bar_start_addr)) >>
  1760. PAGE_SHIFT) +
  1761. page_idx;
  1762. return rdma_user_mmap_io(context, vma, pfn, map_size,
  1763. pgprot_writecombine(vma->vm_page_prot));
  1764. }
  1765. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1766. {
  1767. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1768. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1769. unsigned long command;
  1770. phys_addr_t pfn;
  1771. command = get_command(vma->vm_pgoff);
  1772. switch (command) {
  1773. case MLX5_IB_MMAP_WC_PAGE:
  1774. case MLX5_IB_MMAP_NC_PAGE:
  1775. case MLX5_IB_MMAP_REGULAR_PAGE:
  1776. case MLX5_IB_MMAP_ALLOC_WC:
  1777. return uar_mmap(dev, command, vma, context);
  1778. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1779. return -ENOSYS;
  1780. case MLX5_IB_MMAP_CORE_CLOCK:
  1781. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1782. return -EINVAL;
  1783. if (vma->vm_flags & VM_WRITE)
  1784. return -EPERM;
  1785. /* Don't expose to user-space information it shouldn't have */
  1786. if (PAGE_SIZE > 4096)
  1787. return -EOPNOTSUPP;
  1788. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1789. pfn = (dev->mdev->iseg_base +
  1790. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1791. PAGE_SHIFT;
  1792. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1793. PAGE_SIZE, vma->vm_page_prot))
  1794. return -EAGAIN;
  1795. break;
  1796. case MLX5_IB_MMAP_CLOCK_INFO:
  1797. return mlx5_ib_mmap_clock_info_page(dev, vma, context);
  1798. case MLX5_IB_MMAP_DEVICE_MEM:
  1799. return dm_mmap(ibcontext, vma);
  1800. default:
  1801. return -EINVAL;
  1802. }
  1803. return 0;
  1804. }
  1805. struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
  1806. struct ib_ucontext *context,
  1807. struct ib_dm_alloc_attr *attr,
  1808. struct uverbs_attr_bundle *attrs)
  1809. {
  1810. u64 act_size = roundup(attr->length, MLX5_MEMIC_BASE_SIZE);
  1811. struct mlx5_memic *memic = &to_mdev(ibdev)->memic;
  1812. phys_addr_t memic_addr;
  1813. struct mlx5_ib_dm *dm;
  1814. u64 start_offset;
  1815. u32 page_idx;
  1816. int err;
  1817. dm = kzalloc(sizeof(*dm), GFP_KERNEL);
  1818. if (!dm)
  1819. return ERR_PTR(-ENOMEM);
  1820. mlx5_ib_dbg(to_mdev(ibdev), "alloc_memic req: user_length=0x%llx act_length=0x%llx log_alignment=%d\n",
  1821. attr->length, act_size, attr->alignment);
  1822. err = mlx5_cmd_alloc_memic(memic, &memic_addr,
  1823. act_size, attr->alignment);
  1824. if (err)
  1825. goto err_free;
  1826. start_offset = memic_addr & ~PAGE_MASK;
  1827. page_idx = (memic_addr - pci_resource_start(memic->dev->pdev, 0) -
  1828. MLX5_CAP64_DEV_MEM(memic->dev, memic_bar_start_addr)) >>
  1829. PAGE_SHIFT;
  1830. err = uverbs_copy_to(attrs,
  1831. MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
  1832. &start_offset, sizeof(start_offset));
  1833. if (err)
  1834. goto err_dealloc;
  1835. err = uverbs_copy_to(attrs,
  1836. MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX,
  1837. &page_idx, sizeof(page_idx));
  1838. if (err)
  1839. goto err_dealloc;
  1840. bitmap_set(to_mucontext(context)->dm_pages, page_idx,
  1841. DIV_ROUND_UP(act_size, PAGE_SIZE));
  1842. dm->dev_addr = memic_addr;
  1843. return &dm->ibdm;
  1844. err_dealloc:
  1845. mlx5_cmd_dealloc_memic(memic, memic_addr,
  1846. act_size);
  1847. err_free:
  1848. kfree(dm);
  1849. return ERR_PTR(err);
  1850. }
  1851. int mlx5_ib_dealloc_dm(struct ib_dm *ibdm)
  1852. {
  1853. struct mlx5_memic *memic = &to_mdev(ibdm->device)->memic;
  1854. struct mlx5_ib_dm *dm = to_mdm(ibdm);
  1855. u64 act_size = roundup(dm->ibdm.length, MLX5_MEMIC_BASE_SIZE);
  1856. u32 page_idx;
  1857. int ret;
  1858. ret = mlx5_cmd_dealloc_memic(memic, dm->dev_addr, act_size);
  1859. if (ret)
  1860. return ret;
  1861. page_idx = (dm->dev_addr - pci_resource_start(memic->dev->pdev, 0) -
  1862. MLX5_CAP64_DEV_MEM(memic->dev, memic_bar_start_addr)) >>
  1863. PAGE_SHIFT;
  1864. bitmap_clear(to_mucontext(ibdm->uobject->context)->dm_pages,
  1865. page_idx,
  1866. DIV_ROUND_UP(act_size, PAGE_SIZE));
  1867. kfree(dm);
  1868. return 0;
  1869. }
  1870. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1871. struct ib_ucontext *context,
  1872. struct ib_udata *udata)
  1873. {
  1874. struct mlx5_ib_alloc_pd_resp resp;
  1875. struct mlx5_ib_pd *pd;
  1876. int err;
  1877. u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {};
  1878. u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {};
  1879. u16 uid = 0;
  1880. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1881. if (!pd)
  1882. return ERR_PTR(-ENOMEM);
  1883. uid = context ? to_mucontext(context)->devx_uid : 0;
  1884. MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD);
  1885. MLX5_SET(alloc_pd_in, in, uid, uid);
  1886. err = mlx5_cmd_exec(to_mdev(ibdev)->mdev, in, sizeof(in),
  1887. out, sizeof(out));
  1888. if (err) {
  1889. kfree(pd);
  1890. return ERR_PTR(err);
  1891. }
  1892. pd->pdn = MLX5_GET(alloc_pd_out, out, pd);
  1893. pd->uid = uid;
  1894. if (context) {
  1895. resp.pdn = pd->pdn;
  1896. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1897. mlx5_cmd_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn, uid);
  1898. kfree(pd);
  1899. return ERR_PTR(-EFAULT);
  1900. }
  1901. }
  1902. return &pd->ibpd;
  1903. }
  1904. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1905. {
  1906. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1907. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1908. mlx5_cmd_dealloc_pd(mdev->mdev, mpd->pdn, mpd->uid);
  1909. kfree(mpd);
  1910. return 0;
  1911. }
  1912. enum {
  1913. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1914. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1915. MATCH_CRITERIA_ENABLE_INNER_BIT,
  1916. MATCH_CRITERIA_ENABLE_MISC2_BIT
  1917. };
  1918. #define HEADER_IS_ZERO(match_criteria, headers) \
  1919. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  1920. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  1921. static u8 get_match_criteria_enable(u32 *match_criteria)
  1922. {
  1923. u8 match_criteria_enable;
  1924. match_criteria_enable =
  1925. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  1926. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  1927. match_criteria_enable |=
  1928. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  1929. MATCH_CRITERIA_ENABLE_MISC_BIT;
  1930. match_criteria_enable |=
  1931. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  1932. MATCH_CRITERIA_ENABLE_INNER_BIT;
  1933. match_criteria_enable |=
  1934. (!HEADER_IS_ZERO(match_criteria, misc_parameters_2)) <<
  1935. MATCH_CRITERIA_ENABLE_MISC2_BIT;
  1936. return match_criteria_enable;
  1937. }
  1938. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  1939. {
  1940. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  1941. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  1942. }
  1943. static void set_flow_label(void *misc_c, void *misc_v, u32 mask, u32 val,
  1944. bool inner)
  1945. {
  1946. if (inner) {
  1947. MLX5_SET(fte_match_set_misc,
  1948. misc_c, inner_ipv6_flow_label, mask);
  1949. MLX5_SET(fte_match_set_misc,
  1950. misc_v, inner_ipv6_flow_label, val);
  1951. } else {
  1952. MLX5_SET(fte_match_set_misc,
  1953. misc_c, outer_ipv6_flow_label, mask);
  1954. MLX5_SET(fte_match_set_misc,
  1955. misc_v, outer_ipv6_flow_label, val);
  1956. }
  1957. }
  1958. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  1959. {
  1960. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  1961. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  1962. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  1963. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  1964. }
  1965. static int check_mpls_supp_fields(u32 field_support, const __be32 *set_mask)
  1966. {
  1967. if (MLX5_GET(fte_match_mpls, set_mask, mpls_label) &&
  1968. !(field_support & MLX5_FIELD_SUPPORT_MPLS_LABEL))
  1969. return -EOPNOTSUPP;
  1970. if (MLX5_GET(fte_match_mpls, set_mask, mpls_exp) &&
  1971. !(field_support & MLX5_FIELD_SUPPORT_MPLS_EXP))
  1972. return -EOPNOTSUPP;
  1973. if (MLX5_GET(fte_match_mpls, set_mask, mpls_s_bos) &&
  1974. !(field_support & MLX5_FIELD_SUPPORT_MPLS_S_BOS))
  1975. return -EOPNOTSUPP;
  1976. if (MLX5_GET(fte_match_mpls, set_mask, mpls_ttl) &&
  1977. !(field_support & MLX5_FIELD_SUPPORT_MPLS_TTL))
  1978. return -EOPNOTSUPP;
  1979. return 0;
  1980. }
  1981. #define LAST_ETH_FIELD vlan_tag
  1982. #define LAST_IB_FIELD sl
  1983. #define LAST_IPV4_FIELD tos
  1984. #define LAST_IPV6_FIELD traffic_class
  1985. #define LAST_TCP_UDP_FIELD src_port
  1986. #define LAST_TUNNEL_FIELD tunnel_id
  1987. #define LAST_FLOW_TAG_FIELD tag_id
  1988. #define LAST_DROP_FIELD size
  1989. #define LAST_COUNTERS_FIELD counters
  1990. /* Field is the last supported field */
  1991. #define FIELDS_NOT_SUPPORTED(filter, field)\
  1992. memchr_inv((void *)&filter.field +\
  1993. sizeof(filter.field), 0,\
  1994. sizeof(filter) -\
  1995. offsetof(typeof(filter), field) -\
  1996. sizeof(filter.field))
  1997. int parse_flow_flow_action(struct mlx5_ib_flow_action *maction,
  1998. bool is_egress,
  1999. struct mlx5_flow_act *action)
  2000. {
  2001. switch (maction->ib_action.type) {
  2002. case IB_FLOW_ACTION_ESP:
  2003. if (action->action & (MLX5_FLOW_CONTEXT_ACTION_ENCRYPT |
  2004. MLX5_FLOW_CONTEXT_ACTION_DECRYPT))
  2005. return -EINVAL;
  2006. /* Currently only AES_GCM keymat is supported by the driver */
  2007. action->esp_id = (uintptr_t)maction->esp_aes_gcm.ctx;
  2008. action->action |= is_egress ?
  2009. MLX5_FLOW_CONTEXT_ACTION_ENCRYPT :
  2010. MLX5_FLOW_CONTEXT_ACTION_DECRYPT;
  2011. return 0;
  2012. case IB_FLOW_ACTION_UNSPECIFIED:
  2013. if (maction->flow_action_raw.sub_type ==
  2014. MLX5_IB_FLOW_ACTION_MODIFY_HEADER) {
  2015. if (action->action & MLX5_FLOW_CONTEXT_ACTION_MOD_HDR)
  2016. return -EINVAL;
  2017. action->action |= MLX5_FLOW_CONTEXT_ACTION_MOD_HDR;
  2018. action->modify_id = maction->flow_action_raw.action_id;
  2019. return 0;
  2020. }
  2021. if (maction->flow_action_raw.sub_type ==
  2022. MLX5_IB_FLOW_ACTION_DECAP) {
  2023. if (action->action & MLX5_FLOW_CONTEXT_ACTION_DECAP)
  2024. return -EINVAL;
  2025. action->action |= MLX5_FLOW_CONTEXT_ACTION_DECAP;
  2026. return 0;
  2027. }
  2028. if (maction->flow_action_raw.sub_type ==
  2029. MLX5_IB_FLOW_ACTION_PACKET_REFORMAT) {
  2030. if (action->action &
  2031. MLX5_FLOW_CONTEXT_ACTION_PACKET_REFORMAT)
  2032. return -EINVAL;
  2033. action->action |=
  2034. MLX5_FLOW_CONTEXT_ACTION_PACKET_REFORMAT;
  2035. action->reformat_id =
  2036. maction->flow_action_raw.action_id;
  2037. return 0;
  2038. }
  2039. /* fall through */
  2040. default:
  2041. return -EOPNOTSUPP;
  2042. }
  2043. }
  2044. static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
  2045. u32 *match_v, const union ib_flow_spec *ib_spec,
  2046. const struct ib_flow_attr *flow_attr,
  2047. struct mlx5_flow_act *action, u32 prev_type)
  2048. {
  2049. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2050. misc_parameters);
  2051. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2052. misc_parameters);
  2053. void *misc_params2_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2054. misc_parameters_2);
  2055. void *misc_params2_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2056. misc_parameters_2);
  2057. void *headers_c;
  2058. void *headers_v;
  2059. int match_ipv;
  2060. int ret;
  2061. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  2062. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2063. inner_headers);
  2064. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2065. inner_headers);
  2066. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2067. ft_field_support.inner_ip_version);
  2068. } else {
  2069. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2070. outer_headers);
  2071. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2072. outer_headers);
  2073. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2074. ft_field_support.outer_ip_version);
  2075. }
  2076. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  2077. case IB_FLOW_SPEC_ETH:
  2078. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  2079. return -EOPNOTSUPP;
  2080. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2081. dmac_47_16),
  2082. ib_spec->eth.mask.dst_mac);
  2083. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2084. dmac_47_16),
  2085. ib_spec->eth.val.dst_mac);
  2086. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2087. smac_47_16),
  2088. ib_spec->eth.mask.src_mac);
  2089. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2090. smac_47_16),
  2091. ib_spec->eth.val.src_mac);
  2092. if (ib_spec->eth.mask.vlan_tag) {
  2093. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2094. cvlan_tag, 1);
  2095. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2096. cvlan_tag, 1);
  2097. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2098. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  2099. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2100. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  2101. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2102. first_cfi,
  2103. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  2104. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2105. first_cfi,
  2106. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  2107. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2108. first_prio,
  2109. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  2110. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2111. first_prio,
  2112. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  2113. }
  2114. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2115. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  2116. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2117. ethertype, ntohs(ib_spec->eth.val.ether_type));
  2118. break;
  2119. case IB_FLOW_SPEC_IPV4:
  2120. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  2121. return -EOPNOTSUPP;
  2122. if (match_ipv) {
  2123. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2124. ip_version, 0xf);
  2125. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2126. ip_version, MLX5_FS_IPV4_VERSION);
  2127. } else {
  2128. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2129. ethertype, 0xffff);
  2130. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2131. ethertype, ETH_P_IP);
  2132. }
  2133. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2134. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2135. &ib_spec->ipv4.mask.src_ip,
  2136. sizeof(ib_spec->ipv4.mask.src_ip));
  2137. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2138. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2139. &ib_spec->ipv4.val.src_ip,
  2140. sizeof(ib_spec->ipv4.val.src_ip));
  2141. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2142. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2143. &ib_spec->ipv4.mask.dst_ip,
  2144. sizeof(ib_spec->ipv4.mask.dst_ip));
  2145. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2146. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2147. &ib_spec->ipv4.val.dst_ip,
  2148. sizeof(ib_spec->ipv4.val.dst_ip));
  2149. set_tos(headers_c, headers_v,
  2150. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  2151. set_proto(headers_c, headers_v,
  2152. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  2153. break;
  2154. case IB_FLOW_SPEC_IPV6:
  2155. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  2156. return -EOPNOTSUPP;
  2157. if (match_ipv) {
  2158. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2159. ip_version, 0xf);
  2160. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2161. ip_version, MLX5_FS_IPV6_VERSION);
  2162. } else {
  2163. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2164. ethertype, 0xffff);
  2165. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2166. ethertype, ETH_P_IPV6);
  2167. }
  2168. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2169. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2170. &ib_spec->ipv6.mask.src_ip,
  2171. sizeof(ib_spec->ipv6.mask.src_ip));
  2172. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2173. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2174. &ib_spec->ipv6.val.src_ip,
  2175. sizeof(ib_spec->ipv6.val.src_ip));
  2176. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2177. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2178. &ib_spec->ipv6.mask.dst_ip,
  2179. sizeof(ib_spec->ipv6.mask.dst_ip));
  2180. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2181. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2182. &ib_spec->ipv6.val.dst_ip,
  2183. sizeof(ib_spec->ipv6.val.dst_ip));
  2184. set_tos(headers_c, headers_v,
  2185. ib_spec->ipv6.mask.traffic_class,
  2186. ib_spec->ipv6.val.traffic_class);
  2187. set_proto(headers_c, headers_v,
  2188. ib_spec->ipv6.mask.next_hdr,
  2189. ib_spec->ipv6.val.next_hdr);
  2190. set_flow_label(misc_params_c, misc_params_v,
  2191. ntohl(ib_spec->ipv6.mask.flow_label),
  2192. ntohl(ib_spec->ipv6.val.flow_label),
  2193. ib_spec->type & IB_FLOW_SPEC_INNER);
  2194. break;
  2195. case IB_FLOW_SPEC_ESP:
  2196. if (ib_spec->esp.mask.seq)
  2197. return -EOPNOTSUPP;
  2198. MLX5_SET(fte_match_set_misc, misc_params_c, outer_esp_spi,
  2199. ntohl(ib_spec->esp.mask.spi));
  2200. MLX5_SET(fte_match_set_misc, misc_params_v, outer_esp_spi,
  2201. ntohl(ib_spec->esp.val.spi));
  2202. break;
  2203. case IB_FLOW_SPEC_TCP:
  2204. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2205. LAST_TCP_UDP_FIELD))
  2206. return -EOPNOTSUPP;
  2207. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2208. 0xff);
  2209. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2210. IPPROTO_TCP);
  2211. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  2212. ntohs(ib_spec->tcp_udp.mask.src_port));
  2213. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  2214. ntohs(ib_spec->tcp_udp.val.src_port));
  2215. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  2216. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2217. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  2218. ntohs(ib_spec->tcp_udp.val.dst_port));
  2219. break;
  2220. case IB_FLOW_SPEC_UDP:
  2221. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2222. LAST_TCP_UDP_FIELD))
  2223. return -EOPNOTSUPP;
  2224. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2225. 0xff);
  2226. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2227. IPPROTO_UDP);
  2228. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  2229. ntohs(ib_spec->tcp_udp.mask.src_port));
  2230. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  2231. ntohs(ib_spec->tcp_udp.val.src_port));
  2232. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  2233. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2234. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  2235. ntohs(ib_spec->tcp_udp.val.dst_port));
  2236. break;
  2237. case IB_FLOW_SPEC_GRE:
  2238. if (ib_spec->gre.mask.c_ks_res0_ver)
  2239. return -EOPNOTSUPP;
  2240. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2241. 0xff);
  2242. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2243. IPPROTO_GRE);
  2244. MLX5_SET(fte_match_set_misc, misc_params_c, gre_protocol,
  2245. ntohs(ib_spec->gre.mask.protocol));
  2246. MLX5_SET(fte_match_set_misc, misc_params_v, gre_protocol,
  2247. ntohs(ib_spec->gre.val.protocol));
  2248. memcpy(MLX5_ADDR_OF(fte_match_set_misc, misc_params_c,
  2249. gre_key_h),
  2250. &ib_spec->gre.mask.key,
  2251. sizeof(ib_spec->gre.mask.key));
  2252. memcpy(MLX5_ADDR_OF(fte_match_set_misc, misc_params_v,
  2253. gre_key_h),
  2254. &ib_spec->gre.val.key,
  2255. sizeof(ib_spec->gre.val.key));
  2256. break;
  2257. case IB_FLOW_SPEC_MPLS:
  2258. switch (prev_type) {
  2259. case IB_FLOW_SPEC_UDP:
  2260. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2261. ft_field_support.outer_first_mpls_over_udp),
  2262. &ib_spec->mpls.mask.tag))
  2263. return -EOPNOTSUPP;
  2264. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2265. outer_first_mpls_over_udp),
  2266. &ib_spec->mpls.val.tag,
  2267. sizeof(ib_spec->mpls.val.tag));
  2268. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2269. outer_first_mpls_over_udp),
  2270. &ib_spec->mpls.mask.tag,
  2271. sizeof(ib_spec->mpls.mask.tag));
  2272. break;
  2273. case IB_FLOW_SPEC_GRE:
  2274. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2275. ft_field_support.outer_first_mpls_over_gre),
  2276. &ib_spec->mpls.mask.tag))
  2277. return -EOPNOTSUPP;
  2278. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2279. outer_first_mpls_over_gre),
  2280. &ib_spec->mpls.val.tag,
  2281. sizeof(ib_spec->mpls.val.tag));
  2282. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2283. outer_first_mpls_over_gre),
  2284. &ib_spec->mpls.mask.tag,
  2285. sizeof(ib_spec->mpls.mask.tag));
  2286. break;
  2287. default:
  2288. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  2289. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2290. ft_field_support.inner_first_mpls),
  2291. &ib_spec->mpls.mask.tag))
  2292. return -EOPNOTSUPP;
  2293. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2294. inner_first_mpls),
  2295. &ib_spec->mpls.val.tag,
  2296. sizeof(ib_spec->mpls.val.tag));
  2297. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2298. inner_first_mpls),
  2299. &ib_spec->mpls.mask.tag,
  2300. sizeof(ib_spec->mpls.mask.tag));
  2301. } else {
  2302. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2303. ft_field_support.outer_first_mpls),
  2304. &ib_spec->mpls.mask.tag))
  2305. return -EOPNOTSUPP;
  2306. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2307. outer_first_mpls),
  2308. &ib_spec->mpls.val.tag,
  2309. sizeof(ib_spec->mpls.val.tag));
  2310. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2311. outer_first_mpls),
  2312. &ib_spec->mpls.mask.tag,
  2313. sizeof(ib_spec->mpls.mask.tag));
  2314. }
  2315. }
  2316. break;
  2317. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  2318. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  2319. LAST_TUNNEL_FIELD))
  2320. return -EOPNOTSUPP;
  2321. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  2322. ntohl(ib_spec->tunnel.mask.tunnel_id));
  2323. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  2324. ntohl(ib_spec->tunnel.val.tunnel_id));
  2325. break;
  2326. case IB_FLOW_SPEC_ACTION_TAG:
  2327. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
  2328. LAST_FLOW_TAG_FIELD))
  2329. return -EOPNOTSUPP;
  2330. if (ib_spec->flow_tag.tag_id >= BIT(24))
  2331. return -EINVAL;
  2332. action->flow_tag = ib_spec->flow_tag.tag_id;
  2333. action->flags |= FLOW_ACT_HAS_TAG;
  2334. break;
  2335. case IB_FLOW_SPEC_ACTION_DROP:
  2336. if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
  2337. LAST_DROP_FIELD))
  2338. return -EOPNOTSUPP;
  2339. action->action |= MLX5_FLOW_CONTEXT_ACTION_DROP;
  2340. break;
  2341. case IB_FLOW_SPEC_ACTION_HANDLE:
  2342. ret = parse_flow_flow_action(to_mflow_act(ib_spec->action.act),
  2343. flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS, action);
  2344. if (ret)
  2345. return ret;
  2346. break;
  2347. case IB_FLOW_SPEC_ACTION_COUNT:
  2348. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_count,
  2349. LAST_COUNTERS_FIELD))
  2350. return -EOPNOTSUPP;
  2351. /* for now support only one counters spec per flow */
  2352. if (action->action & MLX5_FLOW_CONTEXT_ACTION_COUNT)
  2353. return -EINVAL;
  2354. action->counters = ib_spec->flow_count.counters;
  2355. action->action |= MLX5_FLOW_CONTEXT_ACTION_COUNT;
  2356. break;
  2357. default:
  2358. return -EINVAL;
  2359. }
  2360. return 0;
  2361. }
  2362. /* If a flow could catch both multicast and unicast packets,
  2363. * it won't fall into the multicast flow steering table and this rule
  2364. * could steal other multicast packets.
  2365. */
  2366. static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr)
  2367. {
  2368. union ib_flow_spec *flow_spec;
  2369. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  2370. ib_attr->num_of_specs < 1)
  2371. return false;
  2372. flow_spec = (union ib_flow_spec *)(ib_attr + 1);
  2373. if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
  2374. struct ib_flow_spec_ipv4 *ipv4_spec;
  2375. ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
  2376. if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
  2377. return true;
  2378. return false;
  2379. }
  2380. if (flow_spec->type == IB_FLOW_SPEC_ETH) {
  2381. struct ib_flow_spec_eth *eth_spec;
  2382. eth_spec = (struct ib_flow_spec_eth *)flow_spec;
  2383. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  2384. is_multicast_ether_addr(eth_spec->val.dst_mac);
  2385. }
  2386. return false;
  2387. }
  2388. enum valid_spec {
  2389. VALID_SPEC_INVALID,
  2390. VALID_SPEC_VALID,
  2391. VALID_SPEC_NA,
  2392. };
  2393. static enum valid_spec
  2394. is_valid_esp_aes_gcm(struct mlx5_core_dev *mdev,
  2395. const struct mlx5_flow_spec *spec,
  2396. const struct mlx5_flow_act *flow_act,
  2397. bool egress)
  2398. {
  2399. const u32 *match_c = spec->match_criteria;
  2400. bool is_crypto =
  2401. (flow_act->action & (MLX5_FLOW_CONTEXT_ACTION_ENCRYPT |
  2402. MLX5_FLOW_CONTEXT_ACTION_DECRYPT));
  2403. bool is_ipsec = mlx5_fs_is_ipsec_flow(match_c);
  2404. bool is_drop = flow_act->action & MLX5_FLOW_CONTEXT_ACTION_DROP;
  2405. /*
  2406. * Currently only crypto is supported in egress, when regular egress
  2407. * rules would be supported, always return VALID_SPEC_NA.
  2408. */
  2409. if (!is_crypto)
  2410. return VALID_SPEC_NA;
  2411. return is_crypto && is_ipsec &&
  2412. (!egress || (!is_drop && !(flow_act->flags & FLOW_ACT_HAS_TAG))) ?
  2413. VALID_SPEC_VALID : VALID_SPEC_INVALID;
  2414. }
  2415. static bool is_valid_spec(struct mlx5_core_dev *mdev,
  2416. const struct mlx5_flow_spec *spec,
  2417. const struct mlx5_flow_act *flow_act,
  2418. bool egress)
  2419. {
  2420. /* We curretly only support ipsec egress flow */
  2421. return is_valid_esp_aes_gcm(mdev, spec, flow_act, egress) != VALID_SPEC_INVALID;
  2422. }
  2423. static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
  2424. const struct ib_flow_attr *flow_attr,
  2425. bool check_inner)
  2426. {
  2427. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  2428. int match_ipv = check_inner ?
  2429. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2430. ft_field_support.inner_ip_version) :
  2431. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2432. ft_field_support.outer_ip_version);
  2433. int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
  2434. bool ipv4_spec_valid, ipv6_spec_valid;
  2435. unsigned int ip_spec_type = 0;
  2436. bool has_ethertype = false;
  2437. unsigned int spec_index;
  2438. bool mask_valid = true;
  2439. u16 eth_type = 0;
  2440. bool type_valid;
  2441. /* Validate that ethertype is correct */
  2442. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2443. if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
  2444. ib_spec->eth.mask.ether_type) {
  2445. mask_valid = (ib_spec->eth.mask.ether_type ==
  2446. htons(0xffff));
  2447. has_ethertype = true;
  2448. eth_type = ntohs(ib_spec->eth.val.ether_type);
  2449. } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
  2450. (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
  2451. ip_spec_type = ib_spec->type;
  2452. }
  2453. ib_spec = (void *)ib_spec + ib_spec->size;
  2454. }
  2455. type_valid = (!has_ethertype) || (!ip_spec_type);
  2456. if (!type_valid && mask_valid) {
  2457. ipv4_spec_valid = (eth_type == ETH_P_IP) &&
  2458. (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
  2459. ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
  2460. (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
  2461. type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
  2462. (((eth_type == ETH_P_MPLS_UC) ||
  2463. (eth_type == ETH_P_MPLS_MC)) && match_ipv);
  2464. }
  2465. return type_valid;
  2466. }
  2467. static bool is_valid_attr(struct mlx5_core_dev *mdev,
  2468. const struct ib_flow_attr *flow_attr)
  2469. {
  2470. return is_valid_ethertype(mdev, flow_attr, false) &&
  2471. is_valid_ethertype(mdev, flow_attr, true);
  2472. }
  2473. static void put_flow_table(struct mlx5_ib_dev *dev,
  2474. struct mlx5_ib_flow_prio *prio, bool ft_added)
  2475. {
  2476. prio->refcount -= !!ft_added;
  2477. if (!prio->refcount) {
  2478. mlx5_destroy_flow_table(prio->flow_table);
  2479. prio->flow_table = NULL;
  2480. }
  2481. }
  2482. static void counters_clear_description(struct ib_counters *counters)
  2483. {
  2484. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  2485. mutex_lock(&mcounters->mcntrs_mutex);
  2486. kfree(mcounters->counters_data);
  2487. mcounters->counters_data = NULL;
  2488. mcounters->cntrs_max_index = 0;
  2489. mutex_unlock(&mcounters->mcntrs_mutex);
  2490. }
  2491. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  2492. {
  2493. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  2494. struct mlx5_ib_flow_handler,
  2495. ibflow);
  2496. struct mlx5_ib_flow_handler *iter, *tmp;
  2497. struct mlx5_ib_dev *dev = handler->dev;
  2498. mutex_lock(&dev->flow_db->lock);
  2499. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  2500. mlx5_del_flow_rules(iter->rule);
  2501. put_flow_table(dev, iter->prio, true);
  2502. list_del(&iter->list);
  2503. kfree(iter);
  2504. }
  2505. mlx5_del_flow_rules(handler->rule);
  2506. put_flow_table(dev, handler->prio, true);
  2507. if (handler->ibcounters &&
  2508. atomic_read(&handler->ibcounters->usecnt) == 1)
  2509. counters_clear_description(handler->ibcounters);
  2510. mutex_unlock(&dev->flow_db->lock);
  2511. if (handler->flow_matcher)
  2512. atomic_dec(&handler->flow_matcher->usecnt);
  2513. kfree(handler);
  2514. return 0;
  2515. }
  2516. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  2517. {
  2518. priority *= 2;
  2519. if (!dont_trap)
  2520. priority++;
  2521. return priority;
  2522. }
  2523. enum flow_table_type {
  2524. MLX5_IB_FT_RX,
  2525. MLX5_IB_FT_TX
  2526. };
  2527. #define MLX5_FS_MAX_TYPES 6
  2528. #define MLX5_FS_MAX_ENTRIES BIT(16)
  2529. static struct mlx5_ib_flow_prio *_get_prio(struct mlx5_flow_namespace *ns,
  2530. struct mlx5_ib_flow_prio *prio,
  2531. int priority,
  2532. int num_entries, int num_groups,
  2533. u32 flags)
  2534. {
  2535. struct mlx5_flow_table *ft;
  2536. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  2537. num_entries,
  2538. num_groups,
  2539. 0, flags);
  2540. if (IS_ERR(ft))
  2541. return ERR_CAST(ft);
  2542. prio->flow_table = ft;
  2543. prio->refcount = 0;
  2544. return prio;
  2545. }
  2546. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  2547. struct ib_flow_attr *flow_attr,
  2548. enum flow_table_type ft_type)
  2549. {
  2550. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  2551. struct mlx5_flow_namespace *ns = NULL;
  2552. struct mlx5_ib_flow_prio *prio;
  2553. struct mlx5_flow_table *ft;
  2554. int max_table_size;
  2555. int num_entries;
  2556. int num_groups;
  2557. u32 flags = 0;
  2558. int priority;
  2559. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2560. log_max_ft_size));
  2561. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2562. enum mlx5_flow_namespace_type fn_type;
  2563. if (flow_is_multicast_only(flow_attr) &&
  2564. !dont_trap)
  2565. priority = MLX5_IB_FLOW_MCAST_PRIO;
  2566. else
  2567. priority = ib_prio_to_core_prio(flow_attr->priority,
  2568. dont_trap);
  2569. if (ft_type == MLX5_IB_FT_RX) {
  2570. fn_type = MLX5_FLOW_NAMESPACE_BYPASS;
  2571. prio = &dev->flow_db->prios[priority];
  2572. if (!dev->rep &&
  2573. MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, decap))
  2574. flags |= MLX5_FLOW_TABLE_TUNNEL_EN_DECAP;
  2575. if (!dev->rep &&
  2576. MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2577. reformat_l3_tunnel_to_l2))
  2578. flags |= MLX5_FLOW_TABLE_TUNNEL_EN_REFORMAT;
  2579. } else {
  2580. max_table_size =
  2581. BIT(MLX5_CAP_FLOWTABLE_NIC_TX(dev->mdev,
  2582. log_max_ft_size));
  2583. fn_type = MLX5_FLOW_NAMESPACE_EGRESS;
  2584. prio = &dev->flow_db->egress_prios[priority];
  2585. if (!dev->rep &&
  2586. MLX5_CAP_FLOWTABLE_NIC_TX(dev->mdev, reformat))
  2587. flags |= MLX5_FLOW_TABLE_TUNNEL_EN_REFORMAT;
  2588. }
  2589. ns = mlx5_get_flow_namespace(dev->mdev, fn_type);
  2590. num_entries = MLX5_FS_MAX_ENTRIES;
  2591. num_groups = MLX5_FS_MAX_TYPES;
  2592. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2593. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2594. ns = mlx5_get_flow_namespace(dev->mdev,
  2595. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  2596. build_leftovers_ft_param(&priority,
  2597. &num_entries,
  2598. &num_groups);
  2599. prio = &dev->flow_db->prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  2600. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2601. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  2602. allow_sniffer_and_nic_rx_shared_tir))
  2603. return ERR_PTR(-ENOTSUPP);
  2604. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  2605. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  2606. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  2607. prio = &dev->flow_db->sniffer[ft_type];
  2608. priority = 0;
  2609. num_entries = 1;
  2610. num_groups = 1;
  2611. }
  2612. if (!ns)
  2613. return ERR_PTR(-ENOTSUPP);
  2614. if (num_entries > max_table_size)
  2615. return ERR_PTR(-ENOMEM);
  2616. ft = prio->flow_table;
  2617. if (!ft)
  2618. return _get_prio(ns, prio, priority, num_entries, num_groups,
  2619. flags);
  2620. return prio;
  2621. }
  2622. static void set_underlay_qp(struct mlx5_ib_dev *dev,
  2623. struct mlx5_flow_spec *spec,
  2624. u32 underlay_qpn)
  2625. {
  2626. void *misc_params_c = MLX5_ADDR_OF(fte_match_param,
  2627. spec->match_criteria,
  2628. misc_parameters);
  2629. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2630. misc_parameters);
  2631. if (underlay_qpn &&
  2632. MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2633. ft_field_support.bth_dst_qp)) {
  2634. MLX5_SET(fte_match_set_misc,
  2635. misc_params_v, bth_dst_qp, underlay_qpn);
  2636. MLX5_SET(fte_match_set_misc,
  2637. misc_params_c, bth_dst_qp, 0xffffff);
  2638. }
  2639. }
  2640. static int read_flow_counters(struct ib_device *ibdev,
  2641. struct mlx5_read_counters_attr *read_attr)
  2642. {
  2643. struct mlx5_fc *fc = read_attr->hw_cntrs_hndl;
  2644. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2645. return mlx5_fc_query(dev->mdev, fc,
  2646. &read_attr->out[IB_COUNTER_PACKETS],
  2647. &read_attr->out[IB_COUNTER_BYTES]);
  2648. }
  2649. /* flow counters currently expose two counters packets and bytes */
  2650. #define FLOW_COUNTERS_NUM 2
  2651. static int counters_set_description(struct ib_counters *counters,
  2652. enum mlx5_ib_counters_type counters_type,
  2653. struct mlx5_ib_flow_counters_desc *desc_data,
  2654. u32 ncounters)
  2655. {
  2656. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  2657. u32 cntrs_max_index = 0;
  2658. int i;
  2659. if (counters_type != MLX5_IB_COUNTERS_FLOW)
  2660. return -EINVAL;
  2661. /* init the fields for the object */
  2662. mcounters->type = counters_type;
  2663. mcounters->read_counters = read_flow_counters;
  2664. mcounters->counters_num = FLOW_COUNTERS_NUM;
  2665. mcounters->ncounters = ncounters;
  2666. /* each counter entry have both description and index pair */
  2667. for (i = 0; i < ncounters; i++) {
  2668. if (desc_data[i].description > IB_COUNTER_BYTES)
  2669. return -EINVAL;
  2670. if (cntrs_max_index <= desc_data[i].index)
  2671. cntrs_max_index = desc_data[i].index + 1;
  2672. }
  2673. mutex_lock(&mcounters->mcntrs_mutex);
  2674. mcounters->counters_data = desc_data;
  2675. mcounters->cntrs_max_index = cntrs_max_index;
  2676. mutex_unlock(&mcounters->mcntrs_mutex);
  2677. return 0;
  2678. }
  2679. #define MAX_COUNTERS_NUM (USHRT_MAX / (sizeof(u32) * 2))
  2680. static int flow_counters_set_data(struct ib_counters *ibcounters,
  2681. struct mlx5_ib_create_flow *ucmd)
  2682. {
  2683. struct mlx5_ib_mcounters *mcounters = to_mcounters(ibcounters);
  2684. struct mlx5_ib_flow_counters_data *cntrs_data = NULL;
  2685. struct mlx5_ib_flow_counters_desc *desc_data = NULL;
  2686. bool hw_hndl = false;
  2687. int ret = 0;
  2688. if (ucmd && ucmd->ncounters_data != 0) {
  2689. cntrs_data = ucmd->data;
  2690. if (cntrs_data->ncounters > MAX_COUNTERS_NUM)
  2691. return -EINVAL;
  2692. desc_data = kcalloc(cntrs_data->ncounters,
  2693. sizeof(*desc_data),
  2694. GFP_KERNEL);
  2695. if (!desc_data)
  2696. return -ENOMEM;
  2697. if (copy_from_user(desc_data,
  2698. u64_to_user_ptr(cntrs_data->counters_data),
  2699. sizeof(*desc_data) * cntrs_data->ncounters)) {
  2700. ret = -EFAULT;
  2701. goto free;
  2702. }
  2703. }
  2704. if (!mcounters->hw_cntrs_hndl) {
  2705. mcounters->hw_cntrs_hndl = mlx5_fc_create(
  2706. to_mdev(ibcounters->device)->mdev, false);
  2707. if (IS_ERR(mcounters->hw_cntrs_hndl)) {
  2708. ret = PTR_ERR(mcounters->hw_cntrs_hndl);
  2709. goto free;
  2710. }
  2711. hw_hndl = true;
  2712. }
  2713. if (desc_data) {
  2714. /* counters already bound to at least one flow */
  2715. if (mcounters->cntrs_max_index) {
  2716. ret = -EINVAL;
  2717. goto free_hndl;
  2718. }
  2719. ret = counters_set_description(ibcounters,
  2720. MLX5_IB_COUNTERS_FLOW,
  2721. desc_data,
  2722. cntrs_data->ncounters);
  2723. if (ret)
  2724. goto free_hndl;
  2725. } else if (!mcounters->cntrs_max_index) {
  2726. /* counters not bound yet, must have udata passed */
  2727. ret = -EINVAL;
  2728. goto free_hndl;
  2729. }
  2730. return 0;
  2731. free_hndl:
  2732. if (hw_hndl) {
  2733. mlx5_fc_destroy(to_mdev(ibcounters->device)->mdev,
  2734. mcounters->hw_cntrs_hndl);
  2735. mcounters->hw_cntrs_hndl = NULL;
  2736. }
  2737. free:
  2738. kfree(desc_data);
  2739. return ret;
  2740. }
  2741. static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev,
  2742. struct mlx5_ib_flow_prio *ft_prio,
  2743. const struct ib_flow_attr *flow_attr,
  2744. struct mlx5_flow_destination *dst,
  2745. u32 underlay_qpn,
  2746. struct mlx5_ib_create_flow *ucmd)
  2747. {
  2748. struct mlx5_flow_table *ft = ft_prio->flow_table;
  2749. struct mlx5_ib_flow_handler *handler;
  2750. struct mlx5_flow_act flow_act = {.flow_tag = MLX5_FS_DEFAULT_FLOW_TAG};
  2751. struct mlx5_flow_spec *spec;
  2752. struct mlx5_flow_destination dest_arr[2] = {};
  2753. struct mlx5_flow_destination *rule_dst = dest_arr;
  2754. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  2755. unsigned int spec_index;
  2756. u32 prev_type = 0;
  2757. int err = 0;
  2758. int dest_num = 0;
  2759. bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS;
  2760. if (!is_valid_attr(dev->mdev, flow_attr))
  2761. return ERR_PTR(-EINVAL);
  2762. if (dev->rep && is_egress)
  2763. return ERR_PTR(-EINVAL);
  2764. spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
  2765. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  2766. if (!handler || !spec) {
  2767. err = -ENOMEM;
  2768. goto free;
  2769. }
  2770. INIT_LIST_HEAD(&handler->list);
  2771. if (dst) {
  2772. memcpy(&dest_arr[0], dst, sizeof(*dst));
  2773. dest_num++;
  2774. }
  2775. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2776. err = parse_flow_attr(dev->mdev, spec->match_criteria,
  2777. spec->match_value,
  2778. ib_flow, flow_attr, &flow_act,
  2779. prev_type);
  2780. if (err < 0)
  2781. goto free;
  2782. prev_type = ((union ib_flow_spec *)ib_flow)->type;
  2783. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  2784. }
  2785. if (!flow_is_multicast_only(flow_attr))
  2786. set_underlay_qp(dev, spec, underlay_qpn);
  2787. if (dev->rep) {
  2788. void *misc;
  2789. misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2790. misc_parameters);
  2791. MLX5_SET(fte_match_set_misc, misc, source_port,
  2792. dev->rep->vport);
  2793. misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria,
  2794. misc_parameters);
  2795. MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
  2796. }
  2797. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  2798. if (is_egress &&
  2799. !is_valid_spec(dev->mdev, spec, &flow_act, is_egress)) {
  2800. err = -EINVAL;
  2801. goto free;
  2802. }
  2803. if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_COUNT) {
  2804. struct mlx5_ib_mcounters *mcounters;
  2805. err = flow_counters_set_data(flow_act.counters, ucmd);
  2806. if (err)
  2807. goto free;
  2808. mcounters = to_mcounters(flow_act.counters);
  2809. handler->ibcounters = flow_act.counters;
  2810. dest_arr[dest_num].type =
  2811. MLX5_FLOW_DESTINATION_TYPE_COUNTER;
  2812. dest_arr[dest_num].counter_id =
  2813. mlx5_fc_id(mcounters->hw_cntrs_hndl);
  2814. dest_num++;
  2815. }
  2816. if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_DROP) {
  2817. if (!(flow_act.action & MLX5_FLOW_CONTEXT_ACTION_COUNT)) {
  2818. rule_dst = NULL;
  2819. dest_num = 0;
  2820. }
  2821. } else {
  2822. if (is_egress)
  2823. flow_act.action |= MLX5_FLOW_CONTEXT_ACTION_ALLOW;
  2824. else
  2825. flow_act.action |=
  2826. dest_num ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  2827. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  2828. }
  2829. if ((flow_act.flags & FLOW_ACT_HAS_TAG) &&
  2830. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2831. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  2832. mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
  2833. flow_act.flow_tag, flow_attr->type);
  2834. err = -EINVAL;
  2835. goto free;
  2836. }
  2837. handler->rule = mlx5_add_flow_rules(ft, spec,
  2838. &flow_act,
  2839. rule_dst, dest_num);
  2840. if (IS_ERR(handler->rule)) {
  2841. err = PTR_ERR(handler->rule);
  2842. goto free;
  2843. }
  2844. ft_prio->refcount++;
  2845. handler->prio = ft_prio;
  2846. handler->dev = dev;
  2847. ft_prio->flow_table = ft;
  2848. free:
  2849. if (err && handler) {
  2850. if (handler->ibcounters &&
  2851. atomic_read(&handler->ibcounters->usecnt) == 1)
  2852. counters_clear_description(handler->ibcounters);
  2853. kfree(handler);
  2854. }
  2855. kvfree(spec);
  2856. return err ? ERR_PTR(err) : handler;
  2857. }
  2858. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  2859. struct mlx5_ib_flow_prio *ft_prio,
  2860. const struct ib_flow_attr *flow_attr,
  2861. struct mlx5_flow_destination *dst)
  2862. {
  2863. return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0, NULL);
  2864. }
  2865. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  2866. struct mlx5_ib_flow_prio *ft_prio,
  2867. struct ib_flow_attr *flow_attr,
  2868. struct mlx5_flow_destination *dst)
  2869. {
  2870. struct mlx5_ib_flow_handler *handler_dst = NULL;
  2871. struct mlx5_ib_flow_handler *handler = NULL;
  2872. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  2873. if (!IS_ERR(handler)) {
  2874. handler_dst = create_flow_rule(dev, ft_prio,
  2875. flow_attr, dst);
  2876. if (IS_ERR(handler_dst)) {
  2877. mlx5_del_flow_rules(handler->rule);
  2878. ft_prio->refcount--;
  2879. kfree(handler);
  2880. handler = handler_dst;
  2881. } else {
  2882. list_add(&handler_dst->list, &handler->list);
  2883. }
  2884. }
  2885. return handler;
  2886. }
  2887. enum {
  2888. LEFTOVERS_MC,
  2889. LEFTOVERS_UC,
  2890. };
  2891. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  2892. struct mlx5_ib_flow_prio *ft_prio,
  2893. struct ib_flow_attr *flow_attr,
  2894. struct mlx5_flow_destination *dst)
  2895. {
  2896. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  2897. struct mlx5_ib_flow_handler *handler = NULL;
  2898. static struct {
  2899. struct ib_flow_attr flow_attr;
  2900. struct ib_flow_spec_eth eth_flow;
  2901. } leftovers_specs[] = {
  2902. [LEFTOVERS_MC] = {
  2903. .flow_attr = {
  2904. .num_of_specs = 1,
  2905. .size = sizeof(leftovers_specs[0])
  2906. },
  2907. .eth_flow = {
  2908. .type = IB_FLOW_SPEC_ETH,
  2909. .size = sizeof(struct ib_flow_spec_eth),
  2910. .mask = {.dst_mac = {0x1} },
  2911. .val = {.dst_mac = {0x1} }
  2912. }
  2913. },
  2914. [LEFTOVERS_UC] = {
  2915. .flow_attr = {
  2916. .num_of_specs = 1,
  2917. .size = sizeof(leftovers_specs[0])
  2918. },
  2919. .eth_flow = {
  2920. .type = IB_FLOW_SPEC_ETH,
  2921. .size = sizeof(struct ib_flow_spec_eth),
  2922. .mask = {.dst_mac = {0x1} },
  2923. .val = {.dst_mac = {} }
  2924. }
  2925. }
  2926. };
  2927. handler = create_flow_rule(dev, ft_prio,
  2928. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  2929. dst);
  2930. if (!IS_ERR(handler) &&
  2931. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  2932. handler_ucast = create_flow_rule(dev, ft_prio,
  2933. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  2934. dst);
  2935. if (IS_ERR(handler_ucast)) {
  2936. mlx5_del_flow_rules(handler->rule);
  2937. ft_prio->refcount--;
  2938. kfree(handler);
  2939. handler = handler_ucast;
  2940. } else {
  2941. list_add(&handler_ucast->list, &handler->list);
  2942. }
  2943. }
  2944. return handler;
  2945. }
  2946. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  2947. struct mlx5_ib_flow_prio *ft_rx,
  2948. struct mlx5_ib_flow_prio *ft_tx,
  2949. struct mlx5_flow_destination *dst)
  2950. {
  2951. struct mlx5_ib_flow_handler *handler_rx;
  2952. struct mlx5_ib_flow_handler *handler_tx;
  2953. int err;
  2954. static const struct ib_flow_attr flow_attr = {
  2955. .num_of_specs = 0,
  2956. .size = sizeof(flow_attr)
  2957. };
  2958. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  2959. if (IS_ERR(handler_rx)) {
  2960. err = PTR_ERR(handler_rx);
  2961. goto err;
  2962. }
  2963. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  2964. if (IS_ERR(handler_tx)) {
  2965. err = PTR_ERR(handler_tx);
  2966. goto err_tx;
  2967. }
  2968. list_add(&handler_tx->list, &handler_rx->list);
  2969. return handler_rx;
  2970. err_tx:
  2971. mlx5_del_flow_rules(handler_rx->rule);
  2972. ft_rx->refcount--;
  2973. kfree(handler_rx);
  2974. err:
  2975. return ERR_PTR(err);
  2976. }
  2977. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  2978. struct ib_flow_attr *flow_attr,
  2979. int domain,
  2980. struct ib_udata *udata)
  2981. {
  2982. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2983. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2984. struct mlx5_ib_flow_handler *handler = NULL;
  2985. struct mlx5_flow_destination *dst = NULL;
  2986. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  2987. struct mlx5_ib_flow_prio *ft_prio;
  2988. bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS;
  2989. struct mlx5_ib_create_flow *ucmd = NULL, ucmd_hdr;
  2990. size_t min_ucmd_sz, required_ucmd_sz;
  2991. int err;
  2992. int underlay_qpn;
  2993. if (udata && udata->inlen) {
  2994. min_ucmd_sz = offsetof(typeof(ucmd_hdr), reserved) +
  2995. sizeof(ucmd_hdr.reserved);
  2996. if (udata->inlen < min_ucmd_sz)
  2997. return ERR_PTR(-EOPNOTSUPP);
  2998. err = ib_copy_from_udata(&ucmd_hdr, udata, min_ucmd_sz);
  2999. if (err)
  3000. return ERR_PTR(err);
  3001. /* currently supports only one counters data */
  3002. if (ucmd_hdr.ncounters_data > 1)
  3003. return ERR_PTR(-EINVAL);
  3004. required_ucmd_sz = min_ucmd_sz +
  3005. sizeof(struct mlx5_ib_flow_counters_data) *
  3006. ucmd_hdr.ncounters_data;
  3007. if (udata->inlen > required_ucmd_sz &&
  3008. !ib_is_udata_cleared(udata, required_ucmd_sz,
  3009. udata->inlen - required_ucmd_sz))
  3010. return ERR_PTR(-EOPNOTSUPP);
  3011. ucmd = kzalloc(required_ucmd_sz, GFP_KERNEL);
  3012. if (!ucmd)
  3013. return ERR_PTR(-ENOMEM);
  3014. err = ib_copy_from_udata(ucmd, udata, required_ucmd_sz);
  3015. if (err)
  3016. goto free_ucmd;
  3017. }
  3018. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO) {
  3019. err = -ENOMEM;
  3020. goto free_ucmd;
  3021. }
  3022. if (domain != IB_FLOW_DOMAIN_USER ||
  3023. flow_attr->port > dev->num_ports ||
  3024. (flow_attr->flags & ~(IB_FLOW_ATTR_FLAGS_DONT_TRAP |
  3025. IB_FLOW_ATTR_FLAGS_EGRESS))) {
  3026. err = -EINVAL;
  3027. goto free_ucmd;
  3028. }
  3029. if (is_egress &&
  3030. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  3031. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  3032. err = -EINVAL;
  3033. goto free_ucmd;
  3034. }
  3035. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  3036. if (!dst) {
  3037. err = -ENOMEM;
  3038. goto free_ucmd;
  3039. }
  3040. mutex_lock(&dev->flow_db->lock);
  3041. ft_prio = get_flow_table(dev, flow_attr,
  3042. is_egress ? MLX5_IB_FT_TX : MLX5_IB_FT_RX);
  3043. if (IS_ERR(ft_prio)) {
  3044. err = PTR_ERR(ft_prio);
  3045. goto unlock;
  3046. }
  3047. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  3048. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  3049. if (IS_ERR(ft_prio_tx)) {
  3050. err = PTR_ERR(ft_prio_tx);
  3051. ft_prio_tx = NULL;
  3052. goto destroy_ft;
  3053. }
  3054. }
  3055. if (is_egress) {
  3056. dst->type = MLX5_FLOW_DESTINATION_TYPE_PORT;
  3057. } else {
  3058. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  3059. if (mqp->flags & MLX5_IB_QP_RSS)
  3060. dst->tir_num = mqp->rss_qp.tirn;
  3061. else
  3062. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  3063. }
  3064. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  3065. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  3066. handler = create_dont_trap_rule(dev, ft_prio,
  3067. flow_attr, dst);
  3068. } else {
  3069. underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ?
  3070. mqp->underlay_qpn : 0;
  3071. handler = _create_flow_rule(dev, ft_prio, flow_attr,
  3072. dst, underlay_qpn, ucmd);
  3073. }
  3074. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  3075. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  3076. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  3077. dst);
  3078. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  3079. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  3080. } else {
  3081. err = -EINVAL;
  3082. goto destroy_ft;
  3083. }
  3084. if (IS_ERR(handler)) {
  3085. err = PTR_ERR(handler);
  3086. handler = NULL;
  3087. goto destroy_ft;
  3088. }
  3089. mutex_unlock(&dev->flow_db->lock);
  3090. kfree(dst);
  3091. kfree(ucmd);
  3092. return &handler->ibflow;
  3093. destroy_ft:
  3094. put_flow_table(dev, ft_prio, false);
  3095. if (ft_prio_tx)
  3096. put_flow_table(dev, ft_prio_tx, false);
  3097. unlock:
  3098. mutex_unlock(&dev->flow_db->lock);
  3099. kfree(dst);
  3100. free_ucmd:
  3101. kfree(ucmd);
  3102. return ERR_PTR(err);
  3103. }
  3104. static struct mlx5_ib_flow_prio *
  3105. _get_flow_table(struct mlx5_ib_dev *dev,
  3106. struct mlx5_ib_flow_matcher *fs_matcher,
  3107. bool mcast)
  3108. {
  3109. struct mlx5_flow_namespace *ns = NULL;
  3110. struct mlx5_ib_flow_prio *prio;
  3111. int max_table_size;
  3112. u32 flags = 0;
  3113. int priority;
  3114. if (fs_matcher->ns_type == MLX5_FLOW_NAMESPACE_BYPASS) {
  3115. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  3116. log_max_ft_size));
  3117. if (MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, decap))
  3118. flags |= MLX5_FLOW_TABLE_TUNNEL_EN_DECAP;
  3119. if (MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  3120. reformat_l3_tunnel_to_l2))
  3121. flags |= MLX5_FLOW_TABLE_TUNNEL_EN_REFORMAT;
  3122. } else { /* Can only be MLX5_FLOW_NAMESPACE_EGRESS */
  3123. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_TX(dev->mdev,
  3124. log_max_ft_size));
  3125. if (MLX5_CAP_FLOWTABLE_NIC_TX(dev->mdev, reformat))
  3126. flags |= MLX5_FLOW_TABLE_TUNNEL_EN_REFORMAT;
  3127. }
  3128. if (max_table_size < MLX5_FS_MAX_ENTRIES)
  3129. return ERR_PTR(-ENOMEM);
  3130. if (mcast)
  3131. priority = MLX5_IB_FLOW_MCAST_PRIO;
  3132. else
  3133. priority = ib_prio_to_core_prio(fs_matcher->priority, false);
  3134. ns = mlx5_get_flow_namespace(dev->mdev, fs_matcher->ns_type);
  3135. if (!ns)
  3136. return ERR_PTR(-ENOTSUPP);
  3137. if (fs_matcher->ns_type == MLX5_FLOW_NAMESPACE_BYPASS)
  3138. prio = &dev->flow_db->prios[priority];
  3139. else
  3140. prio = &dev->flow_db->egress_prios[priority];
  3141. if (prio->flow_table)
  3142. return prio;
  3143. return _get_prio(ns, prio, priority, MLX5_FS_MAX_ENTRIES,
  3144. MLX5_FS_MAX_TYPES, flags);
  3145. }
  3146. static struct mlx5_ib_flow_handler *
  3147. _create_raw_flow_rule(struct mlx5_ib_dev *dev,
  3148. struct mlx5_ib_flow_prio *ft_prio,
  3149. struct mlx5_flow_destination *dst,
  3150. struct mlx5_ib_flow_matcher *fs_matcher,
  3151. struct mlx5_flow_act *flow_act,
  3152. void *cmd_in, int inlen)
  3153. {
  3154. struct mlx5_ib_flow_handler *handler;
  3155. struct mlx5_flow_spec *spec;
  3156. struct mlx5_flow_table *ft = ft_prio->flow_table;
  3157. int err = 0;
  3158. spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
  3159. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  3160. if (!handler || !spec) {
  3161. err = -ENOMEM;
  3162. goto free;
  3163. }
  3164. INIT_LIST_HEAD(&handler->list);
  3165. memcpy(spec->match_value, cmd_in, inlen);
  3166. memcpy(spec->match_criteria, fs_matcher->matcher_mask.match_params,
  3167. fs_matcher->mask_len);
  3168. spec->match_criteria_enable = fs_matcher->match_criteria_enable;
  3169. handler->rule = mlx5_add_flow_rules(ft, spec,
  3170. flow_act, dst, 1);
  3171. if (IS_ERR(handler->rule)) {
  3172. err = PTR_ERR(handler->rule);
  3173. goto free;
  3174. }
  3175. ft_prio->refcount++;
  3176. handler->prio = ft_prio;
  3177. handler->dev = dev;
  3178. ft_prio->flow_table = ft;
  3179. free:
  3180. if (err)
  3181. kfree(handler);
  3182. kvfree(spec);
  3183. return err ? ERR_PTR(err) : handler;
  3184. }
  3185. static bool raw_fs_is_multicast(struct mlx5_ib_flow_matcher *fs_matcher,
  3186. void *match_v)
  3187. {
  3188. void *match_c;
  3189. void *match_v_set_lyr_2_4, *match_c_set_lyr_2_4;
  3190. void *dmac, *dmac_mask;
  3191. void *ipv4, *ipv4_mask;
  3192. if (!(fs_matcher->match_criteria_enable &
  3193. (1 << MATCH_CRITERIA_ENABLE_OUTER_BIT)))
  3194. return false;
  3195. match_c = fs_matcher->matcher_mask.match_params;
  3196. match_v_set_lyr_2_4 = MLX5_ADDR_OF(fte_match_param, match_v,
  3197. outer_headers);
  3198. match_c_set_lyr_2_4 = MLX5_ADDR_OF(fte_match_param, match_c,
  3199. outer_headers);
  3200. dmac = MLX5_ADDR_OF(fte_match_set_lyr_2_4, match_v_set_lyr_2_4,
  3201. dmac_47_16);
  3202. dmac_mask = MLX5_ADDR_OF(fte_match_set_lyr_2_4, match_c_set_lyr_2_4,
  3203. dmac_47_16);
  3204. if (is_multicast_ether_addr(dmac) &&
  3205. is_multicast_ether_addr(dmac_mask))
  3206. return true;
  3207. ipv4 = MLX5_ADDR_OF(fte_match_set_lyr_2_4, match_v_set_lyr_2_4,
  3208. dst_ipv4_dst_ipv6.ipv4_layout.ipv4);
  3209. ipv4_mask = MLX5_ADDR_OF(fte_match_set_lyr_2_4, match_c_set_lyr_2_4,
  3210. dst_ipv4_dst_ipv6.ipv4_layout.ipv4);
  3211. if (ipv4_is_multicast(*(__be32 *)(ipv4)) &&
  3212. ipv4_is_multicast(*(__be32 *)(ipv4_mask)))
  3213. return true;
  3214. return false;
  3215. }
  3216. struct mlx5_ib_flow_handler *
  3217. mlx5_ib_raw_fs_rule_add(struct mlx5_ib_dev *dev,
  3218. struct mlx5_ib_flow_matcher *fs_matcher,
  3219. struct mlx5_flow_act *flow_act,
  3220. void *cmd_in, int inlen, int dest_id,
  3221. int dest_type)
  3222. {
  3223. struct mlx5_flow_destination *dst;
  3224. struct mlx5_ib_flow_prio *ft_prio;
  3225. struct mlx5_ib_flow_handler *handler;
  3226. bool mcast;
  3227. int err;
  3228. if (fs_matcher->flow_type != MLX5_IB_FLOW_TYPE_NORMAL)
  3229. return ERR_PTR(-EOPNOTSUPP);
  3230. if (fs_matcher->priority > MLX5_IB_FLOW_LAST_PRIO)
  3231. return ERR_PTR(-ENOMEM);
  3232. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  3233. if (!dst)
  3234. return ERR_PTR(-ENOMEM);
  3235. mcast = raw_fs_is_multicast(fs_matcher, cmd_in);
  3236. mutex_lock(&dev->flow_db->lock);
  3237. ft_prio = _get_flow_table(dev, fs_matcher, mcast);
  3238. if (IS_ERR(ft_prio)) {
  3239. err = PTR_ERR(ft_prio);
  3240. goto unlock;
  3241. }
  3242. if (dest_type == MLX5_FLOW_DESTINATION_TYPE_TIR) {
  3243. dst->type = dest_type;
  3244. dst->tir_num = dest_id;
  3245. flow_act->action |= MLX5_FLOW_CONTEXT_ACTION_FWD_DEST;
  3246. } else if (dest_type == MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE) {
  3247. dst->type = MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE_NUM;
  3248. dst->ft_num = dest_id;
  3249. flow_act->action |= MLX5_FLOW_CONTEXT_ACTION_FWD_DEST;
  3250. } else {
  3251. dst->type = MLX5_FLOW_DESTINATION_TYPE_PORT;
  3252. flow_act->action |= MLX5_FLOW_CONTEXT_ACTION_ALLOW;
  3253. }
  3254. handler = _create_raw_flow_rule(dev, ft_prio, dst, fs_matcher, flow_act,
  3255. cmd_in, inlen);
  3256. if (IS_ERR(handler)) {
  3257. err = PTR_ERR(handler);
  3258. goto destroy_ft;
  3259. }
  3260. mutex_unlock(&dev->flow_db->lock);
  3261. atomic_inc(&fs_matcher->usecnt);
  3262. handler->flow_matcher = fs_matcher;
  3263. kfree(dst);
  3264. return handler;
  3265. destroy_ft:
  3266. put_flow_table(dev, ft_prio, false);
  3267. unlock:
  3268. mutex_unlock(&dev->flow_db->lock);
  3269. kfree(dst);
  3270. return ERR_PTR(err);
  3271. }
  3272. static u32 mlx5_ib_flow_action_flags_to_accel_xfrm_flags(u32 mlx5_flags)
  3273. {
  3274. u32 flags = 0;
  3275. if (mlx5_flags & MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA)
  3276. flags |= MLX5_ACCEL_XFRM_FLAG_REQUIRE_METADATA;
  3277. return flags;
  3278. }
  3279. #define MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA
  3280. static struct ib_flow_action *
  3281. mlx5_ib_create_flow_action_esp(struct ib_device *device,
  3282. const struct ib_flow_action_attrs_esp *attr,
  3283. struct uverbs_attr_bundle *attrs)
  3284. {
  3285. struct mlx5_ib_dev *mdev = to_mdev(device);
  3286. struct ib_uverbs_flow_action_esp_keymat_aes_gcm *aes_gcm;
  3287. struct mlx5_accel_esp_xfrm_attrs accel_attrs = {};
  3288. struct mlx5_ib_flow_action *action;
  3289. u64 action_flags;
  3290. u64 flags;
  3291. int err = 0;
  3292. err = uverbs_get_flags64(
  3293. &action_flags, attrs, MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS,
  3294. ((MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED << 1) - 1));
  3295. if (err)
  3296. return ERR_PTR(err);
  3297. flags = mlx5_ib_flow_action_flags_to_accel_xfrm_flags(action_flags);
  3298. /* We current only support a subset of the standard features. Only a
  3299. * keymat of type AES_GCM, with icv_len == 16, iv_algo == SEQ and esn
  3300. * (with overlap). Full offload mode isn't supported.
  3301. */
  3302. if (!attr->keymat || attr->replay || attr->encap ||
  3303. attr->spi || attr->seq || attr->tfc_pad ||
  3304. attr->hard_limit_pkts ||
  3305. (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  3306. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT)))
  3307. return ERR_PTR(-EOPNOTSUPP);
  3308. if (attr->keymat->protocol !=
  3309. IB_UVERBS_FLOW_ACTION_ESP_KEYMAT_AES_GCM)
  3310. return ERR_PTR(-EOPNOTSUPP);
  3311. aes_gcm = &attr->keymat->keymat.aes_gcm;
  3312. if (aes_gcm->icv_len != 16 ||
  3313. aes_gcm->iv_algo != IB_UVERBS_FLOW_ACTION_IV_ALGO_SEQ)
  3314. return ERR_PTR(-EOPNOTSUPP);
  3315. action = kmalloc(sizeof(*action), GFP_KERNEL);
  3316. if (!action)
  3317. return ERR_PTR(-ENOMEM);
  3318. action->esp_aes_gcm.ib_flags = attr->flags;
  3319. memcpy(&accel_attrs.keymat.aes_gcm.aes_key, &aes_gcm->aes_key,
  3320. sizeof(accel_attrs.keymat.aes_gcm.aes_key));
  3321. accel_attrs.keymat.aes_gcm.key_len = aes_gcm->key_len * 8;
  3322. memcpy(&accel_attrs.keymat.aes_gcm.salt, &aes_gcm->salt,
  3323. sizeof(accel_attrs.keymat.aes_gcm.salt));
  3324. memcpy(&accel_attrs.keymat.aes_gcm.seq_iv, &aes_gcm->iv,
  3325. sizeof(accel_attrs.keymat.aes_gcm.seq_iv));
  3326. accel_attrs.keymat.aes_gcm.icv_len = aes_gcm->icv_len * 8;
  3327. accel_attrs.keymat.aes_gcm.iv_algo = MLX5_ACCEL_ESP_AES_GCM_IV_ALGO_SEQ;
  3328. accel_attrs.keymat_type = MLX5_ACCEL_ESP_KEYMAT_AES_GCM;
  3329. accel_attrs.esn = attr->esn;
  3330. if (attr->flags & IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED)
  3331. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_TRIGGERED;
  3332. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)
  3333. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  3334. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT)
  3335. accel_attrs.action |= MLX5_ACCEL_ESP_ACTION_ENCRYPT;
  3336. action->esp_aes_gcm.ctx =
  3337. mlx5_accel_esp_create_xfrm(mdev->mdev, &accel_attrs, flags);
  3338. if (IS_ERR(action->esp_aes_gcm.ctx)) {
  3339. err = PTR_ERR(action->esp_aes_gcm.ctx);
  3340. goto err_parse;
  3341. }
  3342. action->esp_aes_gcm.ib_flags = attr->flags;
  3343. return &action->ib_action;
  3344. err_parse:
  3345. kfree(action);
  3346. return ERR_PTR(err);
  3347. }
  3348. static int
  3349. mlx5_ib_modify_flow_action_esp(struct ib_flow_action *action,
  3350. const struct ib_flow_action_attrs_esp *attr,
  3351. struct uverbs_attr_bundle *attrs)
  3352. {
  3353. struct mlx5_ib_flow_action *maction = to_mflow_act(action);
  3354. struct mlx5_accel_esp_xfrm_attrs accel_attrs;
  3355. int err = 0;
  3356. if (attr->keymat || attr->replay || attr->encap ||
  3357. attr->spi || attr->seq || attr->tfc_pad ||
  3358. attr->hard_limit_pkts ||
  3359. (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  3360. IB_FLOW_ACTION_ESP_FLAGS_MOD_ESP_ATTRS |
  3361. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)))
  3362. return -EOPNOTSUPP;
  3363. /* Only the ESN value or the MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP can
  3364. * be modified.
  3365. */
  3366. if (!(maction->esp_aes_gcm.ib_flags &
  3367. IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED) &&
  3368. attr->flags & (IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  3369. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW))
  3370. return -EINVAL;
  3371. memcpy(&accel_attrs, &maction->esp_aes_gcm.ctx->attrs,
  3372. sizeof(accel_attrs));
  3373. accel_attrs.esn = attr->esn;
  3374. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)
  3375. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  3376. else
  3377. accel_attrs.flags &= ~MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  3378. err = mlx5_accel_esp_modify_xfrm(maction->esp_aes_gcm.ctx,
  3379. &accel_attrs);
  3380. if (err)
  3381. return err;
  3382. maction->esp_aes_gcm.ib_flags &=
  3383. ~IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW;
  3384. maction->esp_aes_gcm.ib_flags |=
  3385. attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW;
  3386. return 0;
  3387. }
  3388. static int mlx5_ib_destroy_flow_action(struct ib_flow_action *action)
  3389. {
  3390. struct mlx5_ib_flow_action *maction = to_mflow_act(action);
  3391. switch (action->type) {
  3392. case IB_FLOW_ACTION_ESP:
  3393. /*
  3394. * We only support aes_gcm by now, so we implicitly know this is
  3395. * the underline crypto.
  3396. */
  3397. mlx5_accel_esp_destroy_xfrm(maction->esp_aes_gcm.ctx);
  3398. break;
  3399. case IB_FLOW_ACTION_UNSPECIFIED:
  3400. mlx5_ib_destroy_flow_action_raw(maction);
  3401. break;
  3402. default:
  3403. WARN_ON(true);
  3404. break;
  3405. }
  3406. kfree(maction);
  3407. return 0;
  3408. }
  3409. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  3410. {
  3411. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3412. struct mlx5_ib_qp *mqp = to_mqp(ibqp);
  3413. int err;
  3414. u16 uid;
  3415. uid = ibqp->pd ?
  3416. to_mpd(ibqp->pd)->uid : 0;
  3417. if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
  3418. mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
  3419. return -EOPNOTSUPP;
  3420. }
  3421. err = mlx5_cmd_attach_mcg(dev->mdev, gid, ibqp->qp_num, uid);
  3422. if (err)
  3423. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  3424. ibqp->qp_num, gid->raw);
  3425. return err;
  3426. }
  3427. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  3428. {
  3429. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3430. int err;
  3431. u16 uid;
  3432. uid = ibqp->pd ?
  3433. to_mpd(ibqp->pd)->uid : 0;
  3434. err = mlx5_cmd_detach_mcg(dev->mdev, gid, ibqp->qp_num, uid);
  3435. if (err)
  3436. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  3437. ibqp->qp_num, gid->raw);
  3438. return err;
  3439. }
  3440. static int init_node_data(struct mlx5_ib_dev *dev)
  3441. {
  3442. int err;
  3443. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  3444. if (err)
  3445. return err;
  3446. dev->mdev->rev_id = dev->mdev->pdev->revision;
  3447. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  3448. }
  3449. static ssize_t fw_pages_show(struct device *device,
  3450. struct device_attribute *attr, char *buf)
  3451. {
  3452. struct mlx5_ib_dev *dev =
  3453. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3454. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  3455. }
  3456. static DEVICE_ATTR_RO(fw_pages);
  3457. static ssize_t reg_pages_show(struct device *device,
  3458. struct device_attribute *attr, char *buf)
  3459. {
  3460. struct mlx5_ib_dev *dev =
  3461. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3462. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  3463. }
  3464. static DEVICE_ATTR_RO(reg_pages);
  3465. static ssize_t hca_type_show(struct device *device,
  3466. struct device_attribute *attr, char *buf)
  3467. {
  3468. struct mlx5_ib_dev *dev =
  3469. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3470. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  3471. }
  3472. static DEVICE_ATTR_RO(hca_type);
  3473. static ssize_t hw_rev_show(struct device *device,
  3474. struct device_attribute *attr, char *buf)
  3475. {
  3476. struct mlx5_ib_dev *dev =
  3477. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3478. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  3479. }
  3480. static DEVICE_ATTR_RO(hw_rev);
  3481. static ssize_t board_id_show(struct device *device,
  3482. struct device_attribute *attr, char *buf)
  3483. {
  3484. struct mlx5_ib_dev *dev =
  3485. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3486. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  3487. dev->mdev->board_id);
  3488. }
  3489. static DEVICE_ATTR_RO(board_id);
  3490. static struct attribute *mlx5_class_attributes[] = {
  3491. &dev_attr_hw_rev.attr,
  3492. &dev_attr_hca_type.attr,
  3493. &dev_attr_board_id.attr,
  3494. &dev_attr_fw_pages.attr,
  3495. &dev_attr_reg_pages.attr,
  3496. NULL,
  3497. };
  3498. static const struct attribute_group mlx5_attr_group = {
  3499. .attrs = mlx5_class_attributes,
  3500. };
  3501. static void pkey_change_handler(struct work_struct *work)
  3502. {
  3503. struct mlx5_ib_port_resources *ports =
  3504. container_of(work, struct mlx5_ib_port_resources,
  3505. pkey_change_work);
  3506. mutex_lock(&ports->devr->mutex);
  3507. mlx5_ib_gsi_pkey_change(ports->gsi);
  3508. mutex_unlock(&ports->devr->mutex);
  3509. }
  3510. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  3511. {
  3512. struct mlx5_ib_qp *mqp;
  3513. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  3514. struct mlx5_core_cq *mcq;
  3515. struct list_head cq_armed_list;
  3516. unsigned long flags_qp;
  3517. unsigned long flags_cq;
  3518. unsigned long flags;
  3519. INIT_LIST_HEAD(&cq_armed_list);
  3520. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  3521. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  3522. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  3523. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  3524. if (mqp->sq.tail != mqp->sq.head) {
  3525. send_mcq = to_mcq(mqp->ibqp.send_cq);
  3526. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  3527. if (send_mcq->mcq.comp &&
  3528. mqp->ibqp.send_cq->comp_handler) {
  3529. if (!send_mcq->mcq.reset_notify_added) {
  3530. send_mcq->mcq.reset_notify_added = 1;
  3531. list_add_tail(&send_mcq->mcq.reset_notify,
  3532. &cq_armed_list);
  3533. }
  3534. }
  3535. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  3536. }
  3537. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  3538. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  3539. /* no handling is needed for SRQ */
  3540. if (!mqp->ibqp.srq) {
  3541. if (mqp->rq.tail != mqp->rq.head) {
  3542. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  3543. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  3544. if (recv_mcq->mcq.comp &&
  3545. mqp->ibqp.recv_cq->comp_handler) {
  3546. if (!recv_mcq->mcq.reset_notify_added) {
  3547. recv_mcq->mcq.reset_notify_added = 1;
  3548. list_add_tail(&recv_mcq->mcq.reset_notify,
  3549. &cq_armed_list);
  3550. }
  3551. }
  3552. spin_unlock_irqrestore(&recv_mcq->lock,
  3553. flags_cq);
  3554. }
  3555. }
  3556. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  3557. }
  3558. /*At that point all inflight post send were put to be executed as of we
  3559. * lock/unlock above locks Now need to arm all involved CQs.
  3560. */
  3561. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  3562. mcq->comp(mcq);
  3563. }
  3564. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  3565. }
  3566. static void delay_drop_handler(struct work_struct *work)
  3567. {
  3568. int err;
  3569. struct mlx5_ib_delay_drop *delay_drop =
  3570. container_of(work, struct mlx5_ib_delay_drop,
  3571. delay_drop_work);
  3572. atomic_inc(&delay_drop->events_cnt);
  3573. mutex_lock(&delay_drop->lock);
  3574. err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
  3575. delay_drop->timeout);
  3576. if (err) {
  3577. mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
  3578. delay_drop->timeout);
  3579. delay_drop->activate = false;
  3580. }
  3581. mutex_unlock(&delay_drop->lock);
  3582. }
  3583. static void mlx5_ib_handle_event(struct work_struct *_work)
  3584. {
  3585. struct mlx5_ib_event_work *work =
  3586. container_of(_work, struct mlx5_ib_event_work, work);
  3587. struct mlx5_ib_dev *ibdev;
  3588. struct ib_event ibev;
  3589. bool fatal = false;
  3590. u8 port = (u8)work->param;
  3591. if (mlx5_core_is_mp_slave(work->dev)) {
  3592. ibdev = mlx5_ib_get_ibdev_from_mpi(work->context);
  3593. if (!ibdev)
  3594. goto out;
  3595. } else {
  3596. ibdev = work->context;
  3597. }
  3598. switch (work->event) {
  3599. case MLX5_DEV_EVENT_SYS_ERROR:
  3600. ibev.event = IB_EVENT_DEVICE_FATAL;
  3601. mlx5_ib_handle_internal_error(ibdev);
  3602. fatal = true;
  3603. break;
  3604. case MLX5_DEV_EVENT_PORT_UP:
  3605. case MLX5_DEV_EVENT_PORT_DOWN:
  3606. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  3607. /* In RoCE, port up/down events are handled in
  3608. * mlx5_netdev_event().
  3609. */
  3610. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  3611. IB_LINK_LAYER_ETHERNET)
  3612. goto out;
  3613. ibev.event = (work->event == MLX5_DEV_EVENT_PORT_UP) ?
  3614. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  3615. break;
  3616. case MLX5_DEV_EVENT_LID_CHANGE:
  3617. ibev.event = IB_EVENT_LID_CHANGE;
  3618. break;
  3619. case MLX5_DEV_EVENT_PKEY_CHANGE:
  3620. ibev.event = IB_EVENT_PKEY_CHANGE;
  3621. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  3622. break;
  3623. case MLX5_DEV_EVENT_GUID_CHANGE:
  3624. ibev.event = IB_EVENT_GID_CHANGE;
  3625. break;
  3626. case MLX5_DEV_EVENT_CLIENT_REREG:
  3627. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  3628. break;
  3629. case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
  3630. schedule_work(&ibdev->delay_drop.delay_drop_work);
  3631. goto out;
  3632. default:
  3633. goto out;
  3634. }
  3635. ibev.device = &ibdev->ib_dev;
  3636. ibev.element.port_num = port;
  3637. if (!rdma_is_port_valid(&ibdev->ib_dev, port)) {
  3638. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  3639. goto out;
  3640. }
  3641. if (ibdev->ib_active)
  3642. ib_dispatch_event(&ibev);
  3643. if (fatal)
  3644. ibdev->ib_active = false;
  3645. out:
  3646. kfree(work);
  3647. }
  3648. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  3649. enum mlx5_dev_event event, unsigned long param)
  3650. {
  3651. struct mlx5_ib_event_work *work;
  3652. work = kmalloc(sizeof(*work), GFP_ATOMIC);
  3653. if (!work)
  3654. return;
  3655. INIT_WORK(&work->work, mlx5_ib_handle_event);
  3656. work->dev = dev;
  3657. work->param = param;
  3658. work->context = context;
  3659. work->event = event;
  3660. queue_work(mlx5_ib_event_wq, &work->work);
  3661. }
  3662. static int set_has_smi_cap(struct mlx5_ib_dev *dev)
  3663. {
  3664. struct mlx5_hca_vport_context vport_ctx;
  3665. int err;
  3666. int port;
  3667. for (port = 1; port <= dev->num_ports; port++) {
  3668. dev->mdev->port_caps[port - 1].has_smi = false;
  3669. if (MLX5_CAP_GEN(dev->mdev, port_type) ==
  3670. MLX5_CAP_PORT_TYPE_IB) {
  3671. if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
  3672. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  3673. port, 0,
  3674. &vport_ctx);
  3675. if (err) {
  3676. mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
  3677. port, err);
  3678. return err;
  3679. }
  3680. dev->mdev->port_caps[port - 1].has_smi =
  3681. vport_ctx.has_smi;
  3682. } else {
  3683. dev->mdev->port_caps[port - 1].has_smi = true;
  3684. }
  3685. }
  3686. }
  3687. return 0;
  3688. }
  3689. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  3690. {
  3691. int port;
  3692. for (port = 1; port <= dev->num_ports; port++)
  3693. mlx5_query_ext_port_caps(dev, port);
  3694. }
  3695. static int get_port_caps(struct mlx5_ib_dev *dev, u8 port)
  3696. {
  3697. struct ib_device_attr *dprops = NULL;
  3698. struct ib_port_attr *pprops = NULL;
  3699. int err = -ENOMEM;
  3700. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  3701. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  3702. if (!pprops)
  3703. goto out;
  3704. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  3705. if (!dprops)
  3706. goto out;
  3707. err = set_has_smi_cap(dev);
  3708. if (err)
  3709. goto out;
  3710. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  3711. if (err) {
  3712. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  3713. goto out;
  3714. }
  3715. memset(pprops, 0, sizeof(*pprops));
  3716. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  3717. if (err) {
  3718. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  3719. port, err);
  3720. goto out;
  3721. }
  3722. dev->mdev->port_caps[port - 1].pkey_table_len =
  3723. dprops->max_pkeys;
  3724. dev->mdev->port_caps[port - 1].gid_table_len =
  3725. pprops->gid_tbl_len;
  3726. mlx5_ib_dbg(dev, "port %d: pkey_table_len %d, gid_table_len %d\n",
  3727. port, dprops->max_pkeys, pprops->gid_tbl_len);
  3728. out:
  3729. kfree(pprops);
  3730. kfree(dprops);
  3731. return err;
  3732. }
  3733. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  3734. {
  3735. int err;
  3736. err = mlx5_mr_cache_cleanup(dev);
  3737. if (err)
  3738. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  3739. if (dev->umrc.qp)
  3740. mlx5_ib_destroy_qp(dev->umrc.qp);
  3741. if (dev->umrc.cq)
  3742. ib_free_cq(dev->umrc.cq);
  3743. if (dev->umrc.pd)
  3744. ib_dealloc_pd(dev->umrc.pd);
  3745. }
  3746. enum {
  3747. MAX_UMR_WR = 128,
  3748. };
  3749. static int create_umr_res(struct mlx5_ib_dev *dev)
  3750. {
  3751. struct ib_qp_init_attr *init_attr = NULL;
  3752. struct ib_qp_attr *attr = NULL;
  3753. struct ib_pd *pd;
  3754. struct ib_cq *cq;
  3755. struct ib_qp *qp;
  3756. int ret;
  3757. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  3758. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  3759. if (!attr || !init_attr) {
  3760. ret = -ENOMEM;
  3761. goto error_0;
  3762. }
  3763. pd = ib_alloc_pd(&dev->ib_dev, 0);
  3764. if (IS_ERR(pd)) {
  3765. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  3766. ret = PTR_ERR(pd);
  3767. goto error_0;
  3768. }
  3769. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  3770. if (IS_ERR(cq)) {
  3771. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  3772. ret = PTR_ERR(cq);
  3773. goto error_2;
  3774. }
  3775. init_attr->send_cq = cq;
  3776. init_attr->recv_cq = cq;
  3777. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  3778. init_attr->cap.max_send_wr = MAX_UMR_WR;
  3779. init_attr->cap.max_send_sge = 1;
  3780. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  3781. init_attr->port_num = 1;
  3782. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  3783. if (IS_ERR(qp)) {
  3784. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  3785. ret = PTR_ERR(qp);
  3786. goto error_3;
  3787. }
  3788. qp->device = &dev->ib_dev;
  3789. qp->real_qp = qp;
  3790. qp->uobject = NULL;
  3791. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  3792. qp->send_cq = init_attr->send_cq;
  3793. qp->recv_cq = init_attr->recv_cq;
  3794. attr->qp_state = IB_QPS_INIT;
  3795. attr->port_num = 1;
  3796. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  3797. IB_QP_PORT, NULL);
  3798. if (ret) {
  3799. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  3800. goto error_4;
  3801. }
  3802. memset(attr, 0, sizeof(*attr));
  3803. attr->qp_state = IB_QPS_RTR;
  3804. attr->path_mtu = IB_MTU_256;
  3805. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3806. if (ret) {
  3807. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  3808. goto error_4;
  3809. }
  3810. memset(attr, 0, sizeof(*attr));
  3811. attr->qp_state = IB_QPS_RTS;
  3812. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3813. if (ret) {
  3814. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  3815. goto error_4;
  3816. }
  3817. dev->umrc.qp = qp;
  3818. dev->umrc.cq = cq;
  3819. dev->umrc.pd = pd;
  3820. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  3821. ret = mlx5_mr_cache_init(dev);
  3822. if (ret) {
  3823. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  3824. goto error_4;
  3825. }
  3826. kfree(attr);
  3827. kfree(init_attr);
  3828. return 0;
  3829. error_4:
  3830. mlx5_ib_destroy_qp(qp);
  3831. dev->umrc.qp = NULL;
  3832. error_3:
  3833. ib_free_cq(cq);
  3834. dev->umrc.cq = NULL;
  3835. error_2:
  3836. ib_dealloc_pd(pd);
  3837. dev->umrc.pd = NULL;
  3838. error_0:
  3839. kfree(attr);
  3840. kfree(init_attr);
  3841. return ret;
  3842. }
  3843. static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
  3844. {
  3845. switch (umr_fence_cap) {
  3846. case MLX5_CAP_UMR_FENCE_NONE:
  3847. return MLX5_FENCE_MODE_NONE;
  3848. case MLX5_CAP_UMR_FENCE_SMALL:
  3849. return MLX5_FENCE_MODE_INITIATOR_SMALL;
  3850. default:
  3851. return MLX5_FENCE_MODE_STRONG_ORDERING;
  3852. }
  3853. }
  3854. static int create_dev_resources(struct mlx5_ib_resources *devr)
  3855. {
  3856. struct ib_srq_init_attr attr;
  3857. struct mlx5_ib_dev *dev;
  3858. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  3859. int port;
  3860. int ret = 0;
  3861. dev = container_of(devr, struct mlx5_ib_dev, devr);
  3862. mutex_init(&devr->mutex);
  3863. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  3864. if (IS_ERR(devr->p0)) {
  3865. ret = PTR_ERR(devr->p0);
  3866. goto error0;
  3867. }
  3868. devr->p0->device = &dev->ib_dev;
  3869. devr->p0->uobject = NULL;
  3870. atomic_set(&devr->p0->usecnt, 0);
  3871. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  3872. if (IS_ERR(devr->c0)) {
  3873. ret = PTR_ERR(devr->c0);
  3874. goto error1;
  3875. }
  3876. devr->c0->device = &dev->ib_dev;
  3877. devr->c0->uobject = NULL;
  3878. devr->c0->comp_handler = NULL;
  3879. devr->c0->event_handler = NULL;
  3880. devr->c0->cq_context = NULL;
  3881. atomic_set(&devr->c0->usecnt, 0);
  3882. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3883. if (IS_ERR(devr->x0)) {
  3884. ret = PTR_ERR(devr->x0);
  3885. goto error2;
  3886. }
  3887. devr->x0->device = &dev->ib_dev;
  3888. devr->x0->inode = NULL;
  3889. atomic_set(&devr->x0->usecnt, 0);
  3890. mutex_init(&devr->x0->tgt_qp_mutex);
  3891. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  3892. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3893. if (IS_ERR(devr->x1)) {
  3894. ret = PTR_ERR(devr->x1);
  3895. goto error3;
  3896. }
  3897. devr->x1->device = &dev->ib_dev;
  3898. devr->x1->inode = NULL;
  3899. atomic_set(&devr->x1->usecnt, 0);
  3900. mutex_init(&devr->x1->tgt_qp_mutex);
  3901. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  3902. memset(&attr, 0, sizeof(attr));
  3903. attr.attr.max_sge = 1;
  3904. attr.attr.max_wr = 1;
  3905. attr.srq_type = IB_SRQT_XRC;
  3906. attr.ext.cq = devr->c0;
  3907. attr.ext.xrc.xrcd = devr->x0;
  3908. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3909. if (IS_ERR(devr->s0)) {
  3910. ret = PTR_ERR(devr->s0);
  3911. goto error4;
  3912. }
  3913. devr->s0->device = &dev->ib_dev;
  3914. devr->s0->pd = devr->p0;
  3915. devr->s0->uobject = NULL;
  3916. devr->s0->event_handler = NULL;
  3917. devr->s0->srq_context = NULL;
  3918. devr->s0->srq_type = IB_SRQT_XRC;
  3919. devr->s0->ext.xrc.xrcd = devr->x0;
  3920. devr->s0->ext.cq = devr->c0;
  3921. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  3922. atomic_inc(&devr->s0->ext.cq->usecnt);
  3923. atomic_inc(&devr->p0->usecnt);
  3924. atomic_set(&devr->s0->usecnt, 0);
  3925. memset(&attr, 0, sizeof(attr));
  3926. attr.attr.max_sge = 1;
  3927. attr.attr.max_wr = 1;
  3928. attr.srq_type = IB_SRQT_BASIC;
  3929. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3930. if (IS_ERR(devr->s1)) {
  3931. ret = PTR_ERR(devr->s1);
  3932. goto error5;
  3933. }
  3934. devr->s1->device = &dev->ib_dev;
  3935. devr->s1->pd = devr->p0;
  3936. devr->s1->uobject = NULL;
  3937. devr->s1->event_handler = NULL;
  3938. devr->s1->srq_context = NULL;
  3939. devr->s1->srq_type = IB_SRQT_BASIC;
  3940. devr->s1->ext.cq = devr->c0;
  3941. atomic_inc(&devr->p0->usecnt);
  3942. atomic_set(&devr->s1->usecnt, 0);
  3943. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  3944. INIT_WORK(&devr->ports[port].pkey_change_work,
  3945. pkey_change_handler);
  3946. devr->ports[port].devr = devr;
  3947. }
  3948. return 0;
  3949. error5:
  3950. mlx5_ib_destroy_srq(devr->s0);
  3951. error4:
  3952. mlx5_ib_dealloc_xrcd(devr->x1);
  3953. error3:
  3954. mlx5_ib_dealloc_xrcd(devr->x0);
  3955. error2:
  3956. mlx5_ib_destroy_cq(devr->c0);
  3957. error1:
  3958. mlx5_ib_dealloc_pd(devr->p0);
  3959. error0:
  3960. return ret;
  3961. }
  3962. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  3963. {
  3964. struct mlx5_ib_dev *dev =
  3965. container_of(devr, struct mlx5_ib_dev, devr);
  3966. int port;
  3967. mlx5_ib_destroy_srq(devr->s1);
  3968. mlx5_ib_destroy_srq(devr->s0);
  3969. mlx5_ib_dealloc_xrcd(devr->x0);
  3970. mlx5_ib_dealloc_xrcd(devr->x1);
  3971. mlx5_ib_destroy_cq(devr->c0);
  3972. mlx5_ib_dealloc_pd(devr->p0);
  3973. /* Make sure no change P_Key work items are still executing */
  3974. for (port = 0; port < dev->num_ports; ++port)
  3975. cancel_work_sync(&devr->ports[port].pkey_change_work);
  3976. }
  3977. static u32 get_core_cap_flags(struct ib_device *ibdev,
  3978. struct mlx5_hca_vport_context *rep)
  3979. {
  3980. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3981. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  3982. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  3983. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  3984. bool raw_support = !mlx5_core_mp_enabled(dev->mdev);
  3985. u32 ret = 0;
  3986. if (rep->grh_required)
  3987. ret |= RDMA_CORE_CAP_IB_GRH_REQUIRED;
  3988. if (ll == IB_LINK_LAYER_INFINIBAND)
  3989. return ret | RDMA_CORE_PORT_IBA_IB;
  3990. if (raw_support)
  3991. ret |= RDMA_CORE_PORT_RAW_PACKET;
  3992. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  3993. return ret;
  3994. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  3995. return ret;
  3996. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  3997. ret |= RDMA_CORE_PORT_IBA_ROCE;
  3998. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  3999. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  4000. return ret;
  4001. }
  4002. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  4003. struct ib_port_immutable *immutable)
  4004. {
  4005. struct ib_port_attr attr;
  4006. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4007. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  4008. struct mlx5_hca_vport_context rep = {0};
  4009. int err;
  4010. err = ib_query_port(ibdev, port_num, &attr);
  4011. if (err)
  4012. return err;
  4013. if (ll == IB_LINK_LAYER_INFINIBAND) {
  4014. err = mlx5_query_hca_vport_context(dev->mdev, 0, port_num, 0,
  4015. &rep);
  4016. if (err)
  4017. return err;
  4018. }
  4019. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  4020. immutable->gid_tbl_len = attr.gid_tbl_len;
  4021. immutable->core_cap_flags = get_core_cap_flags(ibdev, &rep);
  4022. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  4023. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  4024. return 0;
  4025. }
  4026. static int mlx5_port_rep_immutable(struct ib_device *ibdev, u8 port_num,
  4027. struct ib_port_immutable *immutable)
  4028. {
  4029. struct ib_port_attr attr;
  4030. int err;
  4031. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  4032. err = ib_query_port(ibdev, port_num, &attr);
  4033. if (err)
  4034. return err;
  4035. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  4036. immutable->gid_tbl_len = attr.gid_tbl_len;
  4037. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  4038. return 0;
  4039. }
  4040. static void get_dev_fw_str(struct ib_device *ibdev, char *str)
  4041. {
  4042. struct mlx5_ib_dev *dev =
  4043. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  4044. snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
  4045. fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
  4046. fw_rev_sub(dev->mdev));
  4047. }
  4048. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  4049. {
  4050. struct mlx5_core_dev *mdev = dev->mdev;
  4051. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  4052. MLX5_FLOW_NAMESPACE_LAG);
  4053. struct mlx5_flow_table *ft;
  4054. int err;
  4055. if (!ns || !mlx5_lag_is_active(mdev))
  4056. return 0;
  4057. err = mlx5_cmd_create_vport_lag(mdev);
  4058. if (err)
  4059. return err;
  4060. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  4061. if (IS_ERR(ft)) {
  4062. err = PTR_ERR(ft);
  4063. goto err_destroy_vport_lag;
  4064. }
  4065. dev->flow_db->lag_demux_ft = ft;
  4066. return 0;
  4067. err_destroy_vport_lag:
  4068. mlx5_cmd_destroy_vport_lag(mdev);
  4069. return err;
  4070. }
  4071. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  4072. {
  4073. struct mlx5_core_dev *mdev = dev->mdev;
  4074. if (dev->flow_db->lag_demux_ft) {
  4075. mlx5_destroy_flow_table(dev->flow_db->lag_demux_ft);
  4076. dev->flow_db->lag_demux_ft = NULL;
  4077. mlx5_cmd_destroy_vport_lag(mdev);
  4078. }
  4079. }
  4080. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  4081. {
  4082. int err;
  4083. dev->roce[port_num].nb.notifier_call = mlx5_netdev_event;
  4084. err = register_netdevice_notifier(&dev->roce[port_num].nb);
  4085. if (err) {
  4086. dev->roce[port_num].nb.notifier_call = NULL;
  4087. return err;
  4088. }
  4089. return 0;
  4090. }
  4091. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  4092. {
  4093. if (dev->roce[port_num].nb.notifier_call) {
  4094. unregister_netdevice_notifier(&dev->roce[port_num].nb);
  4095. dev->roce[port_num].nb.notifier_call = NULL;
  4096. }
  4097. }
  4098. static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
  4099. {
  4100. int err;
  4101. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  4102. err = mlx5_nic_vport_enable_roce(dev->mdev);
  4103. if (err)
  4104. return err;
  4105. }
  4106. err = mlx5_eth_lag_init(dev);
  4107. if (err)
  4108. goto err_disable_roce;
  4109. return 0;
  4110. err_disable_roce:
  4111. if (MLX5_CAP_GEN(dev->mdev, roce))
  4112. mlx5_nic_vport_disable_roce(dev->mdev);
  4113. return err;
  4114. }
  4115. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  4116. {
  4117. mlx5_eth_lag_cleanup(dev);
  4118. if (MLX5_CAP_GEN(dev->mdev, roce))
  4119. mlx5_nic_vport_disable_roce(dev->mdev);
  4120. }
  4121. struct mlx5_ib_counter {
  4122. const char *name;
  4123. size_t offset;
  4124. };
  4125. #define INIT_Q_COUNTER(_name) \
  4126. { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
  4127. static const struct mlx5_ib_counter basic_q_cnts[] = {
  4128. INIT_Q_COUNTER(rx_write_requests),
  4129. INIT_Q_COUNTER(rx_read_requests),
  4130. INIT_Q_COUNTER(rx_atomic_requests),
  4131. INIT_Q_COUNTER(out_of_buffer),
  4132. };
  4133. static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
  4134. INIT_Q_COUNTER(out_of_sequence),
  4135. };
  4136. static const struct mlx5_ib_counter retrans_q_cnts[] = {
  4137. INIT_Q_COUNTER(duplicate_request),
  4138. INIT_Q_COUNTER(rnr_nak_retry_err),
  4139. INIT_Q_COUNTER(packet_seq_err),
  4140. INIT_Q_COUNTER(implied_nak_seq_err),
  4141. INIT_Q_COUNTER(local_ack_timeout_err),
  4142. };
  4143. #define INIT_CONG_COUNTER(_name) \
  4144. { .name = #_name, .offset = \
  4145. MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
  4146. static const struct mlx5_ib_counter cong_cnts[] = {
  4147. INIT_CONG_COUNTER(rp_cnp_ignored),
  4148. INIT_CONG_COUNTER(rp_cnp_handled),
  4149. INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
  4150. INIT_CONG_COUNTER(np_cnp_sent),
  4151. };
  4152. static const struct mlx5_ib_counter extended_err_cnts[] = {
  4153. INIT_Q_COUNTER(resp_local_length_error),
  4154. INIT_Q_COUNTER(resp_cqe_error),
  4155. INIT_Q_COUNTER(req_cqe_error),
  4156. INIT_Q_COUNTER(req_remote_invalid_request),
  4157. INIT_Q_COUNTER(req_remote_access_errors),
  4158. INIT_Q_COUNTER(resp_remote_access_errors),
  4159. INIT_Q_COUNTER(resp_cqe_flush_error),
  4160. INIT_Q_COUNTER(req_cqe_flush_error),
  4161. };
  4162. #define INIT_EXT_PPCNT_COUNTER(_name) \
  4163. { .name = #_name, .offset = \
  4164. MLX5_BYTE_OFF(ppcnt_reg, \
  4165. counter_set.eth_extended_cntrs_grp_data_layout._name##_high)}
  4166. static const struct mlx5_ib_counter ext_ppcnt_cnts[] = {
  4167. INIT_EXT_PPCNT_COUNTER(rx_icrc_encapsulated),
  4168. };
  4169. static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
  4170. {
  4171. int i;
  4172. for (i = 0; i < dev->num_ports; i++) {
  4173. if (dev->port[i].cnts.set_id_valid)
  4174. mlx5_core_dealloc_q_counter(dev->mdev,
  4175. dev->port[i].cnts.set_id);
  4176. kfree(dev->port[i].cnts.names);
  4177. kfree(dev->port[i].cnts.offsets);
  4178. }
  4179. }
  4180. static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
  4181. struct mlx5_ib_counters *cnts)
  4182. {
  4183. u32 num_counters;
  4184. num_counters = ARRAY_SIZE(basic_q_cnts);
  4185. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
  4186. num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
  4187. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
  4188. num_counters += ARRAY_SIZE(retrans_q_cnts);
  4189. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
  4190. num_counters += ARRAY_SIZE(extended_err_cnts);
  4191. cnts->num_q_counters = num_counters;
  4192. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  4193. cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
  4194. num_counters += ARRAY_SIZE(cong_cnts);
  4195. }
  4196. if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) {
  4197. cnts->num_ext_ppcnt_counters = ARRAY_SIZE(ext_ppcnt_cnts);
  4198. num_counters += ARRAY_SIZE(ext_ppcnt_cnts);
  4199. }
  4200. cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
  4201. if (!cnts->names)
  4202. return -ENOMEM;
  4203. cnts->offsets = kcalloc(num_counters,
  4204. sizeof(cnts->offsets), GFP_KERNEL);
  4205. if (!cnts->offsets)
  4206. goto err_names;
  4207. return 0;
  4208. err_names:
  4209. kfree(cnts->names);
  4210. cnts->names = NULL;
  4211. return -ENOMEM;
  4212. }
  4213. static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
  4214. const char **names,
  4215. size_t *offsets)
  4216. {
  4217. int i;
  4218. int j = 0;
  4219. for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
  4220. names[j] = basic_q_cnts[i].name;
  4221. offsets[j] = basic_q_cnts[i].offset;
  4222. }
  4223. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
  4224. for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
  4225. names[j] = out_of_seq_q_cnts[i].name;
  4226. offsets[j] = out_of_seq_q_cnts[i].offset;
  4227. }
  4228. }
  4229. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  4230. for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
  4231. names[j] = retrans_q_cnts[i].name;
  4232. offsets[j] = retrans_q_cnts[i].offset;
  4233. }
  4234. }
  4235. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
  4236. for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
  4237. names[j] = extended_err_cnts[i].name;
  4238. offsets[j] = extended_err_cnts[i].offset;
  4239. }
  4240. }
  4241. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  4242. for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
  4243. names[j] = cong_cnts[i].name;
  4244. offsets[j] = cong_cnts[i].offset;
  4245. }
  4246. }
  4247. if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) {
  4248. for (i = 0; i < ARRAY_SIZE(ext_ppcnt_cnts); i++, j++) {
  4249. names[j] = ext_ppcnt_cnts[i].name;
  4250. offsets[j] = ext_ppcnt_cnts[i].offset;
  4251. }
  4252. }
  4253. }
  4254. static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
  4255. {
  4256. int err = 0;
  4257. int i;
  4258. for (i = 0; i < dev->num_ports; i++) {
  4259. err = __mlx5_ib_alloc_counters(dev, &dev->port[i].cnts);
  4260. if (err)
  4261. goto err_alloc;
  4262. mlx5_ib_fill_counters(dev, dev->port[i].cnts.names,
  4263. dev->port[i].cnts.offsets);
  4264. err = mlx5_core_alloc_q_counter(dev->mdev,
  4265. &dev->port[i].cnts.set_id);
  4266. if (err) {
  4267. mlx5_ib_warn(dev,
  4268. "couldn't allocate queue counter for port %d, err %d\n",
  4269. i + 1, err);
  4270. goto err_alloc;
  4271. }
  4272. dev->port[i].cnts.set_id_valid = true;
  4273. }
  4274. return 0;
  4275. err_alloc:
  4276. mlx5_ib_dealloc_counters(dev);
  4277. return err;
  4278. }
  4279. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  4280. u8 port_num)
  4281. {
  4282. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4283. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  4284. /* We support only per port stats */
  4285. if (port_num == 0)
  4286. return NULL;
  4287. return rdma_alloc_hw_stats_struct(port->cnts.names,
  4288. port->cnts.num_q_counters +
  4289. port->cnts.num_cong_counters +
  4290. port->cnts.num_ext_ppcnt_counters,
  4291. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  4292. }
  4293. static int mlx5_ib_query_q_counters(struct mlx5_core_dev *mdev,
  4294. struct mlx5_ib_port *port,
  4295. struct rdma_hw_stats *stats)
  4296. {
  4297. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  4298. void *out;
  4299. __be32 val;
  4300. int ret, i;
  4301. out = kvzalloc(outlen, GFP_KERNEL);
  4302. if (!out)
  4303. return -ENOMEM;
  4304. ret = mlx5_core_query_q_counter(mdev,
  4305. port->cnts.set_id, 0,
  4306. out, outlen);
  4307. if (ret)
  4308. goto free;
  4309. for (i = 0; i < port->cnts.num_q_counters; i++) {
  4310. val = *(__be32 *)(out + port->cnts.offsets[i]);
  4311. stats->value[i] = (u64)be32_to_cpu(val);
  4312. }
  4313. free:
  4314. kvfree(out);
  4315. return ret;
  4316. }
  4317. static int mlx5_ib_query_ext_ppcnt_counters(struct mlx5_ib_dev *dev,
  4318. struct mlx5_ib_port *port,
  4319. struct rdma_hw_stats *stats)
  4320. {
  4321. int offset = port->cnts.num_q_counters + port->cnts.num_cong_counters;
  4322. int sz = MLX5_ST_SZ_BYTES(ppcnt_reg);
  4323. int ret, i;
  4324. void *out;
  4325. out = kvzalloc(sz, GFP_KERNEL);
  4326. if (!out)
  4327. return -ENOMEM;
  4328. ret = mlx5_cmd_query_ext_ppcnt_counters(dev->mdev, out);
  4329. if (ret)
  4330. goto free;
  4331. for (i = 0; i < port->cnts.num_ext_ppcnt_counters; i++) {
  4332. stats->value[i + offset] =
  4333. be64_to_cpup((__be64 *)(out +
  4334. port->cnts.offsets[i + offset]));
  4335. }
  4336. free:
  4337. kvfree(out);
  4338. return ret;
  4339. }
  4340. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  4341. struct rdma_hw_stats *stats,
  4342. u8 port_num, int index)
  4343. {
  4344. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4345. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  4346. struct mlx5_core_dev *mdev;
  4347. int ret, num_counters;
  4348. u8 mdev_port_num;
  4349. if (!stats)
  4350. return -EINVAL;
  4351. num_counters = port->cnts.num_q_counters +
  4352. port->cnts.num_cong_counters +
  4353. port->cnts.num_ext_ppcnt_counters;
  4354. /* q_counters are per IB device, query the master mdev */
  4355. ret = mlx5_ib_query_q_counters(dev->mdev, port, stats);
  4356. if (ret)
  4357. return ret;
  4358. if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) {
  4359. ret = mlx5_ib_query_ext_ppcnt_counters(dev, port, stats);
  4360. if (ret)
  4361. return ret;
  4362. }
  4363. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  4364. mdev = mlx5_ib_get_native_port_mdev(dev, port_num,
  4365. &mdev_port_num);
  4366. if (!mdev) {
  4367. /* If port is not affiliated yet, its in down state
  4368. * which doesn't have any counters yet, so it would be
  4369. * zero. So no need to read from the HCA.
  4370. */
  4371. goto done;
  4372. }
  4373. ret = mlx5_lag_query_cong_counters(dev->mdev,
  4374. stats->value +
  4375. port->cnts.num_q_counters,
  4376. port->cnts.num_cong_counters,
  4377. port->cnts.offsets +
  4378. port->cnts.num_q_counters);
  4379. mlx5_ib_put_native_port_mdev(dev, port_num);
  4380. if (ret)
  4381. return ret;
  4382. }
  4383. done:
  4384. return num_counters;
  4385. }
  4386. static int mlx5_ib_rn_get_params(struct ib_device *device, u8 port_num,
  4387. enum rdma_netdev_t type,
  4388. struct rdma_netdev_alloc_params *params)
  4389. {
  4390. if (type != RDMA_NETDEV_IPOIB)
  4391. return -EOPNOTSUPP;
  4392. return mlx5_rdma_rn_get_params(to_mdev(device)->mdev, device, params);
  4393. }
  4394. static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
  4395. {
  4396. if (!dev->delay_drop.dbg)
  4397. return;
  4398. debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
  4399. kfree(dev->delay_drop.dbg);
  4400. dev->delay_drop.dbg = NULL;
  4401. }
  4402. static void cancel_delay_drop(struct mlx5_ib_dev *dev)
  4403. {
  4404. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  4405. return;
  4406. cancel_work_sync(&dev->delay_drop.delay_drop_work);
  4407. delay_drop_debugfs_cleanup(dev);
  4408. }
  4409. static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
  4410. size_t count, loff_t *pos)
  4411. {
  4412. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  4413. char lbuf[20];
  4414. int len;
  4415. len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
  4416. return simple_read_from_buffer(buf, count, pos, lbuf, len);
  4417. }
  4418. static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
  4419. size_t count, loff_t *pos)
  4420. {
  4421. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  4422. u32 timeout;
  4423. u32 var;
  4424. if (kstrtouint_from_user(buf, count, 0, &var))
  4425. return -EFAULT;
  4426. timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
  4427. 1000);
  4428. if (timeout != var)
  4429. mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
  4430. timeout);
  4431. delay_drop->timeout = timeout;
  4432. return count;
  4433. }
  4434. static const struct file_operations fops_delay_drop_timeout = {
  4435. .owner = THIS_MODULE,
  4436. .open = simple_open,
  4437. .write = delay_drop_timeout_write,
  4438. .read = delay_drop_timeout_read,
  4439. };
  4440. static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
  4441. {
  4442. struct mlx5_ib_dbg_delay_drop *dbg;
  4443. if (!mlx5_debugfs_root)
  4444. return 0;
  4445. dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
  4446. if (!dbg)
  4447. return -ENOMEM;
  4448. dev->delay_drop.dbg = dbg;
  4449. dbg->dir_debugfs =
  4450. debugfs_create_dir("delay_drop",
  4451. dev->mdev->priv.dbg_root);
  4452. if (!dbg->dir_debugfs)
  4453. goto out_debugfs;
  4454. dbg->events_cnt_debugfs =
  4455. debugfs_create_atomic_t("num_timeout_events", 0400,
  4456. dbg->dir_debugfs,
  4457. &dev->delay_drop.events_cnt);
  4458. if (!dbg->events_cnt_debugfs)
  4459. goto out_debugfs;
  4460. dbg->rqs_cnt_debugfs =
  4461. debugfs_create_atomic_t("num_rqs", 0400,
  4462. dbg->dir_debugfs,
  4463. &dev->delay_drop.rqs_cnt);
  4464. if (!dbg->rqs_cnt_debugfs)
  4465. goto out_debugfs;
  4466. dbg->timeout_debugfs =
  4467. debugfs_create_file("timeout", 0600,
  4468. dbg->dir_debugfs,
  4469. &dev->delay_drop,
  4470. &fops_delay_drop_timeout);
  4471. if (!dbg->timeout_debugfs)
  4472. goto out_debugfs;
  4473. return 0;
  4474. out_debugfs:
  4475. delay_drop_debugfs_cleanup(dev);
  4476. return -ENOMEM;
  4477. }
  4478. static void init_delay_drop(struct mlx5_ib_dev *dev)
  4479. {
  4480. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  4481. return;
  4482. mutex_init(&dev->delay_drop.lock);
  4483. dev->delay_drop.dev = dev;
  4484. dev->delay_drop.activate = false;
  4485. dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
  4486. INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
  4487. atomic_set(&dev->delay_drop.rqs_cnt, 0);
  4488. atomic_set(&dev->delay_drop.events_cnt, 0);
  4489. if (delay_drop_debugfs_init(dev))
  4490. mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
  4491. }
  4492. static const struct cpumask *
  4493. mlx5_ib_get_vector_affinity(struct ib_device *ibdev, int comp_vector)
  4494. {
  4495. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4496. return mlx5_get_vector_affinity_hint(dev->mdev, comp_vector);
  4497. }
  4498. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  4499. static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev,
  4500. struct mlx5_ib_multiport_info *mpi)
  4501. {
  4502. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  4503. struct mlx5_ib_port *port = &ibdev->port[port_num];
  4504. int comps;
  4505. int err;
  4506. int i;
  4507. mlx5_ib_cleanup_cong_debugfs(ibdev, port_num);
  4508. spin_lock(&port->mp.mpi_lock);
  4509. if (!mpi->ibdev) {
  4510. spin_unlock(&port->mp.mpi_lock);
  4511. return;
  4512. }
  4513. mpi->ibdev = NULL;
  4514. spin_unlock(&port->mp.mpi_lock);
  4515. mlx5_remove_netdev_notifier(ibdev, port_num);
  4516. spin_lock(&port->mp.mpi_lock);
  4517. comps = mpi->mdev_refcnt;
  4518. if (comps) {
  4519. mpi->unaffiliate = true;
  4520. init_completion(&mpi->unref_comp);
  4521. spin_unlock(&port->mp.mpi_lock);
  4522. for (i = 0; i < comps; i++)
  4523. wait_for_completion(&mpi->unref_comp);
  4524. spin_lock(&port->mp.mpi_lock);
  4525. mpi->unaffiliate = false;
  4526. }
  4527. port->mp.mpi = NULL;
  4528. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  4529. spin_unlock(&port->mp.mpi_lock);
  4530. err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev);
  4531. mlx5_ib_dbg(ibdev, "unaffiliated port %d\n", port_num + 1);
  4532. /* Log an error, still needed to cleanup the pointers and add
  4533. * it back to the list.
  4534. */
  4535. if (err)
  4536. mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n",
  4537. port_num + 1);
  4538. ibdev->roce[port_num].last_port_state = IB_PORT_DOWN;
  4539. }
  4540. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  4541. static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev,
  4542. struct mlx5_ib_multiport_info *mpi)
  4543. {
  4544. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  4545. int err;
  4546. spin_lock(&ibdev->port[port_num].mp.mpi_lock);
  4547. if (ibdev->port[port_num].mp.mpi) {
  4548. mlx5_ib_dbg(ibdev, "port %d already affiliated.\n",
  4549. port_num + 1);
  4550. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  4551. return false;
  4552. }
  4553. ibdev->port[port_num].mp.mpi = mpi;
  4554. mpi->ibdev = ibdev;
  4555. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  4556. err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev);
  4557. if (err)
  4558. goto unbind;
  4559. err = get_port_caps(ibdev, mlx5_core_native_port_num(mpi->mdev));
  4560. if (err)
  4561. goto unbind;
  4562. err = mlx5_add_netdev_notifier(ibdev, port_num);
  4563. if (err) {
  4564. mlx5_ib_err(ibdev, "failed adding netdev notifier for port %u\n",
  4565. port_num + 1);
  4566. goto unbind;
  4567. }
  4568. err = mlx5_ib_init_cong_debugfs(ibdev, port_num);
  4569. if (err)
  4570. goto unbind;
  4571. return true;
  4572. unbind:
  4573. mlx5_ib_unbind_slave_port(ibdev, mpi);
  4574. return false;
  4575. }
  4576. static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev)
  4577. {
  4578. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4579. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  4580. port_num + 1);
  4581. struct mlx5_ib_multiport_info *mpi;
  4582. int err;
  4583. int i;
  4584. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  4585. return 0;
  4586. err = mlx5_query_nic_vport_system_image_guid(dev->mdev,
  4587. &dev->sys_image_guid);
  4588. if (err)
  4589. return err;
  4590. err = mlx5_nic_vport_enable_roce(dev->mdev);
  4591. if (err)
  4592. return err;
  4593. mutex_lock(&mlx5_ib_multiport_mutex);
  4594. for (i = 0; i < dev->num_ports; i++) {
  4595. bool bound = false;
  4596. /* build a stub multiport info struct for the native port. */
  4597. if (i == port_num) {
  4598. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  4599. if (!mpi) {
  4600. mutex_unlock(&mlx5_ib_multiport_mutex);
  4601. mlx5_nic_vport_disable_roce(dev->mdev);
  4602. return -ENOMEM;
  4603. }
  4604. mpi->is_master = true;
  4605. mpi->mdev = dev->mdev;
  4606. mpi->sys_image_guid = dev->sys_image_guid;
  4607. dev->port[i].mp.mpi = mpi;
  4608. mpi->ibdev = dev;
  4609. mpi = NULL;
  4610. continue;
  4611. }
  4612. list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list,
  4613. list) {
  4614. if (dev->sys_image_guid == mpi->sys_image_guid &&
  4615. (mlx5_core_native_port_num(mpi->mdev) - 1) == i) {
  4616. bound = mlx5_ib_bind_slave_port(dev, mpi);
  4617. }
  4618. if (bound) {
  4619. dev_dbg(&mpi->mdev->pdev->dev, "removing port from unaffiliated list.\n");
  4620. mlx5_ib_dbg(dev, "port %d bound\n", i + 1);
  4621. list_del(&mpi->list);
  4622. break;
  4623. }
  4624. }
  4625. if (!bound) {
  4626. get_port_caps(dev, i + 1);
  4627. mlx5_ib_dbg(dev, "no free port found for port %d\n",
  4628. i + 1);
  4629. }
  4630. }
  4631. list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list);
  4632. mutex_unlock(&mlx5_ib_multiport_mutex);
  4633. return err;
  4634. }
  4635. static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev)
  4636. {
  4637. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4638. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  4639. port_num + 1);
  4640. int i;
  4641. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  4642. return;
  4643. mutex_lock(&mlx5_ib_multiport_mutex);
  4644. for (i = 0; i < dev->num_ports; i++) {
  4645. if (dev->port[i].mp.mpi) {
  4646. /* Destroy the native port stub */
  4647. if (i == port_num) {
  4648. kfree(dev->port[i].mp.mpi);
  4649. dev->port[i].mp.mpi = NULL;
  4650. } else {
  4651. mlx5_ib_dbg(dev, "unbinding port_num: %d\n", i + 1);
  4652. mlx5_ib_unbind_slave_port(dev, dev->port[i].mp.mpi);
  4653. }
  4654. }
  4655. }
  4656. mlx5_ib_dbg(dev, "removing from devlist\n");
  4657. list_del(&dev->ib_dev_list);
  4658. mutex_unlock(&mlx5_ib_multiport_mutex);
  4659. mlx5_nic_vport_disable_roce(dev->mdev);
  4660. }
  4661. ADD_UVERBS_ATTRIBUTES_SIMPLE(
  4662. mlx5_ib_dm,
  4663. UVERBS_OBJECT_DM,
  4664. UVERBS_METHOD_DM_ALLOC,
  4665. UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
  4666. UVERBS_ATTR_TYPE(u64),
  4667. UA_MANDATORY),
  4668. UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX,
  4669. UVERBS_ATTR_TYPE(u16),
  4670. UA_MANDATORY));
  4671. ADD_UVERBS_ATTRIBUTES_SIMPLE(
  4672. mlx5_ib_flow_action,
  4673. UVERBS_OBJECT_FLOW_ACTION,
  4674. UVERBS_METHOD_FLOW_ACTION_ESP_CREATE,
  4675. UVERBS_ATTR_FLAGS_IN(MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS,
  4676. enum mlx5_ib_uapi_flow_action_flags));
  4677. static int populate_specs_root(struct mlx5_ib_dev *dev)
  4678. {
  4679. const struct uverbs_object_tree_def **trees = dev->driver_trees;
  4680. size_t num_trees = 0;
  4681. if (mlx5_accel_ipsec_device_caps(dev->mdev) &
  4682. MLX5_ACCEL_IPSEC_CAP_DEVICE)
  4683. trees[num_trees++] = &mlx5_ib_flow_action;
  4684. if (MLX5_CAP_DEV_MEM(dev->mdev, memic))
  4685. trees[num_trees++] = &mlx5_ib_dm;
  4686. if (MLX5_CAP_GEN_64(dev->mdev, general_obj_types) &
  4687. MLX5_GENERAL_OBJ_TYPES_CAP_UCTX)
  4688. trees[num_trees++] = mlx5_ib_get_devx_tree();
  4689. num_trees += mlx5_ib_get_flow_trees(trees + num_trees);
  4690. WARN_ON(num_trees >= ARRAY_SIZE(dev->driver_trees));
  4691. trees[num_trees] = NULL;
  4692. dev->ib_dev.driver_specs = trees;
  4693. return 0;
  4694. }
  4695. static int mlx5_ib_read_counters(struct ib_counters *counters,
  4696. struct ib_counters_read_attr *read_attr,
  4697. struct uverbs_attr_bundle *attrs)
  4698. {
  4699. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  4700. struct mlx5_read_counters_attr mread_attr = {};
  4701. struct mlx5_ib_flow_counters_desc *desc;
  4702. int ret, i;
  4703. mutex_lock(&mcounters->mcntrs_mutex);
  4704. if (mcounters->cntrs_max_index > read_attr->ncounters) {
  4705. ret = -EINVAL;
  4706. goto err_bound;
  4707. }
  4708. mread_attr.out = kcalloc(mcounters->counters_num, sizeof(u64),
  4709. GFP_KERNEL);
  4710. if (!mread_attr.out) {
  4711. ret = -ENOMEM;
  4712. goto err_bound;
  4713. }
  4714. mread_attr.hw_cntrs_hndl = mcounters->hw_cntrs_hndl;
  4715. mread_attr.flags = read_attr->flags;
  4716. ret = mcounters->read_counters(counters->device, &mread_attr);
  4717. if (ret)
  4718. goto err_read;
  4719. /* do the pass over the counters data array to assign according to the
  4720. * descriptions and indexing pairs
  4721. */
  4722. desc = mcounters->counters_data;
  4723. for (i = 0; i < mcounters->ncounters; i++)
  4724. read_attr->counters_buff[desc[i].index] += mread_attr.out[desc[i].description];
  4725. err_read:
  4726. kfree(mread_attr.out);
  4727. err_bound:
  4728. mutex_unlock(&mcounters->mcntrs_mutex);
  4729. return ret;
  4730. }
  4731. static int mlx5_ib_destroy_counters(struct ib_counters *counters)
  4732. {
  4733. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  4734. counters_clear_description(counters);
  4735. if (mcounters->hw_cntrs_hndl)
  4736. mlx5_fc_destroy(to_mdev(counters->device)->mdev,
  4737. mcounters->hw_cntrs_hndl);
  4738. kfree(mcounters);
  4739. return 0;
  4740. }
  4741. static struct ib_counters *mlx5_ib_create_counters(struct ib_device *device,
  4742. struct uverbs_attr_bundle *attrs)
  4743. {
  4744. struct mlx5_ib_mcounters *mcounters;
  4745. mcounters = kzalloc(sizeof(*mcounters), GFP_KERNEL);
  4746. if (!mcounters)
  4747. return ERR_PTR(-ENOMEM);
  4748. mutex_init(&mcounters->mcntrs_mutex);
  4749. return &mcounters->ibcntrs;
  4750. }
  4751. void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev)
  4752. {
  4753. mlx5_ib_cleanup_multiport_master(dev);
  4754. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4755. cleanup_srcu_struct(&dev->mr_srcu);
  4756. #endif
  4757. kfree(dev->port);
  4758. }
  4759. int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev)
  4760. {
  4761. struct mlx5_core_dev *mdev = dev->mdev;
  4762. int err;
  4763. int i;
  4764. dev->port = kcalloc(dev->num_ports, sizeof(*dev->port),
  4765. GFP_KERNEL);
  4766. if (!dev->port)
  4767. return -ENOMEM;
  4768. for (i = 0; i < dev->num_ports; i++) {
  4769. spin_lock_init(&dev->port[i].mp.mpi_lock);
  4770. rwlock_init(&dev->roce[i].netdev_lock);
  4771. }
  4772. err = mlx5_ib_init_multiport_master(dev);
  4773. if (err)
  4774. goto err_free_port;
  4775. if (!mlx5_core_mp_enabled(mdev)) {
  4776. for (i = 1; i <= dev->num_ports; i++) {
  4777. err = get_port_caps(dev, i);
  4778. if (err)
  4779. break;
  4780. }
  4781. } else {
  4782. err = get_port_caps(dev, mlx5_core_native_port_num(mdev));
  4783. }
  4784. if (err)
  4785. goto err_mp;
  4786. if (mlx5_use_mad_ifc(dev))
  4787. get_ext_port_caps(dev);
  4788. dev->ib_dev.owner = THIS_MODULE;
  4789. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  4790. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  4791. dev->ib_dev.phys_port_cnt = dev->num_ports;
  4792. dev->ib_dev.num_comp_vectors =
  4793. dev->mdev->priv.eq_table.num_comp_vectors;
  4794. dev->ib_dev.dev.parent = &mdev->pdev->dev;
  4795. mutex_init(&dev->cap_mask_mutex);
  4796. INIT_LIST_HEAD(&dev->qp_list);
  4797. spin_lock_init(&dev->reset_flow_resource_lock);
  4798. spin_lock_init(&dev->memic.memic_lock);
  4799. dev->memic.dev = mdev;
  4800. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4801. err = init_srcu_struct(&dev->mr_srcu);
  4802. if (err)
  4803. goto err_free_port;
  4804. #endif
  4805. return 0;
  4806. err_mp:
  4807. mlx5_ib_cleanup_multiport_master(dev);
  4808. err_free_port:
  4809. kfree(dev->port);
  4810. return -ENOMEM;
  4811. }
  4812. static int mlx5_ib_stage_flow_db_init(struct mlx5_ib_dev *dev)
  4813. {
  4814. dev->flow_db = kzalloc(sizeof(*dev->flow_db), GFP_KERNEL);
  4815. if (!dev->flow_db)
  4816. return -ENOMEM;
  4817. mutex_init(&dev->flow_db->lock);
  4818. return 0;
  4819. }
  4820. int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev)
  4821. {
  4822. struct mlx5_ib_dev *nic_dev;
  4823. nic_dev = mlx5_ib_get_uplink_ibdev(dev->mdev->priv.eswitch);
  4824. if (!nic_dev)
  4825. return -EINVAL;
  4826. dev->flow_db = nic_dev->flow_db;
  4827. return 0;
  4828. }
  4829. static void mlx5_ib_stage_flow_db_cleanup(struct mlx5_ib_dev *dev)
  4830. {
  4831. kfree(dev->flow_db);
  4832. }
  4833. int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev)
  4834. {
  4835. struct mlx5_core_dev *mdev = dev->mdev;
  4836. int err;
  4837. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  4838. dev->ib_dev.uverbs_cmd_mask =
  4839. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  4840. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  4841. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  4842. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  4843. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  4844. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  4845. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  4846. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  4847. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  4848. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  4849. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  4850. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  4851. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  4852. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  4853. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  4854. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  4855. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  4856. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  4857. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  4858. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  4859. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  4860. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  4861. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  4862. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  4863. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  4864. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  4865. dev->ib_dev.uverbs_ex_cmd_mask =
  4866. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  4867. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  4868. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  4869. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP) |
  4870. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ);
  4871. dev->ib_dev.query_device = mlx5_ib_query_device;
  4872. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  4873. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  4874. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  4875. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  4876. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  4877. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  4878. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  4879. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  4880. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  4881. dev->ib_dev.mmap = mlx5_ib_mmap;
  4882. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  4883. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  4884. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  4885. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  4886. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  4887. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  4888. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  4889. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  4890. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  4891. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  4892. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  4893. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  4894. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  4895. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  4896. dev->ib_dev.drain_sq = mlx5_ib_drain_sq;
  4897. dev->ib_dev.drain_rq = mlx5_ib_drain_rq;
  4898. dev->ib_dev.post_send = mlx5_ib_post_send;
  4899. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  4900. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  4901. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  4902. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  4903. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  4904. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  4905. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  4906. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  4907. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  4908. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  4909. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  4910. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  4911. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  4912. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  4913. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  4914. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  4915. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  4916. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  4917. dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
  4918. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
  4919. IS_ENABLED(CONFIG_MLX5_CORE_IPOIB))
  4920. dev->ib_dev.rdma_netdev_get_params = mlx5_ib_rn_get_params;
  4921. if (mlx5_core_is_pf(mdev)) {
  4922. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  4923. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  4924. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  4925. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  4926. }
  4927. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  4928. dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
  4929. if (MLX5_CAP_GEN(mdev, imaicl)) {
  4930. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  4931. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  4932. dev->ib_dev.uverbs_cmd_mask |=
  4933. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  4934. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  4935. }
  4936. if (MLX5_CAP_GEN(mdev, xrc)) {
  4937. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  4938. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  4939. dev->ib_dev.uverbs_cmd_mask |=
  4940. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  4941. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  4942. }
  4943. if (MLX5_CAP_DEV_MEM(mdev, memic)) {
  4944. dev->ib_dev.alloc_dm = mlx5_ib_alloc_dm;
  4945. dev->ib_dev.dealloc_dm = mlx5_ib_dealloc_dm;
  4946. dev->ib_dev.reg_dm_mr = mlx5_ib_reg_dm_mr;
  4947. }
  4948. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  4949. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  4950. dev->ib_dev.uverbs_ex_cmd_mask |=
  4951. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  4952. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
  4953. dev->ib_dev.create_flow_action_esp = mlx5_ib_create_flow_action_esp;
  4954. dev->ib_dev.destroy_flow_action = mlx5_ib_destroy_flow_action;
  4955. dev->ib_dev.modify_flow_action_esp = mlx5_ib_modify_flow_action_esp;
  4956. dev->ib_dev.driver_id = RDMA_DRIVER_MLX5;
  4957. dev->ib_dev.create_counters = mlx5_ib_create_counters;
  4958. dev->ib_dev.destroy_counters = mlx5_ib_destroy_counters;
  4959. dev->ib_dev.read_counters = mlx5_ib_read_counters;
  4960. err = init_node_data(dev);
  4961. if (err)
  4962. return err;
  4963. if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
  4964. (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) ||
  4965. MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  4966. mutex_init(&dev->lb.mutex);
  4967. return 0;
  4968. }
  4969. static int mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev *dev)
  4970. {
  4971. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  4972. dev->ib_dev.query_port = mlx5_ib_query_port;
  4973. return 0;
  4974. }
  4975. int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev)
  4976. {
  4977. dev->ib_dev.get_port_immutable = mlx5_port_rep_immutable;
  4978. dev->ib_dev.query_port = mlx5_ib_rep_query_port;
  4979. return 0;
  4980. }
  4981. static int mlx5_ib_stage_common_roce_init(struct mlx5_ib_dev *dev)
  4982. {
  4983. u8 port_num;
  4984. int i;
  4985. for (i = 0; i < dev->num_ports; i++) {
  4986. dev->roce[i].dev = dev;
  4987. dev->roce[i].native_port_num = i + 1;
  4988. dev->roce[i].last_port_state = IB_PORT_DOWN;
  4989. }
  4990. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  4991. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  4992. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  4993. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  4994. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  4995. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  4996. dev->ib_dev.uverbs_ex_cmd_mask |=
  4997. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  4998. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  4999. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  5000. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  5001. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  5002. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  5003. return mlx5_add_netdev_notifier(dev, port_num);
  5004. }
  5005. static void mlx5_ib_stage_common_roce_cleanup(struct mlx5_ib_dev *dev)
  5006. {
  5007. u8 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  5008. mlx5_remove_netdev_notifier(dev, port_num);
  5009. }
  5010. int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev)
  5011. {
  5012. struct mlx5_core_dev *mdev = dev->mdev;
  5013. enum rdma_link_layer ll;
  5014. int port_type_cap;
  5015. int err = 0;
  5016. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  5017. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  5018. if (ll == IB_LINK_LAYER_ETHERNET)
  5019. err = mlx5_ib_stage_common_roce_init(dev);
  5020. return err;
  5021. }
  5022. void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev)
  5023. {
  5024. mlx5_ib_stage_common_roce_cleanup(dev);
  5025. }
  5026. static int mlx5_ib_stage_roce_init(struct mlx5_ib_dev *dev)
  5027. {
  5028. struct mlx5_core_dev *mdev = dev->mdev;
  5029. enum rdma_link_layer ll;
  5030. int port_type_cap;
  5031. int err;
  5032. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  5033. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  5034. if (ll == IB_LINK_LAYER_ETHERNET) {
  5035. err = mlx5_ib_stage_common_roce_init(dev);
  5036. if (err)
  5037. return err;
  5038. err = mlx5_enable_eth(dev);
  5039. if (err)
  5040. goto cleanup;
  5041. }
  5042. return 0;
  5043. cleanup:
  5044. mlx5_ib_stage_common_roce_cleanup(dev);
  5045. return err;
  5046. }
  5047. static void mlx5_ib_stage_roce_cleanup(struct mlx5_ib_dev *dev)
  5048. {
  5049. struct mlx5_core_dev *mdev = dev->mdev;
  5050. enum rdma_link_layer ll;
  5051. int port_type_cap;
  5052. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  5053. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  5054. if (ll == IB_LINK_LAYER_ETHERNET) {
  5055. mlx5_disable_eth(dev);
  5056. mlx5_ib_stage_common_roce_cleanup(dev);
  5057. }
  5058. }
  5059. int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev)
  5060. {
  5061. return create_dev_resources(&dev->devr);
  5062. }
  5063. void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev)
  5064. {
  5065. destroy_dev_resources(&dev->devr);
  5066. }
  5067. static int mlx5_ib_stage_odp_init(struct mlx5_ib_dev *dev)
  5068. {
  5069. mlx5_ib_internal_fill_odp_caps(dev);
  5070. return mlx5_ib_odp_init_one(dev);
  5071. }
  5072. int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev)
  5073. {
  5074. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  5075. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  5076. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  5077. return mlx5_ib_alloc_counters(dev);
  5078. }
  5079. return 0;
  5080. }
  5081. void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev)
  5082. {
  5083. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  5084. mlx5_ib_dealloc_counters(dev);
  5085. }
  5086. static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev)
  5087. {
  5088. return mlx5_ib_init_cong_debugfs(dev,
  5089. mlx5_core_native_port_num(dev->mdev) - 1);
  5090. }
  5091. static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev)
  5092. {
  5093. mlx5_ib_cleanup_cong_debugfs(dev,
  5094. mlx5_core_native_port_num(dev->mdev) - 1);
  5095. }
  5096. static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev)
  5097. {
  5098. dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
  5099. return PTR_ERR_OR_ZERO(dev->mdev->priv.uar);
  5100. }
  5101. static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev)
  5102. {
  5103. mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
  5104. }
  5105. int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev)
  5106. {
  5107. int err;
  5108. err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
  5109. if (err)
  5110. return err;
  5111. err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
  5112. if (err)
  5113. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  5114. return err;
  5115. }
  5116. void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev)
  5117. {
  5118. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  5119. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  5120. }
  5121. static int mlx5_ib_stage_populate_specs(struct mlx5_ib_dev *dev)
  5122. {
  5123. return populate_specs_root(dev);
  5124. }
  5125. int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev)
  5126. {
  5127. const char *name;
  5128. rdma_set_device_sysfs_group(&dev->ib_dev, &mlx5_attr_group);
  5129. if (!mlx5_lag_is_active(dev->mdev))
  5130. name = "mlx5_%d";
  5131. else
  5132. name = "mlx5_bond_%d";
  5133. return ib_register_device(&dev->ib_dev, name, NULL);
  5134. }
  5135. void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev)
  5136. {
  5137. destroy_umrc_res(dev);
  5138. }
  5139. void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev)
  5140. {
  5141. ib_unregister_device(&dev->ib_dev);
  5142. }
  5143. int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev)
  5144. {
  5145. return create_umr_res(dev);
  5146. }
  5147. static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev)
  5148. {
  5149. init_delay_drop(dev);
  5150. return 0;
  5151. }
  5152. static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev)
  5153. {
  5154. cancel_delay_drop(dev);
  5155. }
  5156. static int mlx5_ib_stage_rep_reg_init(struct mlx5_ib_dev *dev)
  5157. {
  5158. mlx5_ib_register_vport_reps(dev);
  5159. return 0;
  5160. }
  5161. static void mlx5_ib_stage_rep_reg_cleanup(struct mlx5_ib_dev *dev)
  5162. {
  5163. mlx5_ib_unregister_vport_reps(dev);
  5164. }
  5165. void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
  5166. const struct mlx5_ib_profile *profile,
  5167. int stage)
  5168. {
  5169. /* Number of stages to cleanup */
  5170. while (stage) {
  5171. stage--;
  5172. if (profile->stage[stage].cleanup)
  5173. profile->stage[stage].cleanup(dev);
  5174. }
  5175. if (dev->devx_whitelist_uid)
  5176. mlx5_ib_devx_destroy(dev, dev->devx_whitelist_uid);
  5177. ib_dealloc_device((struct ib_device *)dev);
  5178. }
  5179. void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
  5180. const struct mlx5_ib_profile *profile)
  5181. {
  5182. int err;
  5183. int i;
  5184. int uid;
  5185. for (i = 0; i < MLX5_IB_STAGE_MAX; i++) {
  5186. if (profile->stage[i].init) {
  5187. err = profile->stage[i].init(dev);
  5188. if (err)
  5189. goto err_out;
  5190. }
  5191. }
  5192. uid = mlx5_ib_devx_create(dev);
  5193. if (uid > 0)
  5194. dev->devx_whitelist_uid = uid;
  5195. dev->profile = profile;
  5196. dev->ib_active = true;
  5197. return dev;
  5198. err_out:
  5199. __mlx5_ib_remove(dev, profile, i);
  5200. return NULL;
  5201. }
  5202. static const struct mlx5_ib_profile pf_profile = {
  5203. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  5204. mlx5_ib_stage_init_init,
  5205. mlx5_ib_stage_init_cleanup),
  5206. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  5207. mlx5_ib_stage_flow_db_init,
  5208. mlx5_ib_stage_flow_db_cleanup),
  5209. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  5210. mlx5_ib_stage_caps_init,
  5211. NULL),
  5212. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  5213. mlx5_ib_stage_non_default_cb,
  5214. NULL),
  5215. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  5216. mlx5_ib_stage_roce_init,
  5217. mlx5_ib_stage_roce_cleanup),
  5218. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  5219. mlx5_ib_stage_dev_res_init,
  5220. mlx5_ib_stage_dev_res_cleanup),
  5221. STAGE_CREATE(MLX5_IB_STAGE_ODP,
  5222. mlx5_ib_stage_odp_init,
  5223. NULL),
  5224. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  5225. mlx5_ib_stage_counters_init,
  5226. mlx5_ib_stage_counters_cleanup),
  5227. STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
  5228. mlx5_ib_stage_cong_debugfs_init,
  5229. mlx5_ib_stage_cong_debugfs_cleanup),
  5230. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  5231. mlx5_ib_stage_uar_init,
  5232. mlx5_ib_stage_uar_cleanup),
  5233. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  5234. mlx5_ib_stage_bfrag_init,
  5235. mlx5_ib_stage_bfrag_cleanup),
  5236. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  5237. NULL,
  5238. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  5239. STAGE_CREATE(MLX5_IB_STAGE_SPECS,
  5240. mlx5_ib_stage_populate_specs,
  5241. NULL),
  5242. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  5243. mlx5_ib_stage_ib_reg_init,
  5244. mlx5_ib_stage_ib_reg_cleanup),
  5245. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  5246. mlx5_ib_stage_post_ib_reg_umr_init,
  5247. NULL),
  5248. STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
  5249. mlx5_ib_stage_delay_drop_init,
  5250. mlx5_ib_stage_delay_drop_cleanup),
  5251. };
  5252. static const struct mlx5_ib_profile nic_rep_profile = {
  5253. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  5254. mlx5_ib_stage_init_init,
  5255. mlx5_ib_stage_init_cleanup),
  5256. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  5257. mlx5_ib_stage_flow_db_init,
  5258. mlx5_ib_stage_flow_db_cleanup),
  5259. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  5260. mlx5_ib_stage_caps_init,
  5261. NULL),
  5262. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  5263. mlx5_ib_stage_rep_non_default_cb,
  5264. NULL),
  5265. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  5266. mlx5_ib_stage_rep_roce_init,
  5267. mlx5_ib_stage_rep_roce_cleanup),
  5268. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  5269. mlx5_ib_stage_dev_res_init,
  5270. mlx5_ib_stage_dev_res_cleanup),
  5271. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  5272. mlx5_ib_stage_counters_init,
  5273. mlx5_ib_stage_counters_cleanup),
  5274. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  5275. mlx5_ib_stage_uar_init,
  5276. mlx5_ib_stage_uar_cleanup),
  5277. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  5278. mlx5_ib_stage_bfrag_init,
  5279. mlx5_ib_stage_bfrag_cleanup),
  5280. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  5281. NULL,
  5282. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  5283. STAGE_CREATE(MLX5_IB_STAGE_SPECS,
  5284. mlx5_ib_stage_populate_specs,
  5285. NULL),
  5286. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  5287. mlx5_ib_stage_ib_reg_init,
  5288. mlx5_ib_stage_ib_reg_cleanup),
  5289. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  5290. mlx5_ib_stage_post_ib_reg_umr_init,
  5291. NULL),
  5292. STAGE_CREATE(MLX5_IB_STAGE_REP_REG,
  5293. mlx5_ib_stage_rep_reg_init,
  5294. mlx5_ib_stage_rep_reg_cleanup),
  5295. };
  5296. static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev)
  5297. {
  5298. struct mlx5_ib_multiport_info *mpi;
  5299. struct mlx5_ib_dev *dev;
  5300. bool bound = false;
  5301. int err;
  5302. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  5303. if (!mpi)
  5304. return NULL;
  5305. mpi->mdev = mdev;
  5306. err = mlx5_query_nic_vport_system_image_guid(mdev,
  5307. &mpi->sys_image_guid);
  5308. if (err) {
  5309. kfree(mpi);
  5310. return NULL;
  5311. }
  5312. mutex_lock(&mlx5_ib_multiport_mutex);
  5313. list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) {
  5314. if (dev->sys_image_guid == mpi->sys_image_guid)
  5315. bound = mlx5_ib_bind_slave_port(dev, mpi);
  5316. if (bound) {
  5317. rdma_roce_rescan_device(&dev->ib_dev);
  5318. break;
  5319. }
  5320. }
  5321. if (!bound) {
  5322. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  5323. dev_dbg(&mdev->pdev->dev, "no suitable IB device found to bind to, added to unaffiliated list.\n");
  5324. }
  5325. mutex_unlock(&mlx5_ib_multiport_mutex);
  5326. return mpi;
  5327. }
  5328. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  5329. {
  5330. enum rdma_link_layer ll;
  5331. struct mlx5_ib_dev *dev;
  5332. int port_type_cap;
  5333. printk_once(KERN_INFO "%s", mlx5_version);
  5334. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  5335. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  5336. if (mlx5_core_is_mp_slave(mdev) && ll == IB_LINK_LAYER_ETHERNET)
  5337. return mlx5_ib_add_slave_port(mdev);
  5338. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  5339. if (!dev)
  5340. return NULL;
  5341. dev->mdev = mdev;
  5342. dev->num_ports = max(MLX5_CAP_GEN(mdev, num_ports),
  5343. MLX5_CAP_GEN(mdev, num_vhca_ports));
  5344. if (MLX5_ESWITCH_MANAGER(mdev) &&
  5345. mlx5_ib_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
  5346. dev->rep = mlx5_ib_vport_rep(mdev->priv.eswitch, 0);
  5347. return __mlx5_ib_add(dev, &nic_rep_profile);
  5348. }
  5349. return __mlx5_ib_add(dev, &pf_profile);
  5350. }
  5351. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  5352. {
  5353. struct mlx5_ib_multiport_info *mpi;
  5354. struct mlx5_ib_dev *dev;
  5355. if (mlx5_core_is_mp_slave(mdev)) {
  5356. mpi = context;
  5357. mutex_lock(&mlx5_ib_multiport_mutex);
  5358. if (mpi->ibdev)
  5359. mlx5_ib_unbind_slave_port(mpi->ibdev, mpi);
  5360. list_del(&mpi->list);
  5361. mutex_unlock(&mlx5_ib_multiport_mutex);
  5362. return;
  5363. }
  5364. dev = context;
  5365. __mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX);
  5366. }
  5367. static struct mlx5_interface mlx5_ib_interface = {
  5368. .add = mlx5_ib_add,
  5369. .remove = mlx5_ib_remove,
  5370. .event = mlx5_ib_event,
  5371. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  5372. .pfault = mlx5_ib_pfault,
  5373. #endif
  5374. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  5375. };
  5376. unsigned long mlx5_ib_get_xlt_emergency_page(void)
  5377. {
  5378. mutex_lock(&xlt_emergency_page_mutex);
  5379. return xlt_emergency_page;
  5380. }
  5381. void mlx5_ib_put_xlt_emergency_page(void)
  5382. {
  5383. mutex_unlock(&xlt_emergency_page_mutex);
  5384. }
  5385. static int __init mlx5_ib_init(void)
  5386. {
  5387. int err;
  5388. xlt_emergency_page = __get_free_page(GFP_KERNEL);
  5389. if (!xlt_emergency_page)
  5390. return -ENOMEM;
  5391. mutex_init(&xlt_emergency_page_mutex);
  5392. mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0);
  5393. if (!mlx5_ib_event_wq) {
  5394. free_page(xlt_emergency_page);
  5395. return -ENOMEM;
  5396. }
  5397. mlx5_ib_odp_init();
  5398. err = mlx5_register_interface(&mlx5_ib_interface);
  5399. return err;
  5400. }
  5401. static void __exit mlx5_ib_cleanup(void)
  5402. {
  5403. mlx5_unregister_interface(&mlx5_ib_interface);
  5404. destroy_workqueue(mlx5_ib_event_wq);
  5405. mutex_destroy(&xlt_emergency_page_mutex);
  5406. free_page(xlt_emergency_page);
  5407. }
  5408. module_init(mlx5_ib_init);
  5409. module_exit(mlx5_ib_cleanup);