hns_roce_hw_v2.h 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615
  1. /*
  2. * Copyright (c) 2016-2017 Hisilicon Limited.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef _HNS_ROCE_HW_V2_H
  33. #define _HNS_ROCE_HW_V2_H
  34. #include <linux/bitops.h>
  35. #define HNS_ROCE_VF_QPC_BT_NUM 256
  36. #define HNS_ROCE_VF_SRQC_BT_NUM 64
  37. #define HNS_ROCE_VF_CQC_BT_NUM 64
  38. #define HNS_ROCE_VF_MPT_BT_NUM 64
  39. #define HNS_ROCE_VF_EQC_NUM 64
  40. #define HNS_ROCE_VF_SMAC_NUM 32
  41. #define HNS_ROCE_VF_SGID_NUM 32
  42. #define HNS_ROCE_VF_SL_NUM 8
  43. #define HNS_ROCE_V2_MAX_QP_NUM 0x2000
  44. #define HNS_ROCE_V2_MAX_WQE_NUM 0x8000
  45. #define HNS_ROCE_V2_MAX_CQ_NUM 0x8000
  46. #define HNS_ROCE_V2_MAX_CQE_NUM 0x10000
  47. #define HNS_ROCE_V2_MAX_RQ_SGE_NUM 0x100
  48. #define HNS_ROCE_V2_MAX_SQ_SGE_NUM 0xff
  49. #define HNS_ROCE_V2_MAX_EXTEND_SGE_NUM 0x200000
  50. #define HNS_ROCE_V2_MAX_SQ_INLINE 0x20
  51. #define HNS_ROCE_V2_UAR_NUM 256
  52. #define HNS_ROCE_V2_PHY_UAR_NUM 1
  53. #define HNS_ROCE_V2_MAX_IRQ_NUM 65
  54. #define HNS_ROCE_V2_COMP_VEC_NUM 63
  55. #define HNS_ROCE_V2_AEQE_VEC_NUM 1
  56. #define HNS_ROCE_V2_ABNORMAL_VEC_NUM 1
  57. #define HNS_ROCE_V2_MAX_MTPT_NUM 0x8000
  58. #define HNS_ROCE_V2_MAX_MTT_SEGS 0x1000000
  59. #define HNS_ROCE_V2_MAX_CQE_SEGS 0x1000000
  60. #define HNS_ROCE_V2_MAX_PD_NUM 0x1000000
  61. #define HNS_ROCE_V2_MAX_QP_INIT_RDMA 128
  62. #define HNS_ROCE_V2_MAX_QP_DEST_RDMA 128
  63. #define HNS_ROCE_V2_MAX_SQ_DESC_SZ 64
  64. #define HNS_ROCE_V2_MAX_RQ_DESC_SZ 16
  65. #define HNS_ROCE_V2_MAX_SRQ_DESC_SZ 64
  66. #define HNS_ROCE_V2_QPC_ENTRY_SZ 256
  67. #define HNS_ROCE_V2_IRRL_ENTRY_SZ 64
  68. #define HNS_ROCE_V2_TRRL_ENTRY_SZ 48
  69. #define HNS_ROCE_V2_CQC_ENTRY_SZ 64
  70. #define HNS_ROCE_V2_MTPT_ENTRY_SZ 64
  71. #define HNS_ROCE_V2_MTT_ENTRY_SZ 64
  72. #define HNS_ROCE_V2_CQE_ENTRY_SIZE 32
  73. #define HNS_ROCE_V2_PAGE_SIZE_SUPPORTED 0xFFFFF000
  74. #define HNS_ROCE_V2_MAX_INNER_MTPT_NUM 2
  75. #define HNS_ROCE_INVALID_LKEY 0x100
  76. #define HNS_ROCE_CMQ_TX_TIMEOUT 30000
  77. #define HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE 2
  78. #define HNS_ROCE_V2_RSV_QPS 8
  79. #define HNS_ROCE_CONTEXT_HOP_NUM 1
  80. #define HNS_ROCE_MTT_HOP_NUM 1
  81. #define HNS_ROCE_CQE_HOP_NUM 1
  82. #define HNS_ROCE_PBL_HOP_NUM 2
  83. #define HNS_ROCE_EQE_HOP_NUM 2
  84. #define HNS_ROCE_V2_GID_INDEX_NUM 256
  85. #define HNS_ROCE_V2_TABLE_CHUNK_SIZE (1 << 18)
  86. #define HNS_ROCE_CMD_FLAG_IN_VALID_SHIFT 0
  87. #define HNS_ROCE_CMD_FLAG_OUT_VALID_SHIFT 1
  88. #define HNS_ROCE_CMD_FLAG_NEXT_SHIFT 2
  89. #define HNS_ROCE_CMD_FLAG_WR_OR_RD_SHIFT 3
  90. #define HNS_ROCE_CMD_FLAG_NO_INTR_SHIFT 4
  91. #define HNS_ROCE_CMD_FLAG_ERR_INTR_SHIFT 5
  92. #define HNS_ROCE_CMD_FLAG_IN BIT(HNS_ROCE_CMD_FLAG_IN_VALID_SHIFT)
  93. #define HNS_ROCE_CMD_FLAG_OUT BIT(HNS_ROCE_CMD_FLAG_OUT_VALID_SHIFT)
  94. #define HNS_ROCE_CMD_FLAG_NEXT BIT(HNS_ROCE_CMD_FLAG_NEXT_SHIFT)
  95. #define HNS_ROCE_CMD_FLAG_WR BIT(HNS_ROCE_CMD_FLAG_WR_OR_RD_SHIFT)
  96. #define HNS_ROCE_CMD_FLAG_NO_INTR BIT(HNS_ROCE_CMD_FLAG_NO_INTR_SHIFT)
  97. #define HNS_ROCE_CMD_FLAG_ERR_INTR BIT(HNS_ROCE_CMD_FLAG_ERR_INTR_SHIFT)
  98. #define HNS_ROCE_CMQ_DESC_NUM_S 3
  99. #define HNS_ROCE_CMQ_EN_B 16
  100. #define HNS_ROCE_CMQ_ENABLE BIT(HNS_ROCE_CMQ_EN_B)
  101. #define check_whether_last_step(hop_num, step_idx) \
  102. ((step_idx == 0 && hop_num == HNS_ROCE_HOP_NUM_0) || \
  103. (step_idx == 1 && hop_num == 1) || \
  104. (step_idx == 2 && hop_num == 2))
  105. #define CMD_CSQ_DESC_NUM 1024
  106. #define CMD_CRQ_DESC_NUM 1024
  107. enum {
  108. NO_ARMED = 0x0,
  109. REG_NXT_CEQE = 0x2,
  110. REG_NXT_SE_CEQE = 0x3
  111. };
  112. #define V2_CQ_DB_REQ_NOT_SOL 0
  113. #define V2_CQ_DB_REQ_NOT 1
  114. #define V2_CQ_STATE_VALID 1
  115. #define V2_QKEY_VAL 0x80010000
  116. #define GID_LEN_V2 16
  117. #define HNS_ROCE_V2_CQE_QPN_MASK 0x3ffff
  118. enum {
  119. HNS_ROCE_V2_WQE_OP_SEND = 0x0,
  120. HNS_ROCE_V2_WQE_OP_SEND_WITH_INV = 0x1,
  121. HNS_ROCE_V2_WQE_OP_SEND_WITH_IMM = 0x2,
  122. HNS_ROCE_V2_WQE_OP_RDMA_WRITE = 0x3,
  123. HNS_ROCE_V2_WQE_OP_RDMA_WRITE_WITH_IMM = 0x4,
  124. HNS_ROCE_V2_WQE_OP_RDMA_READ = 0x5,
  125. HNS_ROCE_V2_WQE_OP_ATOM_CMP_AND_SWAP = 0x6,
  126. HNS_ROCE_V2_WQE_OP_ATOM_FETCH_AND_ADD = 0x7,
  127. HNS_ROCE_V2_WQE_OP_ATOM_MSK_CMP_AND_SWAP = 0x8,
  128. HNS_ROCE_V2_WQE_OP_ATOM_MSK_FETCH_AND_ADD = 0x9,
  129. HNS_ROCE_V2_WQE_OP_FAST_REG_PMR = 0xa,
  130. HNS_ROCE_V2_WQE_OP_LOCAL_INV = 0xb,
  131. HNS_ROCE_V2_WQE_OP_BIND_MW_TYPE = 0xc,
  132. HNS_ROCE_V2_WQE_OP_MASK = 0x1f,
  133. };
  134. enum {
  135. HNS_ROCE_SQ_OPCODE_SEND = 0x0,
  136. HNS_ROCE_SQ_OPCODE_SEND_WITH_INV = 0x1,
  137. HNS_ROCE_SQ_OPCODE_SEND_WITH_IMM = 0x2,
  138. HNS_ROCE_SQ_OPCODE_RDMA_WRITE = 0x3,
  139. HNS_ROCE_SQ_OPCODE_RDMA_WRITE_WITH_IMM = 0x4,
  140. HNS_ROCE_SQ_OPCODE_RDMA_READ = 0x5,
  141. HNS_ROCE_SQ_OPCODE_ATOMIC_COMP_AND_SWAP = 0x6,
  142. HNS_ROCE_SQ_OPCODE_ATOMIC_FETCH_AND_ADD = 0x7,
  143. HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_COMP_AND_SWAP = 0x8,
  144. HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_FETCH_AND_ADD = 0x9,
  145. HNS_ROCE_SQ_OPCODE_FAST_REG_WR = 0xa,
  146. HNS_ROCE_SQ_OPCODE_LOCAL_INV = 0xb,
  147. HNS_ROCE_SQ_OPCODE_BIND_MW = 0xc,
  148. };
  149. enum {
  150. /* rq operations */
  151. HNS_ROCE_V2_OPCODE_RDMA_WRITE_IMM = 0x0,
  152. HNS_ROCE_V2_OPCODE_SEND = 0x1,
  153. HNS_ROCE_V2_OPCODE_SEND_WITH_IMM = 0x2,
  154. HNS_ROCE_V2_OPCODE_SEND_WITH_INV = 0x3,
  155. };
  156. enum {
  157. HNS_ROCE_V2_SQ_DB = 0x0,
  158. HNS_ROCE_V2_RQ_DB = 0x1,
  159. HNS_ROCE_V2_SRQ_DB = 0x2,
  160. HNS_ROCE_V2_CQ_DB_PTR = 0x3,
  161. HNS_ROCE_V2_CQ_DB_NTR = 0x4,
  162. };
  163. enum {
  164. HNS_ROCE_CQE_V2_SUCCESS = 0x00,
  165. HNS_ROCE_CQE_V2_LOCAL_LENGTH_ERR = 0x01,
  166. HNS_ROCE_CQE_V2_LOCAL_QP_OP_ERR = 0x02,
  167. HNS_ROCE_CQE_V2_LOCAL_PROT_ERR = 0x04,
  168. HNS_ROCE_CQE_V2_WR_FLUSH_ERR = 0x05,
  169. HNS_ROCE_CQE_V2_MW_BIND_ERR = 0x06,
  170. HNS_ROCE_CQE_V2_BAD_RESP_ERR = 0x10,
  171. HNS_ROCE_CQE_V2_LOCAL_ACCESS_ERR = 0x11,
  172. HNS_ROCE_CQE_V2_REMOTE_INVAL_REQ_ERR = 0x12,
  173. HNS_ROCE_CQE_V2_REMOTE_ACCESS_ERR = 0x13,
  174. HNS_ROCE_CQE_V2_REMOTE_OP_ERR = 0x14,
  175. HNS_ROCE_CQE_V2_TRANSPORT_RETRY_EXC_ERR = 0x15,
  176. HNS_ROCE_CQE_V2_RNR_RETRY_EXC_ERR = 0x16,
  177. HNS_ROCE_CQE_V2_REMOTE_ABORT_ERR = 0x22,
  178. HNS_ROCE_V2_CQE_STATUS_MASK = 0xff,
  179. };
  180. /* CMQ command */
  181. enum hns_roce_opcode_type {
  182. HNS_QUERY_FW_VER = 0x0001,
  183. HNS_ROCE_OPC_QUERY_HW_VER = 0x8000,
  184. HNS_ROCE_OPC_CFG_GLOBAL_PARAM = 0x8001,
  185. HNS_ROCE_OPC_ALLOC_PF_RES = 0x8004,
  186. HNS_ROCE_OPC_QUERY_PF_RES = 0x8400,
  187. HNS_ROCE_OPC_ALLOC_VF_RES = 0x8401,
  188. HNS_ROCE_OPC_CFG_EXT_LLM = 0x8403,
  189. HNS_ROCE_OPC_CFG_TMOUT_LLM = 0x8404,
  190. HNS_ROCE_OPC_CFG_SGID_TB = 0x8500,
  191. HNS_ROCE_OPC_CFG_SMAC_TB = 0x8501,
  192. HNS_ROCE_OPC_CFG_BT_ATTR = 0x8506,
  193. };
  194. enum {
  195. TYPE_CRQ,
  196. TYPE_CSQ,
  197. };
  198. enum hns_roce_cmd_return_status {
  199. CMD_EXEC_SUCCESS = 0,
  200. CMD_NO_AUTH = 1,
  201. CMD_NOT_EXEC = 2,
  202. CMD_QUEUE_FULL = 3,
  203. };
  204. enum hns_roce_sgid_type {
  205. GID_TYPE_FLAG_ROCE_V1 = 0,
  206. GID_TYPE_FLAG_ROCE_V2_IPV4,
  207. GID_TYPE_FLAG_ROCE_V2_IPV6,
  208. };
  209. struct hns_roce_v2_cq_context {
  210. __le32 byte_4_pg_ceqn;
  211. __le32 byte_8_cqn;
  212. __le32 cqe_cur_blk_addr;
  213. __le32 byte_16_hop_addr;
  214. __le32 cqe_nxt_blk_addr;
  215. __le32 byte_24_pgsz_addr;
  216. __le32 byte_28_cq_pi;
  217. __le32 byte_32_cq_ci;
  218. __le32 cqe_ba;
  219. __le32 byte_40_cqe_ba;
  220. __le32 byte_44_db_record;
  221. __le32 db_record_addr;
  222. __le32 byte_52_cqe_cnt;
  223. __le32 byte_56_cqe_period_maxcnt;
  224. __le32 cqe_report_timer;
  225. __le32 byte_64_se_cqe_idx;
  226. };
  227. #define HNS_ROCE_V2_CQ_DEFAULT_BURST_NUM 0x0
  228. #define HNS_ROCE_V2_CQ_DEFAULT_INTERVAL 0x0
  229. #define V2_CQC_BYTE_4_CQ_ST_S 0
  230. #define V2_CQC_BYTE_4_CQ_ST_M GENMASK(1, 0)
  231. #define V2_CQC_BYTE_4_POLL_S 2
  232. #define V2_CQC_BYTE_4_SE_S 3
  233. #define V2_CQC_BYTE_4_OVER_IGNORE_S 4
  234. #define V2_CQC_BYTE_4_COALESCE_S 5
  235. #define V2_CQC_BYTE_4_ARM_ST_S 6
  236. #define V2_CQC_BYTE_4_ARM_ST_M GENMASK(7, 6)
  237. #define V2_CQC_BYTE_4_SHIFT_S 8
  238. #define V2_CQC_BYTE_4_SHIFT_M GENMASK(12, 8)
  239. #define V2_CQC_BYTE_4_CMD_SN_S 13
  240. #define V2_CQC_BYTE_4_CMD_SN_M GENMASK(14, 13)
  241. #define V2_CQC_BYTE_4_CEQN_S 15
  242. #define V2_CQC_BYTE_4_CEQN_M GENMASK(23, 15)
  243. #define V2_CQC_BYTE_4_PAGE_OFFSET_S 24
  244. #define V2_CQC_BYTE_4_PAGE_OFFSET_M GENMASK(31, 24)
  245. #define V2_CQC_BYTE_8_CQN_S 0
  246. #define V2_CQC_BYTE_8_CQN_M GENMASK(23, 0)
  247. #define V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_S 0
  248. #define V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_M GENMASK(19, 0)
  249. #define V2_CQC_BYTE_16_CQE_HOP_NUM_S 30
  250. #define V2_CQC_BYTE_16_CQE_HOP_NUM_M GENMASK(31, 30)
  251. #define V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_S 0
  252. #define V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_M GENMASK(19, 0)
  253. #define V2_CQC_BYTE_24_CQE_BA_PG_SZ_S 24
  254. #define V2_CQC_BYTE_24_CQE_BA_PG_SZ_M GENMASK(27, 24)
  255. #define V2_CQC_BYTE_24_CQE_BUF_PG_SZ_S 28
  256. #define V2_CQC_BYTE_24_CQE_BUF_PG_SZ_M GENMASK(31, 28)
  257. #define V2_CQC_BYTE_28_CQ_PRODUCER_IDX_S 0
  258. #define V2_CQC_BYTE_28_CQ_PRODUCER_IDX_M GENMASK(23, 0)
  259. #define V2_CQC_BYTE_32_CQ_CONSUMER_IDX_S 0
  260. #define V2_CQC_BYTE_32_CQ_CONSUMER_IDX_M GENMASK(23, 0)
  261. #define V2_CQC_BYTE_40_CQE_BA_S 0
  262. #define V2_CQC_BYTE_40_CQE_BA_M GENMASK(28, 0)
  263. #define V2_CQC_BYTE_44_DB_RECORD_EN_S 0
  264. #define V2_CQC_BYTE_44_DB_RECORD_ADDR_S 1
  265. #define V2_CQC_BYTE_44_DB_RECORD_ADDR_M GENMASK(31, 1)
  266. #define V2_CQC_BYTE_52_CQE_CNT_S 0
  267. #define V2_CQC_BYTE_52_CQE_CNT_M GENMASK(23, 0)
  268. #define V2_CQC_BYTE_56_CQ_MAX_CNT_S 0
  269. #define V2_CQC_BYTE_56_CQ_MAX_CNT_M GENMASK(15, 0)
  270. #define V2_CQC_BYTE_56_CQ_PERIOD_S 16
  271. #define V2_CQC_BYTE_56_CQ_PERIOD_M GENMASK(31, 16)
  272. #define V2_CQC_BYTE_64_SE_CQE_IDX_S 0
  273. #define V2_CQC_BYTE_64_SE_CQE_IDX_M GENMASK(23, 0)
  274. enum{
  275. V2_MPT_ST_VALID = 0x1,
  276. V2_MPT_ST_FREE = 0x2,
  277. };
  278. enum hns_roce_v2_qp_state {
  279. HNS_ROCE_QP_ST_RST,
  280. HNS_ROCE_QP_ST_INIT,
  281. HNS_ROCE_QP_ST_RTR,
  282. HNS_ROCE_QP_ST_RTS,
  283. HNS_ROCE_QP_ST_SQER,
  284. HNS_ROCE_QP_ST_SQD,
  285. HNS_ROCE_QP_ST_ERR,
  286. HNS_ROCE_QP_ST_SQ_DRAINING,
  287. HNS_ROCE_QP_NUM_ST
  288. };
  289. struct hns_roce_v2_qp_context {
  290. __le32 byte_4_sqpn_tst;
  291. __le32 wqe_sge_ba;
  292. __le32 byte_12_sq_hop;
  293. __le32 byte_16_buf_ba_pg_sz;
  294. __le32 byte_20_smac_sgid_idx;
  295. __le32 byte_24_mtu_tc;
  296. __le32 byte_28_at_fl;
  297. u8 dgid[GID_LEN_V2];
  298. __le32 dmac;
  299. __le32 byte_52_udpspn_dmac;
  300. __le32 byte_56_dqpn_err;
  301. __le32 byte_60_qpst_tempid;
  302. __le32 qkey_xrcd;
  303. __le32 byte_68_rq_db;
  304. __le32 rq_db_record_addr;
  305. __le32 byte_76_srqn_op_en;
  306. __le32 byte_80_rnr_rx_cqn;
  307. __le32 byte_84_rq_ci_pi;
  308. __le32 rq_cur_blk_addr;
  309. __le32 byte_92_srq_info;
  310. __le32 byte_96_rx_reqmsn;
  311. __le32 rq_nxt_blk_addr;
  312. __le32 byte_104_rq_sge;
  313. __le32 byte_108_rx_reqepsn;
  314. __le32 rq_rnr_timer;
  315. __le32 rx_msg_len;
  316. __le32 rx_rkey_pkt_info;
  317. __le64 rx_va;
  318. __le32 byte_132_trrl;
  319. __le32 trrl_ba;
  320. __le32 byte_140_raq;
  321. __le32 byte_144_raq;
  322. __le32 byte_148_raq;
  323. __le32 byte_152_raq;
  324. __le32 byte_156_raq;
  325. __le32 byte_160_sq_ci_pi;
  326. __le32 sq_cur_blk_addr;
  327. __le32 byte_168_irrl_idx;
  328. __le32 byte_172_sq_psn;
  329. __le32 byte_176_msg_pktn;
  330. __le32 sq_cur_sge_blk_addr;
  331. __le32 byte_184_irrl_idx;
  332. __le32 cur_sge_offset;
  333. __le32 byte_192_ext_sge;
  334. __le32 byte_196_sq_psn;
  335. __le32 byte_200_sq_max;
  336. __le32 irrl_ba;
  337. __le32 byte_208_irrl;
  338. __le32 byte_212_lsn;
  339. __le32 sq_timer;
  340. __le32 byte_220_retry_psn_msn;
  341. __le32 byte_224_retry_msg;
  342. __le32 rx_sq_cur_blk_addr;
  343. __le32 byte_232_irrl_sge;
  344. __le32 irrl_cur_sge_offset;
  345. __le32 byte_240_irrl_tail;
  346. __le32 byte_244_rnr_rxack;
  347. __le32 byte_248_ack_psn;
  348. __le32 byte_252_err_txcqn;
  349. __le32 byte_256_sqflush_rqcqe;
  350. };
  351. #define V2_QPC_BYTE_4_TST_S 0
  352. #define V2_QPC_BYTE_4_TST_M GENMASK(2, 0)
  353. #define V2_QPC_BYTE_4_SGE_SHIFT_S 3
  354. #define V2_QPC_BYTE_4_SGE_SHIFT_M GENMASK(7, 3)
  355. #define V2_QPC_BYTE_4_SQPN_S 8
  356. #define V2_QPC_BYTE_4_SQPN_M GENMASK(31, 8)
  357. #define V2_QPC_BYTE_12_WQE_SGE_BA_S 0
  358. #define V2_QPC_BYTE_12_WQE_SGE_BA_M GENMASK(28, 0)
  359. #define V2_QPC_BYTE_12_SQ_HOP_NUM_S 29
  360. #define V2_QPC_BYTE_12_SQ_HOP_NUM_M GENMASK(30, 29)
  361. #define V2_QPC_BYTE_12_RSVD_LKEY_EN_S 31
  362. #define V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S 0
  363. #define V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M GENMASK(3, 0)
  364. #define V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S 4
  365. #define V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M GENMASK(7, 4)
  366. #define V2_QPC_BYTE_16_PD_S 8
  367. #define V2_QPC_BYTE_16_PD_M GENMASK(31, 8)
  368. #define V2_QPC_BYTE_20_RQ_HOP_NUM_S 0
  369. #define V2_QPC_BYTE_20_RQ_HOP_NUM_M GENMASK(1, 0)
  370. #define V2_QPC_BYTE_20_SGE_HOP_NUM_S 2
  371. #define V2_QPC_BYTE_20_SGE_HOP_NUM_M GENMASK(3, 2)
  372. #define V2_QPC_BYTE_20_RQWS_S 4
  373. #define V2_QPC_BYTE_20_RQWS_M GENMASK(7, 4)
  374. #define V2_QPC_BYTE_20_SQ_SHIFT_S 8
  375. #define V2_QPC_BYTE_20_SQ_SHIFT_M GENMASK(11, 8)
  376. #define V2_QPC_BYTE_20_RQ_SHIFT_S 12
  377. #define V2_QPC_BYTE_20_RQ_SHIFT_M GENMASK(15, 12)
  378. #define V2_QPC_BYTE_20_SGID_IDX_S 16
  379. #define V2_QPC_BYTE_20_SGID_IDX_M GENMASK(23, 16)
  380. #define V2_QPC_BYTE_20_SMAC_IDX_S 24
  381. #define V2_QPC_BYTE_20_SMAC_IDX_M GENMASK(31, 24)
  382. #define V2_QPC_BYTE_24_HOP_LIMIT_S 0
  383. #define V2_QPC_BYTE_24_HOP_LIMIT_M GENMASK(7, 0)
  384. #define V2_QPC_BYTE_24_TC_S 8
  385. #define V2_QPC_BYTE_24_TC_M GENMASK(15, 8)
  386. #define V2_QPC_BYTE_24_VLAN_ID_S 16
  387. #define V2_QPC_BYTE_24_VLAN_ID_M GENMASK(27, 16)
  388. #define V2_QPC_BYTE_24_MTU_S 28
  389. #define V2_QPC_BYTE_24_MTU_M GENMASK(31, 28)
  390. #define V2_QPC_BYTE_28_FL_S 0
  391. #define V2_QPC_BYTE_28_FL_M GENMASK(19, 0)
  392. #define V2_QPC_BYTE_28_SL_S 20
  393. #define V2_QPC_BYTE_28_SL_M GENMASK(23, 20)
  394. #define V2_QPC_BYTE_28_CNP_TX_FLAG_S 24
  395. #define V2_QPC_BYTE_28_CE_FLAG_S 25
  396. #define V2_QPC_BYTE_28_LBI_S 26
  397. #define V2_QPC_BYTE_28_AT_S 27
  398. #define V2_QPC_BYTE_28_AT_M GENMASK(31, 27)
  399. #define V2_QPC_BYTE_52_DMAC_S 0
  400. #define V2_QPC_BYTE_52_DMAC_M GENMASK(15, 0)
  401. #define V2_QPC_BYTE_52_UDPSPN_S 16
  402. #define V2_QPC_BYTE_52_UDPSPN_M GENMASK(31, 16)
  403. #define V2_QPC_BYTE_56_DQPN_S 0
  404. #define V2_QPC_BYTE_56_DQPN_M GENMASK(23, 0)
  405. #define V2_QPC_BYTE_56_SQ_TX_ERR_S 24
  406. #define V2_QPC_BYTE_56_SQ_RX_ERR_S 25
  407. #define V2_QPC_BYTE_56_RQ_TX_ERR_S 26
  408. #define V2_QPC_BYTE_56_RQ_RX_ERR_S 27
  409. #define V2_QPC_BYTE_56_LP_PKTN_INI_S 28
  410. #define V2_QPC_BYTE_56_LP_PKTN_INI_M GENMASK(31, 28)
  411. #define V2_QPC_BYTE_60_TEMPID_S 0
  412. #define V2_QPC_BYTE_60_TEMPID_M GENMASK(7, 0)
  413. #define V2_QPC_BYTE_60_SCC_TOKEN_S 8
  414. #define V2_QPC_BYTE_60_SCC_TOKEN_M GENMASK(26, 8)
  415. #define V2_QPC_BYTE_60_SQ_DB_DOING_S 27
  416. #define V2_QPC_BYTE_60_RQ_DB_DOING_S 28
  417. #define V2_QPC_BYTE_60_QP_ST_S 29
  418. #define V2_QPC_BYTE_60_QP_ST_M GENMASK(31, 29)
  419. #define V2_QPC_BYTE_68_RQ_RECORD_EN_S 0
  420. #define V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_S 1
  421. #define V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_M GENMASK(31, 1)
  422. #define V2_QPC_BYTE_76_SRQN_S 0
  423. #define V2_QPC_BYTE_76_SRQN_M GENMASK(23, 0)
  424. #define V2_QPC_BYTE_76_SRQ_EN_S 24
  425. #define V2_QPC_BYTE_76_RRE_S 25
  426. #define V2_QPC_BYTE_76_RWE_S 26
  427. #define V2_QPC_BYTE_76_ATE_S 27
  428. #define V2_QPC_BYTE_76_RQIE_S 28
  429. #define V2_QPC_BYTE_76_RQ_VLAN_EN_S 30
  430. #define V2_QPC_BYTE_80_RX_CQN_S 0
  431. #define V2_QPC_BYTE_80_RX_CQN_M GENMASK(23, 0)
  432. #define V2_QPC_BYTE_80_MIN_RNR_TIME_S 27
  433. #define V2_QPC_BYTE_80_MIN_RNR_TIME_M GENMASK(31, 27)
  434. #define V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S 0
  435. #define V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M GENMASK(15, 0)
  436. #define V2_QPC_BYTE_84_RQ_CONSUMER_IDX_S 16
  437. #define V2_QPC_BYTE_84_RQ_CONSUMER_IDX_M GENMASK(31, 16)
  438. #define V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S 0
  439. #define V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M GENMASK(19, 0)
  440. #define V2_QPC_BYTE_92_SRQ_INFO_S 20
  441. #define V2_QPC_BYTE_92_SRQ_INFO_M GENMASK(31, 20)
  442. #define V2_QPC_BYTE_96_RX_REQ_MSN_S 0
  443. #define V2_QPC_BYTE_96_RX_REQ_MSN_M GENMASK(23, 0)
  444. #define V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S 0
  445. #define V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M GENMASK(19, 0)
  446. #define V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_S 24
  447. #define V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_M GENMASK(31, 24)
  448. #define V2_QPC_BYTE_108_INV_CREDIT_S 0
  449. #define V2_QPC_BYTE_108_RX_REQ_PSN_ERR_S 3
  450. #define V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_S 4
  451. #define V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_M GENMASK(6, 4)
  452. #define V2_QPC_BYTE_108_RX_REQ_RNR_S 7
  453. #define V2_QPC_BYTE_108_RX_REQ_EPSN_S 8
  454. #define V2_QPC_BYTE_108_RX_REQ_EPSN_M GENMASK(31, 8)
  455. #define V2_QPC_BYTE_132_TRRL_HEAD_MAX_S 0
  456. #define V2_QPC_BYTE_132_TRRL_HEAD_MAX_M GENMASK(7, 0)
  457. #define V2_QPC_BYTE_132_TRRL_TAIL_MAX_S 8
  458. #define V2_QPC_BYTE_132_TRRL_TAIL_MAX_M GENMASK(15, 8)
  459. #define V2_QPC_BYTE_132_TRRL_BA_S 16
  460. #define V2_QPC_BYTE_132_TRRL_BA_M GENMASK(31, 16)
  461. #define V2_QPC_BYTE_140_TRRL_BA_S 0
  462. #define V2_QPC_BYTE_140_TRRL_BA_M GENMASK(11, 0)
  463. #define V2_QPC_BYTE_140_RR_MAX_S 12
  464. #define V2_QPC_BYTE_140_RR_MAX_M GENMASK(14, 12)
  465. #define V2_QPC_BYTE_140_RQ_RTY_WAIT_DO_S 15
  466. #define V2_QPC_BYTE_140_RAQ_TRRL_HEAD_S 16
  467. #define V2_QPC_BYTE_140_RAQ_TRRL_HEAD_M GENMASK(23, 16)
  468. #define V2_QPC_BYTE_140_RAQ_TRRL_TAIL_S 24
  469. #define V2_QPC_BYTE_140_RAQ_TRRL_TAIL_M GENMASK(31, 24)
  470. #define V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_S 0
  471. #define V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_M GENMASK(23, 0)
  472. #define V2_QPC_BYTE_144_RAQ_CREDIT_S 25
  473. #define V2_QPC_BYTE_144_RAQ_CREDIT_M GENMASK(29, 25)
  474. #define V2_QPC_BYTE_144_RESP_RTY_FLG_S 31
  475. #define V2_QPC_BYTE_148_RQ_MSN_S 0
  476. #define V2_QPC_BYTE_148_RQ_MSN_M GENMASK(23, 0)
  477. #define V2_QPC_BYTE_148_RAQ_SYNDROME_S 24
  478. #define V2_QPC_BYTE_148_RAQ_SYNDROME_M GENMASK(31, 24)
  479. #define V2_QPC_BYTE_152_RAQ_PSN_S 8
  480. #define V2_QPC_BYTE_152_RAQ_PSN_M GENMASK(31, 8)
  481. #define V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_S 24
  482. #define V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_M GENMASK(31, 24)
  483. #define V2_QPC_BYTE_156_RAQ_USE_PKTN_S 0
  484. #define V2_QPC_BYTE_156_RAQ_USE_PKTN_M GENMASK(23, 0)
  485. #define V2_QPC_BYTE_160_SQ_PRODUCER_IDX_S 0
  486. #define V2_QPC_BYTE_160_SQ_PRODUCER_IDX_M GENMASK(15, 0)
  487. #define V2_QPC_BYTE_160_SQ_CONSUMER_IDX_S 16
  488. #define V2_QPC_BYTE_160_SQ_CONSUMER_IDX_M GENMASK(31, 16)
  489. #define V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S 0
  490. #define V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M GENMASK(19, 0)
  491. #define V2_QPC_BYTE_168_MSG_RTY_LP_FLG_S 20
  492. #define V2_QPC_BYTE_168_SQ_INVLD_FLG_S 21
  493. #define V2_QPC_BYTE_168_LP_SGEN_INI_S 22
  494. #define V2_QPC_BYTE_168_LP_SGEN_INI_M GENMASK(23, 22)
  495. #define V2_QPC_BYTE_168_SQ_VLAN_EN_S 24
  496. #define V2_QPC_BYTE_168_POLL_DB_WAIT_DO_S 25
  497. #define V2_QPC_BYTE_168_SCC_TOKEN_FORBID_SQ_DEQ_S 26
  498. #define V2_QPC_BYTE_168_WAIT_ACK_TIMEOUT_S 27
  499. #define V2_QPC_BYTE_168_IRRL_IDX_LSB_S 28
  500. #define V2_QPC_BYTE_168_IRRL_IDX_LSB_M GENMASK(31, 28)
  501. #define V2_QPC_BYTE_172_ACK_REQ_FREQ_S 0
  502. #define V2_QPC_BYTE_172_ACK_REQ_FREQ_M GENMASK(5, 0)
  503. #define V2_QPC_BYTE_172_MSG_RNR_FLG_S 6
  504. #define V2_QPC_BYTE_172_FRE_S 7
  505. #define V2_QPC_BYTE_172_SQ_CUR_PSN_S 8
  506. #define V2_QPC_BYTE_172_SQ_CUR_PSN_M GENMASK(31, 8)
  507. #define V2_QPC_BYTE_176_MSG_USE_PKTN_S 0
  508. #define V2_QPC_BYTE_176_MSG_USE_PKTN_M GENMASK(23, 0)
  509. #define V2_QPC_BYTE_176_IRRL_HEAD_PRE_S 24
  510. #define V2_QPC_BYTE_176_IRRL_HEAD_PRE_M GENMASK(31, 24)
  511. #define V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S 0
  512. #define V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M GENMASK(19, 0)
  513. #define V2_QPC_BYTE_184_IRRL_IDX_MSB_S 20
  514. #define V2_QPC_BYTE_184_IRRL_IDX_MSB_M GENMASK(31, 20)
  515. #define V2_QPC_BYTE_192_CUR_SGE_IDX_S 0
  516. #define V2_QPC_BYTE_192_CUR_SGE_IDX_M GENMASK(23, 0)
  517. #define V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_S 24
  518. #define V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_M GENMASK(31, 24)
  519. #define V2_QPC_BYTE_196_IRRL_HEAD_S 0
  520. #define V2_QPC_BYTE_196_IRRL_HEAD_M GENMASK(7, 0)
  521. #define V2_QPC_BYTE_196_SQ_MAX_PSN_S 8
  522. #define V2_QPC_BYTE_196_SQ_MAX_PSN_M GENMASK(31, 8)
  523. #define V2_QPC_BYTE_200_SQ_MAX_IDX_S 0
  524. #define V2_QPC_BYTE_200_SQ_MAX_IDX_M GENMASK(15, 0)
  525. #define V2_QPC_BYTE_200_LCL_OPERATED_CNT_S 16
  526. #define V2_QPC_BYTE_200_LCL_OPERATED_CNT_M GENMASK(31, 16)
  527. #define V2_QPC_BYTE_208_IRRL_BA_S 0
  528. #define V2_QPC_BYTE_208_IRRL_BA_M GENMASK(25, 0)
  529. #define V2_QPC_BYTE_208_PKT_RNR_FLG_S 26
  530. #define V2_QPC_BYTE_208_PKT_RTY_FLG_S 27
  531. #define V2_QPC_BYTE_208_RMT_E2E_S 28
  532. #define V2_QPC_BYTE_208_SR_MAX_S 29
  533. #define V2_QPC_BYTE_208_SR_MAX_M GENMASK(31, 29)
  534. #define V2_QPC_BYTE_212_LSN_S 0
  535. #define V2_QPC_BYTE_212_LSN_M GENMASK(23, 0)
  536. #define V2_QPC_BYTE_212_RETRY_NUM_INIT_S 24
  537. #define V2_QPC_BYTE_212_RETRY_NUM_INIT_M GENMASK(26, 24)
  538. #define V2_QPC_BYTE_212_CHECK_FLG_S 27
  539. #define V2_QPC_BYTE_212_CHECK_FLG_M GENMASK(28, 27)
  540. #define V2_QPC_BYTE_212_RETRY_CNT_S 29
  541. #define V2_QPC_BYTE_212_RETRY_CNT_M GENMASK(31, 29)
  542. #define V2_QPC_BYTE_220_RETRY_MSG_MSN_S 0
  543. #define V2_QPC_BYTE_220_RETRY_MSG_MSN_M GENMASK(15, 0)
  544. #define V2_QPC_BYTE_220_RETRY_MSG_PSN_S 16
  545. #define V2_QPC_BYTE_220_RETRY_MSG_PSN_M GENMASK(31, 16)
  546. #define V2_QPC_BYTE_224_RETRY_MSG_PSN_S 0
  547. #define V2_QPC_BYTE_224_RETRY_MSG_PSN_M GENMASK(7, 0)
  548. #define V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S 8
  549. #define V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M GENMASK(31, 8)
  550. #define V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S 0
  551. #define V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M GENMASK(19, 0)
  552. #define V2_QPC_BYTE_232_IRRL_SGE_IDX_S 20
  553. #define V2_QPC_BYTE_232_IRRL_SGE_IDX_M GENMASK(28, 20)
  554. #define V2_QPC_BYTE_232_SO_LP_VLD_S 29
  555. #define V2_QPC_BYTE_232_FENCE_LP_VLD_S 30
  556. #define V2_QPC_BYTE_232_IRRL_LP_VLD_S 31
  557. #define V2_QPC_BYTE_240_IRRL_TAIL_REAL_S 0
  558. #define V2_QPC_BYTE_240_IRRL_TAIL_REAL_M GENMASK(7, 0)
  559. #define V2_QPC_BYTE_240_IRRL_TAIL_RD_S 8
  560. #define V2_QPC_BYTE_240_IRRL_TAIL_RD_M GENMASK(15, 8)
  561. #define V2_QPC_BYTE_240_RX_ACK_MSN_S 16
  562. #define V2_QPC_BYTE_240_RX_ACK_MSN_M GENMASK(31, 16)
  563. #define V2_QPC_BYTE_244_RX_ACK_EPSN_S 0
  564. #define V2_QPC_BYTE_244_RX_ACK_EPSN_M GENMASK(23, 0)
  565. #define V2_QPC_BYTE_244_RNR_NUM_INIT_S 24
  566. #define V2_QPC_BYTE_244_RNR_NUM_INIT_M GENMASK(26, 24)
  567. #define V2_QPC_BYTE_244_RNR_CNT_S 27
  568. #define V2_QPC_BYTE_244_RNR_CNT_M GENMASK(29, 27)
  569. #define V2_QPC_BYTE_244_LCL_OP_FLG_S 30
  570. #define V2_QPC_BYTE_244_IRRL_RD_FLG_S 31
  571. #define V2_QPC_BYTE_248_IRRL_PSN_S 0
  572. #define V2_QPC_BYTE_248_IRRL_PSN_M GENMASK(23, 0)
  573. #define V2_QPC_BYTE_248_ACK_PSN_ERR_S 24
  574. #define V2_QPC_BYTE_248_ACK_LAST_OPTYPE_S 25
  575. #define V2_QPC_BYTE_248_ACK_LAST_OPTYPE_M GENMASK(26, 25)
  576. #define V2_QPC_BYTE_248_IRRL_PSN_VLD_S 27
  577. #define V2_QPC_BYTE_248_RNR_RETRY_FLAG_S 28
  578. #define V2_QPC_BYTE_248_CQ_ERR_IND_S 31
  579. #define V2_QPC_BYTE_252_TX_CQN_S 0
  580. #define V2_QPC_BYTE_252_TX_CQN_M GENMASK(23, 0)
  581. #define V2_QPC_BYTE_252_SIG_TYPE_S 24
  582. #define V2_QPC_BYTE_252_ERR_TYPE_S 25
  583. #define V2_QPC_BYTE_252_ERR_TYPE_M GENMASK(31, 25)
  584. #define V2_QPC_BYTE_256_RQ_CQE_IDX_S 0
  585. #define V2_QPC_BYTE_256_RQ_CQE_IDX_M GENMASK(15, 0)
  586. #define V2_QPC_BYTE_256_SQ_FLUSH_IDX_S 16
  587. #define V2_QPC_BYTE_256_SQ_FLUSH_IDX_M GENMASK(31, 16)
  588. struct hns_roce_v2_cqe {
  589. __le32 byte_4;
  590. union {
  591. __le32 rkey;
  592. __le32 immtdata;
  593. };
  594. __le32 byte_12;
  595. __le32 byte_16;
  596. __le32 byte_cnt;
  597. u8 smac[4];
  598. __le32 byte_28;
  599. __le32 byte_32;
  600. };
  601. #define V2_CQE_BYTE_4_OPCODE_S 0
  602. #define V2_CQE_BYTE_4_OPCODE_M GENMASK(4, 0)
  603. #define V2_CQE_BYTE_4_RQ_INLINE_S 5
  604. #define V2_CQE_BYTE_4_S_R_S 6
  605. #define V2_CQE_BYTE_4_OWNER_S 7
  606. #define V2_CQE_BYTE_4_STATUS_S 8
  607. #define V2_CQE_BYTE_4_STATUS_M GENMASK(15, 8)
  608. #define V2_CQE_BYTE_4_WQE_INDX_S 16
  609. #define V2_CQE_BYTE_4_WQE_INDX_M GENMASK(31, 16)
  610. #define V2_CQE_BYTE_12_XRC_SRQN_S 0
  611. #define V2_CQE_BYTE_12_XRC_SRQN_M GENMASK(23, 0)
  612. #define V2_CQE_BYTE_16_LCL_QPN_S 0
  613. #define V2_CQE_BYTE_16_LCL_QPN_M GENMASK(23, 0)
  614. #define V2_CQE_BYTE_16_SUB_STATUS_S 24
  615. #define V2_CQE_BYTE_16_SUB_STATUS_M GENMASK(31, 24)
  616. #define V2_CQE_BYTE_28_SMAC_4_S 0
  617. #define V2_CQE_BYTE_28_SMAC_4_M GENMASK(7, 0)
  618. #define V2_CQE_BYTE_28_SMAC_5_S 8
  619. #define V2_CQE_BYTE_28_SMAC_5_M GENMASK(15, 8)
  620. #define V2_CQE_BYTE_28_PORT_TYPE_S 16
  621. #define V2_CQE_BYTE_28_PORT_TYPE_M GENMASK(17, 16)
  622. #define V2_CQE_BYTE_28_VID_S 18
  623. #define V2_CQE_BYTE_28_VID_M GENMASK(29, 18)
  624. #define V2_CQE_BYTE_28_VID_VLD_S 30
  625. #define V2_CQE_BYTE_32_RMT_QPN_S 0
  626. #define V2_CQE_BYTE_32_RMT_QPN_M GENMASK(23, 0)
  627. #define V2_CQE_BYTE_32_SL_S 24
  628. #define V2_CQE_BYTE_32_SL_M GENMASK(26, 24)
  629. #define V2_CQE_BYTE_32_PORTN_S 27
  630. #define V2_CQE_BYTE_32_PORTN_M GENMASK(29, 27)
  631. #define V2_CQE_BYTE_32_GRH_S 30
  632. #define V2_CQE_BYTE_32_LPK_S 31
  633. struct hns_roce_v2_mpt_entry {
  634. __le32 byte_4_pd_hop_st;
  635. __le32 byte_8_mw_cnt_en;
  636. __le32 byte_12_mw_pa;
  637. __le32 bound_lkey;
  638. __le32 len_l;
  639. __le32 len_h;
  640. __le32 lkey;
  641. __le32 va_l;
  642. __le32 va_h;
  643. __le32 pbl_size;
  644. __le32 pbl_ba_l;
  645. __le32 byte_48_mode_ba;
  646. __le32 pa0_l;
  647. __le32 byte_56_pa0_h;
  648. __le32 pa1_l;
  649. __le32 byte_64_buf_pa1;
  650. };
  651. #define V2_MPT_BYTE_4_MPT_ST_S 0
  652. #define V2_MPT_BYTE_4_MPT_ST_M GENMASK(1, 0)
  653. #define V2_MPT_BYTE_4_PBL_HOP_NUM_S 2
  654. #define V2_MPT_BYTE_4_PBL_HOP_NUM_M GENMASK(3, 2)
  655. #define V2_MPT_BYTE_4_PBL_BA_PG_SZ_S 4
  656. #define V2_MPT_BYTE_4_PBL_BA_PG_SZ_M GENMASK(7, 4)
  657. #define V2_MPT_BYTE_4_PD_S 8
  658. #define V2_MPT_BYTE_4_PD_M GENMASK(31, 8)
  659. #define V2_MPT_BYTE_8_RA_EN_S 0
  660. #define V2_MPT_BYTE_8_R_INV_EN_S 1
  661. #define V2_MPT_BYTE_8_L_INV_EN_S 2
  662. #define V2_MPT_BYTE_8_BIND_EN_S 3
  663. #define V2_MPT_BYTE_8_ATOMIC_EN_S 4
  664. #define V2_MPT_BYTE_8_RR_EN_S 5
  665. #define V2_MPT_BYTE_8_RW_EN_S 6
  666. #define V2_MPT_BYTE_8_LW_EN_S 7
  667. #define V2_MPT_BYTE_8_MW_CNT_S 8
  668. #define V2_MPT_BYTE_8_MW_CNT_M GENMASK(31, 8)
  669. #define V2_MPT_BYTE_12_FRE_S 0
  670. #define V2_MPT_BYTE_12_PA_S 1
  671. #define V2_MPT_BYTE_12_MR_MW_S 4
  672. #define V2_MPT_BYTE_12_BPD_S 5
  673. #define V2_MPT_BYTE_12_BQP_S 6
  674. #define V2_MPT_BYTE_12_INNER_PA_VLD_S 7
  675. #define V2_MPT_BYTE_12_MW_BIND_QPN_S 8
  676. #define V2_MPT_BYTE_12_MW_BIND_QPN_M GENMASK(31, 8)
  677. #define V2_MPT_BYTE_48_PBL_BA_H_S 0
  678. #define V2_MPT_BYTE_48_PBL_BA_H_M GENMASK(28, 0)
  679. #define V2_MPT_BYTE_48_BLK_MODE_S 29
  680. #define V2_MPT_BYTE_56_PA0_H_S 0
  681. #define V2_MPT_BYTE_56_PA0_H_M GENMASK(25, 0)
  682. #define V2_MPT_BYTE_64_PA1_H_S 0
  683. #define V2_MPT_BYTE_64_PA1_H_M GENMASK(25, 0)
  684. #define V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S 28
  685. #define V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M GENMASK(31, 28)
  686. #define V2_DB_BYTE_4_TAG_S 0
  687. #define V2_DB_BYTE_4_TAG_M GENMASK(23, 0)
  688. #define V2_DB_BYTE_4_CMD_S 24
  689. #define V2_DB_BYTE_4_CMD_M GENMASK(27, 24)
  690. #define V2_DB_PARAMETER_IDX_S 0
  691. #define V2_DB_PARAMETER_IDX_M GENMASK(15, 0)
  692. #define V2_DB_PARAMETER_SL_S 16
  693. #define V2_DB_PARAMETER_SL_M GENMASK(18, 16)
  694. struct hns_roce_v2_cq_db {
  695. __le32 byte_4;
  696. __le32 parameter;
  697. };
  698. #define V2_CQ_DB_BYTE_4_TAG_S 0
  699. #define V2_CQ_DB_BYTE_4_TAG_M GENMASK(23, 0)
  700. #define V2_CQ_DB_BYTE_4_CMD_S 24
  701. #define V2_CQ_DB_BYTE_4_CMD_M GENMASK(27, 24)
  702. #define V2_CQ_DB_PARAMETER_CONS_IDX_S 0
  703. #define V2_CQ_DB_PARAMETER_CONS_IDX_M GENMASK(23, 0)
  704. #define V2_CQ_DB_PARAMETER_CMD_SN_S 25
  705. #define V2_CQ_DB_PARAMETER_CMD_SN_M GENMASK(26, 25)
  706. #define V2_CQ_DB_PARAMETER_NOTIFY_S 24
  707. struct hns_roce_v2_ud_send_wqe {
  708. __le32 byte_4;
  709. __le32 msg_len;
  710. __le32 immtdata;
  711. __le32 byte_16;
  712. __le32 byte_20;
  713. __le32 byte_24;
  714. __le32 qkey;
  715. __le32 byte_32;
  716. __le32 byte_36;
  717. __le32 byte_40;
  718. __le32 dmac;
  719. __le32 byte_48;
  720. u8 dgid[GID_LEN_V2];
  721. };
  722. #define V2_UD_SEND_WQE_BYTE_4_OPCODE_S 0
  723. #define V2_UD_SEND_WQE_BYTE_4_OPCODE_M GENMASK(4, 0)
  724. #define V2_UD_SEND_WQE_BYTE_4_OWNER_S 7
  725. #define V2_UD_SEND_WQE_BYTE_4_CQE_S 8
  726. #define V2_UD_SEND_WQE_BYTE_4_SE_S 11
  727. #define V2_UD_SEND_WQE_BYTE_16_PD_S 0
  728. #define V2_UD_SEND_WQE_BYTE_16_PD_M GENMASK(23, 0)
  729. #define V2_UD_SEND_WQE_BYTE_16_SGE_NUM_S 24
  730. #define V2_UD_SEND_WQE_BYTE_16_SGE_NUM_M GENMASK(31, 24)
  731. #define V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S 0
  732. #define V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M GENMASK(23, 0)
  733. #define V2_UD_SEND_WQE_BYTE_24_UDPSPN_S 16
  734. #define V2_UD_SEND_WQE_BYTE_24_UDPSPN_M GENMASK(31, 16)
  735. #define V2_UD_SEND_WQE_BYTE_32_DQPN_S 0
  736. #define V2_UD_SEND_WQE_BYTE_32_DQPN_M GENMASK(23, 0)
  737. #define V2_UD_SEND_WQE_BYTE_36_VLAN_S 0
  738. #define V2_UD_SEND_WQE_BYTE_36_VLAN_M GENMASK(15, 0)
  739. #define V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_S 16
  740. #define V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_M GENMASK(23, 16)
  741. #define V2_UD_SEND_WQE_BYTE_36_TCLASS_S 24
  742. #define V2_UD_SEND_WQE_BYTE_36_TCLASS_M GENMASK(31, 24)
  743. #define V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_S 0
  744. #define V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_M GENMASK(19, 0)
  745. #define V2_UD_SEND_WQE_BYTE_40_SL_S 20
  746. #define V2_UD_SEND_WQE_BYTE_40_SL_M GENMASK(23, 20)
  747. #define V2_UD_SEND_WQE_BYTE_40_PORTN_S 24
  748. #define V2_UD_SEND_WQE_BYTE_40_PORTN_M GENMASK(26, 24)
  749. #define V2_UD_SEND_WQE_BYTE_40_UD_VLAN_EN_S 30
  750. #define V2_UD_SEND_WQE_BYTE_40_LBI_S 31
  751. #define V2_UD_SEND_WQE_DMAC_0_S 0
  752. #define V2_UD_SEND_WQE_DMAC_0_M GENMASK(7, 0)
  753. #define V2_UD_SEND_WQE_DMAC_1_S 8
  754. #define V2_UD_SEND_WQE_DMAC_1_M GENMASK(15, 8)
  755. #define V2_UD_SEND_WQE_DMAC_2_S 16
  756. #define V2_UD_SEND_WQE_DMAC_2_M GENMASK(23, 16)
  757. #define V2_UD_SEND_WQE_DMAC_3_S 24
  758. #define V2_UD_SEND_WQE_DMAC_3_M GENMASK(31, 24)
  759. #define V2_UD_SEND_WQE_BYTE_48_DMAC_4_S 0
  760. #define V2_UD_SEND_WQE_BYTE_48_DMAC_4_M GENMASK(7, 0)
  761. #define V2_UD_SEND_WQE_BYTE_48_DMAC_5_S 8
  762. #define V2_UD_SEND_WQE_BYTE_48_DMAC_5_M GENMASK(15, 8)
  763. #define V2_UD_SEND_WQE_BYTE_48_SGID_INDX_S 16
  764. #define V2_UD_SEND_WQE_BYTE_48_SGID_INDX_M GENMASK(23, 16)
  765. #define V2_UD_SEND_WQE_BYTE_48_SMAC_INDX_S 24
  766. #define V2_UD_SEND_WQE_BYTE_48_SMAC_INDX_M GENMASK(31, 24)
  767. struct hns_roce_v2_rc_send_wqe {
  768. __le32 byte_4;
  769. __le32 msg_len;
  770. union {
  771. __le32 inv_key;
  772. __le32 immtdata;
  773. };
  774. __le32 byte_16;
  775. __le32 byte_20;
  776. __le32 rkey;
  777. __le64 va;
  778. };
  779. #define V2_RC_SEND_WQE_BYTE_4_OPCODE_S 0
  780. #define V2_RC_SEND_WQE_BYTE_4_OPCODE_M GENMASK(4, 0)
  781. #define V2_RC_SEND_WQE_BYTE_4_OWNER_S 7
  782. #define V2_RC_SEND_WQE_BYTE_4_CQE_S 8
  783. #define V2_RC_SEND_WQE_BYTE_4_FENCE_S 9
  784. #define V2_RC_SEND_WQE_BYTE_4_SO_S 10
  785. #define V2_RC_SEND_WQE_BYTE_4_SE_S 11
  786. #define V2_RC_SEND_WQE_BYTE_4_INLINE_S 12
  787. #define V2_RC_FRMR_WQE_BYTE_4_BIND_EN_S 19
  788. #define V2_RC_FRMR_WQE_BYTE_4_ATOMIC_S 20
  789. #define V2_RC_FRMR_WQE_BYTE_4_RR_S 21
  790. #define V2_RC_FRMR_WQE_BYTE_4_RW_S 22
  791. #define V2_RC_FRMR_WQE_BYTE_4_LW_S 23
  792. #define V2_RC_SEND_WQE_BYTE_16_XRC_SRQN_S 0
  793. #define V2_RC_SEND_WQE_BYTE_16_XRC_SRQN_M GENMASK(23, 0)
  794. #define V2_RC_SEND_WQE_BYTE_16_SGE_NUM_S 24
  795. #define V2_RC_SEND_WQE_BYTE_16_SGE_NUM_M GENMASK(31, 24)
  796. #define V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S 0
  797. #define V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M GENMASK(23, 0)
  798. struct hns_roce_wqe_frmr_seg {
  799. __le32 pbl_size;
  800. __le32 mode_buf_pg_sz;
  801. };
  802. #define V2_RC_FRMR_WQE_BYTE_40_PBL_BUF_PG_SZ_S 4
  803. #define V2_RC_FRMR_WQE_BYTE_40_PBL_BUF_PG_SZ_M GENMASK(7, 4)
  804. #define V2_RC_FRMR_WQE_BYTE_40_BLK_MODE_S 8
  805. struct hns_roce_v2_wqe_data_seg {
  806. __le32 len;
  807. __le32 lkey;
  808. __le64 addr;
  809. };
  810. struct hns_roce_v2_db {
  811. __le32 byte_4;
  812. __le32 parameter;
  813. };
  814. struct hns_roce_query_version {
  815. __le16 rocee_vendor_id;
  816. __le16 rocee_hw_version;
  817. __le32 rsv[5];
  818. };
  819. struct hns_roce_query_fw_info {
  820. __le32 fw_ver;
  821. __le32 rsv[5];
  822. };
  823. struct hns_roce_cfg_llm_a {
  824. __le32 base_addr_l;
  825. __le32 base_addr_h;
  826. __le32 depth_pgsz_init_en;
  827. __le32 head_ba_l;
  828. __le32 head_ba_h_nxtptr;
  829. __le32 head_ptr;
  830. };
  831. #define CFG_LLM_QUE_DEPTH_S 0
  832. #define CFG_LLM_QUE_DEPTH_M GENMASK(12, 0)
  833. #define CFG_LLM_QUE_PGSZ_S 16
  834. #define CFG_LLM_QUE_PGSZ_M GENMASK(19, 16)
  835. #define CFG_LLM_INIT_EN_S 20
  836. #define CFG_LLM_INIT_EN_M GENMASK(20, 20)
  837. #define CFG_LLM_HEAD_PTR_S 0
  838. #define CFG_LLM_HEAD_PTR_M GENMASK(11, 0)
  839. struct hns_roce_cfg_llm_b {
  840. __le32 tail_ba_l;
  841. __le32 tail_ba_h;
  842. __le32 tail_ptr;
  843. __le32 rsv[3];
  844. };
  845. #define CFG_LLM_TAIL_BA_H_S 0
  846. #define CFG_LLM_TAIL_BA_H_M GENMASK(19, 0)
  847. #define CFG_LLM_TAIL_PTR_S 0
  848. #define CFG_LLM_TAIL_PTR_M GENMASK(11, 0)
  849. struct hns_roce_cfg_global_param {
  850. __le32 time_cfg_udp_port;
  851. __le32 rsv[5];
  852. };
  853. #define CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_S 0
  854. #define CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_M GENMASK(9, 0)
  855. #define CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_S 16
  856. #define CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_M GENMASK(31, 16)
  857. struct hns_roce_pf_res_a {
  858. __le32 rsv;
  859. __le32 qpc_bt_idx_num;
  860. __le32 srqc_bt_idx_num;
  861. __le32 cqc_bt_idx_num;
  862. __le32 mpt_bt_idx_num;
  863. __le32 eqc_bt_idx_num;
  864. };
  865. #define PF_RES_DATA_1_PF_QPC_BT_IDX_S 0
  866. #define PF_RES_DATA_1_PF_QPC_BT_IDX_M GENMASK(10, 0)
  867. #define PF_RES_DATA_1_PF_QPC_BT_NUM_S 16
  868. #define PF_RES_DATA_1_PF_QPC_BT_NUM_M GENMASK(27, 16)
  869. #define PF_RES_DATA_2_PF_SRQC_BT_IDX_S 0
  870. #define PF_RES_DATA_2_PF_SRQC_BT_IDX_M GENMASK(8, 0)
  871. #define PF_RES_DATA_2_PF_SRQC_BT_NUM_S 16
  872. #define PF_RES_DATA_2_PF_SRQC_BT_NUM_M GENMASK(25, 16)
  873. #define PF_RES_DATA_3_PF_CQC_BT_IDX_S 0
  874. #define PF_RES_DATA_3_PF_CQC_BT_IDX_M GENMASK(8, 0)
  875. #define PF_RES_DATA_3_PF_CQC_BT_NUM_S 16
  876. #define PF_RES_DATA_3_PF_CQC_BT_NUM_M GENMASK(25, 16)
  877. #define PF_RES_DATA_4_PF_MPT_BT_IDX_S 0
  878. #define PF_RES_DATA_4_PF_MPT_BT_IDX_M GENMASK(8, 0)
  879. #define PF_RES_DATA_4_PF_MPT_BT_NUM_S 16
  880. #define PF_RES_DATA_4_PF_MPT_BT_NUM_M GENMASK(25, 16)
  881. #define PF_RES_DATA_5_PF_EQC_BT_IDX_S 0
  882. #define PF_RES_DATA_5_PF_EQC_BT_IDX_M GENMASK(8, 0)
  883. #define PF_RES_DATA_5_PF_EQC_BT_NUM_S 16
  884. #define PF_RES_DATA_5_PF_EQC_BT_NUM_M GENMASK(25, 16)
  885. struct hns_roce_pf_res_b {
  886. __le32 rsv0;
  887. __le32 smac_idx_num;
  888. __le32 sgid_idx_num;
  889. __le32 qid_idx_sl_num;
  890. __le32 rsv[2];
  891. };
  892. #define PF_RES_DATA_1_PF_SMAC_IDX_S 0
  893. #define PF_RES_DATA_1_PF_SMAC_IDX_M GENMASK(7, 0)
  894. #define PF_RES_DATA_1_PF_SMAC_NUM_S 8
  895. #define PF_RES_DATA_1_PF_SMAC_NUM_M GENMASK(16, 8)
  896. #define PF_RES_DATA_2_PF_SGID_IDX_S 0
  897. #define PF_RES_DATA_2_PF_SGID_IDX_M GENMASK(7, 0)
  898. #define PF_RES_DATA_2_PF_SGID_NUM_S 8
  899. #define PF_RES_DATA_2_PF_SGID_NUM_M GENMASK(16, 8)
  900. #define PF_RES_DATA_3_PF_QID_IDX_S 0
  901. #define PF_RES_DATA_3_PF_QID_IDX_M GENMASK(9, 0)
  902. #define PF_RES_DATA_3_PF_SL_NUM_S 16
  903. #define PF_RES_DATA_3_PF_SL_NUM_M GENMASK(26, 16)
  904. struct hns_roce_vf_res_a {
  905. __le32 vf_id;
  906. __le32 vf_qpc_bt_idx_num;
  907. __le32 vf_srqc_bt_idx_num;
  908. __le32 vf_cqc_bt_idx_num;
  909. __le32 vf_mpt_bt_idx_num;
  910. __le32 vf_eqc_bt_idx_num;
  911. };
  912. #define VF_RES_A_DATA_1_VF_QPC_BT_IDX_S 0
  913. #define VF_RES_A_DATA_1_VF_QPC_BT_IDX_M GENMASK(10, 0)
  914. #define VF_RES_A_DATA_1_VF_QPC_BT_NUM_S 16
  915. #define VF_RES_A_DATA_1_VF_QPC_BT_NUM_M GENMASK(27, 16)
  916. #define VF_RES_A_DATA_2_VF_SRQC_BT_IDX_S 0
  917. #define VF_RES_A_DATA_2_VF_SRQC_BT_IDX_M GENMASK(8, 0)
  918. #define VF_RES_A_DATA_2_VF_SRQC_BT_NUM_S 16
  919. #define VF_RES_A_DATA_2_VF_SRQC_BT_NUM_M GENMASK(25, 16)
  920. #define VF_RES_A_DATA_3_VF_CQC_BT_IDX_S 0
  921. #define VF_RES_A_DATA_3_VF_CQC_BT_IDX_M GENMASK(8, 0)
  922. #define VF_RES_A_DATA_3_VF_CQC_BT_NUM_S 16
  923. #define VF_RES_A_DATA_3_VF_CQC_BT_NUM_M GENMASK(25, 16)
  924. #define VF_RES_A_DATA_4_VF_MPT_BT_IDX_S 0
  925. #define VF_RES_A_DATA_4_VF_MPT_BT_IDX_M GENMASK(8, 0)
  926. #define VF_RES_A_DATA_4_VF_MPT_BT_NUM_S 16
  927. #define VF_RES_A_DATA_4_VF_MPT_BT_NUM_M GENMASK(25, 16)
  928. #define VF_RES_A_DATA_5_VF_EQC_IDX_S 0
  929. #define VF_RES_A_DATA_5_VF_EQC_IDX_M GENMASK(8, 0)
  930. #define VF_RES_A_DATA_5_VF_EQC_NUM_S 16
  931. #define VF_RES_A_DATA_5_VF_EQC_NUM_M GENMASK(25, 16)
  932. struct hns_roce_vf_res_b {
  933. __le32 rsv0;
  934. __le32 vf_smac_idx_num;
  935. __le32 vf_sgid_idx_num;
  936. __le32 vf_qid_idx_sl_num;
  937. __le32 rsv[2];
  938. };
  939. #define VF_RES_B_DATA_0_VF_ID_S 0
  940. #define VF_RES_B_DATA_0_VF_ID_M GENMASK(7, 0)
  941. #define VF_RES_B_DATA_1_VF_SMAC_IDX_S 0
  942. #define VF_RES_B_DATA_1_VF_SMAC_IDX_M GENMASK(7, 0)
  943. #define VF_RES_B_DATA_1_VF_SMAC_NUM_S 8
  944. #define VF_RES_B_DATA_1_VF_SMAC_NUM_M GENMASK(16, 8)
  945. #define VF_RES_B_DATA_2_VF_SGID_IDX_S 0
  946. #define VF_RES_B_DATA_2_VF_SGID_IDX_M GENMASK(7, 0)
  947. #define VF_RES_B_DATA_2_VF_SGID_NUM_S 8
  948. #define VF_RES_B_DATA_2_VF_SGID_NUM_M GENMASK(16, 8)
  949. #define VF_RES_B_DATA_3_VF_QID_IDX_S 0
  950. #define VF_RES_B_DATA_3_VF_QID_IDX_M GENMASK(9, 0)
  951. #define VF_RES_B_DATA_3_VF_SL_NUM_S 16
  952. #define VF_RES_B_DATA_3_VF_SL_NUM_M GENMASK(19, 16)
  953. struct hns_roce_cfg_bt_attr {
  954. __le32 vf_qpc_cfg;
  955. __le32 vf_srqc_cfg;
  956. __le32 vf_cqc_cfg;
  957. __le32 vf_mpt_cfg;
  958. __le32 rsv[2];
  959. };
  960. #define CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_S 0
  961. #define CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_M GENMASK(3, 0)
  962. #define CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_S 4
  963. #define CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_M GENMASK(7, 4)
  964. #define CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_S 8
  965. #define CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_M GENMASK(9, 8)
  966. #define CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_S 0
  967. #define CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_M GENMASK(3, 0)
  968. #define CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_S 4
  969. #define CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_M GENMASK(7, 4)
  970. #define CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_S 8
  971. #define CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_M GENMASK(9, 8)
  972. #define CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_S 0
  973. #define CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_M GENMASK(3, 0)
  974. #define CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_S 4
  975. #define CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_M GENMASK(7, 4)
  976. #define CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_S 8
  977. #define CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_M GENMASK(9, 8)
  978. #define CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_S 0
  979. #define CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_M GENMASK(3, 0)
  980. #define CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_S 4
  981. #define CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_M GENMASK(7, 4)
  982. #define CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_S 8
  983. #define CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_M GENMASK(9, 8)
  984. struct hns_roce_cfg_sgid_tb {
  985. __le32 table_idx_rsv;
  986. __le32 vf_sgid_l;
  987. __le32 vf_sgid_ml;
  988. __le32 vf_sgid_mh;
  989. __le32 vf_sgid_h;
  990. __le32 vf_sgid_type_rsv;
  991. };
  992. #define CFG_SGID_TB_TABLE_IDX_S 0
  993. #define CFG_SGID_TB_TABLE_IDX_M GENMASK(7, 0)
  994. #define CFG_SGID_TB_VF_SGID_TYPE_S 0
  995. #define CFG_SGID_TB_VF_SGID_TYPE_M GENMASK(1, 0)
  996. struct hns_roce_cfg_smac_tb {
  997. __le32 tb_idx_rsv;
  998. __le32 vf_smac_l;
  999. __le32 vf_smac_h_rsv;
  1000. __le32 rsv[3];
  1001. };
  1002. #define CFG_SMAC_TB_IDX_S 0
  1003. #define CFG_SMAC_TB_IDX_M GENMASK(7, 0)
  1004. #define CFG_SMAC_TB_VF_SMAC_H_S 0
  1005. #define CFG_SMAC_TB_VF_SMAC_H_M GENMASK(15, 0)
  1006. struct hns_roce_cmq_desc {
  1007. __le16 opcode;
  1008. __le16 flag;
  1009. __le16 retval;
  1010. __le16 rsv;
  1011. __le32 data[6];
  1012. };
  1013. #define HNS_ROCE_V2_GO_BIT_TIMEOUT_MSECS 10000
  1014. #define HNS_ROCE_HW_RUN_BIT_SHIFT 31
  1015. #define HNS_ROCE_HW_MB_STATUS_MASK 0xFF
  1016. #define HNS_ROCE_VF_MB4_TAG_MASK 0xFFFFFF00
  1017. #define HNS_ROCE_VF_MB4_TAG_SHIFT 8
  1018. #define HNS_ROCE_VF_MB4_CMD_MASK 0xFF
  1019. #define HNS_ROCE_VF_MB4_CMD_SHIFT 0
  1020. #define HNS_ROCE_VF_MB5_EVENT_MASK 0x10000
  1021. #define HNS_ROCE_VF_MB5_EVENT_SHIFT 16
  1022. #define HNS_ROCE_VF_MB5_TOKEN_MASK 0xFFFF
  1023. #define HNS_ROCE_VF_MB5_TOKEN_SHIFT 0
  1024. struct hns_roce_v2_cmq_ring {
  1025. dma_addr_t desc_dma_addr;
  1026. struct hns_roce_cmq_desc *desc;
  1027. u32 head;
  1028. u32 tail;
  1029. u16 buf_size;
  1030. u16 desc_num;
  1031. int next_to_use;
  1032. int next_to_clean;
  1033. u8 flag;
  1034. spinlock_t lock; /* command queue lock */
  1035. };
  1036. struct hns_roce_v2_cmq {
  1037. struct hns_roce_v2_cmq_ring csq;
  1038. struct hns_roce_v2_cmq_ring crq;
  1039. u16 tx_timeout;
  1040. u16 last_status;
  1041. };
  1042. enum hns_roce_link_table_type {
  1043. TSQ_LINK_TABLE,
  1044. TPQ_LINK_TABLE,
  1045. };
  1046. struct hns_roce_link_table {
  1047. struct hns_roce_buf_list table;
  1048. struct hns_roce_buf_list *pg_list;
  1049. u32 npages;
  1050. u32 pg_sz;
  1051. };
  1052. struct hns_roce_link_table_entry {
  1053. u32 blk_ba0;
  1054. u32 blk_ba1_nxt_ptr;
  1055. };
  1056. #define HNS_ROCE_LINK_TABLE_BA1_S 0
  1057. #define HNS_ROCE_LINK_TABLE_BA1_M GENMASK(19, 0)
  1058. #define HNS_ROCE_LINK_TABLE_NXT_PTR_S 20
  1059. #define HNS_ROCE_LINK_TABLE_NXT_PTR_M GENMASK(31, 20)
  1060. struct hns_roce_v2_priv {
  1061. struct hns_roce_v2_cmq cmq;
  1062. struct hns_roce_link_table tsq;
  1063. struct hns_roce_link_table tpq;
  1064. };
  1065. struct hns_roce_eq_context {
  1066. __le32 byte_4;
  1067. __le32 byte_8;
  1068. __le32 byte_12;
  1069. __le32 eqe_report_timer;
  1070. __le32 eqe_ba0;
  1071. __le32 eqe_ba1;
  1072. __le32 byte_28;
  1073. __le32 byte_32;
  1074. __le32 byte_36;
  1075. __le32 nxt_eqe_ba0;
  1076. __le32 nxt_eqe_ba1;
  1077. __le32 rsv[5];
  1078. };
  1079. #define HNS_ROCE_AEQ_DEFAULT_BURST_NUM 0x0
  1080. #define HNS_ROCE_AEQ_DEFAULT_INTERVAL 0x0
  1081. #define HNS_ROCE_CEQ_DEFAULT_BURST_NUM 0x0
  1082. #define HNS_ROCE_CEQ_DEFAULT_INTERVAL 0x0
  1083. #define HNS_ROCE_V2_EQ_STATE_INVALID 0
  1084. #define HNS_ROCE_V2_EQ_STATE_VALID 1
  1085. #define HNS_ROCE_V2_EQ_STATE_OVERFLOW 2
  1086. #define HNS_ROCE_V2_EQ_STATE_FAILURE 3
  1087. #define HNS_ROCE_V2_EQ_OVER_IGNORE_0 0
  1088. #define HNS_ROCE_V2_EQ_OVER_IGNORE_1 1
  1089. #define HNS_ROCE_V2_EQ_COALESCE_0 0
  1090. #define HNS_ROCE_V2_EQ_COALESCE_1 1
  1091. #define HNS_ROCE_V2_EQ_FIRED 0
  1092. #define HNS_ROCE_V2_EQ_ARMED 1
  1093. #define HNS_ROCE_V2_EQ_ALWAYS_ARMED 3
  1094. #define HNS_ROCE_EQ_INIT_EQE_CNT 0
  1095. #define HNS_ROCE_EQ_INIT_PROD_IDX 0
  1096. #define HNS_ROCE_EQ_INIT_REPORT_TIMER 0
  1097. #define HNS_ROCE_EQ_INIT_MSI_IDX 0
  1098. #define HNS_ROCE_EQ_INIT_CONS_IDX 0
  1099. #define HNS_ROCE_EQ_INIT_NXT_EQE_BA 0
  1100. #define HNS_ROCE_V2_CEQ_CEQE_OWNER_S 31
  1101. #define HNS_ROCE_V2_AEQ_AEQE_OWNER_S 31
  1102. #define HNS_ROCE_V2_COMP_EQE_NUM 0x1000
  1103. #define HNS_ROCE_V2_ASYNC_EQE_NUM 0x1000
  1104. #define HNS_ROCE_V2_VF_INT_ST_AEQ_OVERFLOW_S 0
  1105. #define HNS_ROCE_V2_VF_INT_ST_BUS_ERR_S 1
  1106. #define HNS_ROCE_V2_VF_INT_ST_OTHER_ERR_S 2
  1107. #define HNS_ROCE_EQ_DB_CMD_AEQ 0x0
  1108. #define HNS_ROCE_EQ_DB_CMD_AEQ_ARMED 0x1
  1109. #define HNS_ROCE_EQ_DB_CMD_CEQ 0x2
  1110. #define HNS_ROCE_EQ_DB_CMD_CEQ_ARMED 0x3
  1111. #define EQ_ENABLE 1
  1112. #define EQ_DISABLE 0
  1113. #define EQ_REG_OFFSET 0x4
  1114. #define HNS_ROCE_INT_NAME_LEN 32
  1115. #define HNS_ROCE_V2_EQN_M GENMASK(23, 0)
  1116. #define HNS_ROCE_V2_CONS_IDX_M GENMASK(23, 0)
  1117. #define HNS_ROCE_V2_VF_ABN_INT_EN_S 0
  1118. #define HNS_ROCE_V2_VF_ABN_INT_EN_M GENMASK(0, 0)
  1119. #define HNS_ROCE_V2_VF_ABN_INT_ST_M GENMASK(2, 0)
  1120. #define HNS_ROCE_V2_VF_ABN_INT_CFG_M GENMASK(2, 0)
  1121. #define HNS_ROCE_V2_VF_EVENT_INT_EN_M GENMASK(0, 0)
  1122. /* WORD0 */
  1123. #define HNS_ROCE_EQC_EQ_ST_S 0
  1124. #define HNS_ROCE_EQC_EQ_ST_M GENMASK(1, 0)
  1125. #define HNS_ROCE_EQC_HOP_NUM_S 2
  1126. #define HNS_ROCE_EQC_HOP_NUM_M GENMASK(3, 2)
  1127. #define HNS_ROCE_EQC_OVER_IGNORE_S 4
  1128. #define HNS_ROCE_EQC_OVER_IGNORE_M GENMASK(4, 4)
  1129. #define HNS_ROCE_EQC_COALESCE_S 5
  1130. #define HNS_ROCE_EQC_COALESCE_M GENMASK(5, 5)
  1131. #define HNS_ROCE_EQC_ARM_ST_S 6
  1132. #define HNS_ROCE_EQC_ARM_ST_M GENMASK(7, 6)
  1133. #define HNS_ROCE_EQC_EQN_S 8
  1134. #define HNS_ROCE_EQC_EQN_M GENMASK(15, 8)
  1135. #define HNS_ROCE_EQC_EQE_CNT_S 16
  1136. #define HNS_ROCE_EQC_EQE_CNT_M GENMASK(31, 16)
  1137. /* WORD1 */
  1138. #define HNS_ROCE_EQC_BA_PG_SZ_S 0
  1139. #define HNS_ROCE_EQC_BA_PG_SZ_M GENMASK(3, 0)
  1140. #define HNS_ROCE_EQC_BUF_PG_SZ_S 4
  1141. #define HNS_ROCE_EQC_BUF_PG_SZ_M GENMASK(7, 4)
  1142. #define HNS_ROCE_EQC_PROD_INDX_S 8
  1143. #define HNS_ROCE_EQC_PROD_INDX_M GENMASK(31, 8)
  1144. /* WORD2 */
  1145. #define HNS_ROCE_EQC_MAX_CNT_S 0
  1146. #define HNS_ROCE_EQC_MAX_CNT_M GENMASK(15, 0)
  1147. #define HNS_ROCE_EQC_PERIOD_S 16
  1148. #define HNS_ROCE_EQC_PERIOD_M GENMASK(31, 16)
  1149. /* WORD3 */
  1150. #define HNS_ROCE_EQC_REPORT_TIMER_S 0
  1151. #define HNS_ROCE_EQC_REPORT_TIMER_M GENMASK(31, 0)
  1152. /* WORD4 */
  1153. #define HNS_ROCE_EQC_EQE_BA_L_S 0
  1154. #define HNS_ROCE_EQC_EQE_BA_L_M GENMASK(31, 0)
  1155. /* WORD5 */
  1156. #define HNS_ROCE_EQC_EQE_BA_H_S 0
  1157. #define HNS_ROCE_EQC_EQE_BA_H_M GENMASK(28, 0)
  1158. /* WORD6 */
  1159. #define HNS_ROCE_EQC_SHIFT_S 0
  1160. #define HNS_ROCE_EQC_SHIFT_M GENMASK(7, 0)
  1161. #define HNS_ROCE_EQC_MSI_INDX_S 8
  1162. #define HNS_ROCE_EQC_MSI_INDX_M GENMASK(15, 8)
  1163. #define HNS_ROCE_EQC_CUR_EQE_BA_L_S 16
  1164. #define HNS_ROCE_EQC_CUR_EQE_BA_L_M GENMASK(31, 16)
  1165. /* WORD7 */
  1166. #define HNS_ROCE_EQC_CUR_EQE_BA_M_S 0
  1167. #define HNS_ROCE_EQC_CUR_EQE_BA_M_M GENMASK(31, 0)
  1168. /* WORD8 */
  1169. #define HNS_ROCE_EQC_CUR_EQE_BA_H_S 0
  1170. #define HNS_ROCE_EQC_CUR_EQE_BA_H_M GENMASK(3, 0)
  1171. #define HNS_ROCE_EQC_CONS_INDX_S 8
  1172. #define HNS_ROCE_EQC_CONS_INDX_M GENMASK(31, 8)
  1173. /* WORD9 */
  1174. #define HNS_ROCE_EQC_NXT_EQE_BA_L_S 0
  1175. #define HNS_ROCE_EQC_NXT_EQE_BA_L_M GENMASK(31, 0)
  1176. /* WORD10 */
  1177. #define HNS_ROCE_EQC_NXT_EQE_BA_H_S 0
  1178. #define HNS_ROCE_EQC_NXT_EQE_BA_H_M GENMASK(19, 0)
  1179. #define HNS_ROCE_V2_CEQE_COMP_CQN_S 0
  1180. #define HNS_ROCE_V2_CEQE_COMP_CQN_M GENMASK(23, 0)
  1181. #define HNS_ROCE_V2_AEQE_EVENT_TYPE_S 0
  1182. #define HNS_ROCE_V2_AEQE_EVENT_TYPE_M GENMASK(7, 0)
  1183. #define HNS_ROCE_V2_AEQE_SUB_TYPE_S 8
  1184. #define HNS_ROCE_V2_AEQE_SUB_TYPE_M GENMASK(15, 8)
  1185. #define HNS_ROCE_V2_EQ_DB_CMD_S 16
  1186. #define HNS_ROCE_V2_EQ_DB_CMD_M GENMASK(17, 16)
  1187. #define HNS_ROCE_V2_EQ_DB_TAG_S 0
  1188. #define HNS_ROCE_V2_EQ_DB_TAG_M GENMASK(7, 0)
  1189. #define HNS_ROCE_V2_EQ_DB_PARA_S 0
  1190. #define HNS_ROCE_V2_EQ_DB_PARA_M GENMASK(23, 0)
  1191. #define HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S 0
  1192. #define HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M GENMASK(23, 0)
  1193. struct hns_roce_wqe_atomic_seg {
  1194. __le64 fetchadd_swap_data;
  1195. __le64 cmp_data;
  1196. };
  1197. #endif