hns_roce_hw_v2.c 165 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565
  1. /*
  2. * Copyright (c) 2016-2017 Hisilicon Limited.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/acpi.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/kernel.h>
  36. #include <linux/types.h>
  37. #include <net/addrconf.h>
  38. #include <rdma/ib_addr.h>
  39. #include <rdma/ib_umem.h>
  40. #include "hnae3.h"
  41. #include "hns_roce_common.h"
  42. #include "hns_roce_device.h"
  43. #include "hns_roce_cmd.h"
  44. #include "hns_roce_hem.h"
  45. #include "hns_roce_hw_v2.h"
  46. static void set_data_seg_v2(struct hns_roce_v2_wqe_data_seg *dseg,
  47. struct ib_sge *sg)
  48. {
  49. dseg->lkey = cpu_to_le32(sg->lkey);
  50. dseg->addr = cpu_to_le64(sg->addr);
  51. dseg->len = cpu_to_le32(sg->length);
  52. }
  53. static void set_frmr_seg(struct hns_roce_v2_rc_send_wqe *rc_sq_wqe,
  54. struct hns_roce_wqe_frmr_seg *fseg,
  55. const struct ib_reg_wr *wr)
  56. {
  57. struct hns_roce_mr *mr = to_hr_mr(wr->mr);
  58. /* use ib_access_flags */
  59. roce_set_bit(rc_sq_wqe->byte_4,
  60. V2_RC_FRMR_WQE_BYTE_4_BIND_EN_S,
  61. wr->access & IB_ACCESS_MW_BIND ? 1 : 0);
  62. roce_set_bit(rc_sq_wqe->byte_4,
  63. V2_RC_FRMR_WQE_BYTE_4_ATOMIC_S,
  64. wr->access & IB_ACCESS_REMOTE_ATOMIC ? 1 : 0);
  65. roce_set_bit(rc_sq_wqe->byte_4,
  66. V2_RC_FRMR_WQE_BYTE_4_RR_S,
  67. wr->access & IB_ACCESS_REMOTE_READ ? 1 : 0);
  68. roce_set_bit(rc_sq_wqe->byte_4,
  69. V2_RC_FRMR_WQE_BYTE_4_RW_S,
  70. wr->access & IB_ACCESS_REMOTE_WRITE ? 1 : 0);
  71. roce_set_bit(rc_sq_wqe->byte_4,
  72. V2_RC_FRMR_WQE_BYTE_4_LW_S,
  73. wr->access & IB_ACCESS_LOCAL_WRITE ? 1 : 0);
  74. /* Data structure reuse may lead to confusion */
  75. rc_sq_wqe->msg_len = cpu_to_le32(mr->pbl_ba & 0xffffffff);
  76. rc_sq_wqe->inv_key = cpu_to_le32(mr->pbl_ba >> 32);
  77. rc_sq_wqe->byte_16 = cpu_to_le32(wr->mr->length & 0xffffffff);
  78. rc_sq_wqe->byte_20 = cpu_to_le32(wr->mr->length >> 32);
  79. rc_sq_wqe->rkey = cpu_to_le32(wr->key);
  80. rc_sq_wqe->va = cpu_to_le64(wr->mr->iova);
  81. fseg->pbl_size = cpu_to_le32(mr->pbl_size);
  82. roce_set_field(fseg->mode_buf_pg_sz,
  83. V2_RC_FRMR_WQE_BYTE_40_PBL_BUF_PG_SZ_M,
  84. V2_RC_FRMR_WQE_BYTE_40_PBL_BUF_PG_SZ_S,
  85. mr->pbl_buf_pg_sz + PG_SHIFT_OFFSET);
  86. roce_set_bit(fseg->mode_buf_pg_sz,
  87. V2_RC_FRMR_WQE_BYTE_40_BLK_MODE_S, 0);
  88. }
  89. static void set_atomic_seg(struct hns_roce_wqe_atomic_seg *aseg,
  90. const struct ib_atomic_wr *wr)
  91. {
  92. if (wr->wr.opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  93. aseg->fetchadd_swap_data = cpu_to_le64(wr->swap);
  94. aseg->cmp_data = cpu_to_le64(wr->compare_add);
  95. } else {
  96. aseg->fetchadd_swap_data = cpu_to_le64(wr->compare_add);
  97. aseg->cmp_data = 0;
  98. }
  99. }
  100. static void set_extend_sge(struct hns_roce_qp *qp, const struct ib_send_wr *wr,
  101. unsigned int *sge_ind)
  102. {
  103. struct hns_roce_v2_wqe_data_seg *dseg;
  104. struct ib_sge *sg;
  105. int num_in_wqe = 0;
  106. int extend_sge_num;
  107. int fi_sge_num;
  108. int se_sge_num;
  109. int shift;
  110. int i;
  111. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC)
  112. num_in_wqe = HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE;
  113. extend_sge_num = wr->num_sge - num_in_wqe;
  114. sg = wr->sg_list + num_in_wqe;
  115. shift = qp->hr_buf.page_shift;
  116. /*
  117. * Check whether wr->num_sge sges are in the same page. If not, we
  118. * should calculate how many sges in the first page and the second
  119. * page.
  120. */
  121. dseg = get_send_extend_sge(qp, (*sge_ind) & (qp->sge.sge_cnt - 1));
  122. fi_sge_num = (round_up((uintptr_t)dseg, 1 << shift) -
  123. (uintptr_t)dseg) /
  124. sizeof(struct hns_roce_v2_wqe_data_seg);
  125. if (extend_sge_num > fi_sge_num) {
  126. se_sge_num = extend_sge_num - fi_sge_num;
  127. for (i = 0; i < fi_sge_num; i++) {
  128. set_data_seg_v2(dseg++, sg + i);
  129. (*sge_ind)++;
  130. }
  131. dseg = get_send_extend_sge(qp,
  132. (*sge_ind) & (qp->sge.sge_cnt - 1));
  133. for (i = 0; i < se_sge_num; i++) {
  134. set_data_seg_v2(dseg++, sg + fi_sge_num + i);
  135. (*sge_ind)++;
  136. }
  137. } else {
  138. for (i = 0; i < extend_sge_num; i++) {
  139. set_data_seg_v2(dseg++, sg + i);
  140. (*sge_ind)++;
  141. }
  142. }
  143. }
  144. static int set_rwqe_data_seg(struct ib_qp *ibqp, const struct ib_send_wr *wr,
  145. struct hns_roce_v2_rc_send_wqe *rc_sq_wqe,
  146. void *wqe, unsigned int *sge_ind,
  147. const struct ib_send_wr **bad_wr)
  148. {
  149. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  150. struct hns_roce_v2_wqe_data_seg *dseg = wqe;
  151. struct hns_roce_qp *qp = to_hr_qp(ibqp);
  152. int i;
  153. if (wr->send_flags & IB_SEND_INLINE && wr->num_sge) {
  154. if (le32_to_cpu(rc_sq_wqe->msg_len) >
  155. hr_dev->caps.max_sq_inline) {
  156. *bad_wr = wr;
  157. dev_err(hr_dev->dev, "inline len(1-%d)=%d, illegal",
  158. rc_sq_wqe->msg_len, hr_dev->caps.max_sq_inline);
  159. return -EINVAL;
  160. }
  161. if (wr->opcode == IB_WR_RDMA_READ) {
  162. *bad_wr = wr;
  163. dev_err(hr_dev->dev, "Not support inline data!\n");
  164. return -EINVAL;
  165. }
  166. for (i = 0; i < wr->num_sge; i++) {
  167. memcpy(wqe, ((void *)wr->sg_list[i].addr),
  168. wr->sg_list[i].length);
  169. wqe += wr->sg_list[i].length;
  170. }
  171. roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_INLINE_S,
  172. 1);
  173. } else {
  174. if (wr->num_sge <= HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE) {
  175. for (i = 0; i < wr->num_sge; i++) {
  176. if (likely(wr->sg_list[i].length)) {
  177. set_data_seg_v2(dseg, wr->sg_list + i);
  178. dseg++;
  179. }
  180. }
  181. } else {
  182. roce_set_field(rc_sq_wqe->byte_20,
  183. V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M,
  184. V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S,
  185. (*sge_ind) & (qp->sge.sge_cnt - 1));
  186. for (i = 0; i < HNS_ROCE_V2_UC_RC_SGE_NUM_IN_WQE; i++) {
  187. if (likely(wr->sg_list[i].length)) {
  188. set_data_seg_v2(dseg, wr->sg_list + i);
  189. dseg++;
  190. }
  191. }
  192. set_extend_sge(qp, wr, sge_ind);
  193. }
  194. roce_set_field(rc_sq_wqe->byte_16,
  195. V2_RC_SEND_WQE_BYTE_16_SGE_NUM_M,
  196. V2_RC_SEND_WQE_BYTE_16_SGE_NUM_S, wr->num_sge);
  197. }
  198. return 0;
  199. }
  200. static int hns_roce_v2_modify_qp(struct ib_qp *ibqp,
  201. const struct ib_qp_attr *attr,
  202. int attr_mask, enum ib_qp_state cur_state,
  203. enum ib_qp_state new_state);
  204. static int hns_roce_v2_post_send(struct ib_qp *ibqp,
  205. const struct ib_send_wr *wr,
  206. const struct ib_send_wr **bad_wr)
  207. {
  208. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  209. struct hns_roce_ah *ah = to_hr_ah(ud_wr(wr)->ah);
  210. struct hns_roce_v2_ud_send_wqe *ud_sq_wqe;
  211. struct hns_roce_v2_rc_send_wqe *rc_sq_wqe;
  212. struct hns_roce_qp *qp = to_hr_qp(ibqp);
  213. struct hns_roce_wqe_frmr_seg *fseg;
  214. struct device *dev = hr_dev->dev;
  215. struct hns_roce_v2_db sq_db;
  216. struct ib_qp_attr attr;
  217. unsigned int sge_ind = 0;
  218. unsigned int owner_bit;
  219. unsigned long flags;
  220. unsigned int ind;
  221. void *wqe = NULL;
  222. bool loopback;
  223. int attr_mask;
  224. u32 tmp_len;
  225. int ret = 0;
  226. u32 hr_op;
  227. u8 *smac;
  228. int nreq;
  229. int i;
  230. if (unlikely(ibqp->qp_type != IB_QPT_RC &&
  231. ibqp->qp_type != IB_QPT_GSI &&
  232. ibqp->qp_type != IB_QPT_UD)) {
  233. dev_err(dev, "Not supported QP(0x%x)type!\n", ibqp->qp_type);
  234. *bad_wr = wr;
  235. return -EOPNOTSUPP;
  236. }
  237. if (unlikely(qp->state == IB_QPS_RESET || qp->state == IB_QPS_INIT ||
  238. qp->state == IB_QPS_RTR)) {
  239. dev_err(dev, "Post WQE fail, QP state %d err!\n", qp->state);
  240. *bad_wr = wr;
  241. return -EINVAL;
  242. }
  243. spin_lock_irqsave(&qp->sq.lock, flags);
  244. ind = qp->sq_next_wqe;
  245. sge_ind = qp->next_sge;
  246. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  247. if (hns_roce_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  248. ret = -ENOMEM;
  249. *bad_wr = wr;
  250. goto out;
  251. }
  252. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  253. dev_err(dev, "num_sge=%d > qp->sq.max_gs=%d\n",
  254. wr->num_sge, qp->sq.max_gs);
  255. ret = -EINVAL;
  256. *bad_wr = wr;
  257. goto out;
  258. }
  259. wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  260. qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] =
  261. wr->wr_id;
  262. owner_bit =
  263. ~(((qp->sq.head + nreq) >> ilog2(qp->sq.wqe_cnt)) & 0x1);
  264. tmp_len = 0;
  265. /* Corresponding to the QP type, wqe process separately */
  266. if (ibqp->qp_type == IB_QPT_GSI) {
  267. ud_sq_wqe = wqe;
  268. memset(ud_sq_wqe, 0, sizeof(*ud_sq_wqe));
  269. roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_0_M,
  270. V2_UD_SEND_WQE_DMAC_0_S, ah->av.mac[0]);
  271. roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_1_M,
  272. V2_UD_SEND_WQE_DMAC_1_S, ah->av.mac[1]);
  273. roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_2_M,
  274. V2_UD_SEND_WQE_DMAC_2_S, ah->av.mac[2]);
  275. roce_set_field(ud_sq_wqe->dmac, V2_UD_SEND_WQE_DMAC_3_M,
  276. V2_UD_SEND_WQE_DMAC_3_S, ah->av.mac[3]);
  277. roce_set_field(ud_sq_wqe->byte_48,
  278. V2_UD_SEND_WQE_BYTE_48_DMAC_4_M,
  279. V2_UD_SEND_WQE_BYTE_48_DMAC_4_S,
  280. ah->av.mac[4]);
  281. roce_set_field(ud_sq_wqe->byte_48,
  282. V2_UD_SEND_WQE_BYTE_48_DMAC_5_M,
  283. V2_UD_SEND_WQE_BYTE_48_DMAC_5_S,
  284. ah->av.mac[5]);
  285. /* MAC loopback */
  286. smac = (u8 *)hr_dev->dev_addr[qp->port];
  287. loopback = ether_addr_equal_unaligned(ah->av.mac,
  288. smac) ? 1 : 0;
  289. roce_set_bit(ud_sq_wqe->byte_40,
  290. V2_UD_SEND_WQE_BYTE_40_LBI_S, loopback);
  291. roce_set_field(ud_sq_wqe->byte_4,
  292. V2_UD_SEND_WQE_BYTE_4_OPCODE_M,
  293. V2_UD_SEND_WQE_BYTE_4_OPCODE_S,
  294. HNS_ROCE_V2_WQE_OP_SEND);
  295. for (i = 0; i < wr->num_sge; i++)
  296. tmp_len += wr->sg_list[i].length;
  297. ud_sq_wqe->msg_len =
  298. cpu_to_le32(le32_to_cpu(ud_sq_wqe->msg_len) + tmp_len);
  299. switch (wr->opcode) {
  300. case IB_WR_SEND_WITH_IMM:
  301. case IB_WR_RDMA_WRITE_WITH_IMM:
  302. ud_sq_wqe->immtdata =
  303. cpu_to_le32(be32_to_cpu(wr->ex.imm_data));
  304. break;
  305. default:
  306. ud_sq_wqe->immtdata = 0;
  307. break;
  308. }
  309. /* Set sig attr */
  310. roce_set_bit(ud_sq_wqe->byte_4,
  311. V2_UD_SEND_WQE_BYTE_4_CQE_S,
  312. (wr->send_flags & IB_SEND_SIGNALED) ? 1 : 0);
  313. /* Set se attr */
  314. roce_set_bit(ud_sq_wqe->byte_4,
  315. V2_UD_SEND_WQE_BYTE_4_SE_S,
  316. (wr->send_flags & IB_SEND_SOLICITED) ? 1 : 0);
  317. roce_set_bit(ud_sq_wqe->byte_4,
  318. V2_UD_SEND_WQE_BYTE_4_OWNER_S, owner_bit);
  319. roce_set_field(ud_sq_wqe->byte_16,
  320. V2_UD_SEND_WQE_BYTE_16_PD_M,
  321. V2_UD_SEND_WQE_BYTE_16_PD_S,
  322. to_hr_pd(ibqp->pd)->pdn);
  323. roce_set_field(ud_sq_wqe->byte_16,
  324. V2_UD_SEND_WQE_BYTE_16_SGE_NUM_M,
  325. V2_UD_SEND_WQE_BYTE_16_SGE_NUM_S,
  326. wr->num_sge);
  327. roce_set_field(ud_sq_wqe->byte_20,
  328. V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M,
  329. V2_UD_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S,
  330. sge_ind & (qp->sge.sge_cnt - 1));
  331. roce_set_field(ud_sq_wqe->byte_24,
  332. V2_UD_SEND_WQE_BYTE_24_UDPSPN_M,
  333. V2_UD_SEND_WQE_BYTE_24_UDPSPN_S, 0);
  334. ud_sq_wqe->qkey =
  335. cpu_to_le32(ud_wr(wr)->remote_qkey & 0x80000000 ?
  336. qp->qkey : ud_wr(wr)->remote_qkey);
  337. roce_set_field(ud_sq_wqe->byte_32,
  338. V2_UD_SEND_WQE_BYTE_32_DQPN_M,
  339. V2_UD_SEND_WQE_BYTE_32_DQPN_S,
  340. ud_wr(wr)->remote_qpn);
  341. roce_set_field(ud_sq_wqe->byte_36,
  342. V2_UD_SEND_WQE_BYTE_36_VLAN_M,
  343. V2_UD_SEND_WQE_BYTE_36_VLAN_S,
  344. le16_to_cpu(ah->av.vlan));
  345. roce_set_field(ud_sq_wqe->byte_36,
  346. V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_M,
  347. V2_UD_SEND_WQE_BYTE_36_HOPLIMIT_S,
  348. ah->av.hop_limit);
  349. roce_set_field(ud_sq_wqe->byte_36,
  350. V2_UD_SEND_WQE_BYTE_36_TCLASS_M,
  351. V2_UD_SEND_WQE_BYTE_36_TCLASS_S,
  352. ah->av.sl_tclass_flowlabel >>
  353. HNS_ROCE_TCLASS_SHIFT);
  354. roce_set_field(ud_sq_wqe->byte_40,
  355. V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_M,
  356. V2_UD_SEND_WQE_BYTE_40_FLOW_LABEL_S,
  357. ah->av.sl_tclass_flowlabel &
  358. HNS_ROCE_FLOW_LABEL_MASK);
  359. roce_set_field(ud_sq_wqe->byte_40,
  360. V2_UD_SEND_WQE_BYTE_40_SL_M,
  361. V2_UD_SEND_WQE_BYTE_40_SL_S,
  362. le32_to_cpu(ah->av.sl_tclass_flowlabel) >>
  363. HNS_ROCE_SL_SHIFT);
  364. roce_set_field(ud_sq_wqe->byte_40,
  365. V2_UD_SEND_WQE_BYTE_40_PORTN_M,
  366. V2_UD_SEND_WQE_BYTE_40_PORTN_S,
  367. qp->port);
  368. roce_set_bit(ud_sq_wqe->byte_40,
  369. V2_UD_SEND_WQE_BYTE_40_UD_VLAN_EN_S,
  370. ah->av.vlan_en ? 1 : 0);
  371. roce_set_field(ud_sq_wqe->byte_48,
  372. V2_UD_SEND_WQE_BYTE_48_SGID_INDX_M,
  373. V2_UD_SEND_WQE_BYTE_48_SGID_INDX_S,
  374. hns_get_gid_index(hr_dev, qp->phy_port,
  375. ah->av.gid_index));
  376. memcpy(&ud_sq_wqe->dgid[0], &ah->av.dgid[0],
  377. GID_LEN_V2);
  378. set_extend_sge(qp, wr, &sge_ind);
  379. ind++;
  380. } else if (ibqp->qp_type == IB_QPT_RC) {
  381. rc_sq_wqe = wqe;
  382. memset(rc_sq_wqe, 0, sizeof(*rc_sq_wqe));
  383. for (i = 0; i < wr->num_sge; i++)
  384. tmp_len += wr->sg_list[i].length;
  385. rc_sq_wqe->msg_len =
  386. cpu_to_le32(le32_to_cpu(rc_sq_wqe->msg_len) + tmp_len);
  387. switch (wr->opcode) {
  388. case IB_WR_SEND_WITH_IMM:
  389. case IB_WR_RDMA_WRITE_WITH_IMM:
  390. rc_sq_wqe->immtdata =
  391. cpu_to_le32(be32_to_cpu(wr->ex.imm_data));
  392. break;
  393. case IB_WR_SEND_WITH_INV:
  394. rc_sq_wqe->inv_key =
  395. cpu_to_le32(wr->ex.invalidate_rkey);
  396. break;
  397. default:
  398. rc_sq_wqe->immtdata = 0;
  399. break;
  400. }
  401. roce_set_bit(rc_sq_wqe->byte_4,
  402. V2_RC_SEND_WQE_BYTE_4_FENCE_S,
  403. (wr->send_flags & IB_SEND_FENCE) ? 1 : 0);
  404. roce_set_bit(rc_sq_wqe->byte_4,
  405. V2_RC_SEND_WQE_BYTE_4_SE_S,
  406. (wr->send_flags & IB_SEND_SOLICITED) ? 1 : 0);
  407. roce_set_bit(rc_sq_wqe->byte_4,
  408. V2_RC_SEND_WQE_BYTE_4_CQE_S,
  409. (wr->send_flags & IB_SEND_SIGNALED) ? 1 : 0);
  410. roce_set_bit(rc_sq_wqe->byte_4,
  411. V2_RC_SEND_WQE_BYTE_4_OWNER_S, owner_bit);
  412. wqe += sizeof(struct hns_roce_v2_rc_send_wqe);
  413. switch (wr->opcode) {
  414. case IB_WR_RDMA_READ:
  415. hr_op = HNS_ROCE_V2_WQE_OP_RDMA_READ;
  416. rc_sq_wqe->rkey =
  417. cpu_to_le32(rdma_wr(wr)->rkey);
  418. rc_sq_wqe->va =
  419. cpu_to_le64(rdma_wr(wr)->remote_addr);
  420. break;
  421. case IB_WR_RDMA_WRITE:
  422. hr_op = HNS_ROCE_V2_WQE_OP_RDMA_WRITE;
  423. rc_sq_wqe->rkey =
  424. cpu_to_le32(rdma_wr(wr)->rkey);
  425. rc_sq_wqe->va =
  426. cpu_to_le64(rdma_wr(wr)->remote_addr);
  427. break;
  428. case IB_WR_RDMA_WRITE_WITH_IMM:
  429. hr_op = HNS_ROCE_V2_WQE_OP_RDMA_WRITE_WITH_IMM;
  430. rc_sq_wqe->rkey =
  431. cpu_to_le32(rdma_wr(wr)->rkey);
  432. rc_sq_wqe->va =
  433. cpu_to_le64(rdma_wr(wr)->remote_addr);
  434. break;
  435. case IB_WR_SEND:
  436. hr_op = HNS_ROCE_V2_WQE_OP_SEND;
  437. break;
  438. case IB_WR_SEND_WITH_INV:
  439. hr_op = HNS_ROCE_V2_WQE_OP_SEND_WITH_INV;
  440. break;
  441. case IB_WR_SEND_WITH_IMM:
  442. hr_op = HNS_ROCE_V2_WQE_OP_SEND_WITH_IMM;
  443. break;
  444. case IB_WR_LOCAL_INV:
  445. hr_op = HNS_ROCE_V2_WQE_OP_LOCAL_INV;
  446. roce_set_bit(rc_sq_wqe->byte_4,
  447. V2_RC_SEND_WQE_BYTE_4_SO_S, 1);
  448. rc_sq_wqe->inv_key =
  449. cpu_to_le32(wr->ex.invalidate_rkey);
  450. break;
  451. case IB_WR_REG_MR:
  452. hr_op = HNS_ROCE_V2_WQE_OP_FAST_REG_PMR;
  453. fseg = wqe;
  454. set_frmr_seg(rc_sq_wqe, fseg, reg_wr(wr));
  455. break;
  456. case IB_WR_ATOMIC_CMP_AND_SWP:
  457. hr_op = HNS_ROCE_V2_WQE_OP_ATOM_CMP_AND_SWAP;
  458. rc_sq_wqe->rkey =
  459. cpu_to_le32(atomic_wr(wr)->rkey);
  460. rc_sq_wqe->va =
  461. cpu_to_le64(atomic_wr(wr)->remote_addr);
  462. break;
  463. case IB_WR_ATOMIC_FETCH_AND_ADD:
  464. hr_op = HNS_ROCE_V2_WQE_OP_ATOM_FETCH_AND_ADD;
  465. rc_sq_wqe->rkey =
  466. cpu_to_le32(atomic_wr(wr)->rkey);
  467. rc_sq_wqe->va =
  468. cpu_to_le64(atomic_wr(wr)->remote_addr);
  469. break;
  470. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  471. hr_op =
  472. HNS_ROCE_V2_WQE_OP_ATOM_MSK_CMP_AND_SWAP;
  473. break;
  474. case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
  475. hr_op =
  476. HNS_ROCE_V2_WQE_OP_ATOM_MSK_FETCH_AND_ADD;
  477. break;
  478. default:
  479. hr_op = HNS_ROCE_V2_WQE_OP_MASK;
  480. break;
  481. }
  482. roce_set_field(rc_sq_wqe->byte_4,
  483. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  484. V2_RC_SEND_WQE_BYTE_4_OPCODE_S, hr_op);
  485. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP ||
  486. wr->opcode == IB_WR_ATOMIC_FETCH_AND_ADD) {
  487. struct hns_roce_v2_wqe_data_seg *dseg;
  488. dseg = wqe;
  489. set_data_seg_v2(dseg, wr->sg_list);
  490. wqe += sizeof(struct hns_roce_v2_wqe_data_seg);
  491. set_atomic_seg(wqe, atomic_wr(wr));
  492. roce_set_field(rc_sq_wqe->byte_16,
  493. V2_RC_SEND_WQE_BYTE_16_SGE_NUM_M,
  494. V2_RC_SEND_WQE_BYTE_16_SGE_NUM_S,
  495. wr->num_sge);
  496. } else if (wr->opcode != IB_WR_REG_MR) {
  497. ret = set_rwqe_data_seg(ibqp, wr, rc_sq_wqe,
  498. wqe, &sge_ind, bad_wr);
  499. if (ret)
  500. goto out;
  501. }
  502. ind++;
  503. } else {
  504. dev_err(dev, "Illegal qp_type(0x%x)\n", ibqp->qp_type);
  505. spin_unlock_irqrestore(&qp->sq.lock, flags);
  506. *bad_wr = wr;
  507. return -EOPNOTSUPP;
  508. }
  509. }
  510. out:
  511. if (likely(nreq)) {
  512. qp->sq.head += nreq;
  513. /* Memory barrier */
  514. wmb();
  515. sq_db.byte_4 = 0;
  516. sq_db.parameter = 0;
  517. roce_set_field(sq_db.byte_4, V2_DB_BYTE_4_TAG_M,
  518. V2_DB_BYTE_4_TAG_S, qp->doorbell_qpn);
  519. roce_set_field(sq_db.byte_4, V2_DB_BYTE_4_CMD_M,
  520. V2_DB_BYTE_4_CMD_S, HNS_ROCE_V2_SQ_DB);
  521. roce_set_field(sq_db.parameter, V2_DB_PARAMETER_IDX_M,
  522. V2_DB_PARAMETER_IDX_S,
  523. qp->sq.head & ((qp->sq.wqe_cnt << 1) - 1));
  524. roce_set_field(sq_db.parameter, V2_DB_PARAMETER_SL_M,
  525. V2_DB_PARAMETER_SL_S, qp->sl);
  526. hns_roce_write64_k((__le32 *)&sq_db, qp->sq.db_reg_l);
  527. qp->sq_next_wqe = ind;
  528. qp->next_sge = sge_ind;
  529. if (qp->state == IB_QPS_ERR) {
  530. attr_mask = IB_QP_STATE;
  531. attr.qp_state = IB_QPS_ERR;
  532. ret = hns_roce_v2_modify_qp(&qp->ibqp, &attr, attr_mask,
  533. qp->state, IB_QPS_ERR);
  534. if (ret) {
  535. spin_unlock_irqrestore(&qp->sq.lock, flags);
  536. *bad_wr = wr;
  537. return ret;
  538. }
  539. }
  540. }
  541. spin_unlock_irqrestore(&qp->sq.lock, flags);
  542. return ret;
  543. }
  544. static int hns_roce_v2_post_recv(struct ib_qp *ibqp,
  545. const struct ib_recv_wr *wr,
  546. const struct ib_recv_wr **bad_wr)
  547. {
  548. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  549. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  550. struct hns_roce_v2_wqe_data_seg *dseg;
  551. struct hns_roce_rinl_sge *sge_list;
  552. struct device *dev = hr_dev->dev;
  553. struct ib_qp_attr attr;
  554. unsigned long flags;
  555. void *wqe = NULL;
  556. int attr_mask;
  557. int ret = 0;
  558. int nreq;
  559. int ind;
  560. int i;
  561. spin_lock_irqsave(&hr_qp->rq.lock, flags);
  562. ind = hr_qp->rq.head & (hr_qp->rq.wqe_cnt - 1);
  563. if (hr_qp->state == IB_QPS_RESET) {
  564. spin_unlock_irqrestore(&hr_qp->rq.lock, flags);
  565. *bad_wr = wr;
  566. return -EINVAL;
  567. }
  568. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  569. if (hns_roce_wq_overflow(&hr_qp->rq, nreq,
  570. hr_qp->ibqp.recv_cq)) {
  571. ret = -ENOMEM;
  572. *bad_wr = wr;
  573. goto out;
  574. }
  575. if (unlikely(wr->num_sge > hr_qp->rq.max_gs)) {
  576. dev_err(dev, "rq:num_sge=%d > qp->sq.max_gs=%d\n",
  577. wr->num_sge, hr_qp->rq.max_gs);
  578. ret = -EINVAL;
  579. *bad_wr = wr;
  580. goto out;
  581. }
  582. wqe = get_recv_wqe(hr_qp, ind);
  583. dseg = (struct hns_roce_v2_wqe_data_seg *)wqe;
  584. for (i = 0; i < wr->num_sge; i++) {
  585. if (!wr->sg_list[i].length)
  586. continue;
  587. set_data_seg_v2(dseg, wr->sg_list + i);
  588. dseg++;
  589. }
  590. if (i < hr_qp->rq.max_gs) {
  591. dseg->lkey = cpu_to_le32(HNS_ROCE_INVALID_LKEY);
  592. dseg->addr = 0;
  593. }
  594. /* rq support inline data */
  595. if (hr_dev->caps.flags & HNS_ROCE_CAP_FLAG_RQ_INLINE) {
  596. sge_list = hr_qp->rq_inl_buf.wqe_list[ind].sg_list;
  597. hr_qp->rq_inl_buf.wqe_list[ind].sge_cnt =
  598. (u32)wr->num_sge;
  599. for (i = 0; i < wr->num_sge; i++) {
  600. sge_list[i].addr =
  601. (void *)(u64)wr->sg_list[i].addr;
  602. sge_list[i].len = wr->sg_list[i].length;
  603. }
  604. }
  605. hr_qp->rq.wrid[ind] = wr->wr_id;
  606. ind = (ind + 1) & (hr_qp->rq.wqe_cnt - 1);
  607. }
  608. out:
  609. if (likely(nreq)) {
  610. hr_qp->rq.head += nreq;
  611. /* Memory barrier */
  612. wmb();
  613. *hr_qp->rdb.db_record = hr_qp->rq.head & 0xffff;
  614. if (hr_qp->state == IB_QPS_ERR) {
  615. attr_mask = IB_QP_STATE;
  616. attr.qp_state = IB_QPS_ERR;
  617. ret = hns_roce_v2_modify_qp(&hr_qp->ibqp, &attr,
  618. attr_mask, hr_qp->state,
  619. IB_QPS_ERR);
  620. if (ret) {
  621. spin_unlock_irqrestore(&hr_qp->rq.lock, flags);
  622. *bad_wr = wr;
  623. return ret;
  624. }
  625. }
  626. }
  627. spin_unlock_irqrestore(&hr_qp->rq.lock, flags);
  628. return ret;
  629. }
  630. static int hns_roce_cmq_space(struct hns_roce_v2_cmq_ring *ring)
  631. {
  632. int ntu = ring->next_to_use;
  633. int ntc = ring->next_to_clean;
  634. int used = (ntu - ntc + ring->desc_num) % ring->desc_num;
  635. return ring->desc_num - used - 1;
  636. }
  637. static int hns_roce_alloc_cmq_desc(struct hns_roce_dev *hr_dev,
  638. struct hns_roce_v2_cmq_ring *ring)
  639. {
  640. int size = ring->desc_num * sizeof(struct hns_roce_cmq_desc);
  641. ring->desc = kzalloc(size, GFP_KERNEL);
  642. if (!ring->desc)
  643. return -ENOMEM;
  644. ring->desc_dma_addr = dma_map_single(hr_dev->dev, ring->desc, size,
  645. DMA_BIDIRECTIONAL);
  646. if (dma_mapping_error(hr_dev->dev, ring->desc_dma_addr)) {
  647. ring->desc_dma_addr = 0;
  648. kfree(ring->desc);
  649. ring->desc = NULL;
  650. return -ENOMEM;
  651. }
  652. return 0;
  653. }
  654. static void hns_roce_free_cmq_desc(struct hns_roce_dev *hr_dev,
  655. struct hns_roce_v2_cmq_ring *ring)
  656. {
  657. dma_unmap_single(hr_dev->dev, ring->desc_dma_addr,
  658. ring->desc_num * sizeof(struct hns_roce_cmq_desc),
  659. DMA_BIDIRECTIONAL);
  660. ring->desc_dma_addr = 0;
  661. kfree(ring->desc);
  662. }
  663. static int hns_roce_init_cmq_ring(struct hns_roce_dev *hr_dev, bool ring_type)
  664. {
  665. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  666. struct hns_roce_v2_cmq_ring *ring = (ring_type == TYPE_CSQ) ?
  667. &priv->cmq.csq : &priv->cmq.crq;
  668. ring->flag = ring_type;
  669. ring->next_to_clean = 0;
  670. ring->next_to_use = 0;
  671. return hns_roce_alloc_cmq_desc(hr_dev, ring);
  672. }
  673. static void hns_roce_cmq_init_regs(struct hns_roce_dev *hr_dev, bool ring_type)
  674. {
  675. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  676. struct hns_roce_v2_cmq_ring *ring = (ring_type == TYPE_CSQ) ?
  677. &priv->cmq.csq : &priv->cmq.crq;
  678. dma_addr_t dma = ring->desc_dma_addr;
  679. if (ring_type == TYPE_CSQ) {
  680. roce_write(hr_dev, ROCEE_TX_CMQ_BASEADDR_L_REG, (u32)dma);
  681. roce_write(hr_dev, ROCEE_TX_CMQ_BASEADDR_H_REG,
  682. upper_32_bits(dma));
  683. roce_write(hr_dev, ROCEE_TX_CMQ_DEPTH_REG,
  684. (ring->desc_num >> HNS_ROCE_CMQ_DESC_NUM_S) |
  685. HNS_ROCE_CMQ_ENABLE);
  686. roce_write(hr_dev, ROCEE_TX_CMQ_HEAD_REG, 0);
  687. roce_write(hr_dev, ROCEE_TX_CMQ_TAIL_REG, 0);
  688. } else {
  689. roce_write(hr_dev, ROCEE_RX_CMQ_BASEADDR_L_REG, (u32)dma);
  690. roce_write(hr_dev, ROCEE_RX_CMQ_BASEADDR_H_REG,
  691. upper_32_bits(dma));
  692. roce_write(hr_dev, ROCEE_RX_CMQ_DEPTH_REG,
  693. (ring->desc_num >> HNS_ROCE_CMQ_DESC_NUM_S) |
  694. HNS_ROCE_CMQ_ENABLE);
  695. roce_write(hr_dev, ROCEE_RX_CMQ_HEAD_REG, 0);
  696. roce_write(hr_dev, ROCEE_RX_CMQ_TAIL_REG, 0);
  697. }
  698. }
  699. static int hns_roce_v2_cmq_init(struct hns_roce_dev *hr_dev)
  700. {
  701. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  702. int ret;
  703. /* Setup the queue entries for command queue */
  704. priv->cmq.csq.desc_num = CMD_CSQ_DESC_NUM;
  705. priv->cmq.crq.desc_num = CMD_CRQ_DESC_NUM;
  706. /* Setup the lock for command queue */
  707. spin_lock_init(&priv->cmq.csq.lock);
  708. spin_lock_init(&priv->cmq.crq.lock);
  709. /* Setup Tx write back timeout */
  710. priv->cmq.tx_timeout = HNS_ROCE_CMQ_TX_TIMEOUT;
  711. /* Init CSQ */
  712. ret = hns_roce_init_cmq_ring(hr_dev, TYPE_CSQ);
  713. if (ret) {
  714. dev_err(hr_dev->dev, "Init CSQ error, ret = %d.\n", ret);
  715. return ret;
  716. }
  717. /* Init CRQ */
  718. ret = hns_roce_init_cmq_ring(hr_dev, TYPE_CRQ);
  719. if (ret) {
  720. dev_err(hr_dev->dev, "Init CRQ error, ret = %d.\n", ret);
  721. goto err_crq;
  722. }
  723. /* Init CSQ REG */
  724. hns_roce_cmq_init_regs(hr_dev, TYPE_CSQ);
  725. /* Init CRQ REG */
  726. hns_roce_cmq_init_regs(hr_dev, TYPE_CRQ);
  727. return 0;
  728. err_crq:
  729. hns_roce_free_cmq_desc(hr_dev, &priv->cmq.csq);
  730. return ret;
  731. }
  732. static void hns_roce_v2_cmq_exit(struct hns_roce_dev *hr_dev)
  733. {
  734. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  735. hns_roce_free_cmq_desc(hr_dev, &priv->cmq.csq);
  736. hns_roce_free_cmq_desc(hr_dev, &priv->cmq.crq);
  737. }
  738. static void hns_roce_cmq_setup_basic_desc(struct hns_roce_cmq_desc *desc,
  739. enum hns_roce_opcode_type opcode,
  740. bool is_read)
  741. {
  742. memset((void *)desc, 0, sizeof(struct hns_roce_cmq_desc));
  743. desc->opcode = cpu_to_le16(opcode);
  744. desc->flag =
  745. cpu_to_le16(HNS_ROCE_CMD_FLAG_NO_INTR | HNS_ROCE_CMD_FLAG_IN);
  746. if (is_read)
  747. desc->flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_WR);
  748. else
  749. desc->flag &= cpu_to_le16(~HNS_ROCE_CMD_FLAG_WR);
  750. }
  751. static int hns_roce_cmq_csq_done(struct hns_roce_dev *hr_dev)
  752. {
  753. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  754. u32 head = roce_read(hr_dev, ROCEE_TX_CMQ_HEAD_REG);
  755. return head == priv->cmq.csq.next_to_use;
  756. }
  757. static int hns_roce_cmq_csq_clean(struct hns_roce_dev *hr_dev)
  758. {
  759. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  760. struct hns_roce_v2_cmq_ring *csq = &priv->cmq.csq;
  761. struct hns_roce_cmq_desc *desc;
  762. u16 ntc = csq->next_to_clean;
  763. u32 head;
  764. int clean = 0;
  765. desc = &csq->desc[ntc];
  766. head = roce_read(hr_dev, ROCEE_TX_CMQ_HEAD_REG);
  767. while (head != ntc) {
  768. memset(desc, 0, sizeof(*desc));
  769. ntc++;
  770. if (ntc == csq->desc_num)
  771. ntc = 0;
  772. desc = &csq->desc[ntc];
  773. clean++;
  774. }
  775. csq->next_to_clean = ntc;
  776. return clean;
  777. }
  778. static int hns_roce_cmq_send(struct hns_roce_dev *hr_dev,
  779. struct hns_roce_cmq_desc *desc, int num)
  780. {
  781. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  782. struct hns_roce_v2_cmq_ring *csq = &priv->cmq.csq;
  783. struct hns_roce_cmq_desc *desc_to_use;
  784. bool complete = false;
  785. u32 timeout = 0;
  786. int handle = 0;
  787. u16 desc_ret;
  788. int ret = 0;
  789. int ntc;
  790. if (hr_dev->is_reset)
  791. return 0;
  792. spin_lock_bh(&csq->lock);
  793. if (num > hns_roce_cmq_space(csq)) {
  794. spin_unlock_bh(&csq->lock);
  795. return -EBUSY;
  796. }
  797. /*
  798. * Record the location of desc in the cmq for this time
  799. * which will be use for hardware to write back
  800. */
  801. ntc = csq->next_to_use;
  802. while (handle < num) {
  803. desc_to_use = &csq->desc[csq->next_to_use];
  804. *desc_to_use = desc[handle];
  805. dev_dbg(hr_dev->dev, "set cmq desc:\n");
  806. csq->next_to_use++;
  807. if (csq->next_to_use == csq->desc_num)
  808. csq->next_to_use = 0;
  809. handle++;
  810. }
  811. /* Write to hardware */
  812. roce_write(hr_dev, ROCEE_TX_CMQ_TAIL_REG, csq->next_to_use);
  813. /*
  814. * If the command is sync, wait for the firmware to write back,
  815. * if multi descriptors to be sent, use the first one to check
  816. */
  817. if ((desc->flag) & HNS_ROCE_CMD_FLAG_NO_INTR) {
  818. do {
  819. if (hns_roce_cmq_csq_done(hr_dev))
  820. break;
  821. udelay(1);
  822. timeout++;
  823. } while (timeout < priv->cmq.tx_timeout);
  824. }
  825. if (hns_roce_cmq_csq_done(hr_dev)) {
  826. complete = true;
  827. handle = 0;
  828. while (handle < num) {
  829. /* get the result of hardware write back */
  830. desc_to_use = &csq->desc[ntc];
  831. desc[handle] = *desc_to_use;
  832. dev_dbg(hr_dev->dev, "Get cmq desc:\n");
  833. desc_ret = desc[handle].retval;
  834. if (desc_ret == CMD_EXEC_SUCCESS)
  835. ret = 0;
  836. else
  837. ret = -EIO;
  838. priv->cmq.last_status = desc_ret;
  839. ntc++;
  840. handle++;
  841. if (ntc == csq->desc_num)
  842. ntc = 0;
  843. }
  844. }
  845. if (!complete)
  846. ret = -EAGAIN;
  847. /* clean the command send queue */
  848. handle = hns_roce_cmq_csq_clean(hr_dev);
  849. if (handle != num)
  850. dev_warn(hr_dev->dev, "Cleaned %d, need to clean %d\n",
  851. handle, num);
  852. spin_unlock_bh(&csq->lock);
  853. return ret;
  854. }
  855. static int hns_roce_cmq_query_hw_info(struct hns_roce_dev *hr_dev)
  856. {
  857. struct hns_roce_query_version *resp;
  858. struct hns_roce_cmq_desc desc;
  859. int ret;
  860. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_QUERY_HW_VER, true);
  861. ret = hns_roce_cmq_send(hr_dev, &desc, 1);
  862. if (ret)
  863. return ret;
  864. resp = (struct hns_roce_query_version *)desc.data;
  865. hr_dev->hw_rev = le32_to_cpu(resp->rocee_hw_version);
  866. hr_dev->vendor_id = hr_dev->pci_dev->vendor;
  867. return 0;
  868. }
  869. static int hns_roce_query_fw_ver(struct hns_roce_dev *hr_dev)
  870. {
  871. struct hns_roce_query_fw_info *resp;
  872. struct hns_roce_cmq_desc desc;
  873. int ret;
  874. hns_roce_cmq_setup_basic_desc(&desc, HNS_QUERY_FW_VER, true);
  875. ret = hns_roce_cmq_send(hr_dev, &desc, 1);
  876. if (ret)
  877. return ret;
  878. resp = (struct hns_roce_query_fw_info *)desc.data;
  879. hr_dev->caps.fw_ver = (u64)(le32_to_cpu(resp->fw_ver));
  880. return 0;
  881. }
  882. static int hns_roce_config_global_param(struct hns_roce_dev *hr_dev)
  883. {
  884. struct hns_roce_cfg_global_param *req;
  885. struct hns_roce_cmq_desc desc;
  886. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_GLOBAL_PARAM,
  887. false);
  888. req = (struct hns_roce_cfg_global_param *)desc.data;
  889. memset(req, 0, sizeof(*req));
  890. roce_set_field(req->time_cfg_udp_port,
  891. CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_M,
  892. CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_S, 0x3e8);
  893. roce_set_field(req->time_cfg_udp_port,
  894. CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_M,
  895. CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_S, 0x12b7);
  896. return hns_roce_cmq_send(hr_dev, &desc, 1);
  897. }
  898. static int hns_roce_query_pf_resource(struct hns_roce_dev *hr_dev)
  899. {
  900. struct hns_roce_cmq_desc desc[2];
  901. struct hns_roce_pf_res_a *req_a;
  902. struct hns_roce_pf_res_b *req_b;
  903. int ret;
  904. int i;
  905. for (i = 0; i < 2; i++) {
  906. hns_roce_cmq_setup_basic_desc(&desc[i],
  907. HNS_ROCE_OPC_QUERY_PF_RES, true);
  908. if (i == 0)
  909. desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  910. else
  911. desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  912. }
  913. ret = hns_roce_cmq_send(hr_dev, desc, 2);
  914. if (ret)
  915. return ret;
  916. req_a = (struct hns_roce_pf_res_a *)desc[0].data;
  917. req_b = (struct hns_roce_pf_res_b *)desc[1].data;
  918. hr_dev->caps.qpc_bt_num = roce_get_field(req_a->qpc_bt_idx_num,
  919. PF_RES_DATA_1_PF_QPC_BT_NUM_M,
  920. PF_RES_DATA_1_PF_QPC_BT_NUM_S);
  921. hr_dev->caps.srqc_bt_num = roce_get_field(req_a->srqc_bt_idx_num,
  922. PF_RES_DATA_2_PF_SRQC_BT_NUM_M,
  923. PF_RES_DATA_2_PF_SRQC_BT_NUM_S);
  924. hr_dev->caps.cqc_bt_num = roce_get_field(req_a->cqc_bt_idx_num,
  925. PF_RES_DATA_3_PF_CQC_BT_NUM_M,
  926. PF_RES_DATA_3_PF_CQC_BT_NUM_S);
  927. hr_dev->caps.mpt_bt_num = roce_get_field(req_a->mpt_bt_idx_num,
  928. PF_RES_DATA_4_PF_MPT_BT_NUM_M,
  929. PF_RES_DATA_4_PF_MPT_BT_NUM_S);
  930. hr_dev->caps.sl_num = roce_get_field(req_b->qid_idx_sl_num,
  931. PF_RES_DATA_3_PF_SL_NUM_M,
  932. PF_RES_DATA_3_PF_SL_NUM_S);
  933. return 0;
  934. }
  935. static int hns_roce_alloc_vf_resource(struct hns_roce_dev *hr_dev)
  936. {
  937. struct hns_roce_cmq_desc desc[2];
  938. struct hns_roce_vf_res_a *req_a;
  939. struct hns_roce_vf_res_b *req_b;
  940. int i;
  941. req_a = (struct hns_roce_vf_res_a *)desc[0].data;
  942. req_b = (struct hns_roce_vf_res_b *)desc[1].data;
  943. memset(req_a, 0, sizeof(*req_a));
  944. memset(req_b, 0, sizeof(*req_b));
  945. for (i = 0; i < 2; i++) {
  946. hns_roce_cmq_setup_basic_desc(&desc[i],
  947. HNS_ROCE_OPC_ALLOC_VF_RES, false);
  948. if (i == 0)
  949. desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  950. else
  951. desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  952. if (i == 0) {
  953. roce_set_field(req_a->vf_qpc_bt_idx_num,
  954. VF_RES_A_DATA_1_VF_QPC_BT_IDX_M,
  955. VF_RES_A_DATA_1_VF_QPC_BT_IDX_S, 0);
  956. roce_set_field(req_a->vf_qpc_bt_idx_num,
  957. VF_RES_A_DATA_1_VF_QPC_BT_NUM_M,
  958. VF_RES_A_DATA_1_VF_QPC_BT_NUM_S,
  959. HNS_ROCE_VF_QPC_BT_NUM);
  960. roce_set_field(req_a->vf_srqc_bt_idx_num,
  961. VF_RES_A_DATA_2_VF_SRQC_BT_IDX_M,
  962. VF_RES_A_DATA_2_VF_SRQC_BT_IDX_S, 0);
  963. roce_set_field(req_a->vf_srqc_bt_idx_num,
  964. VF_RES_A_DATA_2_VF_SRQC_BT_NUM_M,
  965. VF_RES_A_DATA_2_VF_SRQC_BT_NUM_S,
  966. HNS_ROCE_VF_SRQC_BT_NUM);
  967. roce_set_field(req_a->vf_cqc_bt_idx_num,
  968. VF_RES_A_DATA_3_VF_CQC_BT_IDX_M,
  969. VF_RES_A_DATA_3_VF_CQC_BT_IDX_S, 0);
  970. roce_set_field(req_a->vf_cqc_bt_idx_num,
  971. VF_RES_A_DATA_3_VF_CQC_BT_NUM_M,
  972. VF_RES_A_DATA_3_VF_CQC_BT_NUM_S,
  973. HNS_ROCE_VF_CQC_BT_NUM);
  974. roce_set_field(req_a->vf_mpt_bt_idx_num,
  975. VF_RES_A_DATA_4_VF_MPT_BT_IDX_M,
  976. VF_RES_A_DATA_4_VF_MPT_BT_IDX_S, 0);
  977. roce_set_field(req_a->vf_mpt_bt_idx_num,
  978. VF_RES_A_DATA_4_VF_MPT_BT_NUM_M,
  979. VF_RES_A_DATA_4_VF_MPT_BT_NUM_S,
  980. HNS_ROCE_VF_MPT_BT_NUM);
  981. roce_set_field(req_a->vf_eqc_bt_idx_num,
  982. VF_RES_A_DATA_5_VF_EQC_IDX_M,
  983. VF_RES_A_DATA_5_VF_EQC_IDX_S, 0);
  984. roce_set_field(req_a->vf_eqc_bt_idx_num,
  985. VF_RES_A_DATA_5_VF_EQC_NUM_M,
  986. VF_RES_A_DATA_5_VF_EQC_NUM_S,
  987. HNS_ROCE_VF_EQC_NUM);
  988. } else {
  989. roce_set_field(req_b->vf_smac_idx_num,
  990. VF_RES_B_DATA_1_VF_SMAC_IDX_M,
  991. VF_RES_B_DATA_1_VF_SMAC_IDX_S, 0);
  992. roce_set_field(req_b->vf_smac_idx_num,
  993. VF_RES_B_DATA_1_VF_SMAC_NUM_M,
  994. VF_RES_B_DATA_1_VF_SMAC_NUM_S,
  995. HNS_ROCE_VF_SMAC_NUM);
  996. roce_set_field(req_b->vf_sgid_idx_num,
  997. VF_RES_B_DATA_2_VF_SGID_IDX_M,
  998. VF_RES_B_DATA_2_VF_SGID_IDX_S, 0);
  999. roce_set_field(req_b->vf_sgid_idx_num,
  1000. VF_RES_B_DATA_2_VF_SGID_NUM_M,
  1001. VF_RES_B_DATA_2_VF_SGID_NUM_S,
  1002. HNS_ROCE_VF_SGID_NUM);
  1003. roce_set_field(req_b->vf_qid_idx_sl_num,
  1004. VF_RES_B_DATA_3_VF_QID_IDX_M,
  1005. VF_RES_B_DATA_3_VF_QID_IDX_S, 0);
  1006. roce_set_field(req_b->vf_qid_idx_sl_num,
  1007. VF_RES_B_DATA_3_VF_SL_NUM_M,
  1008. VF_RES_B_DATA_3_VF_SL_NUM_S,
  1009. HNS_ROCE_VF_SL_NUM);
  1010. }
  1011. }
  1012. return hns_roce_cmq_send(hr_dev, desc, 2);
  1013. }
  1014. static int hns_roce_v2_set_bt(struct hns_roce_dev *hr_dev)
  1015. {
  1016. u8 srqc_hop_num = hr_dev->caps.srqc_hop_num;
  1017. u8 qpc_hop_num = hr_dev->caps.qpc_hop_num;
  1018. u8 cqc_hop_num = hr_dev->caps.cqc_hop_num;
  1019. u8 mpt_hop_num = hr_dev->caps.mpt_hop_num;
  1020. struct hns_roce_cfg_bt_attr *req;
  1021. struct hns_roce_cmq_desc desc;
  1022. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_BT_ATTR, false);
  1023. req = (struct hns_roce_cfg_bt_attr *)desc.data;
  1024. memset(req, 0, sizeof(*req));
  1025. roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_M,
  1026. CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_S,
  1027. hr_dev->caps.qpc_ba_pg_sz + PG_SHIFT_OFFSET);
  1028. roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_M,
  1029. CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_S,
  1030. hr_dev->caps.qpc_buf_pg_sz + PG_SHIFT_OFFSET);
  1031. roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_M,
  1032. CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_S,
  1033. qpc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : qpc_hop_num);
  1034. roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_M,
  1035. CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_S,
  1036. hr_dev->caps.srqc_ba_pg_sz + PG_SHIFT_OFFSET);
  1037. roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_M,
  1038. CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_S,
  1039. hr_dev->caps.srqc_buf_pg_sz + PG_SHIFT_OFFSET);
  1040. roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_M,
  1041. CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_S,
  1042. srqc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : srqc_hop_num);
  1043. roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_M,
  1044. CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_S,
  1045. hr_dev->caps.cqc_ba_pg_sz + PG_SHIFT_OFFSET);
  1046. roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_M,
  1047. CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_S,
  1048. hr_dev->caps.cqc_buf_pg_sz + PG_SHIFT_OFFSET);
  1049. roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_M,
  1050. CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_S,
  1051. cqc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : cqc_hop_num);
  1052. roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_M,
  1053. CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_S,
  1054. hr_dev->caps.mpt_ba_pg_sz + PG_SHIFT_OFFSET);
  1055. roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_M,
  1056. CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_S,
  1057. hr_dev->caps.mpt_buf_pg_sz + PG_SHIFT_OFFSET);
  1058. roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_M,
  1059. CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_S,
  1060. mpt_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : mpt_hop_num);
  1061. return hns_roce_cmq_send(hr_dev, &desc, 1);
  1062. }
  1063. static int hns_roce_v2_profile(struct hns_roce_dev *hr_dev)
  1064. {
  1065. struct hns_roce_caps *caps = &hr_dev->caps;
  1066. int ret;
  1067. ret = hns_roce_cmq_query_hw_info(hr_dev);
  1068. if (ret) {
  1069. dev_err(hr_dev->dev, "Query hardware version fail, ret = %d.\n",
  1070. ret);
  1071. return ret;
  1072. }
  1073. ret = hns_roce_query_fw_ver(hr_dev);
  1074. if (ret) {
  1075. dev_err(hr_dev->dev, "Query firmware version fail, ret = %d.\n",
  1076. ret);
  1077. return ret;
  1078. }
  1079. ret = hns_roce_config_global_param(hr_dev);
  1080. if (ret) {
  1081. dev_err(hr_dev->dev, "Configure global param fail, ret = %d.\n",
  1082. ret);
  1083. return ret;
  1084. }
  1085. /* Get pf resource owned by every pf */
  1086. ret = hns_roce_query_pf_resource(hr_dev);
  1087. if (ret) {
  1088. dev_err(hr_dev->dev, "Query pf resource fail, ret = %d.\n",
  1089. ret);
  1090. return ret;
  1091. }
  1092. ret = hns_roce_alloc_vf_resource(hr_dev);
  1093. if (ret) {
  1094. dev_err(hr_dev->dev, "Allocate vf resource fail, ret = %d.\n",
  1095. ret);
  1096. return ret;
  1097. }
  1098. hr_dev->vendor_part_id = hr_dev->pci_dev->device;
  1099. hr_dev->sys_image_guid = be64_to_cpu(hr_dev->ib_dev.node_guid);
  1100. caps->num_qps = HNS_ROCE_V2_MAX_QP_NUM;
  1101. caps->max_wqes = HNS_ROCE_V2_MAX_WQE_NUM;
  1102. caps->num_cqs = HNS_ROCE_V2_MAX_CQ_NUM;
  1103. caps->max_cqes = HNS_ROCE_V2_MAX_CQE_NUM;
  1104. caps->max_sq_sg = HNS_ROCE_V2_MAX_SQ_SGE_NUM;
  1105. caps->max_extend_sg = HNS_ROCE_V2_MAX_EXTEND_SGE_NUM;
  1106. caps->max_rq_sg = HNS_ROCE_V2_MAX_RQ_SGE_NUM;
  1107. caps->max_sq_inline = HNS_ROCE_V2_MAX_SQ_INLINE;
  1108. caps->num_uars = HNS_ROCE_V2_UAR_NUM;
  1109. caps->phy_num_uars = HNS_ROCE_V2_PHY_UAR_NUM;
  1110. caps->num_aeq_vectors = HNS_ROCE_V2_AEQE_VEC_NUM;
  1111. caps->num_comp_vectors = HNS_ROCE_V2_COMP_VEC_NUM;
  1112. caps->num_other_vectors = HNS_ROCE_V2_ABNORMAL_VEC_NUM;
  1113. caps->num_mtpts = HNS_ROCE_V2_MAX_MTPT_NUM;
  1114. caps->num_mtt_segs = HNS_ROCE_V2_MAX_MTT_SEGS;
  1115. caps->num_cqe_segs = HNS_ROCE_V2_MAX_CQE_SEGS;
  1116. caps->num_pds = HNS_ROCE_V2_MAX_PD_NUM;
  1117. caps->max_qp_init_rdma = HNS_ROCE_V2_MAX_QP_INIT_RDMA;
  1118. caps->max_qp_dest_rdma = HNS_ROCE_V2_MAX_QP_DEST_RDMA;
  1119. caps->max_sq_desc_sz = HNS_ROCE_V2_MAX_SQ_DESC_SZ;
  1120. caps->max_rq_desc_sz = HNS_ROCE_V2_MAX_RQ_DESC_SZ;
  1121. caps->max_srq_desc_sz = HNS_ROCE_V2_MAX_SRQ_DESC_SZ;
  1122. caps->qpc_entry_sz = HNS_ROCE_V2_QPC_ENTRY_SZ;
  1123. caps->irrl_entry_sz = HNS_ROCE_V2_IRRL_ENTRY_SZ;
  1124. caps->trrl_entry_sz = HNS_ROCE_V2_TRRL_ENTRY_SZ;
  1125. caps->cqc_entry_sz = HNS_ROCE_V2_CQC_ENTRY_SZ;
  1126. caps->mtpt_entry_sz = HNS_ROCE_V2_MTPT_ENTRY_SZ;
  1127. caps->mtt_entry_sz = HNS_ROCE_V2_MTT_ENTRY_SZ;
  1128. caps->cq_entry_sz = HNS_ROCE_V2_CQE_ENTRY_SIZE;
  1129. caps->page_size_cap = HNS_ROCE_V2_PAGE_SIZE_SUPPORTED;
  1130. caps->reserved_lkey = 0;
  1131. caps->reserved_pds = 0;
  1132. caps->reserved_mrws = 1;
  1133. caps->reserved_uars = 0;
  1134. caps->reserved_cqs = 0;
  1135. caps->reserved_qps = HNS_ROCE_V2_RSV_QPS;
  1136. caps->qpc_ba_pg_sz = 0;
  1137. caps->qpc_buf_pg_sz = 0;
  1138. caps->qpc_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
  1139. caps->srqc_ba_pg_sz = 0;
  1140. caps->srqc_buf_pg_sz = 0;
  1141. caps->srqc_hop_num = HNS_ROCE_HOP_NUM_0;
  1142. caps->cqc_ba_pg_sz = 0;
  1143. caps->cqc_buf_pg_sz = 0;
  1144. caps->cqc_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
  1145. caps->mpt_ba_pg_sz = 0;
  1146. caps->mpt_buf_pg_sz = 0;
  1147. caps->mpt_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
  1148. caps->pbl_ba_pg_sz = 0;
  1149. caps->pbl_buf_pg_sz = 0;
  1150. caps->pbl_hop_num = HNS_ROCE_PBL_HOP_NUM;
  1151. caps->mtt_ba_pg_sz = 0;
  1152. caps->mtt_buf_pg_sz = 0;
  1153. caps->mtt_hop_num = HNS_ROCE_MTT_HOP_NUM;
  1154. caps->cqe_ba_pg_sz = 0;
  1155. caps->cqe_buf_pg_sz = 0;
  1156. caps->cqe_hop_num = HNS_ROCE_CQE_HOP_NUM;
  1157. caps->eqe_ba_pg_sz = 0;
  1158. caps->eqe_buf_pg_sz = 0;
  1159. caps->eqe_hop_num = HNS_ROCE_EQE_HOP_NUM;
  1160. caps->tsq_buf_pg_sz = 0;
  1161. caps->chunk_sz = HNS_ROCE_V2_TABLE_CHUNK_SIZE;
  1162. caps->flags = HNS_ROCE_CAP_FLAG_REREG_MR |
  1163. HNS_ROCE_CAP_FLAG_ROCE_V1_V2 |
  1164. HNS_ROCE_CAP_FLAG_RQ_INLINE |
  1165. HNS_ROCE_CAP_FLAG_RECORD_DB |
  1166. HNS_ROCE_CAP_FLAG_SQ_RECORD_DB;
  1167. if (hr_dev->pci_dev->revision == 0x21)
  1168. caps->flags |= HNS_ROCE_CAP_FLAG_MW |
  1169. HNS_ROCE_CAP_FLAG_FRMR;
  1170. caps->pkey_table_len[0] = 1;
  1171. caps->gid_table_len[0] = HNS_ROCE_V2_GID_INDEX_NUM;
  1172. caps->ceqe_depth = HNS_ROCE_V2_COMP_EQE_NUM;
  1173. caps->aeqe_depth = HNS_ROCE_V2_ASYNC_EQE_NUM;
  1174. caps->local_ca_ack_delay = 0;
  1175. caps->max_mtu = IB_MTU_4096;
  1176. if (hr_dev->pci_dev->revision == 0x21)
  1177. caps->flags |= HNS_ROCE_CAP_FLAG_ATOMIC;
  1178. ret = hns_roce_v2_set_bt(hr_dev);
  1179. if (ret)
  1180. dev_err(hr_dev->dev, "Configure bt attribute fail, ret = %d.\n",
  1181. ret);
  1182. return ret;
  1183. }
  1184. static int hns_roce_config_link_table(struct hns_roce_dev *hr_dev,
  1185. enum hns_roce_link_table_type type)
  1186. {
  1187. struct hns_roce_cmq_desc desc[2];
  1188. struct hns_roce_cfg_llm_a *req_a =
  1189. (struct hns_roce_cfg_llm_a *)desc[0].data;
  1190. struct hns_roce_cfg_llm_b *req_b =
  1191. (struct hns_roce_cfg_llm_b *)desc[1].data;
  1192. struct hns_roce_v2_priv *priv = hr_dev->priv;
  1193. struct hns_roce_link_table *link_tbl;
  1194. struct hns_roce_link_table_entry *entry;
  1195. enum hns_roce_opcode_type opcode;
  1196. u32 page_num;
  1197. int i;
  1198. switch (type) {
  1199. case TSQ_LINK_TABLE:
  1200. link_tbl = &priv->tsq;
  1201. opcode = HNS_ROCE_OPC_CFG_EXT_LLM;
  1202. break;
  1203. case TPQ_LINK_TABLE:
  1204. link_tbl = &priv->tpq;
  1205. opcode = HNS_ROCE_OPC_CFG_TMOUT_LLM;
  1206. break;
  1207. default:
  1208. return -EINVAL;
  1209. }
  1210. page_num = link_tbl->npages;
  1211. entry = link_tbl->table.buf;
  1212. memset(req_a, 0, sizeof(*req_a));
  1213. memset(req_b, 0, sizeof(*req_b));
  1214. for (i = 0; i < 2; i++) {
  1215. hns_roce_cmq_setup_basic_desc(&desc[i], opcode, false);
  1216. if (i == 0)
  1217. desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  1218. else
  1219. desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  1220. if (i == 0) {
  1221. req_a->base_addr_l = link_tbl->table.map & 0xffffffff;
  1222. req_a->base_addr_h = (link_tbl->table.map >> 32) &
  1223. 0xffffffff;
  1224. roce_set_field(req_a->depth_pgsz_init_en,
  1225. CFG_LLM_QUE_DEPTH_M,
  1226. CFG_LLM_QUE_DEPTH_S,
  1227. link_tbl->npages);
  1228. roce_set_field(req_a->depth_pgsz_init_en,
  1229. CFG_LLM_QUE_PGSZ_M,
  1230. CFG_LLM_QUE_PGSZ_S,
  1231. link_tbl->pg_sz);
  1232. req_a->head_ba_l = entry[0].blk_ba0;
  1233. req_a->head_ba_h_nxtptr = entry[0].blk_ba1_nxt_ptr;
  1234. roce_set_field(req_a->head_ptr,
  1235. CFG_LLM_HEAD_PTR_M,
  1236. CFG_LLM_HEAD_PTR_S, 0);
  1237. } else {
  1238. req_b->tail_ba_l = entry[page_num - 1].blk_ba0;
  1239. roce_set_field(req_b->tail_ba_h,
  1240. CFG_LLM_TAIL_BA_H_M,
  1241. CFG_LLM_TAIL_BA_H_S,
  1242. entry[page_num - 1].blk_ba1_nxt_ptr &
  1243. HNS_ROCE_LINK_TABLE_BA1_M);
  1244. roce_set_field(req_b->tail_ptr,
  1245. CFG_LLM_TAIL_PTR_M,
  1246. CFG_LLM_TAIL_PTR_S,
  1247. (entry[page_num - 2].blk_ba1_nxt_ptr &
  1248. HNS_ROCE_LINK_TABLE_NXT_PTR_M) >>
  1249. HNS_ROCE_LINK_TABLE_NXT_PTR_S);
  1250. }
  1251. }
  1252. roce_set_field(req_a->depth_pgsz_init_en,
  1253. CFG_LLM_INIT_EN_M, CFG_LLM_INIT_EN_S, 1);
  1254. return hns_roce_cmq_send(hr_dev, desc, 2);
  1255. }
  1256. static int hns_roce_init_link_table(struct hns_roce_dev *hr_dev,
  1257. enum hns_roce_link_table_type type)
  1258. {
  1259. struct hns_roce_v2_priv *priv = hr_dev->priv;
  1260. struct hns_roce_link_table *link_tbl;
  1261. struct hns_roce_link_table_entry *entry;
  1262. struct device *dev = hr_dev->dev;
  1263. u32 buf_chk_sz;
  1264. dma_addr_t t;
  1265. int func_num = 1;
  1266. int pg_num_a;
  1267. int pg_num_b;
  1268. int pg_num;
  1269. int size;
  1270. int i;
  1271. switch (type) {
  1272. case TSQ_LINK_TABLE:
  1273. link_tbl = &priv->tsq;
  1274. buf_chk_sz = 1 << (hr_dev->caps.tsq_buf_pg_sz + PAGE_SHIFT);
  1275. pg_num_a = hr_dev->caps.num_qps * 8 / buf_chk_sz;
  1276. pg_num_b = hr_dev->caps.sl_num * 4 + 2;
  1277. break;
  1278. case TPQ_LINK_TABLE:
  1279. link_tbl = &priv->tpq;
  1280. buf_chk_sz = 1 << (hr_dev->caps.tpq_buf_pg_sz + PAGE_SHIFT);
  1281. pg_num_a = hr_dev->caps.num_cqs * 4 / buf_chk_sz;
  1282. pg_num_b = 2 * 4 * func_num + 2;
  1283. break;
  1284. default:
  1285. return -EINVAL;
  1286. }
  1287. pg_num = max(pg_num_a, pg_num_b);
  1288. size = pg_num * sizeof(struct hns_roce_link_table_entry);
  1289. link_tbl->table.buf = dma_alloc_coherent(dev, size,
  1290. &link_tbl->table.map,
  1291. GFP_KERNEL);
  1292. if (!link_tbl->table.buf)
  1293. goto out;
  1294. link_tbl->pg_list = kcalloc(pg_num, sizeof(*link_tbl->pg_list),
  1295. GFP_KERNEL);
  1296. if (!link_tbl->pg_list)
  1297. goto err_kcalloc_failed;
  1298. entry = link_tbl->table.buf;
  1299. for (i = 0; i < pg_num; ++i) {
  1300. link_tbl->pg_list[i].buf = dma_alloc_coherent(dev, buf_chk_sz,
  1301. &t, GFP_KERNEL);
  1302. if (!link_tbl->pg_list[i].buf)
  1303. goto err_alloc_buf_failed;
  1304. link_tbl->pg_list[i].map = t;
  1305. memset(link_tbl->pg_list[i].buf, 0, buf_chk_sz);
  1306. entry[i].blk_ba0 = (t >> 12) & 0xffffffff;
  1307. roce_set_field(entry[i].blk_ba1_nxt_ptr,
  1308. HNS_ROCE_LINK_TABLE_BA1_M,
  1309. HNS_ROCE_LINK_TABLE_BA1_S,
  1310. t >> 44);
  1311. if (i < (pg_num - 1))
  1312. roce_set_field(entry[i].blk_ba1_nxt_ptr,
  1313. HNS_ROCE_LINK_TABLE_NXT_PTR_M,
  1314. HNS_ROCE_LINK_TABLE_NXT_PTR_S,
  1315. i + 1);
  1316. }
  1317. link_tbl->npages = pg_num;
  1318. link_tbl->pg_sz = buf_chk_sz;
  1319. return hns_roce_config_link_table(hr_dev, type);
  1320. err_alloc_buf_failed:
  1321. for (i -= 1; i >= 0; i--)
  1322. dma_free_coherent(dev, buf_chk_sz,
  1323. link_tbl->pg_list[i].buf,
  1324. link_tbl->pg_list[i].map);
  1325. kfree(link_tbl->pg_list);
  1326. err_kcalloc_failed:
  1327. dma_free_coherent(dev, size, link_tbl->table.buf,
  1328. link_tbl->table.map);
  1329. out:
  1330. return -ENOMEM;
  1331. }
  1332. static void hns_roce_free_link_table(struct hns_roce_dev *hr_dev,
  1333. struct hns_roce_link_table *link_tbl)
  1334. {
  1335. struct device *dev = hr_dev->dev;
  1336. int size;
  1337. int i;
  1338. size = link_tbl->npages * sizeof(struct hns_roce_link_table_entry);
  1339. for (i = 0; i < link_tbl->npages; ++i)
  1340. if (link_tbl->pg_list[i].buf)
  1341. dma_free_coherent(dev, link_tbl->pg_sz,
  1342. link_tbl->pg_list[i].buf,
  1343. link_tbl->pg_list[i].map);
  1344. kfree(link_tbl->pg_list);
  1345. dma_free_coherent(dev, size, link_tbl->table.buf,
  1346. link_tbl->table.map);
  1347. }
  1348. static int hns_roce_v2_init(struct hns_roce_dev *hr_dev)
  1349. {
  1350. struct hns_roce_v2_priv *priv = hr_dev->priv;
  1351. int ret;
  1352. /* TSQ includes SQ doorbell and ack doorbell */
  1353. ret = hns_roce_init_link_table(hr_dev, TSQ_LINK_TABLE);
  1354. if (ret) {
  1355. dev_err(hr_dev->dev, "TSQ init failed, ret = %d.\n", ret);
  1356. return ret;
  1357. }
  1358. ret = hns_roce_init_link_table(hr_dev, TPQ_LINK_TABLE);
  1359. if (ret) {
  1360. dev_err(hr_dev->dev, "TPQ init failed, ret = %d.\n", ret);
  1361. goto err_tpq_init_failed;
  1362. }
  1363. return 0;
  1364. err_tpq_init_failed:
  1365. hns_roce_free_link_table(hr_dev, &priv->tsq);
  1366. return ret;
  1367. }
  1368. static void hns_roce_v2_exit(struct hns_roce_dev *hr_dev)
  1369. {
  1370. struct hns_roce_v2_priv *priv = hr_dev->priv;
  1371. hns_roce_free_link_table(hr_dev, &priv->tpq);
  1372. hns_roce_free_link_table(hr_dev, &priv->tsq);
  1373. }
  1374. static int hns_roce_v2_cmd_pending(struct hns_roce_dev *hr_dev)
  1375. {
  1376. u32 status = readl(hr_dev->reg_base + ROCEE_VF_MB_STATUS_REG);
  1377. return status >> HNS_ROCE_HW_RUN_BIT_SHIFT;
  1378. }
  1379. static int hns_roce_v2_cmd_complete(struct hns_roce_dev *hr_dev)
  1380. {
  1381. u32 status = readl(hr_dev->reg_base + ROCEE_VF_MB_STATUS_REG);
  1382. return status & HNS_ROCE_HW_MB_STATUS_MASK;
  1383. }
  1384. static int hns_roce_v2_post_mbox(struct hns_roce_dev *hr_dev, u64 in_param,
  1385. u64 out_param, u32 in_modifier, u8 op_modifier,
  1386. u16 op, u16 token, int event)
  1387. {
  1388. struct device *dev = hr_dev->dev;
  1389. u32 __iomem *hcr = (u32 __iomem *)(hr_dev->reg_base +
  1390. ROCEE_VF_MB_CFG0_REG);
  1391. unsigned long end;
  1392. u32 val0 = 0;
  1393. u32 val1 = 0;
  1394. end = msecs_to_jiffies(HNS_ROCE_V2_GO_BIT_TIMEOUT_MSECS) + jiffies;
  1395. while (hns_roce_v2_cmd_pending(hr_dev)) {
  1396. if (time_after(jiffies, end)) {
  1397. dev_dbg(dev, "jiffies=%d end=%d\n", (int)jiffies,
  1398. (int)end);
  1399. return -EAGAIN;
  1400. }
  1401. cond_resched();
  1402. }
  1403. roce_set_field(val0, HNS_ROCE_VF_MB4_TAG_MASK,
  1404. HNS_ROCE_VF_MB4_TAG_SHIFT, in_modifier);
  1405. roce_set_field(val0, HNS_ROCE_VF_MB4_CMD_MASK,
  1406. HNS_ROCE_VF_MB4_CMD_SHIFT, op);
  1407. roce_set_field(val1, HNS_ROCE_VF_MB5_EVENT_MASK,
  1408. HNS_ROCE_VF_MB5_EVENT_SHIFT, event);
  1409. roce_set_field(val1, HNS_ROCE_VF_MB5_TOKEN_MASK,
  1410. HNS_ROCE_VF_MB5_TOKEN_SHIFT, token);
  1411. writeq(in_param, hcr + 0);
  1412. writeq(out_param, hcr + 2);
  1413. /* Memory barrier */
  1414. wmb();
  1415. writel(val0, hcr + 4);
  1416. writel(val1, hcr + 5);
  1417. mmiowb();
  1418. return 0;
  1419. }
  1420. static int hns_roce_v2_chk_mbox(struct hns_roce_dev *hr_dev,
  1421. unsigned long timeout)
  1422. {
  1423. struct device *dev = hr_dev->dev;
  1424. unsigned long end = 0;
  1425. u32 status;
  1426. end = msecs_to_jiffies(timeout) + jiffies;
  1427. while (hns_roce_v2_cmd_pending(hr_dev) && time_before(jiffies, end))
  1428. cond_resched();
  1429. if (hns_roce_v2_cmd_pending(hr_dev)) {
  1430. dev_err(dev, "[cmd_poll]hw run cmd TIMEDOUT!\n");
  1431. return -ETIMEDOUT;
  1432. }
  1433. status = hns_roce_v2_cmd_complete(hr_dev);
  1434. if (status != 0x1) {
  1435. dev_err(dev, "mailbox status 0x%x!\n", status);
  1436. return -EBUSY;
  1437. }
  1438. return 0;
  1439. }
  1440. static int hns_roce_config_sgid_table(struct hns_roce_dev *hr_dev,
  1441. int gid_index, const union ib_gid *gid,
  1442. enum hns_roce_sgid_type sgid_type)
  1443. {
  1444. struct hns_roce_cmq_desc desc;
  1445. struct hns_roce_cfg_sgid_tb *sgid_tb =
  1446. (struct hns_roce_cfg_sgid_tb *)desc.data;
  1447. u32 *p;
  1448. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_SGID_TB, false);
  1449. roce_set_field(sgid_tb->table_idx_rsv,
  1450. CFG_SGID_TB_TABLE_IDX_M,
  1451. CFG_SGID_TB_TABLE_IDX_S, gid_index);
  1452. roce_set_field(sgid_tb->vf_sgid_type_rsv,
  1453. CFG_SGID_TB_VF_SGID_TYPE_M,
  1454. CFG_SGID_TB_VF_SGID_TYPE_S, sgid_type);
  1455. p = (u32 *)&gid->raw[0];
  1456. sgid_tb->vf_sgid_l = cpu_to_le32(*p);
  1457. p = (u32 *)&gid->raw[4];
  1458. sgid_tb->vf_sgid_ml = cpu_to_le32(*p);
  1459. p = (u32 *)&gid->raw[8];
  1460. sgid_tb->vf_sgid_mh = cpu_to_le32(*p);
  1461. p = (u32 *)&gid->raw[0xc];
  1462. sgid_tb->vf_sgid_h = cpu_to_le32(*p);
  1463. return hns_roce_cmq_send(hr_dev, &desc, 1);
  1464. }
  1465. static int hns_roce_v2_set_gid(struct hns_roce_dev *hr_dev, u8 port,
  1466. int gid_index, const union ib_gid *gid,
  1467. const struct ib_gid_attr *attr)
  1468. {
  1469. enum hns_roce_sgid_type sgid_type = GID_TYPE_FLAG_ROCE_V1;
  1470. int ret;
  1471. if (!gid || !attr)
  1472. return -EINVAL;
  1473. if (attr->gid_type == IB_GID_TYPE_ROCE)
  1474. sgid_type = GID_TYPE_FLAG_ROCE_V1;
  1475. if (attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) {
  1476. if (ipv6_addr_v4mapped((void *)gid))
  1477. sgid_type = GID_TYPE_FLAG_ROCE_V2_IPV4;
  1478. else
  1479. sgid_type = GID_TYPE_FLAG_ROCE_V2_IPV6;
  1480. }
  1481. ret = hns_roce_config_sgid_table(hr_dev, gid_index, gid, sgid_type);
  1482. if (ret)
  1483. dev_err(hr_dev->dev, "Configure sgid table failed(%d)!\n", ret);
  1484. return ret;
  1485. }
  1486. static int hns_roce_v2_set_mac(struct hns_roce_dev *hr_dev, u8 phy_port,
  1487. u8 *addr)
  1488. {
  1489. struct hns_roce_cmq_desc desc;
  1490. struct hns_roce_cfg_smac_tb *smac_tb =
  1491. (struct hns_roce_cfg_smac_tb *)desc.data;
  1492. u16 reg_smac_h;
  1493. u32 reg_smac_l;
  1494. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_SMAC_TB, false);
  1495. reg_smac_l = *(u32 *)(&addr[0]);
  1496. reg_smac_h = *(u16 *)(&addr[4]);
  1497. memset(smac_tb, 0, sizeof(*smac_tb));
  1498. roce_set_field(smac_tb->tb_idx_rsv,
  1499. CFG_SMAC_TB_IDX_M,
  1500. CFG_SMAC_TB_IDX_S, phy_port);
  1501. roce_set_field(smac_tb->vf_smac_h_rsv,
  1502. CFG_SMAC_TB_VF_SMAC_H_M,
  1503. CFG_SMAC_TB_VF_SMAC_H_S, reg_smac_h);
  1504. smac_tb->vf_smac_l = reg_smac_l;
  1505. return hns_roce_cmq_send(hr_dev, &desc, 1);
  1506. }
  1507. static int set_mtpt_pbl(struct hns_roce_v2_mpt_entry *mpt_entry,
  1508. struct hns_roce_mr *mr)
  1509. {
  1510. struct scatterlist *sg;
  1511. u64 page_addr;
  1512. u64 *pages;
  1513. int i, j;
  1514. int len;
  1515. int entry;
  1516. mpt_entry->pbl_size = cpu_to_le32(mr->pbl_size);
  1517. mpt_entry->pbl_ba_l = cpu_to_le32(lower_32_bits(mr->pbl_ba >> 3));
  1518. roce_set_field(mpt_entry->byte_48_mode_ba,
  1519. V2_MPT_BYTE_48_PBL_BA_H_M, V2_MPT_BYTE_48_PBL_BA_H_S,
  1520. upper_32_bits(mr->pbl_ba >> 3));
  1521. pages = (u64 *)__get_free_page(GFP_KERNEL);
  1522. if (!pages)
  1523. return -ENOMEM;
  1524. i = 0;
  1525. for_each_sg(mr->umem->sg_head.sgl, sg, mr->umem->nmap, entry) {
  1526. len = sg_dma_len(sg) >> PAGE_SHIFT;
  1527. for (j = 0; j < len; ++j) {
  1528. page_addr = sg_dma_address(sg) +
  1529. (j << mr->umem->page_shift);
  1530. pages[i] = page_addr >> 6;
  1531. /* Record the first 2 entry directly to MTPT table */
  1532. if (i >= HNS_ROCE_V2_MAX_INNER_MTPT_NUM - 1)
  1533. goto found;
  1534. i++;
  1535. }
  1536. }
  1537. found:
  1538. mpt_entry->pa0_l = cpu_to_le32(lower_32_bits(pages[0]));
  1539. roce_set_field(mpt_entry->byte_56_pa0_h, V2_MPT_BYTE_56_PA0_H_M,
  1540. V2_MPT_BYTE_56_PA0_H_S, upper_32_bits(pages[0]));
  1541. mpt_entry->pa1_l = cpu_to_le32(lower_32_bits(pages[1]));
  1542. roce_set_field(mpt_entry->byte_64_buf_pa1, V2_MPT_BYTE_64_PA1_H_M,
  1543. V2_MPT_BYTE_64_PA1_H_S, upper_32_bits(pages[1]));
  1544. roce_set_field(mpt_entry->byte_64_buf_pa1,
  1545. V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M,
  1546. V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S,
  1547. mr->pbl_buf_pg_sz + PG_SHIFT_OFFSET);
  1548. free_page((unsigned long)pages);
  1549. return 0;
  1550. }
  1551. static int hns_roce_v2_write_mtpt(void *mb_buf, struct hns_roce_mr *mr,
  1552. unsigned long mtpt_idx)
  1553. {
  1554. struct hns_roce_v2_mpt_entry *mpt_entry;
  1555. int ret;
  1556. mpt_entry = mb_buf;
  1557. memset(mpt_entry, 0, sizeof(*mpt_entry));
  1558. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_MPT_ST_M,
  1559. V2_MPT_BYTE_4_MPT_ST_S, V2_MPT_ST_VALID);
  1560. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PBL_HOP_NUM_M,
  1561. V2_MPT_BYTE_4_PBL_HOP_NUM_S, mr->pbl_hop_num ==
  1562. HNS_ROCE_HOP_NUM_0 ? 0 : mr->pbl_hop_num);
  1563. roce_set_field(mpt_entry->byte_4_pd_hop_st,
  1564. V2_MPT_BYTE_4_PBL_BA_PG_SZ_M,
  1565. V2_MPT_BYTE_4_PBL_BA_PG_SZ_S,
  1566. mr->pbl_ba_pg_sz + PG_SHIFT_OFFSET);
  1567. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
  1568. V2_MPT_BYTE_4_PD_S, mr->pd);
  1569. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RA_EN_S, 0);
  1570. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_R_INV_EN_S, 1);
  1571. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_L_INV_EN_S, 1);
  1572. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_BIND_EN_S,
  1573. (mr->access & IB_ACCESS_MW_BIND ? 1 : 0));
  1574. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_ATOMIC_EN_S,
  1575. mr->access & IB_ACCESS_REMOTE_ATOMIC ? 1 : 0);
  1576. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RR_EN_S,
  1577. (mr->access & IB_ACCESS_REMOTE_READ ? 1 : 0));
  1578. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RW_EN_S,
  1579. (mr->access & IB_ACCESS_REMOTE_WRITE ? 1 : 0));
  1580. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_LW_EN_S,
  1581. (mr->access & IB_ACCESS_LOCAL_WRITE ? 1 : 0));
  1582. roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_PA_S,
  1583. mr->type == MR_TYPE_MR ? 0 : 1);
  1584. roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_INNER_PA_VLD_S,
  1585. 1);
  1586. mpt_entry->len_l = cpu_to_le32(lower_32_bits(mr->size));
  1587. mpt_entry->len_h = cpu_to_le32(upper_32_bits(mr->size));
  1588. mpt_entry->lkey = cpu_to_le32(mr->key);
  1589. mpt_entry->va_l = cpu_to_le32(lower_32_bits(mr->iova));
  1590. mpt_entry->va_h = cpu_to_le32(upper_32_bits(mr->iova));
  1591. if (mr->type == MR_TYPE_DMA)
  1592. return 0;
  1593. ret = set_mtpt_pbl(mpt_entry, mr);
  1594. return ret;
  1595. }
  1596. static int hns_roce_v2_rereg_write_mtpt(struct hns_roce_dev *hr_dev,
  1597. struct hns_roce_mr *mr, int flags,
  1598. u32 pdn, int mr_access_flags, u64 iova,
  1599. u64 size, void *mb_buf)
  1600. {
  1601. struct hns_roce_v2_mpt_entry *mpt_entry = mb_buf;
  1602. int ret = 0;
  1603. if (flags & IB_MR_REREG_PD) {
  1604. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
  1605. V2_MPT_BYTE_4_PD_S, pdn);
  1606. mr->pd = pdn;
  1607. }
  1608. if (flags & IB_MR_REREG_ACCESS) {
  1609. roce_set_bit(mpt_entry->byte_8_mw_cnt_en,
  1610. V2_MPT_BYTE_8_BIND_EN_S,
  1611. (mr_access_flags & IB_ACCESS_MW_BIND ? 1 : 0));
  1612. roce_set_bit(mpt_entry->byte_8_mw_cnt_en,
  1613. V2_MPT_BYTE_8_ATOMIC_EN_S,
  1614. mr_access_flags & IB_ACCESS_REMOTE_ATOMIC ? 1 : 0);
  1615. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RR_EN_S,
  1616. mr_access_flags & IB_ACCESS_REMOTE_READ ? 1 : 0);
  1617. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RW_EN_S,
  1618. mr_access_flags & IB_ACCESS_REMOTE_WRITE ? 1 : 0);
  1619. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_LW_EN_S,
  1620. mr_access_flags & IB_ACCESS_LOCAL_WRITE ? 1 : 0);
  1621. }
  1622. if (flags & IB_MR_REREG_TRANS) {
  1623. mpt_entry->va_l = cpu_to_le32(lower_32_bits(iova));
  1624. mpt_entry->va_h = cpu_to_le32(upper_32_bits(iova));
  1625. mpt_entry->len_l = cpu_to_le32(lower_32_bits(size));
  1626. mpt_entry->len_h = cpu_to_le32(upper_32_bits(size));
  1627. mr->iova = iova;
  1628. mr->size = size;
  1629. ret = set_mtpt_pbl(mpt_entry, mr);
  1630. }
  1631. return ret;
  1632. }
  1633. static int hns_roce_v2_frmr_write_mtpt(void *mb_buf, struct hns_roce_mr *mr)
  1634. {
  1635. struct hns_roce_v2_mpt_entry *mpt_entry;
  1636. mpt_entry = mb_buf;
  1637. memset(mpt_entry, 0, sizeof(*mpt_entry));
  1638. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_MPT_ST_M,
  1639. V2_MPT_BYTE_4_MPT_ST_S, V2_MPT_ST_FREE);
  1640. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PBL_HOP_NUM_M,
  1641. V2_MPT_BYTE_4_PBL_HOP_NUM_S, 1);
  1642. roce_set_field(mpt_entry->byte_4_pd_hop_st,
  1643. V2_MPT_BYTE_4_PBL_BA_PG_SZ_M,
  1644. V2_MPT_BYTE_4_PBL_BA_PG_SZ_S,
  1645. mr->pbl_ba_pg_sz + PG_SHIFT_OFFSET);
  1646. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
  1647. V2_MPT_BYTE_4_PD_S, mr->pd);
  1648. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RA_EN_S, 1);
  1649. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_R_INV_EN_S, 1);
  1650. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_L_INV_EN_S, 1);
  1651. roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_FRE_S, 1);
  1652. roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_PA_S, 0);
  1653. roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_MR_MW_S, 0);
  1654. roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_BPD_S, 1);
  1655. mpt_entry->pbl_size = cpu_to_le32(mr->pbl_size);
  1656. mpt_entry->pbl_ba_l = cpu_to_le32(lower_32_bits(mr->pbl_ba >> 3));
  1657. roce_set_field(mpt_entry->byte_48_mode_ba, V2_MPT_BYTE_48_PBL_BA_H_M,
  1658. V2_MPT_BYTE_48_PBL_BA_H_S,
  1659. upper_32_bits(mr->pbl_ba >> 3));
  1660. roce_set_field(mpt_entry->byte_64_buf_pa1,
  1661. V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M,
  1662. V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S,
  1663. mr->pbl_buf_pg_sz + PG_SHIFT_OFFSET);
  1664. return 0;
  1665. }
  1666. static int hns_roce_v2_mw_write_mtpt(void *mb_buf, struct hns_roce_mw *mw)
  1667. {
  1668. struct hns_roce_v2_mpt_entry *mpt_entry;
  1669. mpt_entry = mb_buf;
  1670. memset(mpt_entry, 0, sizeof(*mpt_entry));
  1671. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_MPT_ST_M,
  1672. V2_MPT_BYTE_4_MPT_ST_S, V2_MPT_ST_FREE);
  1673. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
  1674. V2_MPT_BYTE_4_PD_S, mw->pdn);
  1675. roce_set_field(mpt_entry->byte_4_pd_hop_st,
  1676. V2_MPT_BYTE_4_PBL_HOP_NUM_M,
  1677. V2_MPT_BYTE_4_PBL_HOP_NUM_S,
  1678. mw->pbl_hop_num == HNS_ROCE_HOP_NUM_0 ?
  1679. 0 : mw->pbl_hop_num);
  1680. roce_set_field(mpt_entry->byte_4_pd_hop_st,
  1681. V2_MPT_BYTE_4_PBL_BA_PG_SZ_M,
  1682. V2_MPT_BYTE_4_PBL_BA_PG_SZ_S,
  1683. mw->pbl_ba_pg_sz + PG_SHIFT_OFFSET);
  1684. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_R_INV_EN_S, 1);
  1685. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_L_INV_EN_S, 1);
  1686. roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_PA_S, 0);
  1687. roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_MR_MW_S, 1);
  1688. roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_BPD_S, 1);
  1689. roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_BQP_S,
  1690. mw->ibmw.type == IB_MW_TYPE_1 ? 0 : 1);
  1691. roce_set_field(mpt_entry->byte_64_buf_pa1,
  1692. V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M,
  1693. V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S,
  1694. mw->pbl_buf_pg_sz + PG_SHIFT_OFFSET);
  1695. mpt_entry->lkey = cpu_to_le32(mw->rkey);
  1696. return 0;
  1697. }
  1698. static void *get_cqe_v2(struct hns_roce_cq *hr_cq, int n)
  1699. {
  1700. return hns_roce_buf_offset(&hr_cq->hr_buf.hr_buf,
  1701. n * HNS_ROCE_V2_CQE_ENTRY_SIZE);
  1702. }
  1703. static void *get_sw_cqe_v2(struct hns_roce_cq *hr_cq, int n)
  1704. {
  1705. struct hns_roce_v2_cqe *cqe = get_cqe_v2(hr_cq, n & hr_cq->ib_cq.cqe);
  1706. /* Get cqe when Owner bit is Conversely with the MSB of cons_idx */
  1707. return (roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_OWNER_S) ^
  1708. !!(n & (hr_cq->ib_cq.cqe + 1))) ? cqe : NULL;
  1709. }
  1710. static struct hns_roce_v2_cqe *next_cqe_sw_v2(struct hns_roce_cq *hr_cq)
  1711. {
  1712. return get_sw_cqe_v2(hr_cq, hr_cq->cons_index);
  1713. }
  1714. static void hns_roce_v2_cq_set_ci(struct hns_roce_cq *hr_cq, u32 cons_index)
  1715. {
  1716. *hr_cq->set_ci_db = cons_index & 0xffffff;
  1717. }
  1718. static void __hns_roce_v2_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
  1719. struct hns_roce_srq *srq)
  1720. {
  1721. struct hns_roce_v2_cqe *cqe, *dest;
  1722. u32 prod_index;
  1723. int nfreed = 0;
  1724. u8 owner_bit;
  1725. for (prod_index = hr_cq->cons_index; get_sw_cqe_v2(hr_cq, prod_index);
  1726. ++prod_index) {
  1727. if (prod_index == hr_cq->cons_index + hr_cq->ib_cq.cqe)
  1728. break;
  1729. }
  1730. /*
  1731. * Now backwards through the CQ, removing CQ entries
  1732. * that match our QP by overwriting them with next entries.
  1733. */
  1734. while ((int) --prod_index - (int) hr_cq->cons_index >= 0) {
  1735. cqe = get_cqe_v2(hr_cq, prod_index & hr_cq->ib_cq.cqe);
  1736. if ((roce_get_field(cqe->byte_16, V2_CQE_BYTE_16_LCL_QPN_M,
  1737. V2_CQE_BYTE_16_LCL_QPN_S) &
  1738. HNS_ROCE_V2_CQE_QPN_MASK) == qpn) {
  1739. /* In v1 engine, not support SRQ */
  1740. ++nfreed;
  1741. } else if (nfreed) {
  1742. dest = get_cqe_v2(hr_cq, (prod_index + nfreed) &
  1743. hr_cq->ib_cq.cqe);
  1744. owner_bit = roce_get_bit(dest->byte_4,
  1745. V2_CQE_BYTE_4_OWNER_S);
  1746. memcpy(dest, cqe, sizeof(*cqe));
  1747. roce_set_bit(dest->byte_4, V2_CQE_BYTE_4_OWNER_S,
  1748. owner_bit);
  1749. }
  1750. }
  1751. if (nfreed) {
  1752. hr_cq->cons_index += nfreed;
  1753. /*
  1754. * Make sure update of buffer contents is done before
  1755. * updating consumer index.
  1756. */
  1757. wmb();
  1758. hns_roce_v2_cq_set_ci(hr_cq, hr_cq->cons_index);
  1759. }
  1760. }
  1761. static void hns_roce_v2_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
  1762. struct hns_roce_srq *srq)
  1763. {
  1764. spin_lock_irq(&hr_cq->lock);
  1765. __hns_roce_v2_cq_clean(hr_cq, qpn, srq);
  1766. spin_unlock_irq(&hr_cq->lock);
  1767. }
  1768. static void hns_roce_v2_write_cqc(struct hns_roce_dev *hr_dev,
  1769. struct hns_roce_cq *hr_cq, void *mb_buf,
  1770. u64 *mtts, dma_addr_t dma_handle, int nent,
  1771. u32 vector)
  1772. {
  1773. struct hns_roce_v2_cq_context *cq_context;
  1774. cq_context = mb_buf;
  1775. memset(cq_context, 0, sizeof(*cq_context));
  1776. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_CQ_ST_M,
  1777. V2_CQC_BYTE_4_CQ_ST_S, V2_CQ_STATE_VALID);
  1778. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_ARM_ST_M,
  1779. V2_CQC_BYTE_4_ARM_ST_S, REG_NXT_CEQE);
  1780. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_SHIFT_M,
  1781. V2_CQC_BYTE_4_SHIFT_S, ilog2((unsigned int)nent));
  1782. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_CEQN_M,
  1783. V2_CQC_BYTE_4_CEQN_S, vector);
  1784. cq_context->byte_4_pg_ceqn = cpu_to_le32(cq_context->byte_4_pg_ceqn);
  1785. roce_set_field(cq_context->byte_8_cqn, V2_CQC_BYTE_8_CQN_M,
  1786. V2_CQC_BYTE_8_CQN_S, hr_cq->cqn);
  1787. cq_context->cqe_cur_blk_addr = (u32)(mtts[0] >> PAGE_ADDR_SHIFT);
  1788. cq_context->cqe_cur_blk_addr =
  1789. cpu_to_le32(cq_context->cqe_cur_blk_addr);
  1790. roce_set_field(cq_context->byte_16_hop_addr,
  1791. V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_M,
  1792. V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_S,
  1793. cpu_to_le32((mtts[0]) >> (32 + PAGE_ADDR_SHIFT)));
  1794. roce_set_field(cq_context->byte_16_hop_addr,
  1795. V2_CQC_BYTE_16_CQE_HOP_NUM_M,
  1796. V2_CQC_BYTE_16_CQE_HOP_NUM_S, hr_dev->caps.cqe_hop_num ==
  1797. HNS_ROCE_HOP_NUM_0 ? 0 : hr_dev->caps.cqe_hop_num);
  1798. cq_context->cqe_nxt_blk_addr = (u32)(mtts[1] >> PAGE_ADDR_SHIFT);
  1799. roce_set_field(cq_context->byte_24_pgsz_addr,
  1800. V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_M,
  1801. V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_S,
  1802. cpu_to_le32((mtts[1]) >> (32 + PAGE_ADDR_SHIFT)));
  1803. roce_set_field(cq_context->byte_24_pgsz_addr,
  1804. V2_CQC_BYTE_24_CQE_BA_PG_SZ_M,
  1805. V2_CQC_BYTE_24_CQE_BA_PG_SZ_S,
  1806. hr_dev->caps.cqe_ba_pg_sz + PG_SHIFT_OFFSET);
  1807. roce_set_field(cq_context->byte_24_pgsz_addr,
  1808. V2_CQC_BYTE_24_CQE_BUF_PG_SZ_M,
  1809. V2_CQC_BYTE_24_CQE_BUF_PG_SZ_S,
  1810. hr_dev->caps.cqe_buf_pg_sz + PG_SHIFT_OFFSET);
  1811. cq_context->cqe_ba = (u32)(dma_handle >> 3);
  1812. roce_set_field(cq_context->byte_40_cqe_ba, V2_CQC_BYTE_40_CQE_BA_M,
  1813. V2_CQC_BYTE_40_CQE_BA_S, (dma_handle >> (32 + 3)));
  1814. if (hr_cq->db_en)
  1815. roce_set_bit(cq_context->byte_44_db_record,
  1816. V2_CQC_BYTE_44_DB_RECORD_EN_S, 1);
  1817. roce_set_field(cq_context->byte_44_db_record,
  1818. V2_CQC_BYTE_44_DB_RECORD_ADDR_M,
  1819. V2_CQC_BYTE_44_DB_RECORD_ADDR_S,
  1820. ((u32)hr_cq->db.dma) >> 1);
  1821. cq_context->db_record_addr = hr_cq->db.dma >> 32;
  1822. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  1823. V2_CQC_BYTE_56_CQ_MAX_CNT_M,
  1824. V2_CQC_BYTE_56_CQ_MAX_CNT_S,
  1825. HNS_ROCE_V2_CQ_DEFAULT_BURST_NUM);
  1826. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  1827. V2_CQC_BYTE_56_CQ_PERIOD_M,
  1828. V2_CQC_BYTE_56_CQ_PERIOD_S,
  1829. HNS_ROCE_V2_CQ_DEFAULT_INTERVAL);
  1830. }
  1831. static int hns_roce_v2_req_notify_cq(struct ib_cq *ibcq,
  1832. enum ib_cq_notify_flags flags)
  1833. {
  1834. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  1835. u32 notification_flag;
  1836. u32 doorbell[2];
  1837. doorbell[0] = 0;
  1838. doorbell[1] = 0;
  1839. notification_flag = (flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED ?
  1840. V2_CQ_DB_REQ_NOT : V2_CQ_DB_REQ_NOT_SOL;
  1841. /*
  1842. * flags = 0; Notification Flag = 1, next
  1843. * flags = 1; Notification Flag = 0, solocited
  1844. */
  1845. roce_set_field(doorbell[0], V2_CQ_DB_BYTE_4_TAG_M, V2_DB_BYTE_4_TAG_S,
  1846. hr_cq->cqn);
  1847. roce_set_field(doorbell[0], V2_CQ_DB_BYTE_4_CMD_M, V2_DB_BYTE_4_CMD_S,
  1848. HNS_ROCE_V2_CQ_DB_NTR);
  1849. roce_set_field(doorbell[1], V2_CQ_DB_PARAMETER_CONS_IDX_M,
  1850. V2_CQ_DB_PARAMETER_CONS_IDX_S,
  1851. hr_cq->cons_index & ((hr_cq->cq_depth << 1) - 1));
  1852. roce_set_field(doorbell[1], V2_CQ_DB_PARAMETER_CMD_SN_M,
  1853. V2_CQ_DB_PARAMETER_CMD_SN_S, hr_cq->arm_sn & 0x3);
  1854. roce_set_bit(doorbell[1], V2_CQ_DB_PARAMETER_NOTIFY_S,
  1855. notification_flag);
  1856. hns_roce_write64_k(doorbell, hr_cq->cq_db_l);
  1857. return 0;
  1858. }
  1859. static int hns_roce_handle_recv_inl_wqe(struct hns_roce_v2_cqe *cqe,
  1860. struct hns_roce_qp **cur_qp,
  1861. struct ib_wc *wc)
  1862. {
  1863. struct hns_roce_rinl_sge *sge_list;
  1864. u32 wr_num, wr_cnt, sge_num;
  1865. u32 sge_cnt, data_len, size;
  1866. void *wqe_buf;
  1867. wr_num = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_WQE_INDX_M,
  1868. V2_CQE_BYTE_4_WQE_INDX_S) & 0xffff;
  1869. wr_cnt = wr_num & ((*cur_qp)->rq.wqe_cnt - 1);
  1870. sge_list = (*cur_qp)->rq_inl_buf.wqe_list[wr_cnt].sg_list;
  1871. sge_num = (*cur_qp)->rq_inl_buf.wqe_list[wr_cnt].sge_cnt;
  1872. wqe_buf = get_recv_wqe(*cur_qp, wr_cnt);
  1873. data_len = wc->byte_len;
  1874. for (sge_cnt = 0; (sge_cnt < sge_num) && (data_len); sge_cnt++) {
  1875. size = min(sge_list[sge_cnt].len, data_len);
  1876. memcpy((void *)sge_list[sge_cnt].addr, wqe_buf, size);
  1877. data_len -= size;
  1878. wqe_buf += size;
  1879. }
  1880. if (data_len) {
  1881. wc->status = IB_WC_LOC_LEN_ERR;
  1882. return -EAGAIN;
  1883. }
  1884. return 0;
  1885. }
  1886. static int hns_roce_v2_poll_one(struct hns_roce_cq *hr_cq,
  1887. struct hns_roce_qp **cur_qp, struct ib_wc *wc)
  1888. {
  1889. struct hns_roce_dev *hr_dev;
  1890. struct hns_roce_v2_cqe *cqe;
  1891. struct hns_roce_qp *hr_qp;
  1892. struct hns_roce_wq *wq;
  1893. struct ib_qp_attr attr;
  1894. int attr_mask;
  1895. int is_send;
  1896. u16 wqe_ctr;
  1897. u32 opcode;
  1898. u32 status;
  1899. int qpn;
  1900. int ret;
  1901. /* Find cqe according to consumer index */
  1902. cqe = next_cqe_sw_v2(hr_cq);
  1903. if (!cqe)
  1904. return -EAGAIN;
  1905. ++hr_cq->cons_index;
  1906. /* Memory barrier */
  1907. rmb();
  1908. /* 0->SQ, 1->RQ */
  1909. is_send = !roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_S_R_S);
  1910. qpn = roce_get_field(cqe->byte_16, V2_CQE_BYTE_16_LCL_QPN_M,
  1911. V2_CQE_BYTE_16_LCL_QPN_S);
  1912. if (!*cur_qp || (qpn & HNS_ROCE_V2_CQE_QPN_MASK) != (*cur_qp)->qpn) {
  1913. hr_dev = to_hr_dev(hr_cq->ib_cq.device);
  1914. hr_qp = __hns_roce_qp_lookup(hr_dev, qpn);
  1915. if (unlikely(!hr_qp)) {
  1916. dev_err(hr_dev->dev, "CQ %06lx with entry for unknown QPN %06x\n",
  1917. hr_cq->cqn, (qpn & HNS_ROCE_V2_CQE_QPN_MASK));
  1918. return -EINVAL;
  1919. }
  1920. *cur_qp = hr_qp;
  1921. }
  1922. wc->qp = &(*cur_qp)->ibqp;
  1923. wc->vendor_err = 0;
  1924. status = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_STATUS_M,
  1925. V2_CQE_BYTE_4_STATUS_S);
  1926. switch (status & HNS_ROCE_V2_CQE_STATUS_MASK) {
  1927. case HNS_ROCE_CQE_V2_SUCCESS:
  1928. wc->status = IB_WC_SUCCESS;
  1929. break;
  1930. case HNS_ROCE_CQE_V2_LOCAL_LENGTH_ERR:
  1931. wc->status = IB_WC_LOC_LEN_ERR;
  1932. break;
  1933. case HNS_ROCE_CQE_V2_LOCAL_QP_OP_ERR:
  1934. wc->status = IB_WC_LOC_QP_OP_ERR;
  1935. break;
  1936. case HNS_ROCE_CQE_V2_LOCAL_PROT_ERR:
  1937. wc->status = IB_WC_LOC_PROT_ERR;
  1938. break;
  1939. case HNS_ROCE_CQE_V2_WR_FLUSH_ERR:
  1940. wc->status = IB_WC_WR_FLUSH_ERR;
  1941. break;
  1942. case HNS_ROCE_CQE_V2_MW_BIND_ERR:
  1943. wc->status = IB_WC_MW_BIND_ERR;
  1944. break;
  1945. case HNS_ROCE_CQE_V2_BAD_RESP_ERR:
  1946. wc->status = IB_WC_BAD_RESP_ERR;
  1947. break;
  1948. case HNS_ROCE_CQE_V2_LOCAL_ACCESS_ERR:
  1949. wc->status = IB_WC_LOC_ACCESS_ERR;
  1950. break;
  1951. case HNS_ROCE_CQE_V2_REMOTE_INVAL_REQ_ERR:
  1952. wc->status = IB_WC_REM_INV_REQ_ERR;
  1953. break;
  1954. case HNS_ROCE_CQE_V2_REMOTE_ACCESS_ERR:
  1955. wc->status = IB_WC_REM_ACCESS_ERR;
  1956. break;
  1957. case HNS_ROCE_CQE_V2_REMOTE_OP_ERR:
  1958. wc->status = IB_WC_REM_OP_ERR;
  1959. break;
  1960. case HNS_ROCE_CQE_V2_TRANSPORT_RETRY_EXC_ERR:
  1961. wc->status = IB_WC_RETRY_EXC_ERR;
  1962. break;
  1963. case HNS_ROCE_CQE_V2_RNR_RETRY_EXC_ERR:
  1964. wc->status = IB_WC_RNR_RETRY_EXC_ERR;
  1965. break;
  1966. case HNS_ROCE_CQE_V2_REMOTE_ABORT_ERR:
  1967. wc->status = IB_WC_REM_ABORT_ERR;
  1968. break;
  1969. default:
  1970. wc->status = IB_WC_GENERAL_ERR;
  1971. break;
  1972. }
  1973. /* flush cqe if wc status is error, excluding flush error */
  1974. if ((wc->status != IB_WC_SUCCESS) &&
  1975. (wc->status != IB_WC_WR_FLUSH_ERR)) {
  1976. attr_mask = IB_QP_STATE;
  1977. attr.qp_state = IB_QPS_ERR;
  1978. return hns_roce_v2_modify_qp(&(*cur_qp)->ibqp,
  1979. &attr, attr_mask,
  1980. (*cur_qp)->state, IB_QPS_ERR);
  1981. }
  1982. if (wc->status == IB_WC_WR_FLUSH_ERR)
  1983. return 0;
  1984. if (is_send) {
  1985. wc->wc_flags = 0;
  1986. /* SQ corresponding to CQE */
  1987. switch (roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_OPCODE_M,
  1988. V2_CQE_BYTE_4_OPCODE_S) & 0x1f) {
  1989. case HNS_ROCE_SQ_OPCODE_SEND:
  1990. wc->opcode = IB_WC_SEND;
  1991. break;
  1992. case HNS_ROCE_SQ_OPCODE_SEND_WITH_INV:
  1993. wc->opcode = IB_WC_SEND;
  1994. break;
  1995. case HNS_ROCE_SQ_OPCODE_SEND_WITH_IMM:
  1996. wc->opcode = IB_WC_SEND;
  1997. wc->wc_flags |= IB_WC_WITH_IMM;
  1998. break;
  1999. case HNS_ROCE_SQ_OPCODE_RDMA_READ:
  2000. wc->opcode = IB_WC_RDMA_READ;
  2001. wc->byte_len = le32_to_cpu(cqe->byte_cnt);
  2002. break;
  2003. case HNS_ROCE_SQ_OPCODE_RDMA_WRITE:
  2004. wc->opcode = IB_WC_RDMA_WRITE;
  2005. break;
  2006. case HNS_ROCE_SQ_OPCODE_RDMA_WRITE_WITH_IMM:
  2007. wc->opcode = IB_WC_RDMA_WRITE;
  2008. wc->wc_flags |= IB_WC_WITH_IMM;
  2009. break;
  2010. case HNS_ROCE_SQ_OPCODE_LOCAL_INV:
  2011. wc->opcode = IB_WC_LOCAL_INV;
  2012. wc->wc_flags |= IB_WC_WITH_INVALIDATE;
  2013. break;
  2014. case HNS_ROCE_SQ_OPCODE_ATOMIC_COMP_AND_SWAP:
  2015. wc->opcode = IB_WC_COMP_SWAP;
  2016. wc->byte_len = 8;
  2017. break;
  2018. case HNS_ROCE_SQ_OPCODE_ATOMIC_FETCH_AND_ADD:
  2019. wc->opcode = IB_WC_FETCH_ADD;
  2020. wc->byte_len = 8;
  2021. break;
  2022. case HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_COMP_AND_SWAP:
  2023. wc->opcode = IB_WC_MASKED_COMP_SWAP;
  2024. wc->byte_len = 8;
  2025. break;
  2026. case HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_FETCH_AND_ADD:
  2027. wc->opcode = IB_WC_MASKED_FETCH_ADD;
  2028. wc->byte_len = 8;
  2029. break;
  2030. case HNS_ROCE_SQ_OPCODE_FAST_REG_WR:
  2031. wc->opcode = IB_WC_REG_MR;
  2032. break;
  2033. case HNS_ROCE_SQ_OPCODE_BIND_MW:
  2034. wc->opcode = IB_WC_REG_MR;
  2035. break;
  2036. default:
  2037. wc->status = IB_WC_GENERAL_ERR;
  2038. break;
  2039. }
  2040. wq = &(*cur_qp)->sq;
  2041. if ((*cur_qp)->sq_signal_bits) {
  2042. /*
  2043. * If sg_signal_bit is 1,
  2044. * firstly tail pointer updated to wqe
  2045. * which current cqe correspond to
  2046. */
  2047. wqe_ctr = (u16)roce_get_field(cqe->byte_4,
  2048. V2_CQE_BYTE_4_WQE_INDX_M,
  2049. V2_CQE_BYTE_4_WQE_INDX_S);
  2050. wq->tail += (wqe_ctr - (u16)wq->tail) &
  2051. (wq->wqe_cnt - 1);
  2052. }
  2053. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  2054. ++wq->tail;
  2055. } else {
  2056. /* RQ correspond to CQE */
  2057. wc->byte_len = le32_to_cpu(cqe->byte_cnt);
  2058. opcode = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_OPCODE_M,
  2059. V2_CQE_BYTE_4_OPCODE_S);
  2060. switch (opcode & 0x1f) {
  2061. case HNS_ROCE_V2_OPCODE_RDMA_WRITE_IMM:
  2062. wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
  2063. wc->wc_flags = IB_WC_WITH_IMM;
  2064. wc->ex.imm_data =
  2065. cpu_to_be32(le32_to_cpu(cqe->immtdata));
  2066. break;
  2067. case HNS_ROCE_V2_OPCODE_SEND:
  2068. wc->opcode = IB_WC_RECV;
  2069. wc->wc_flags = 0;
  2070. break;
  2071. case HNS_ROCE_V2_OPCODE_SEND_WITH_IMM:
  2072. wc->opcode = IB_WC_RECV;
  2073. wc->wc_flags = IB_WC_WITH_IMM;
  2074. wc->ex.imm_data =
  2075. cpu_to_be32(le32_to_cpu(cqe->immtdata));
  2076. break;
  2077. case HNS_ROCE_V2_OPCODE_SEND_WITH_INV:
  2078. wc->opcode = IB_WC_RECV;
  2079. wc->wc_flags = IB_WC_WITH_INVALIDATE;
  2080. wc->ex.invalidate_rkey = le32_to_cpu(cqe->rkey);
  2081. break;
  2082. default:
  2083. wc->status = IB_WC_GENERAL_ERR;
  2084. break;
  2085. }
  2086. if ((wc->qp->qp_type == IB_QPT_RC ||
  2087. wc->qp->qp_type == IB_QPT_UC) &&
  2088. (opcode == HNS_ROCE_V2_OPCODE_SEND ||
  2089. opcode == HNS_ROCE_V2_OPCODE_SEND_WITH_IMM ||
  2090. opcode == HNS_ROCE_V2_OPCODE_SEND_WITH_INV) &&
  2091. (roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_RQ_INLINE_S))) {
  2092. ret = hns_roce_handle_recv_inl_wqe(cqe, cur_qp, wc);
  2093. if (ret)
  2094. return -EAGAIN;
  2095. }
  2096. /* Update tail pointer, record wr_id */
  2097. wq = &(*cur_qp)->rq;
  2098. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  2099. ++wq->tail;
  2100. wc->sl = (u8)roce_get_field(cqe->byte_32, V2_CQE_BYTE_32_SL_M,
  2101. V2_CQE_BYTE_32_SL_S);
  2102. wc->src_qp = (u8)roce_get_field(cqe->byte_32,
  2103. V2_CQE_BYTE_32_RMT_QPN_M,
  2104. V2_CQE_BYTE_32_RMT_QPN_S);
  2105. wc->slid = 0;
  2106. wc->wc_flags |= (roce_get_bit(cqe->byte_32,
  2107. V2_CQE_BYTE_32_GRH_S) ?
  2108. IB_WC_GRH : 0);
  2109. wc->port_num = roce_get_field(cqe->byte_32,
  2110. V2_CQE_BYTE_32_PORTN_M, V2_CQE_BYTE_32_PORTN_S);
  2111. wc->pkey_index = 0;
  2112. memcpy(wc->smac, cqe->smac, 4);
  2113. wc->smac[4] = roce_get_field(cqe->byte_28,
  2114. V2_CQE_BYTE_28_SMAC_4_M,
  2115. V2_CQE_BYTE_28_SMAC_4_S);
  2116. wc->smac[5] = roce_get_field(cqe->byte_28,
  2117. V2_CQE_BYTE_28_SMAC_5_M,
  2118. V2_CQE_BYTE_28_SMAC_5_S);
  2119. if (roce_get_bit(cqe->byte_28, V2_CQE_BYTE_28_VID_VLD_S)) {
  2120. wc->vlan_id = (u16)roce_get_field(cqe->byte_28,
  2121. V2_CQE_BYTE_28_VID_M,
  2122. V2_CQE_BYTE_28_VID_S);
  2123. } else {
  2124. wc->vlan_id = 0xffff;
  2125. }
  2126. wc->wc_flags |= (IB_WC_WITH_VLAN | IB_WC_WITH_SMAC);
  2127. wc->network_hdr_type = roce_get_field(cqe->byte_28,
  2128. V2_CQE_BYTE_28_PORT_TYPE_M,
  2129. V2_CQE_BYTE_28_PORT_TYPE_S);
  2130. }
  2131. return 0;
  2132. }
  2133. static int hns_roce_v2_poll_cq(struct ib_cq *ibcq, int num_entries,
  2134. struct ib_wc *wc)
  2135. {
  2136. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  2137. struct hns_roce_qp *cur_qp = NULL;
  2138. unsigned long flags;
  2139. int npolled;
  2140. spin_lock_irqsave(&hr_cq->lock, flags);
  2141. for (npolled = 0; npolled < num_entries; ++npolled) {
  2142. if (hns_roce_v2_poll_one(hr_cq, &cur_qp, wc + npolled))
  2143. break;
  2144. }
  2145. if (npolled) {
  2146. /* Memory barrier */
  2147. wmb();
  2148. hns_roce_v2_cq_set_ci(hr_cq, hr_cq->cons_index);
  2149. }
  2150. spin_unlock_irqrestore(&hr_cq->lock, flags);
  2151. return npolled;
  2152. }
  2153. static int hns_roce_v2_set_hem(struct hns_roce_dev *hr_dev,
  2154. struct hns_roce_hem_table *table, int obj,
  2155. int step_idx)
  2156. {
  2157. struct device *dev = hr_dev->dev;
  2158. struct hns_roce_cmd_mailbox *mailbox;
  2159. struct hns_roce_hem_iter iter;
  2160. struct hns_roce_hem_mhop mhop;
  2161. struct hns_roce_hem *hem;
  2162. unsigned long mhop_obj = obj;
  2163. int i, j, k;
  2164. int ret = 0;
  2165. u64 hem_idx = 0;
  2166. u64 l1_idx = 0;
  2167. u64 bt_ba = 0;
  2168. u32 chunk_ba_num;
  2169. u32 hop_num;
  2170. u16 op = 0xff;
  2171. if (!hns_roce_check_whether_mhop(hr_dev, table->type))
  2172. return 0;
  2173. hns_roce_calc_hem_mhop(hr_dev, table, &mhop_obj, &mhop);
  2174. i = mhop.l0_idx;
  2175. j = mhop.l1_idx;
  2176. k = mhop.l2_idx;
  2177. hop_num = mhop.hop_num;
  2178. chunk_ba_num = mhop.bt_chunk_size / 8;
  2179. if (hop_num == 2) {
  2180. hem_idx = i * chunk_ba_num * chunk_ba_num + j * chunk_ba_num +
  2181. k;
  2182. l1_idx = i * chunk_ba_num + j;
  2183. } else if (hop_num == 1) {
  2184. hem_idx = i * chunk_ba_num + j;
  2185. } else if (hop_num == HNS_ROCE_HOP_NUM_0) {
  2186. hem_idx = i;
  2187. }
  2188. switch (table->type) {
  2189. case HEM_TYPE_QPC:
  2190. op = HNS_ROCE_CMD_WRITE_QPC_BT0;
  2191. break;
  2192. case HEM_TYPE_MTPT:
  2193. op = HNS_ROCE_CMD_WRITE_MPT_BT0;
  2194. break;
  2195. case HEM_TYPE_CQC:
  2196. op = HNS_ROCE_CMD_WRITE_CQC_BT0;
  2197. break;
  2198. case HEM_TYPE_SRQC:
  2199. op = HNS_ROCE_CMD_WRITE_SRQC_BT0;
  2200. break;
  2201. default:
  2202. dev_warn(dev, "Table %d not to be written by mailbox!\n",
  2203. table->type);
  2204. return 0;
  2205. }
  2206. op += step_idx;
  2207. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2208. if (IS_ERR(mailbox))
  2209. return PTR_ERR(mailbox);
  2210. if (check_whether_last_step(hop_num, step_idx)) {
  2211. hem = table->hem[hem_idx];
  2212. for (hns_roce_hem_first(hem, &iter);
  2213. !hns_roce_hem_last(&iter); hns_roce_hem_next(&iter)) {
  2214. bt_ba = hns_roce_hem_addr(&iter);
  2215. /* configure the ba, tag, and op */
  2216. ret = hns_roce_cmd_mbox(hr_dev, bt_ba, mailbox->dma,
  2217. obj, 0, op,
  2218. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2219. }
  2220. } else {
  2221. if (step_idx == 0)
  2222. bt_ba = table->bt_l0_dma_addr[i];
  2223. else if (step_idx == 1 && hop_num == 2)
  2224. bt_ba = table->bt_l1_dma_addr[l1_idx];
  2225. /* configure the ba, tag, and op */
  2226. ret = hns_roce_cmd_mbox(hr_dev, bt_ba, mailbox->dma, obj,
  2227. 0, op, HNS_ROCE_CMD_TIMEOUT_MSECS);
  2228. }
  2229. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2230. return ret;
  2231. }
  2232. static int hns_roce_v2_clear_hem(struct hns_roce_dev *hr_dev,
  2233. struct hns_roce_hem_table *table, int obj,
  2234. int step_idx)
  2235. {
  2236. struct device *dev = hr_dev->dev;
  2237. struct hns_roce_cmd_mailbox *mailbox;
  2238. int ret = 0;
  2239. u16 op = 0xff;
  2240. if (!hns_roce_check_whether_mhop(hr_dev, table->type))
  2241. return 0;
  2242. switch (table->type) {
  2243. case HEM_TYPE_QPC:
  2244. op = HNS_ROCE_CMD_DESTROY_QPC_BT0;
  2245. break;
  2246. case HEM_TYPE_MTPT:
  2247. op = HNS_ROCE_CMD_DESTROY_MPT_BT0;
  2248. break;
  2249. case HEM_TYPE_CQC:
  2250. op = HNS_ROCE_CMD_DESTROY_CQC_BT0;
  2251. break;
  2252. case HEM_TYPE_SRQC:
  2253. op = HNS_ROCE_CMD_DESTROY_SRQC_BT0;
  2254. break;
  2255. default:
  2256. dev_warn(dev, "Table %d not to be destroyed by mailbox!\n",
  2257. table->type);
  2258. return 0;
  2259. }
  2260. op += step_idx;
  2261. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2262. if (IS_ERR(mailbox))
  2263. return PTR_ERR(mailbox);
  2264. /* configure the tag and op */
  2265. ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, obj, 0, op,
  2266. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2267. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2268. return ret;
  2269. }
  2270. static int hns_roce_v2_qp_modify(struct hns_roce_dev *hr_dev,
  2271. struct hns_roce_mtt *mtt,
  2272. enum ib_qp_state cur_state,
  2273. enum ib_qp_state new_state,
  2274. struct hns_roce_v2_qp_context *context,
  2275. struct hns_roce_qp *hr_qp)
  2276. {
  2277. struct hns_roce_cmd_mailbox *mailbox;
  2278. int ret;
  2279. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2280. if (IS_ERR(mailbox))
  2281. return PTR_ERR(mailbox);
  2282. memcpy(mailbox->buf, context, sizeof(*context) * 2);
  2283. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_qp->qpn, 0,
  2284. HNS_ROCE_CMD_MODIFY_QPC,
  2285. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2286. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2287. return ret;
  2288. }
  2289. static void set_access_flags(struct hns_roce_qp *hr_qp,
  2290. struct hns_roce_v2_qp_context *context,
  2291. struct hns_roce_v2_qp_context *qpc_mask,
  2292. const struct ib_qp_attr *attr, int attr_mask)
  2293. {
  2294. u8 dest_rd_atomic;
  2295. u32 access_flags;
  2296. dest_rd_atomic = (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) ?
  2297. attr->max_dest_rd_atomic : hr_qp->resp_depth;
  2298. access_flags = (attr_mask & IB_QP_ACCESS_FLAGS) ?
  2299. attr->qp_access_flags : hr_qp->atomic_rd_en;
  2300. if (!dest_rd_atomic)
  2301. access_flags &= IB_ACCESS_REMOTE_WRITE;
  2302. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2303. !!(access_flags & IB_ACCESS_REMOTE_READ));
  2304. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S, 0);
  2305. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2306. !!(access_flags & IB_ACCESS_REMOTE_WRITE));
  2307. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S, 0);
  2308. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2309. !!(access_flags & IB_ACCESS_REMOTE_ATOMIC));
  2310. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S, 0);
  2311. }
  2312. static void modify_qp_reset_to_init(struct ib_qp *ibqp,
  2313. const struct ib_qp_attr *attr,
  2314. int attr_mask,
  2315. struct hns_roce_v2_qp_context *context,
  2316. struct hns_roce_v2_qp_context *qpc_mask)
  2317. {
  2318. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2319. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2320. /*
  2321. * In v2 engine, software pass context and context mask to hardware
  2322. * when modifying qp. If software need modify some fields in context,
  2323. * we should set all bits of the relevant fields in context mask to
  2324. * 0 at the same time, else set them to 0x1.
  2325. */
  2326. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  2327. V2_QPC_BYTE_4_TST_S, to_hr_qp_type(hr_qp->ibqp.qp_type));
  2328. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  2329. V2_QPC_BYTE_4_TST_S, 0);
  2330. if (ibqp->qp_type == IB_QPT_GSI)
  2331. roce_set_field(context->byte_4_sqpn_tst,
  2332. V2_QPC_BYTE_4_SGE_SHIFT_M,
  2333. V2_QPC_BYTE_4_SGE_SHIFT_S,
  2334. ilog2((unsigned int)hr_qp->sge.sge_cnt));
  2335. else
  2336. roce_set_field(context->byte_4_sqpn_tst,
  2337. V2_QPC_BYTE_4_SGE_SHIFT_M,
  2338. V2_QPC_BYTE_4_SGE_SHIFT_S,
  2339. hr_qp->sq.max_gs > 2 ?
  2340. ilog2((unsigned int)hr_qp->sge.sge_cnt) : 0);
  2341. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SGE_SHIFT_M,
  2342. V2_QPC_BYTE_4_SGE_SHIFT_S, 0);
  2343. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  2344. V2_QPC_BYTE_4_SQPN_S, hr_qp->qpn);
  2345. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  2346. V2_QPC_BYTE_4_SQPN_S, 0);
  2347. roce_set_field(context->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  2348. V2_QPC_BYTE_16_PD_S, to_hr_pd(ibqp->pd)->pdn);
  2349. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  2350. V2_QPC_BYTE_16_PD_S, 0);
  2351. roce_set_field(context->byte_20_smac_sgid_idx, V2_QPC_BYTE_20_RQWS_M,
  2352. V2_QPC_BYTE_20_RQWS_S, ilog2(hr_qp->rq.max_gs));
  2353. roce_set_field(qpc_mask->byte_20_smac_sgid_idx, V2_QPC_BYTE_20_RQWS_M,
  2354. V2_QPC_BYTE_20_RQWS_S, 0);
  2355. roce_set_field(context->byte_20_smac_sgid_idx,
  2356. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S,
  2357. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2358. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2359. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S, 0);
  2360. roce_set_field(context->byte_20_smac_sgid_idx,
  2361. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S,
  2362. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  2363. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2364. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S, 0);
  2365. /* No VLAN need to set 0xFFF */
  2366. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_VLAN_ID_M,
  2367. V2_QPC_BYTE_24_VLAN_ID_S, 0xfff);
  2368. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_VLAN_ID_M,
  2369. V2_QPC_BYTE_24_VLAN_ID_S, 0);
  2370. /*
  2371. * Set some fields in context to zero, Because the default values
  2372. * of all fields in context are zero, we need not set them to 0 again.
  2373. * but we should set the relevant fields of context mask to 0.
  2374. */
  2375. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_SQ_TX_ERR_S, 0);
  2376. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_SQ_RX_ERR_S, 0);
  2377. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_RQ_TX_ERR_S, 0);
  2378. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_RQ_RX_ERR_S, 0);
  2379. roce_set_field(qpc_mask->byte_60_qpst_tempid, V2_QPC_BYTE_60_TEMPID_M,
  2380. V2_QPC_BYTE_60_TEMPID_S, 0);
  2381. roce_set_field(qpc_mask->byte_60_qpst_tempid,
  2382. V2_QPC_BYTE_60_SCC_TOKEN_M, V2_QPC_BYTE_60_SCC_TOKEN_S,
  2383. 0);
  2384. roce_set_bit(qpc_mask->byte_60_qpst_tempid,
  2385. V2_QPC_BYTE_60_SQ_DB_DOING_S, 0);
  2386. roce_set_bit(qpc_mask->byte_60_qpst_tempid,
  2387. V2_QPC_BYTE_60_RQ_DB_DOING_S, 0);
  2388. roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_CNP_TX_FLAG_S, 0);
  2389. roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_CE_FLAG_S, 0);
  2390. if (attr_mask & IB_QP_QKEY) {
  2391. context->qkey_xrcd = attr->qkey;
  2392. qpc_mask->qkey_xrcd = 0;
  2393. hr_qp->qkey = attr->qkey;
  2394. }
  2395. if (hr_qp->rdb_en) {
  2396. roce_set_bit(context->byte_68_rq_db,
  2397. V2_QPC_BYTE_68_RQ_RECORD_EN_S, 1);
  2398. roce_set_bit(qpc_mask->byte_68_rq_db,
  2399. V2_QPC_BYTE_68_RQ_RECORD_EN_S, 0);
  2400. }
  2401. roce_set_field(context->byte_68_rq_db,
  2402. V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_M,
  2403. V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_S,
  2404. ((u32)hr_qp->rdb.dma) >> 1);
  2405. roce_set_field(qpc_mask->byte_68_rq_db,
  2406. V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_M,
  2407. V2_QPC_BYTE_68_RQ_DB_RECORD_ADDR_S, 0);
  2408. context->rq_db_record_addr = hr_qp->rdb.dma >> 32;
  2409. qpc_mask->rq_db_record_addr = 0;
  2410. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RQIE_S,
  2411. (hr_dev->caps.flags & HNS_ROCE_CAP_FLAG_RQ_INLINE) ? 1 : 0);
  2412. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RQIE_S, 0);
  2413. roce_set_field(context->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  2414. V2_QPC_BYTE_80_RX_CQN_S, to_hr_cq(ibqp->recv_cq)->cqn);
  2415. roce_set_field(qpc_mask->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  2416. V2_QPC_BYTE_80_RX_CQN_S, 0);
  2417. if (ibqp->srq) {
  2418. roce_set_field(context->byte_76_srqn_op_en,
  2419. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S,
  2420. to_hr_srq(ibqp->srq)->srqn);
  2421. roce_set_field(qpc_mask->byte_76_srqn_op_en,
  2422. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S, 0);
  2423. roce_set_bit(context->byte_76_srqn_op_en,
  2424. V2_QPC_BYTE_76_SRQ_EN_S, 1);
  2425. roce_set_bit(qpc_mask->byte_76_srqn_op_en,
  2426. V2_QPC_BYTE_76_SRQ_EN_S, 0);
  2427. }
  2428. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  2429. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  2430. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, 0);
  2431. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  2432. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_M,
  2433. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_S, 0);
  2434. roce_set_field(qpc_mask->byte_92_srq_info, V2_QPC_BYTE_92_SRQ_INFO_M,
  2435. V2_QPC_BYTE_92_SRQ_INFO_S, 0);
  2436. roce_set_field(qpc_mask->byte_96_rx_reqmsn, V2_QPC_BYTE_96_RX_REQ_MSN_M,
  2437. V2_QPC_BYTE_96_RX_REQ_MSN_S, 0);
  2438. roce_set_field(qpc_mask->byte_104_rq_sge,
  2439. V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_M,
  2440. V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_S, 0);
  2441. roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
  2442. V2_QPC_BYTE_108_RX_REQ_PSN_ERR_S, 0);
  2443. roce_set_field(qpc_mask->byte_108_rx_reqepsn,
  2444. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_M,
  2445. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_S, 0);
  2446. roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
  2447. V2_QPC_BYTE_108_RX_REQ_RNR_S, 0);
  2448. qpc_mask->rq_rnr_timer = 0;
  2449. qpc_mask->rx_msg_len = 0;
  2450. qpc_mask->rx_rkey_pkt_info = 0;
  2451. qpc_mask->rx_va = 0;
  2452. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_HEAD_MAX_M,
  2453. V2_QPC_BYTE_132_TRRL_HEAD_MAX_S, 0);
  2454. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_TAIL_MAX_M,
  2455. V2_QPC_BYTE_132_TRRL_TAIL_MAX_S, 0);
  2456. roce_set_bit(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RQ_RTY_WAIT_DO_S,
  2457. 0);
  2458. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RAQ_TRRL_HEAD_M,
  2459. V2_QPC_BYTE_140_RAQ_TRRL_HEAD_S, 0);
  2460. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RAQ_TRRL_TAIL_M,
  2461. V2_QPC_BYTE_140_RAQ_TRRL_TAIL_S, 0);
  2462. roce_set_field(qpc_mask->byte_144_raq,
  2463. V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_M,
  2464. V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_S, 0);
  2465. roce_set_field(qpc_mask->byte_144_raq, V2_QPC_BYTE_144_RAQ_CREDIT_M,
  2466. V2_QPC_BYTE_144_RAQ_CREDIT_S, 0);
  2467. roce_set_bit(qpc_mask->byte_144_raq, V2_QPC_BYTE_144_RESP_RTY_FLG_S, 0);
  2468. roce_set_field(qpc_mask->byte_148_raq, V2_QPC_BYTE_148_RQ_MSN_M,
  2469. V2_QPC_BYTE_148_RQ_MSN_S, 0);
  2470. roce_set_field(qpc_mask->byte_148_raq, V2_QPC_BYTE_148_RAQ_SYNDROME_M,
  2471. V2_QPC_BYTE_148_RAQ_SYNDROME_S, 0);
  2472. roce_set_field(qpc_mask->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
  2473. V2_QPC_BYTE_152_RAQ_PSN_S, 0);
  2474. roce_set_field(qpc_mask->byte_152_raq,
  2475. V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_M,
  2476. V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_S, 0);
  2477. roce_set_field(qpc_mask->byte_156_raq, V2_QPC_BYTE_156_RAQ_USE_PKTN_M,
  2478. V2_QPC_BYTE_156_RAQ_USE_PKTN_S, 0);
  2479. roce_set_field(qpc_mask->byte_160_sq_ci_pi,
  2480. V2_QPC_BYTE_160_SQ_PRODUCER_IDX_M,
  2481. V2_QPC_BYTE_160_SQ_PRODUCER_IDX_S, 0);
  2482. roce_set_field(qpc_mask->byte_160_sq_ci_pi,
  2483. V2_QPC_BYTE_160_SQ_CONSUMER_IDX_M,
  2484. V2_QPC_BYTE_160_SQ_CONSUMER_IDX_S, 0);
  2485. roce_set_bit(qpc_mask->byte_168_irrl_idx,
  2486. V2_QPC_BYTE_168_POLL_DB_WAIT_DO_S, 0);
  2487. roce_set_bit(qpc_mask->byte_168_irrl_idx,
  2488. V2_QPC_BYTE_168_SCC_TOKEN_FORBID_SQ_DEQ_S, 0);
  2489. roce_set_bit(qpc_mask->byte_168_irrl_idx,
  2490. V2_QPC_BYTE_168_WAIT_ACK_TIMEOUT_S, 0);
  2491. roce_set_bit(qpc_mask->byte_168_irrl_idx,
  2492. V2_QPC_BYTE_168_MSG_RTY_LP_FLG_S, 0);
  2493. roce_set_bit(qpc_mask->byte_168_irrl_idx,
  2494. V2_QPC_BYTE_168_SQ_INVLD_FLG_S, 0);
  2495. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2496. V2_QPC_BYTE_168_IRRL_IDX_LSB_M,
  2497. V2_QPC_BYTE_168_IRRL_IDX_LSB_S, 0);
  2498. roce_set_field(context->byte_172_sq_psn, V2_QPC_BYTE_172_ACK_REQ_FREQ_M,
  2499. V2_QPC_BYTE_172_ACK_REQ_FREQ_S, 4);
  2500. roce_set_field(qpc_mask->byte_172_sq_psn,
  2501. V2_QPC_BYTE_172_ACK_REQ_FREQ_M,
  2502. V2_QPC_BYTE_172_ACK_REQ_FREQ_S, 0);
  2503. roce_set_bit(qpc_mask->byte_172_sq_psn, V2_QPC_BYTE_172_MSG_RNR_FLG_S,
  2504. 0);
  2505. roce_set_bit(context->byte_172_sq_psn, V2_QPC_BYTE_172_FRE_S, 1);
  2506. roce_set_bit(qpc_mask->byte_172_sq_psn, V2_QPC_BYTE_172_FRE_S, 0);
  2507. roce_set_field(qpc_mask->byte_176_msg_pktn,
  2508. V2_QPC_BYTE_176_MSG_USE_PKTN_M,
  2509. V2_QPC_BYTE_176_MSG_USE_PKTN_S, 0);
  2510. roce_set_field(qpc_mask->byte_176_msg_pktn,
  2511. V2_QPC_BYTE_176_IRRL_HEAD_PRE_M,
  2512. V2_QPC_BYTE_176_IRRL_HEAD_PRE_S, 0);
  2513. roce_set_field(qpc_mask->byte_184_irrl_idx,
  2514. V2_QPC_BYTE_184_IRRL_IDX_MSB_M,
  2515. V2_QPC_BYTE_184_IRRL_IDX_MSB_S, 0);
  2516. qpc_mask->cur_sge_offset = 0;
  2517. roce_set_field(qpc_mask->byte_192_ext_sge,
  2518. V2_QPC_BYTE_192_CUR_SGE_IDX_M,
  2519. V2_QPC_BYTE_192_CUR_SGE_IDX_S, 0);
  2520. roce_set_field(qpc_mask->byte_192_ext_sge,
  2521. V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_M,
  2522. V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_S, 0);
  2523. roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_IRRL_HEAD_M,
  2524. V2_QPC_BYTE_196_IRRL_HEAD_S, 0);
  2525. roce_set_field(qpc_mask->byte_200_sq_max, V2_QPC_BYTE_200_SQ_MAX_IDX_M,
  2526. V2_QPC_BYTE_200_SQ_MAX_IDX_S, 0);
  2527. roce_set_field(qpc_mask->byte_200_sq_max,
  2528. V2_QPC_BYTE_200_LCL_OPERATED_CNT_M,
  2529. V2_QPC_BYTE_200_LCL_OPERATED_CNT_S, 0);
  2530. roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_PKT_RNR_FLG_S, 0);
  2531. roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_PKT_RTY_FLG_S, 0);
  2532. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_CHECK_FLG_M,
  2533. V2_QPC_BYTE_212_CHECK_FLG_S, 0);
  2534. qpc_mask->sq_timer = 0;
  2535. roce_set_field(qpc_mask->byte_220_retry_psn_msn,
  2536. V2_QPC_BYTE_220_RETRY_MSG_MSN_M,
  2537. V2_QPC_BYTE_220_RETRY_MSG_MSN_S, 0);
  2538. roce_set_field(qpc_mask->byte_232_irrl_sge,
  2539. V2_QPC_BYTE_232_IRRL_SGE_IDX_M,
  2540. V2_QPC_BYTE_232_IRRL_SGE_IDX_S, 0);
  2541. roce_set_bit(qpc_mask->byte_232_irrl_sge, V2_QPC_BYTE_232_SO_LP_VLD_S,
  2542. 0);
  2543. roce_set_bit(qpc_mask->byte_232_irrl_sge,
  2544. V2_QPC_BYTE_232_FENCE_LP_VLD_S, 0);
  2545. roce_set_bit(qpc_mask->byte_232_irrl_sge, V2_QPC_BYTE_232_IRRL_LP_VLD_S,
  2546. 0);
  2547. qpc_mask->irrl_cur_sge_offset = 0;
  2548. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2549. V2_QPC_BYTE_240_IRRL_TAIL_REAL_M,
  2550. V2_QPC_BYTE_240_IRRL_TAIL_REAL_S, 0);
  2551. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2552. V2_QPC_BYTE_240_IRRL_TAIL_RD_M,
  2553. V2_QPC_BYTE_240_IRRL_TAIL_RD_S, 0);
  2554. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2555. V2_QPC_BYTE_240_RX_ACK_MSN_M,
  2556. V2_QPC_BYTE_240_RX_ACK_MSN_S, 0);
  2557. roce_set_field(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_IRRL_PSN_M,
  2558. V2_QPC_BYTE_248_IRRL_PSN_S, 0);
  2559. roce_set_bit(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_ACK_PSN_ERR_S,
  2560. 0);
  2561. roce_set_field(qpc_mask->byte_248_ack_psn,
  2562. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_M,
  2563. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_S, 0);
  2564. roce_set_bit(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_IRRL_PSN_VLD_S,
  2565. 0);
  2566. roce_set_bit(qpc_mask->byte_248_ack_psn,
  2567. V2_QPC_BYTE_248_RNR_RETRY_FLAG_S, 0);
  2568. roce_set_bit(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_CQ_ERR_IND_S,
  2569. 0);
  2570. hr_qp->access_flags = attr->qp_access_flags;
  2571. hr_qp->pkey_index = attr->pkey_index;
  2572. roce_set_field(context->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  2573. V2_QPC_BYTE_252_TX_CQN_S, to_hr_cq(ibqp->send_cq)->cqn);
  2574. roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  2575. V2_QPC_BYTE_252_TX_CQN_S, 0);
  2576. roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_ERR_TYPE_M,
  2577. V2_QPC_BYTE_252_ERR_TYPE_S, 0);
  2578. roce_set_field(qpc_mask->byte_256_sqflush_rqcqe,
  2579. V2_QPC_BYTE_256_RQ_CQE_IDX_M,
  2580. V2_QPC_BYTE_256_RQ_CQE_IDX_S, 0);
  2581. roce_set_field(qpc_mask->byte_256_sqflush_rqcqe,
  2582. V2_QPC_BYTE_256_SQ_FLUSH_IDX_M,
  2583. V2_QPC_BYTE_256_SQ_FLUSH_IDX_S, 0);
  2584. }
  2585. static void modify_qp_init_to_init(struct ib_qp *ibqp,
  2586. const struct ib_qp_attr *attr, int attr_mask,
  2587. struct hns_roce_v2_qp_context *context,
  2588. struct hns_roce_v2_qp_context *qpc_mask)
  2589. {
  2590. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2591. /*
  2592. * In v2 engine, software pass context and context mask to hardware
  2593. * when modifying qp. If software need modify some fields in context,
  2594. * we should set all bits of the relevant fields in context mask to
  2595. * 0 at the same time, else set them to 0x1.
  2596. */
  2597. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  2598. V2_QPC_BYTE_4_TST_S, to_hr_qp_type(hr_qp->ibqp.qp_type));
  2599. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  2600. V2_QPC_BYTE_4_TST_S, 0);
  2601. if (ibqp->qp_type == IB_QPT_GSI)
  2602. roce_set_field(context->byte_4_sqpn_tst,
  2603. V2_QPC_BYTE_4_SGE_SHIFT_M,
  2604. V2_QPC_BYTE_4_SGE_SHIFT_S,
  2605. ilog2((unsigned int)hr_qp->sge.sge_cnt));
  2606. else
  2607. roce_set_field(context->byte_4_sqpn_tst,
  2608. V2_QPC_BYTE_4_SGE_SHIFT_M,
  2609. V2_QPC_BYTE_4_SGE_SHIFT_S, hr_qp->sq.max_gs > 2 ?
  2610. ilog2((unsigned int)hr_qp->sge.sge_cnt) : 0);
  2611. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SGE_SHIFT_M,
  2612. V2_QPC_BYTE_4_SGE_SHIFT_S, 0);
  2613. if (attr_mask & IB_QP_ACCESS_FLAGS) {
  2614. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2615. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_READ));
  2616. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2617. 0);
  2618. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2619. !!(attr->qp_access_flags &
  2620. IB_ACCESS_REMOTE_WRITE));
  2621. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2622. 0);
  2623. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2624. !!(attr->qp_access_flags &
  2625. IB_ACCESS_REMOTE_ATOMIC));
  2626. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2627. 0);
  2628. } else {
  2629. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2630. !!(hr_qp->access_flags & IB_ACCESS_REMOTE_READ));
  2631. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  2632. 0);
  2633. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2634. !!(hr_qp->access_flags & IB_ACCESS_REMOTE_WRITE));
  2635. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  2636. 0);
  2637. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2638. !!(hr_qp->access_flags & IB_ACCESS_REMOTE_ATOMIC));
  2639. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  2640. 0);
  2641. }
  2642. roce_set_field(context->byte_20_smac_sgid_idx,
  2643. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S,
  2644. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  2645. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2646. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S, 0);
  2647. roce_set_field(context->byte_20_smac_sgid_idx,
  2648. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S,
  2649. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  2650. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2651. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S, 0);
  2652. roce_set_field(context->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  2653. V2_QPC_BYTE_16_PD_S, to_hr_pd(ibqp->pd)->pdn);
  2654. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  2655. V2_QPC_BYTE_16_PD_S, 0);
  2656. roce_set_field(context->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  2657. V2_QPC_BYTE_80_RX_CQN_S, to_hr_cq(ibqp->recv_cq)->cqn);
  2658. roce_set_field(qpc_mask->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  2659. V2_QPC_BYTE_80_RX_CQN_S, 0);
  2660. roce_set_field(context->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  2661. V2_QPC_BYTE_252_TX_CQN_S, to_hr_cq(ibqp->send_cq)->cqn);
  2662. roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  2663. V2_QPC_BYTE_252_TX_CQN_S, 0);
  2664. if (ibqp->srq) {
  2665. roce_set_bit(context->byte_76_srqn_op_en,
  2666. V2_QPC_BYTE_76_SRQ_EN_S, 1);
  2667. roce_set_bit(qpc_mask->byte_76_srqn_op_en,
  2668. V2_QPC_BYTE_76_SRQ_EN_S, 0);
  2669. roce_set_field(context->byte_76_srqn_op_en,
  2670. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S,
  2671. to_hr_srq(ibqp->srq)->srqn);
  2672. roce_set_field(qpc_mask->byte_76_srqn_op_en,
  2673. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S, 0);
  2674. }
  2675. if (attr_mask & IB_QP_QKEY) {
  2676. context->qkey_xrcd = attr->qkey;
  2677. qpc_mask->qkey_xrcd = 0;
  2678. }
  2679. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  2680. V2_QPC_BYTE_4_SQPN_S, hr_qp->qpn);
  2681. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  2682. V2_QPC_BYTE_4_SQPN_S, 0);
  2683. if (attr_mask & IB_QP_DEST_QPN) {
  2684. roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
  2685. V2_QPC_BYTE_56_DQPN_S, hr_qp->qpn);
  2686. roce_set_field(qpc_mask->byte_56_dqpn_err,
  2687. V2_QPC_BYTE_56_DQPN_M, V2_QPC_BYTE_56_DQPN_S, 0);
  2688. }
  2689. }
  2690. static int modify_qp_init_to_rtr(struct ib_qp *ibqp,
  2691. const struct ib_qp_attr *attr, int attr_mask,
  2692. struct hns_roce_v2_qp_context *context,
  2693. struct hns_roce_v2_qp_context *qpc_mask)
  2694. {
  2695. const struct ib_global_route *grh = rdma_ah_read_grh(&attr->ah_attr);
  2696. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2697. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2698. struct device *dev = hr_dev->dev;
  2699. dma_addr_t dma_handle_3;
  2700. dma_addr_t dma_handle_2;
  2701. dma_addr_t dma_handle;
  2702. u32 page_size;
  2703. u8 port_num;
  2704. u64 *mtts_3;
  2705. u64 *mtts_2;
  2706. u64 *mtts;
  2707. u8 *dmac;
  2708. u8 *smac;
  2709. int port;
  2710. /* Search qp buf's mtts */
  2711. mtts = hns_roce_table_find(hr_dev, &hr_dev->mr_table.mtt_table,
  2712. hr_qp->mtt.first_seg, &dma_handle);
  2713. if (!mtts) {
  2714. dev_err(dev, "qp buf pa find failed\n");
  2715. return -EINVAL;
  2716. }
  2717. /* Search IRRL's mtts */
  2718. mtts_2 = hns_roce_table_find(hr_dev, &hr_dev->qp_table.irrl_table,
  2719. hr_qp->qpn, &dma_handle_2);
  2720. if (!mtts_2) {
  2721. dev_err(dev, "qp irrl_table find failed\n");
  2722. return -EINVAL;
  2723. }
  2724. /* Search TRRL's mtts */
  2725. mtts_3 = hns_roce_table_find(hr_dev, &hr_dev->qp_table.trrl_table,
  2726. hr_qp->qpn, &dma_handle_3);
  2727. if (!mtts_3) {
  2728. dev_err(dev, "qp trrl_table find failed\n");
  2729. return -EINVAL;
  2730. }
  2731. if (attr_mask & IB_QP_ALT_PATH) {
  2732. dev_err(dev, "INIT2RTR attr_mask (0x%x) error\n", attr_mask);
  2733. return -EINVAL;
  2734. }
  2735. dmac = (u8 *)attr->ah_attr.roce.dmac;
  2736. context->wqe_sge_ba = (u32)(dma_handle >> 3);
  2737. qpc_mask->wqe_sge_ba = 0;
  2738. /*
  2739. * In v2 engine, software pass context and context mask to hardware
  2740. * when modifying qp. If software need modify some fields in context,
  2741. * we should set all bits of the relevant fields in context mask to
  2742. * 0 at the same time, else set them to 0x1.
  2743. */
  2744. roce_set_field(context->byte_12_sq_hop, V2_QPC_BYTE_12_WQE_SGE_BA_M,
  2745. V2_QPC_BYTE_12_WQE_SGE_BA_S, dma_handle >> (32 + 3));
  2746. roce_set_field(qpc_mask->byte_12_sq_hop, V2_QPC_BYTE_12_WQE_SGE_BA_M,
  2747. V2_QPC_BYTE_12_WQE_SGE_BA_S, 0);
  2748. roce_set_field(context->byte_12_sq_hop, V2_QPC_BYTE_12_SQ_HOP_NUM_M,
  2749. V2_QPC_BYTE_12_SQ_HOP_NUM_S,
  2750. hr_dev->caps.mtt_hop_num == HNS_ROCE_HOP_NUM_0 ?
  2751. 0 : hr_dev->caps.mtt_hop_num);
  2752. roce_set_field(qpc_mask->byte_12_sq_hop, V2_QPC_BYTE_12_SQ_HOP_NUM_M,
  2753. V2_QPC_BYTE_12_SQ_HOP_NUM_S, 0);
  2754. roce_set_field(context->byte_20_smac_sgid_idx,
  2755. V2_QPC_BYTE_20_SGE_HOP_NUM_M,
  2756. V2_QPC_BYTE_20_SGE_HOP_NUM_S,
  2757. ((ibqp->qp_type == IB_QPT_GSI) || hr_qp->sq.max_gs > 2) ?
  2758. hr_dev->caps.mtt_hop_num : 0);
  2759. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2760. V2_QPC_BYTE_20_SGE_HOP_NUM_M,
  2761. V2_QPC_BYTE_20_SGE_HOP_NUM_S, 0);
  2762. roce_set_field(context->byte_20_smac_sgid_idx,
  2763. V2_QPC_BYTE_20_RQ_HOP_NUM_M,
  2764. V2_QPC_BYTE_20_RQ_HOP_NUM_S,
  2765. hr_dev->caps.mtt_hop_num == HNS_ROCE_HOP_NUM_0 ?
  2766. 0 : hr_dev->caps.mtt_hop_num);
  2767. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2768. V2_QPC_BYTE_20_RQ_HOP_NUM_M,
  2769. V2_QPC_BYTE_20_RQ_HOP_NUM_S, 0);
  2770. roce_set_field(context->byte_16_buf_ba_pg_sz,
  2771. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M,
  2772. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S,
  2773. hr_dev->caps.mtt_ba_pg_sz + PG_SHIFT_OFFSET);
  2774. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz,
  2775. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M,
  2776. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S, 0);
  2777. roce_set_field(context->byte_16_buf_ba_pg_sz,
  2778. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M,
  2779. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S,
  2780. hr_dev->caps.mtt_buf_pg_sz + PG_SHIFT_OFFSET);
  2781. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz,
  2782. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M,
  2783. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S, 0);
  2784. roce_set_field(context->byte_80_rnr_rx_cqn,
  2785. V2_QPC_BYTE_80_MIN_RNR_TIME_M,
  2786. V2_QPC_BYTE_80_MIN_RNR_TIME_S, attr->min_rnr_timer);
  2787. roce_set_field(qpc_mask->byte_80_rnr_rx_cqn,
  2788. V2_QPC_BYTE_80_MIN_RNR_TIME_M,
  2789. V2_QPC_BYTE_80_MIN_RNR_TIME_S, 0);
  2790. page_size = 1 << (hr_dev->caps.mtt_buf_pg_sz + PAGE_SHIFT);
  2791. context->rq_cur_blk_addr = (u32)(mtts[hr_qp->rq.offset / page_size]
  2792. >> PAGE_ADDR_SHIFT);
  2793. qpc_mask->rq_cur_blk_addr = 0;
  2794. roce_set_field(context->byte_92_srq_info,
  2795. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M,
  2796. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S,
  2797. mtts[hr_qp->rq.offset / page_size]
  2798. >> (32 + PAGE_ADDR_SHIFT));
  2799. roce_set_field(qpc_mask->byte_92_srq_info,
  2800. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M,
  2801. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S, 0);
  2802. context->rq_nxt_blk_addr = (u32)(mtts[hr_qp->rq.offset / page_size + 1]
  2803. >> PAGE_ADDR_SHIFT);
  2804. qpc_mask->rq_nxt_blk_addr = 0;
  2805. roce_set_field(context->byte_104_rq_sge,
  2806. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M,
  2807. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S,
  2808. mtts[hr_qp->rq.offset / page_size + 1]
  2809. >> (32 + PAGE_ADDR_SHIFT));
  2810. roce_set_field(qpc_mask->byte_104_rq_sge,
  2811. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M,
  2812. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S, 0);
  2813. roce_set_field(context->byte_108_rx_reqepsn,
  2814. V2_QPC_BYTE_108_RX_REQ_EPSN_M,
  2815. V2_QPC_BYTE_108_RX_REQ_EPSN_S, attr->rq_psn);
  2816. roce_set_field(qpc_mask->byte_108_rx_reqepsn,
  2817. V2_QPC_BYTE_108_RX_REQ_EPSN_M,
  2818. V2_QPC_BYTE_108_RX_REQ_EPSN_S, 0);
  2819. roce_set_field(context->byte_132_trrl, V2_QPC_BYTE_132_TRRL_BA_M,
  2820. V2_QPC_BYTE_132_TRRL_BA_S, dma_handle_3 >> 4);
  2821. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_BA_M,
  2822. V2_QPC_BYTE_132_TRRL_BA_S, 0);
  2823. context->trrl_ba = (u32)(dma_handle_3 >> (16 + 4));
  2824. qpc_mask->trrl_ba = 0;
  2825. roce_set_field(context->byte_140_raq, V2_QPC_BYTE_140_TRRL_BA_M,
  2826. V2_QPC_BYTE_140_TRRL_BA_S,
  2827. (u32)(dma_handle_3 >> (32 + 16 + 4)));
  2828. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_TRRL_BA_M,
  2829. V2_QPC_BYTE_140_TRRL_BA_S, 0);
  2830. context->irrl_ba = (u32)(dma_handle_2 >> 6);
  2831. qpc_mask->irrl_ba = 0;
  2832. roce_set_field(context->byte_208_irrl, V2_QPC_BYTE_208_IRRL_BA_M,
  2833. V2_QPC_BYTE_208_IRRL_BA_S,
  2834. dma_handle_2 >> (32 + 6));
  2835. roce_set_field(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_IRRL_BA_M,
  2836. V2_QPC_BYTE_208_IRRL_BA_S, 0);
  2837. roce_set_bit(context->byte_208_irrl, V2_QPC_BYTE_208_RMT_E2E_S, 1);
  2838. roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_RMT_E2E_S, 0);
  2839. roce_set_bit(context->byte_252_err_txcqn, V2_QPC_BYTE_252_SIG_TYPE_S,
  2840. hr_qp->sq_signal_bits);
  2841. roce_set_bit(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_SIG_TYPE_S,
  2842. 0);
  2843. port = (attr_mask & IB_QP_PORT) ? (attr->port_num - 1) : hr_qp->port;
  2844. smac = (u8 *)hr_dev->dev_addr[port];
  2845. /* when dmac equals smac or loop_idc is 1, it should loopback */
  2846. if (ether_addr_equal_unaligned(dmac, smac) ||
  2847. hr_dev->loop_idc == 0x1) {
  2848. roce_set_bit(context->byte_28_at_fl, V2_QPC_BYTE_28_LBI_S, 1);
  2849. roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_LBI_S, 0);
  2850. }
  2851. if ((attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) &&
  2852. attr->max_dest_rd_atomic) {
  2853. roce_set_field(context->byte_140_raq, V2_QPC_BYTE_140_RR_MAX_M,
  2854. V2_QPC_BYTE_140_RR_MAX_S,
  2855. fls(attr->max_dest_rd_atomic - 1));
  2856. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RR_MAX_M,
  2857. V2_QPC_BYTE_140_RR_MAX_S, 0);
  2858. }
  2859. if (attr_mask & IB_QP_DEST_QPN) {
  2860. roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
  2861. V2_QPC_BYTE_56_DQPN_S, attr->dest_qp_num);
  2862. roce_set_field(qpc_mask->byte_56_dqpn_err,
  2863. V2_QPC_BYTE_56_DQPN_M, V2_QPC_BYTE_56_DQPN_S, 0);
  2864. }
  2865. /* Configure GID index */
  2866. port_num = rdma_ah_get_port_num(&attr->ah_attr);
  2867. roce_set_field(context->byte_20_smac_sgid_idx,
  2868. V2_QPC_BYTE_20_SGID_IDX_M,
  2869. V2_QPC_BYTE_20_SGID_IDX_S,
  2870. hns_get_gid_index(hr_dev, port_num - 1,
  2871. grh->sgid_index));
  2872. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2873. V2_QPC_BYTE_20_SGID_IDX_M,
  2874. V2_QPC_BYTE_20_SGID_IDX_S, 0);
  2875. memcpy(&(context->dmac), dmac, 4);
  2876. roce_set_field(context->byte_52_udpspn_dmac, V2_QPC_BYTE_52_DMAC_M,
  2877. V2_QPC_BYTE_52_DMAC_S, *((u16 *)(&dmac[4])));
  2878. qpc_mask->dmac = 0;
  2879. roce_set_field(qpc_mask->byte_52_udpspn_dmac, V2_QPC_BYTE_52_DMAC_M,
  2880. V2_QPC_BYTE_52_DMAC_S, 0);
  2881. roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_LP_PKTN_INI_M,
  2882. V2_QPC_BYTE_56_LP_PKTN_INI_S, 4);
  2883. roce_set_field(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_LP_PKTN_INI_M,
  2884. V2_QPC_BYTE_56_LP_PKTN_INI_S, 0);
  2885. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_UD)
  2886. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
  2887. V2_QPC_BYTE_24_MTU_S, IB_MTU_4096);
  2888. else if (attr_mask & IB_QP_PATH_MTU)
  2889. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
  2890. V2_QPC_BYTE_24_MTU_S, attr->path_mtu);
  2891. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
  2892. V2_QPC_BYTE_24_MTU_S, 0);
  2893. roce_set_field(context->byte_84_rq_ci_pi,
  2894. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  2895. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, hr_qp->rq.head);
  2896. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  2897. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  2898. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, 0);
  2899. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  2900. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_M,
  2901. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_S, 0);
  2902. roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
  2903. V2_QPC_BYTE_108_RX_REQ_PSN_ERR_S, 0);
  2904. roce_set_field(qpc_mask->byte_96_rx_reqmsn, V2_QPC_BYTE_96_RX_REQ_MSN_M,
  2905. V2_QPC_BYTE_96_RX_REQ_MSN_S, 0);
  2906. roce_set_field(qpc_mask->byte_108_rx_reqepsn,
  2907. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_M,
  2908. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_S, 0);
  2909. context->rq_rnr_timer = 0;
  2910. qpc_mask->rq_rnr_timer = 0;
  2911. roce_set_field(context->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
  2912. V2_QPC_BYTE_152_RAQ_PSN_S, attr->rq_psn - 1);
  2913. roce_set_field(qpc_mask->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
  2914. V2_QPC_BYTE_152_RAQ_PSN_S, 0);
  2915. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_HEAD_MAX_M,
  2916. V2_QPC_BYTE_132_TRRL_HEAD_MAX_S, 0);
  2917. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_TAIL_MAX_M,
  2918. V2_QPC_BYTE_132_TRRL_TAIL_MAX_S, 0);
  2919. roce_set_field(context->byte_168_irrl_idx,
  2920. V2_QPC_BYTE_168_LP_SGEN_INI_M,
  2921. V2_QPC_BYTE_168_LP_SGEN_INI_S, 3);
  2922. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2923. V2_QPC_BYTE_168_LP_SGEN_INI_M,
  2924. V2_QPC_BYTE_168_LP_SGEN_INI_S, 0);
  2925. return 0;
  2926. }
  2927. static int modify_qp_rtr_to_rts(struct ib_qp *ibqp,
  2928. const struct ib_qp_attr *attr, int attr_mask,
  2929. struct hns_roce_v2_qp_context *context,
  2930. struct hns_roce_v2_qp_context *qpc_mask)
  2931. {
  2932. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2933. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2934. struct device *dev = hr_dev->dev;
  2935. dma_addr_t dma_handle;
  2936. u32 page_size;
  2937. u64 *mtts;
  2938. /* Search qp buf's mtts */
  2939. mtts = hns_roce_table_find(hr_dev, &hr_dev->mr_table.mtt_table,
  2940. hr_qp->mtt.first_seg, &dma_handle);
  2941. if (!mtts) {
  2942. dev_err(dev, "qp buf pa find failed\n");
  2943. return -EINVAL;
  2944. }
  2945. /* Not support alternate path and path migration */
  2946. if ((attr_mask & IB_QP_ALT_PATH) ||
  2947. (attr_mask & IB_QP_PATH_MIG_STATE)) {
  2948. dev_err(dev, "RTR2RTS attr_mask (0x%x)error\n", attr_mask);
  2949. return -EINVAL;
  2950. }
  2951. /*
  2952. * In v2 engine, software pass context and context mask to hardware
  2953. * when modifying qp. If software need modify some fields in context,
  2954. * we should set all bits of the relevant fields in context mask to
  2955. * 0 at the same time, else set them to 0x1.
  2956. */
  2957. context->sq_cur_blk_addr = (u32)(mtts[0] >> PAGE_ADDR_SHIFT);
  2958. roce_set_field(context->byte_168_irrl_idx,
  2959. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M,
  2960. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S,
  2961. mtts[0] >> (32 + PAGE_ADDR_SHIFT));
  2962. qpc_mask->sq_cur_blk_addr = 0;
  2963. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2964. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M,
  2965. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S, 0);
  2966. page_size = 1 << (hr_dev->caps.mtt_buf_pg_sz + PAGE_SHIFT);
  2967. context->sq_cur_sge_blk_addr =
  2968. ((ibqp->qp_type == IB_QPT_GSI) || hr_qp->sq.max_gs > 2) ?
  2969. ((u32)(mtts[hr_qp->sge.offset / page_size]
  2970. >> PAGE_ADDR_SHIFT)) : 0;
  2971. roce_set_field(context->byte_184_irrl_idx,
  2972. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M,
  2973. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S,
  2974. ((ibqp->qp_type == IB_QPT_GSI) || hr_qp->sq.max_gs > 2) ?
  2975. (mtts[hr_qp->sge.offset / page_size] >>
  2976. (32 + PAGE_ADDR_SHIFT)) : 0);
  2977. qpc_mask->sq_cur_sge_blk_addr = 0;
  2978. roce_set_field(qpc_mask->byte_184_irrl_idx,
  2979. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M,
  2980. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S, 0);
  2981. context->rx_sq_cur_blk_addr = (u32)(mtts[0] >> PAGE_ADDR_SHIFT);
  2982. roce_set_field(context->byte_232_irrl_sge,
  2983. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M,
  2984. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S,
  2985. mtts[0] >> (32 + PAGE_ADDR_SHIFT));
  2986. qpc_mask->rx_sq_cur_blk_addr = 0;
  2987. roce_set_field(qpc_mask->byte_232_irrl_sge,
  2988. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M,
  2989. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S, 0);
  2990. /*
  2991. * Set some fields in context to zero, Because the default values
  2992. * of all fields in context are zero, we need not set them to 0 again.
  2993. * but we should set the relevant fields of context mask to 0.
  2994. */
  2995. roce_set_field(qpc_mask->byte_232_irrl_sge,
  2996. V2_QPC_BYTE_232_IRRL_SGE_IDX_M,
  2997. V2_QPC_BYTE_232_IRRL_SGE_IDX_S, 0);
  2998. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2999. V2_QPC_BYTE_240_RX_ACK_MSN_M,
  3000. V2_QPC_BYTE_240_RX_ACK_MSN_S, 0);
  3001. roce_set_field(context->byte_244_rnr_rxack,
  3002. V2_QPC_BYTE_244_RX_ACK_EPSN_M,
  3003. V2_QPC_BYTE_244_RX_ACK_EPSN_S, attr->sq_psn);
  3004. roce_set_field(qpc_mask->byte_244_rnr_rxack,
  3005. V2_QPC_BYTE_244_RX_ACK_EPSN_M,
  3006. V2_QPC_BYTE_244_RX_ACK_EPSN_S, 0);
  3007. roce_set_field(qpc_mask->byte_248_ack_psn,
  3008. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_M,
  3009. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_S, 0);
  3010. roce_set_bit(qpc_mask->byte_248_ack_psn,
  3011. V2_QPC_BYTE_248_IRRL_PSN_VLD_S, 0);
  3012. roce_set_field(qpc_mask->byte_248_ack_psn,
  3013. V2_QPC_BYTE_248_IRRL_PSN_M,
  3014. V2_QPC_BYTE_248_IRRL_PSN_S, 0);
  3015. roce_set_field(qpc_mask->byte_240_irrl_tail,
  3016. V2_QPC_BYTE_240_IRRL_TAIL_REAL_M,
  3017. V2_QPC_BYTE_240_IRRL_TAIL_REAL_S, 0);
  3018. roce_set_field(context->byte_220_retry_psn_msn,
  3019. V2_QPC_BYTE_220_RETRY_MSG_PSN_M,
  3020. V2_QPC_BYTE_220_RETRY_MSG_PSN_S, attr->sq_psn);
  3021. roce_set_field(qpc_mask->byte_220_retry_psn_msn,
  3022. V2_QPC_BYTE_220_RETRY_MSG_PSN_M,
  3023. V2_QPC_BYTE_220_RETRY_MSG_PSN_S, 0);
  3024. roce_set_field(context->byte_224_retry_msg,
  3025. V2_QPC_BYTE_224_RETRY_MSG_PSN_M,
  3026. V2_QPC_BYTE_224_RETRY_MSG_PSN_S, attr->sq_psn >> 16);
  3027. roce_set_field(qpc_mask->byte_224_retry_msg,
  3028. V2_QPC_BYTE_224_RETRY_MSG_PSN_M,
  3029. V2_QPC_BYTE_224_RETRY_MSG_PSN_S, 0);
  3030. roce_set_field(context->byte_224_retry_msg,
  3031. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M,
  3032. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S, attr->sq_psn);
  3033. roce_set_field(qpc_mask->byte_224_retry_msg,
  3034. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M,
  3035. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S, 0);
  3036. roce_set_field(qpc_mask->byte_220_retry_psn_msn,
  3037. V2_QPC_BYTE_220_RETRY_MSG_MSN_M,
  3038. V2_QPC_BYTE_220_RETRY_MSG_MSN_S, 0);
  3039. roce_set_bit(qpc_mask->byte_248_ack_psn,
  3040. V2_QPC_BYTE_248_RNR_RETRY_FLAG_S, 0);
  3041. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_CHECK_FLG_M,
  3042. V2_QPC_BYTE_212_CHECK_FLG_S, 0);
  3043. roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_RETRY_CNT_M,
  3044. V2_QPC_BYTE_212_RETRY_CNT_S, attr->retry_cnt);
  3045. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_RETRY_CNT_M,
  3046. V2_QPC_BYTE_212_RETRY_CNT_S, 0);
  3047. roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_RETRY_NUM_INIT_M,
  3048. V2_QPC_BYTE_212_RETRY_NUM_INIT_S, attr->retry_cnt);
  3049. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_RETRY_NUM_INIT_M,
  3050. V2_QPC_BYTE_212_RETRY_NUM_INIT_S, 0);
  3051. roce_set_field(context->byte_244_rnr_rxack,
  3052. V2_QPC_BYTE_244_RNR_NUM_INIT_M,
  3053. V2_QPC_BYTE_244_RNR_NUM_INIT_S, attr->rnr_retry);
  3054. roce_set_field(qpc_mask->byte_244_rnr_rxack,
  3055. V2_QPC_BYTE_244_RNR_NUM_INIT_M,
  3056. V2_QPC_BYTE_244_RNR_NUM_INIT_S, 0);
  3057. roce_set_field(context->byte_244_rnr_rxack, V2_QPC_BYTE_244_RNR_CNT_M,
  3058. V2_QPC_BYTE_244_RNR_CNT_S, attr->rnr_retry);
  3059. roce_set_field(qpc_mask->byte_244_rnr_rxack, V2_QPC_BYTE_244_RNR_CNT_M,
  3060. V2_QPC_BYTE_244_RNR_CNT_S, 0);
  3061. roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_LSN_M,
  3062. V2_QPC_BYTE_212_LSN_S, 0x100);
  3063. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_LSN_M,
  3064. V2_QPC_BYTE_212_LSN_S, 0);
  3065. if (attr_mask & IB_QP_TIMEOUT) {
  3066. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_AT_M,
  3067. V2_QPC_BYTE_28_AT_S, attr->timeout);
  3068. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_AT_M,
  3069. V2_QPC_BYTE_28_AT_S, 0);
  3070. }
  3071. roce_set_field(context->byte_172_sq_psn, V2_QPC_BYTE_172_SQ_CUR_PSN_M,
  3072. V2_QPC_BYTE_172_SQ_CUR_PSN_S, attr->sq_psn);
  3073. roce_set_field(qpc_mask->byte_172_sq_psn, V2_QPC_BYTE_172_SQ_CUR_PSN_M,
  3074. V2_QPC_BYTE_172_SQ_CUR_PSN_S, 0);
  3075. roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_IRRL_HEAD_M,
  3076. V2_QPC_BYTE_196_IRRL_HEAD_S, 0);
  3077. roce_set_field(context->byte_196_sq_psn, V2_QPC_BYTE_196_SQ_MAX_PSN_M,
  3078. V2_QPC_BYTE_196_SQ_MAX_PSN_S, attr->sq_psn);
  3079. roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_SQ_MAX_PSN_M,
  3080. V2_QPC_BYTE_196_SQ_MAX_PSN_S, 0);
  3081. if ((attr_mask & IB_QP_MAX_QP_RD_ATOMIC) && attr->max_rd_atomic) {
  3082. roce_set_field(context->byte_208_irrl, V2_QPC_BYTE_208_SR_MAX_M,
  3083. V2_QPC_BYTE_208_SR_MAX_S,
  3084. fls(attr->max_rd_atomic - 1));
  3085. roce_set_field(qpc_mask->byte_208_irrl,
  3086. V2_QPC_BYTE_208_SR_MAX_M,
  3087. V2_QPC_BYTE_208_SR_MAX_S, 0);
  3088. }
  3089. return 0;
  3090. }
  3091. static int hns_roce_v2_modify_qp(struct ib_qp *ibqp,
  3092. const struct ib_qp_attr *attr,
  3093. int attr_mask, enum ib_qp_state cur_state,
  3094. enum ib_qp_state new_state)
  3095. {
  3096. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  3097. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  3098. struct hns_roce_v2_qp_context *context;
  3099. struct hns_roce_v2_qp_context *qpc_mask;
  3100. struct device *dev = hr_dev->dev;
  3101. int ret = -EINVAL;
  3102. context = kcalloc(2, sizeof(*context), GFP_KERNEL);
  3103. if (!context)
  3104. return -ENOMEM;
  3105. qpc_mask = context + 1;
  3106. /*
  3107. * In v2 engine, software pass context and context mask to hardware
  3108. * when modifying qp. If software need modify some fields in context,
  3109. * we should set all bits of the relevant fields in context mask to
  3110. * 0 at the same time, else set them to 0x1.
  3111. */
  3112. memset(qpc_mask, 0xff, sizeof(*qpc_mask));
  3113. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  3114. modify_qp_reset_to_init(ibqp, attr, attr_mask, context,
  3115. qpc_mask);
  3116. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  3117. modify_qp_init_to_init(ibqp, attr, attr_mask, context,
  3118. qpc_mask);
  3119. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  3120. ret = modify_qp_init_to_rtr(ibqp, attr, attr_mask, context,
  3121. qpc_mask);
  3122. if (ret)
  3123. goto out;
  3124. } else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
  3125. ret = modify_qp_rtr_to_rts(ibqp, attr, attr_mask, context,
  3126. qpc_mask);
  3127. if (ret)
  3128. goto out;
  3129. } else if ((cur_state == IB_QPS_RTS && new_state == IB_QPS_RTS) ||
  3130. (cur_state == IB_QPS_SQE && new_state == IB_QPS_RTS) ||
  3131. (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD) ||
  3132. (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD) ||
  3133. (cur_state == IB_QPS_SQD && new_state == IB_QPS_RTS) ||
  3134. (cur_state == IB_QPS_INIT && new_state == IB_QPS_RESET) ||
  3135. (cur_state == IB_QPS_RTR && new_state == IB_QPS_RESET) ||
  3136. (cur_state == IB_QPS_RTS && new_state == IB_QPS_RESET) ||
  3137. (cur_state == IB_QPS_ERR && new_state == IB_QPS_RESET) ||
  3138. (cur_state == IB_QPS_INIT && new_state == IB_QPS_ERR) ||
  3139. (cur_state == IB_QPS_RTR && new_state == IB_QPS_ERR) ||
  3140. (cur_state == IB_QPS_RTS && new_state == IB_QPS_ERR) ||
  3141. (cur_state == IB_QPS_SQD && new_state == IB_QPS_ERR) ||
  3142. (cur_state == IB_QPS_SQE && new_state == IB_QPS_ERR) ||
  3143. (cur_state == IB_QPS_ERR && new_state == IB_QPS_ERR)) {
  3144. /* Nothing */
  3145. ;
  3146. } else {
  3147. dev_err(dev, "Illegal state for QP!\n");
  3148. ret = -EINVAL;
  3149. goto out;
  3150. }
  3151. /* When QP state is err, SQ and RQ WQE should be flushed */
  3152. if (new_state == IB_QPS_ERR) {
  3153. roce_set_field(context->byte_160_sq_ci_pi,
  3154. V2_QPC_BYTE_160_SQ_PRODUCER_IDX_M,
  3155. V2_QPC_BYTE_160_SQ_PRODUCER_IDX_S,
  3156. hr_qp->sq.head);
  3157. roce_set_field(qpc_mask->byte_160_sq_ci_pi,
  3158. V2_QPC_BYTE_160_SQ_PRODUCER_IDX_M,
  3159. V2_QPC_BYTE_160_SQ_PRODUCER_IDX_S, 0);
  3160. roce_set_field(context->byte_84_rq_ci_pi,
  3161. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  3162. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S,
  3163. hr_qp->rq.head);
  3164. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  3165. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  3166. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, 0);
  3167. }
  3168. if (attr_mask & IB_QP_AV) {
  3169. const struct ib_global_route *grh =
  3170. rdma_ah_read_grh(&attr->ah_attr);
  3171. const struct ib_gid_attr *gid_attr = NULL;
  3172. u8 src_mac[ETH_ALEN];
  3173. int is_roce_protocol;
  3174. u16 vlan = 0xffff;
  3175. u8 ib_port;
  3176. u8 hr_port;
  3177. ib_port = (attr_mask & IB_QP_PORT) ? attr->port_num :
  3178. hr_qp->port + 1;
  3179. hr_port = ib_port - 1;
  3180. is_roce_protocol = rdma_cap_eth_ah(&hr_dev->ib_dev, ib_port) &&
  3181. rdma_ah_get_ah_flags(&attr->ah_attr) & IB_AH_GRH;
  3182. if (is_roce_protocol) {
  3183. gid_attr = attr->ah_attr.grh.sgid_attr;
  3184. vlan = rdma_vlan_dev_vlan_id(gid_attr->ndev);
  3185. memcpy(src_mac, gid_attr->ndev->dev_addr, ETH_ALEN);
  3186. }
  3187. if (is_vlan_dev(gid_attr->ndev)) {
  3188. roce_set_bit(context->byte_76_srqn_op_en,
  3189. V2_QPC_BYTE_76_RQ_VLAN_EN_S, 1);
  3190. roce_set_bit(qpc_mask->byte_76_srqn_op_en,
  3191. V2_QPC_BYTE_76_RQ_VLAN_EN_S, 0);
  3192. roce_set_bit(context->byte_168_irrl_idx,
  3193. V2_QPC_BYTE_168_SQ_VLAN_EN_S, 1);
  3194. roce_set_bit(qpc_mask->byte_168_irrl_idx,
  3195. V2_QPC_BYTE_168_SQ_VLAN_EN_S, 0);
  3196. }
  3197. roce_set_field(context->byte_24_mtu_tc,
  3198. V2_QPC_BYTE_24_VLAN_ID_M,
  3199. V2_QPC_BYTE_24_VLAN_ID_S, vlan);
  3200. roce_set_field(qpc_mask->byte_24_mtu_tc,
  3201. V2_QPC_BYTE_24_VLAN_ID_M,
  3202. V2_QPC_BYTE_24_VLAN_ID_S, 0);
  3203. if (grh->sgid_index >= hr_dev->caps.gid_table_len[hr_port]) {
  3204. dev_err(hr_dev->dev,
  3205. "sgid_index(%u) too large. max is %d\n",
  3206. grh->sgid_index,
  3207. hr_dev->caps.gid_table_len[hr_port]);
  3208. ret = -EINVAL;
  3209. goto out;
  3210. }
  3211. if (attr->ah_attr.type != RDMA_AH_ATTR_TYPE_ROCE) {
  3212. dev_err(hr_dev->dev, "ah attr is not RDMA roce type\n");
  3213. ret = -EINVAL;
  3214. goto out;
  3215. }
  3216. roce_set_field(context->byte_52_udpspn_dmac,
  3217. V2_QPC_BYTE_52_UDPSPN_M, V2_QPC_BYTE_52_UDPSPN_S,
  3218. (gid_attr->gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP) ?
  3219. 0 : 0x12b7);
  3220. roce_set_field(qpc_mask->byte_52_udpspn_dmac,
  3221. V2_QPC_BYTE_52_UDPSPN_M,
  3222. V2_QPC_BYTE_52_UDPSPN_S, 0);
  3223. roce_set_field(context->byte_20_smac_sgid_idx,
  3224. V2_QPC_BYTE_20_SGID_IDX_M,
  3225. V2_QPC_BYTE_20_SGID_IDX_S, grh->sgid_index);
  3226. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  3227. V2_QPC_BYTE_20_SGID_IDX_M,
  3228. V2_QPC_BYTE_20_SGID_IDX_S, 0);
  3229. roce_set_field(context->byte_24_mtu_tc,
  3230. V2_QPC_BYTE_24_HOP_LIMIT_M,
  3231. V2_QPC_BYTE_24_HOP_LIMIT_S, grh->hop_limit);
  3232. roce_set_field(qpc_mask->byte_24_mtu_tc,
  3233. V2_QPC_BYTE_24_HOP_LIMIT_M,
  3234. V2_QPC_BYTE_24_HOP_LIMIT_S, 0);
  3235. if (hr_dev->pci_dev->revision == 0x21 &&
  3236. gid_attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
  3237. roce_set_field(context->byte_24_mtu_tc,
  3238. V2_QPC_BYTE_24_TC_M, V2_QPC_BYTE_24_TC_S,
  3239. grh->traffic_class >> 2);
  3240. else
  3241. roce_set_field(context->byte_24_mtu_tc,
  3242. V2_QPC_BYTE_24_TC_M, V2_QPC_BYTE_24_TC_S,
  3243. grh->traffic_class);
  3244. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_TC_M,
  3245. V2_QPC_BYTE_24_TC_S, 0);
  3246. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_FL_M,
  3247. V2_QPC_BYTE_28_FL_S, grh->flow_label);
  3248. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_FL_M,
  3249. V2_QPC_BYTE_28_FL_S, 0);
  3250. memcpy(context->dgid, grh->dgid.raw, sizeof(grh->dgid.raw));
  3251. memset(qpc_mask->dgid, 0, sizeof(grh->dgid.raw));
  3252. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  3253. V2_QPC_BYTE_28_SL_S,
  3254. rdma_ah_get_sl(&attr->ah_attr));
  3255. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  3256. V2_QPC_BYTE_28_SL_S, 0);
  3257. hr_qp->sl = rdma_ah_get_sl(&attr->ah_attr);
  3258. }
  3259. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  3260. set_access_flags(hr_qp, context, qpc_mask, attr, attr_mask);
  3261. /* Every status migrate must change state */
  3262. roce_set_field(context->byte_60_qpst_tempid, V2_QPC_BYTE_60_QP_ST_M,
  3263. V2_QPC_BYTE_60_QP_ST_S, new_state);
  3264. roce_set_field(qpc_mask->byte_60_qpst_tempid, V2_QPC_BYTE_60_QP_ST_M,
  3265. V2_QPC_BYTE_60_QP_ST_S, 0);
  3266. /* SW pass context to HW */
  3267. ret = hns_roce_v2_qp_modify(hr_dev, &hr_qp->mtt, cur_state, new_state,
  3268. context, hr_qp);
  3269. if (ret) {
  3270. dev_err(dev, "hns_roce_qp_modify failed(%d)\n", ret);
  3271. goto out;
  3272. }
  3273. hr_qp->state = new_state;
  3274. if (attr_mask & IB_QP_ACCESS_FLAGS)
  3275. hr_qp->atomic_rd_en = attr->qp_access_flags;
  3276. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  3277. hr_qp->resp_depth = attr->max_dest_rd_atomic;
  3278. if (attr_mask & IB_QP_PORT) {
  3279. hr_qp->port = attr->port_num - 1;
  3280. hr_qp->phy_port = hr_dev->iboe.phy_port[hr_qp->port];
  3281. }
  3282. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  3283. hns_roce_v2_cq_clean(to_hr_cq(ibqp->recv_cq), hr_qp->qpn,
  3284. ibqp->srq ? to_hr_srq(ibqp->srq) : NULL);
  3285. if (ibqp->send_cq != ibqp->recv_cq)
  3286. hns_roce_v2_cq_clean(to_hr_cq(ibqp->send_cq),
  3287. hr_qp->qpn, NULL);
  3288. hr_qp->rq.head = 0;
  3289. hr_qp->rq.tail = 0;
  3290. hr_qp->sq.head = 0;
  3291. hr_qp->sq.tail = 0;
  3292. hr_qp->sq_next_wqe = 0;
  3293. hr_qp->next_sge = 0;
  3294. if (hr_qp->rq.wqe_cnt)
  3295. *hr_qp->rdb.db_record = 0;
  3296. }
  3297. out:
  3298. kfree(context);
  3299. return ret;
  3300. }
  3301. static inline enum ib_qp_state to_ib_qp_st(enum hns_roce_v2_qp_state state)
  3302. {
  3303. switch (state) {
  3304. case HNS_ROCE_QP_ST_RST: return IB_QPS_RESET;
  3305. case HNS_ROCE_QP_ST_INIT: return IB_QPS_INIT;
  3306. case HNS_ROCE_QP_ST_RTR: return IB_QPS_RTR;
  3307. case HNS_ROCE_QP_ST_RTS: return IB_QPS_RTS;
  3308. case HNS_ROCE_QP_ST_SQ_DRAINING:
  3309. case HNS_ROCE_QP_ST_SQD: return IB_QPS_SQD;
  3310. case HNS_ROCE_QP_ST_SQER: return IB_QPS_SQE;
  3311. case HNS_ROCE_QP_ST_ERR: return IB_QPS_ERR;
  3312. default: return -1;
  3313. }
  3314. }
  3315. static int hns_roce_v2_query_qpc(struct hns_roce_dev *hr_dev,
  3316. struct hns_roce_qp *hr_qp,
  3317. struct hns_roce_v2_qp_context *hr_context)
  3318. {
  3319. struct hns_roce_cmd_mailbox *mailbox;
  3320. int ret;
  3321. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  3322. if (IS_ERR(mailbox))
  3323. return PTR_ERR(mailbox);
  3324. ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, hr_qp->qpn, 0,
  3325. HNS_ROCE_CMD_QUERY_QPC,
  3326. HNS_ROCE_CMD_TIMEOUT_MSECS);
  3327. if (ret) {
  3328. dev_err(hr_dev->dev, "QUERY QP cmd process error\n");
  3329. goto out;
  3330. }
  3331. memcpy(hr_context, mailbox->buf, sizeof(*hr_context));
  3332. out:
  3333. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  3334. return ret;
  3335. }
  3336. static int hns_roce_v2_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  3337. int qp_attr_mask,
  3338. struct ib_qp_init_attr *qp_init_attr)
  3339. {
  3340. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  3341. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  3342. struct hns_roce_v2_qp_context *context;
  3343. struct device *dev = hr_dev->dev;
  3344. int tmp_qp_state;
  3345. int state;
  3346. int ret;
  3347. context = kzalloc(sizeof(*context), GFP_KERNEL);
  3348. if (!context)
  3349. return -ENOMEM;
  3350. memset(qp_attr, 0, sizeof(*qp_attr));
  3351. memset(qp_init_attr, 0, sizeof(*qp_init_attr));
  3352. mutex_lock(&hr_qp->mutex);
  3353. if (hr_qp->state == IB_QPS_RESET) {
  3354. qp_attr->qp_state = IB_QPS_RESET;
  3355. ret = 0;
  3356. goto done;
  3357. }
  3358. ret = hns_roce_v2_query_qpc(hr_dev, hr_qp, context);
  3359. if (ret) {
  3360. dev_err(dev, "query qpc error\n");
  3361. ret = -EINVAL;
  3362. goto out;
  3363. }
  3364. state = roce_get_field(context->byte_60_qpst_tempid,
  3365. V2_QPC_BYTE_60_QP_ST_M, V2_QPC_BYTE_60_QP_ST_S);
  3366. tmp_qp_state = to_ib_qp_st((enum hns_roce_v2_qp_state)state);
  3367. if (tmp_qp_state == -1) {
  3368. dev_err(dev, "Illegal ib_qp_state\n");
  3369. ret = -EINVAL;
  3370. goto out;
  3371. }
  3372. hr_qp->state = (u8)tmp_qp_state;
  3373. qp_attr->qp_state = (enum ib_qp_state)hr_qp->state;
  3374. qp_attr->path_mtu = (enum ib_mtu)roce_get_field(context->byte_24_mtu_tc,
  3375. V2_QPC_BYTE_24_MTU_M,
  3376. V2_QPC_BYTE_24_MTU_S);
  3377. qp_attr->path_mig_state = IB_MIG_ARMED;
  3378. qp_attr->ah_attr.type = RDMA_AH_ATTR_TYPE_ROCE;
  3379. if (hr_qp->ibqp.qp_type == IB_QPT_UD)
  3380. qp_attr->qkey = V2_QKEY_VAL;
  3381. qp_attr->rq_psn = roce_get_field(context->byte_108_rx_reqepsn,
  3382. V2_QPC_BYTE_108_RX_REQ_EPSN_M,
  3383. V2_QPC_BYTE_108_RX_REQ_EPSN_S);
  3384. qp_attr->sq_psn = (u32)roce_get_field(context->byte_172_sq_psn,
  3385. V2_QPC_BYTE_172_SQ_CUR_PSN_M,
  3386. V2_QPC_BYTE_172_SQ_CUR_PSN_S);
  3387. qp_attr->dest_qp_num = (u8)roce_get_field(context->byte_56_dqpn_err,
  3388. V2_QPC_BYTE_56_DQPN_M,
  3389. V2_QPC_BYTE_56_DQPN_S);
  3390. qp_attr->qp_access_flags = ((roce_get_bit(context->byte_76_srqn_op_en,
  3391. V2_QPC_BYTE_76_RRE_S)) << 2) |
  3392. ((roce_get_bit(context->byte_76_srqn_op_en,
  3393. V2_QPC_BYTE_76_RWE_S)) << 1) |
  3394. ((roce_get_bit(context->byte_76_srqn_op_en,
  3395. V2_QPC_BYTE_76_ATE_S)) << 3);
  3396. if (hr_qp->ibqp.qp_type == IB_QPT_RC ||
  3397. hr_qp->ibqp.qp_type == IB_QPT_UC) {
  3398. struct ib_global_route *grh =
  3399. rdma_ah_retrieve_grh(&qp_attr->ah_attr);
  3400. rdma_ah_set_sl(&qp_attr->ah_attr,
  3401. roce_get_field(context->byte_28_at_fl,
  3402. V2_QPC_BYTE_28_SL_M,
  3403. V2_QPC_BYTE_28_SL_S));
  3404. grh->flow_label = roce_get_field(context->byte_28_at_fl,
  3405. V2_QPC_BYTE_28_FL_M,
  3406. V2_QPC_BYTE_28_FL_S);
  3407. grh->sgid_index = roce_get_field(context->byte_20_smac_sgid_idx,
  3408. V2_QPC_BYTE_20_SGID_IDX_M,
  3409. V2_QPC_BYTE_20_SGID_IDX_S);
  3410. grh->hop_limit = roce_get_field(context->byte_24_mtu_tc,
  3411. V2_QPC_BYTE_24_HOP_LIMIT_M,
  3412. V2_QPC_BYTE_24_HOP_LIMIT_S);
  3413. grh->traffic_class = roce_get_field(context->byte_24_mtu_tc,
  3414. V2_QPC_BYTE_24_TC_M,
  3415. V2_QPC_BYTE_24_TC_S);
  3416. memcpy(grh->dgid.raw, context->dgid, sizeof(grh->dgid.raw));
  3417. }
  3418. qp_attr->port_num = hr_qp->port + 1;
  3419. qp_attr->sq_draining = 0;
  3420. qp_attr->max_rd_atomic = 1 << roce_get_field(context->byte_208_irrl,
  3421. V2_QPC_BYTE_208_SR_MAX_M,
  3422. V2_QPC_BYTE_208_SR_MAX_S);
  3423. qp_attr->max_dest_rd_atomic = 1 << roce_get_field(context->byte_140_raq,
  3424. V2_QPC_BYTE_140_RR_MAX_M,
  3425. V2_QPC_BYTE_140_RR_MAX_S);
  3426. qp_attr->min_rnr_timer = (u8)roce_get_field(context->byte_80_rnr_rx_cqn,
  3427. V2_QPC_BYTE_80_MIN_RNR_TIME_M,
  3428. V2_QPC_BYTE_80_MIN_RNR_TIME_S);
  3429. qp_attr->timeout = (u8)roce_get_field(context->byte_28_at_fl,
  3430. V2_QPC_BYTE_28_AT_M,
  3431. V2_QPC_BYTE_28_AT_S);
  3432. qp_attr->retry_cnt = roce_get_field(context->byte_212_lsn,
  3433. V2_QPC_BYTE_212_RETRY_CNT_M,
  3434. V2_QPC_BYTE_212_RETRY_CNT_S);
  3435. qp_attr->rnr_retry = context->rq_rnr_timer;
  3436. done:
  3437. qp_attr->cur_qp_state = qp_attr->qp_state;
  3438. qp_attr->cap.max_recv_wr = hr_qp->rq.wqe_cnt;
  3439. qp_attr->cap.max_recv_sge = hr_qp->rq.max_gs;
  3440. if (!ibqp->uobject) {
  3441. qp_attr->cap.max_send_wr = hr_qp->sq.wqe_cnt;
  3442. qp_attr->cap.max_send_sge = hr_qp->sq.max_gs;
  3443. } else {
  3444. qp_attr->cap.max_send_wr = 0;
  3445. qp_attr->cap.max_send_sge = 0;
  3446. }
  3447. qp_init_attr->cap = qp_attr->cap;
  3448. out:
  3449. mutex_unlock(&hr_qp->mutex);
  3450. kfree(context);
  3451. return ret;
  3452. }
  3453. static int hns_roce_v2_destroy_qp_common(struct hns_roce_dev *hr_dev,
  3454. struct hns_roce_qp *hr_qp,
  3455. int is_user)
  3456. {
  3457. struct hns_roce_cq *send_cq, *recv_cq;
  3458. struct device *dev = hr_dev->dev;
  3459. int ret;
  3460. if (hr_qp->ibqp.qp_type == IB_QPT_RC && hr_qp->state != IB_QPS_RESET) {
  3461. /* Modify qp to reset before destroying qp */
  3462. ret = hns_roce_v2_modify_qp(&hr_qp->ibqp, NULL, 0,
  3463. hr_qp->state, IB_QPS_RESET);
  3464. if (ret) {
  3465. dev_err(dev, "modify QP %06lx to ERR failed.\n",
  3466. hr_qp->qpn);
  3467. return ret;
  3468. }
  3469. }
  3470. send_cq = to_hr_cq(hr_qp->ibqp.send_cq);
  3471. recv_cq = to_hr_cq(hr_qp->ibqp.recv_cq);
  3472. hns_roce_lock_cqs(send_cq, recv_cq);
  3473. if (!is_user) {
  3474. __hns_roce_v2_cq_clean(recv_cq, hr_qp->qpn, hr_qp->ibqp.srq ?
  3475. to_hr_srq(hr_qp->ibqp.srq) : NULL);
  3476. if (send_cq != recv_cq)
  3477. __hns_roce_v2_cq_clean(send_cq, hr_qp->qpn, NULL);
  3478. }
  3479. hns_roce_qp_remove(hr_dev, hr_qp);
  3480. hns_roce_unlock_cqs(send_cq, recv_cq);
  3481. hns_roce_qp_free(hr_dev, hr_qp);
  3482. /* Not special_QP, free their QPN */
  3483. if ((hr_qp->ibqp.qp_type == IB_QPT_RC) ||
  3484. (hr_qp->ibqp.qp_type == IB_QPT_UC) ||
  3485. (hr_qp->ibqp.qp_type == IB_QPT_UD))
  3486. hns_roce_release_range_qp(hr_dev, hr_qp->qpn, 1);
  3487. hns_roce_mtt_cleanup(hr_dev, &hr_qp->mtt);
  3488. if (is_user) {
  3489. if (hr_qp->sq.wqe_cnt && (hr_qp->sdb_en == 1))
  3490. hns_roce_db_unmap_user(
  3491. to_hr_ucontext(hr_qp->ibqp.uobject->context),
  3492. &hr_qp->sdb);
  3493. if (hr_qp->rq.wqe_cnt && (hr_qp->rdb_en == 1))
  3494. hns_roce_db_unmap_user(
  3495. to_hr_ucontext(hr_qp->ibqp.uobject->context),
  3496. &hr_qp->rdb);
  3497. ib_umem_release(hr_qp->umem);
  3498. } else {
  3499. kfree(hr_qp->sq.wrid);
  3500. kfree(hr_qp->rq.wrid);
  3501. hns_roce_buf_free(hr_dev, hr_qp->buff_size, &hr_qp->hr_buf);
  3502. if (hr_qp->rq.wqe_cnt)
  3503. hns_roce_free_db(hr_dev, &hr_qp->rdb);
  3504. }
  3505. if (hr_dev->caps.flags & HNS_ROCE_CAP_FLAG_RQ_INLINE) {
  3506. kfree(hr_qp->rq_inl_buf.wqe_list[0].sg_list);
  3507. kfree(hr_qp->rq_inl_buf.wqe_list);
  3508. }
  3509. return 0;
  3510. }
  3511. static int hns_roce_v2_destroy_qp(struct ib_qp *ibqp)
  3512. {
  3513. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  3514. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  3515. int ret;
  3516. ret = hns_roce_v2_destroy_qp_common(hr_dev, hr_qp, !!ibqp->pd->uobject);
  3517. if (ret) {
  3518. dev_err(hr_dev->dev, "Destroy qp failed(%d)\n", ret);
  3519. return ret;
  3520. }
  3521. if (hr_qp->ibqp.qp_type == IB_QPT_GSI)
  3522. kfree(hr_to_hr_sqp(hr_qp));
  3523. else
  3524. kfree(hr_qp);
  3525. return 0;
  3526. }
  3527. static int hns_roce_v2_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period)
  3528. {
  3529. struct hns_roce_dev *hr_dev = to_hr_dev(cq->device);
  3530. struct hns_roce_v2_cq_context *cq_context;
  3531. struct hns_roce_cq *hr_cq = to_hr_cq(cq);
  3532. struct hns_roce_v2_cq_context *cqc_mask;
  3533. struct hns_roce_cmd_mailbox *mailbox;
  3534. int ret;
  3535. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  3536. if (IS_ERR(mailbox))
  3537. return PTR_ERR(mailbox);
  3538. cq_context = mailbox->buf;
  3539. cqc_mask = (struct hns_roce_v2_cq_context *)mailbox->buf + 1;
  3540. memset(cqc_mask, 0xff, sizeof(*cqc_mask));
  3541. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  3542. V2_CQC_BYTE_56_CQ_MAX_CNT_M, V2_CQC_BYTE_56_CQ_MAX_CNT_S,
  3543. cq_count);
  3544. roce_set_field(cqc_mask->byte_56_cqe_period_maxcnt,
  3545. V2_CQC_BYTE_56_CQ_MAX_CNT_M, V2_CQC_BYTE_56_CQ_MAX_CNT_S,
  3546. 0);
  3547. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  3548. V2_CQC_BYTE_56_CQ_PERIOD_M, V2_CQC_BYTE_56_CQ_PERIOD_S,
  3549. cq_period);
  3550. roce_set_field(cqc_mask->byte_56_cqe_period_maxcnt,
  3551. V2_CQC_BYTE_56_CQ_PERIOD_M, V2_CQC_BYTE_56_CQ_PERIOD_S,
  3552. 0);
  3553. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_cq->cqn, 1,
  3554. HNS_ROCE_CMD_MODIFY_CQC,
  3555. HNS_ROCE_CMD_TIMEOUT_MSECS);
  3556. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  3557. if (ret)
  3558. dev_err(hr_dev->dev, "MODIFY CQ Failed to cmd mailbox.\n");
  3559. return ret;
  3560. }
  3561. static void hns_roce_set_qps_to_err(struct hns_roce_dev *hr_dev, u32 qpn)
  3562. {
  3563. struct hns_roce_qp *hr_qp;
  3564. struct ib_qp_attr attr;
  3565. int attr_mask;
  3566. int ret;
  3567. hr_qp = __hns_roce_qp_lookup(hr_dev, qpn);
  3568. if (!hr_qp) {
  3569. dev_warn(hr_dev->dev, "no hr_qp can be found!\n");
  3570. return;
  3571. }
  3572. if (hr_qp->ibqp.uobject) {
  3573. if (hr_qp->sdb_en == 1) {
  3574. hr_qp->sq.head = *(int *)(hr_qp->sdb.virt_addr);
  3575. hr_qp->rq.head = *(int *)(hr_qp->rdb.virt_addr);
  3576. } else {
  3577. dev_warn(hr_dev->dev, "flush cqe is unsupported in userspace!\n");
  3578. return;
  3579. }
  3580. }
  3581. attr_mask = IB_QP_STATE;
  3582. attr.qp_state = IB_QPS_ERR;
  3583. ret = hns_roce_v2_modify_qp(&hr_qp->ibqp, &attr, attr_mask,
  3584. hr_qp->state, IB_QPS_ERR);
  3585. if (ret)
  3586. dev_err(hr_dev->dev, "failed to modify qp %d to err state.\n",
  3587. qpn);
  3588. }
  3589. static void hns_roce_irq_work_handle(struct work_struct *work)
  3590. {
  3591. struct hns_roce_work *irq_work =
  3592. container_of(work, struct hns_roce_work, work);
  3593. struct device *dev = irq_work->hr_dev->dev;
  3594. u32 qpn = irq_work->qpn;
  3595. u32 cqn = irq_work->cqn;
  3596. switch (irq_work->event_type) {
  3597. case HNS_ROCE_EVENT_TYPE_PATH_MIG:
  3598. dev_info(dev, "Path migrated succeeded.\n");
  3599. break;
  3600. case HNS_ROCE_EVENT_TYPE_PATH_MIG_FAILED:
  3601. dev_warn(dev, "Path migration failed.\n");
  3602. break;
  3603. case HNS_ROCE_EVENT_TYPE_COMM_EST:
  3604. dev_info(dev, "Communication established.\n");
  3605. break;
  3606. case HNS_ROCE_EVENT_TYPE_SQ_DRAINED:
  3607. dev_warn(dev, "Send queue drained.\n");
  3608. break;
  3609. case HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR:
  3610. dev_err(dev, "Local work queue catastrophic error.\n");
  3611. hns_roce_set_qps_to_err(irq_work->hr_dev, qpn);
  3612. switch (irq_work->sub_type) {
  3613. case HNS_ROCE_LWQCE_QPC_ERROR:
  3614. dev_err(dev, "QP %d, QPC error.\n", qpn);
  3615. break;
  3616. case HNS_ROCE_LWQCE_MTU_ERROR:
  3617. dev_err(dev, "QP %d, MTU error.\n", qpn);
  3618. break;
  3619. case HNS_ROCE_LWQCE_WQE_BA_ADDR_ERROR:
  3620. dev_err(dev, "QP %d, WQE BA addr error.\n", qpn);
  3621. break;
  3622. case HNS_ROCE_LWQCE_WQE_ADDR_ERROR:
  3623. dev_err(dev, "QP %d, WQE addr error.\n", qpn);
  3624. break;
  3625. case HNS_ROCE_LWQCE_SQ_WQE_SHIFT_ERROR:
  3626. dev_err(dev, "QP %d, WQE shift error.\n", qpn);
  3627. break;
  3628. default:
  3629. dev_err(dev, "Unhandled sub_event type %d.\n",
  3630. irq_work->sub_type);
  3631. break;
  3632. }
  3633. break;
  3634. case HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR:
  3635. dev_err(dev, "Invalid request local work queue error.\n");
  3636. hns_roce_set_qps_to_err(irq_work->hr_dev, qpn);
  3637. break;
  3638. case HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR:
  3639. dev_err(dev, "Local access violation work queue error.\n");
  3640. hns_roce_set_qps_to_err(irq_work->hr_dev, qpn);
  3641. switch (irq_work->sub_type) {
  3642. case HNS_ROCE_LAVWQE_R_KEY_VIOLATION:
  3643. dev_err(dev, "QP %d, R_key violation.\n", qpn);
  3644. break;
  3645. case HNS_ROCE_LAVWQE_LENGTH_ERROR:
  3646. dev_err(dev, "QP %d, length error.\n", qpn);
  3647. break;
  3648. case HNS_ROCE_LAVWQE_VA_ERROR:
  3649. dev_err(dev, "QP %d, VA error.\n", qpn);
  3650. break;
  3651. case HNS_ROCE_LAVWQE_PD_ERROR:
  3652. dev_err(dev, "QP %d, PD error.\n", qpn);
  3653. break;
  3654. case HNS_ROCE_LAVWQE_RW_ACC_ERROR:
  3655. dev_err(dev, "QP %d, rw acc error.\n", qpn);
  3656. break;
  3657. case HNS_ROCE_LAVWQE_KEY_STATE_ERROR:
  3658. dev_err(dev, "QP %d, key state error.\n", qpn);
  3659. break;
  3660. case HNS_ROCE_LAVWQE_MR_OPERATION_ERROR:
  3661. dev_err(dev, "QP %d, MR operation error.\n", qpn);
  3662. break;
  3663. default:
  3664. dev_err(dev, "Unhandled sub_event type %d.\n",
  3665. irq_work->sub_type);
  3666. break;
  3667. }
  3668. break;
  3669. case HNS_ROCE_EVENT_TYPE_SRQ_LIMIT_REACH:
  3670. dev_warn(dev, "SRQ limit reach.\n");
  3671. break;
  3672. case HNS_ROCE_EVENT_TYPE_SRQ_LAST_WQE_REACH:
  3673. dev_warn(dev, "SRQ last wqe reach.\n");
  3674. break;
  3675. case HNS_ROCE_EVENT_TYPE_SRQ_CATAS_ERROR:
  3676. dev_err(dev, "SRQ catas error.\n");
  3677. break;
  3678. case HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR:
  3679. dev_err(dev, "CQ 0x%x access err.\n", cqn);
  3680. break;
  3681. case HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW:
  3682. dev_warn(dev, "CQ 0x%x overflow\n", cqn);
  3683. break;
  3684. case HNS_ROCE_EVENT_TYPE_DB_OVERFLOW:
  3685. dev_warn(dev, "DB overflow.\n");
  3686. break;
  3687. case HNS_ROCE_EVENT_TYPE_FLR:
  3688. dev_warn(dev, "Function level reset.\n");
  3689. break;
  3690. default:
  3691. break;
  3692. }
  3693. kfree(irq_work);
  3694. }
  3695. static void hns_roce_v2_init_irq_work(struct hns_roce_dev *hr_dev,
  3696. struct hns_roce_eq *eq,
  3697. u32 qpn, u32 cqn)
  3698. {
  3699. struct hns_roce_work *irq_work;
  3700. irq_work = kzalloc(sizeof(struct hns_roce_work), GFP_ATOMIC);
  3701. if (!irq_work)
  3702. return;
  3703. INIT_WORK(&(irq_work->work), hns_roce_irq_work_handle);
  3704. irq_work->hr_dev = hr_dev;
  3705. irq_work->qpn = qpn;
  3706. irq_work->cqn = cqn;
  3707. irq_work->event_type = eq->event_type;
  3708. irq_work->sub_type = eq->sub_type;
  3709. queue_work(hr_dev->irq_workq, &(irq_work->work));
  3710. }
  3711. static void set_eq_cons_index_v2(struct hns_roce_eq *eq)
  3712. {
  3713. u32 doorbell[2];
  3714. doorbell[0] = 0;
  3715. doorbell[1] = 0;
  3716. if (eq->type_flag == HNS_ROCE_AEQ) {
  3717. roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_CMD_M,
  3718. HNS_ROCE_V2_EQ_DB_CMD_S,
  3719. eq->arm_st == HNS_ROCE_V2_EQ_ALWAYS_ARMED ?
  3720. HNS_ROCE_EQ_DB_CMD_AEQ :
  3721. HNS_ROCE_EQ_DB_CMD_AEQ_ARMED);
  3722. } else {
  3723. roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_TAG_M,
  3724. HNS_ROCE_V2_EQ_DB_TAG_S, eq->eqn);
  3725. roce_set_field(doorbell[0], HNS_ROCE_V2_EQ_DB_CMD_M,
  3726. HNS_ROCE_V2_EQ_DB_CMD_S,
  3727. eq->arm_st == HNS_ROCE_V2_EQ_ALWAYS_ARMED ?
  3728. HNS_ROCE_EQ_DB_CMD_CEQ :
  3729. HNS_ROCE_EQ_DB_CMD_CEQ_ARMED);
  3730. }
  3731. roce_set_field(doorbell[1], HNS_ROCE_V2_EQ_DB_PARA_M,
  3732. HNS_ROCE_V2_EQ_DB_PARA_S,
  3733. (eq->cons_index & HNS_ROCE_V2_CONS_IDX_M));
  3734. hns_roce_write64_k(doorbell, eq->doorbell);
  3735. }
  3736. static struct hns_roce_aeqe *get_aeqe_v2(struct hns_roce_eq *eq, u32 entry)
  3737. {
  3738. u32 buf_chk_sz;
  3739. unsigned long off;
  3740. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3741. off = (entry & (eq->entries - 1)) * HNS_ROCE_AEQ_ENTRY_SIZE;
  3742. return (struct hns_roce_aeqe *)((char *)(eq->buf_list->buf) +
  3743. off % buf_chk_sz);
  3744. }
  3745. static struct hns_roce_aeqe *mhop_get_aeqe(struct hns_roce_eq *eq, u32 entry)
  3746. {
  3747. u32 buf_chk_sz;
  3748. unsigned long off;
  3749. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3750. off = (entry & (eq->entries - 1)) * HNS_ROCE_AEQ_ENTRY_SIZE;
  3751. if (eq->hop_num == HNS_ROCE_HOP_NUM_0)
  3752. return (struct hns_roce_aeqe *)((u8 *)(eq->bt_l0) +
  3753. off % buf_chk_sz);
  3754. else
  3755. return (struct hns_roce_aeqe *)((u8 *)
  3756. (eq->buf[off / buf_chk_sz]) + off % buf_chk_sz);
  3757. }
  3758. static struct hns_roce_aeqe *next_aeqe_sw_v2(struct hns_roce_eq *eq)
  3759. {
  3760. struct hns_roce_aeqe *aeqe;
  3761. if (!eq->hop_num)
  3762. aeqe = get_aeqe_v2(eq, eq->cons_index);
  3763. else
  3764. aeqe = mhop_get_aeqe(eq, eq->cons_index);
  3765. return (roce_get_bit(aeqe->asyn, HNS_ROCE_V2_AEQ_AEQE_OWNER_S) ^
  3766. !!(eq->cons_index & eq->entries)) ? aeqe : NULL;
  3767. }
  3768. static int hns_roce_v2_aeq_int(struct hns_roce_dev *hr_dev,
  3769. struct hns_roce_eq *eq)
  3770. {
  3771. struct device *dev = hr_dev->dev;
  3772. struct hns_roce_aeqe *aeqe;
  3773. int aeqe_found = 0;
  3774. int event_type;
  3775. int sub_type;
  3776. u32 qpn;
  3777. u32 cqn;
  3778. while ((aeqe = next_aeqe_sw_v2(eq))) {
  3779. /* Make sure we read AEQ entry after we have checked the
  3780. * ownership bit
  3781. */
  3782. dma_rmb();
  3783. event_type = roce_get_field(aeqe->asyn,
  3784. HNS_ROCE_V2_AEQE_EVENT_TYPE_M,
  3785. HNS_ROCE_V2_AEQE_EVENT_TYPE_S);
  3786. sub_type = roce_get_field(aeqe->asyn,
  3787. HNS_ROCE_V2_AEQE_SUB_TYPE_M,
  3788. HNS_ROCE_V2_AEQE_SUB_TYPE_S);
  3789. qpn = roce_get_field(aeqe->event.qp_event.qp,
  3790. HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M,
  3791. HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S);
  3792. cqn = roce_get_field(aeqe->event.cq_event.cq,
  3793. HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_M,
  3794. HNS_ROCE_V2_AEQE_EVENT_QUEUE_NUM_S);
  3795. switch (event_type) {
  3796. case HNS_ROCE_EVENT_TYPE_PATH_MIG:
  3797. case HNS_ROCE_EVENT_TYPE_PATH_MIG_FAILED:
  3798. case HNS_ROCE_EVENT_TYPE_COMM_EST:
  3799. case HNS_ROCE_EVENT_TYPE_SQ_DRAINED:
  3800. case HNS_ROCE_EVENT_TYPE_WQ_CATAS_ERROR:
  3801. case HNS_ROCE_EVENT_TYPE_INV_REQ_LOCAL_WQ_ERROR:
  3802. case HNS_ROCE_EVENT_TYPE_LOCAL_WQ_ACCESS_ERROR:
  3803. hns_roce_qp_event(hr_dev, qpn, event_type);
  3804. break;
  3805. case HNS_ROCE_EVENT_TYPE_SRQ_LIMIT_REACH:
  3806. case HNS_ROCE_EVENT_TYPE_SRQ_LAST_WQE_REACH:
  3807. case HNS_ROCE_EVENT_TYPE_SRQ_CATAS_ERROR:
  3808. break;
  3809. case HNS_ROCE_EVENT_TYPE_CQ_ACCESS_ERROR:
  3810. case HNS_ROCE_EVENT_TYPE_CQ_OVERFLOW:
  3811. hns_roce_cq_event(hr_dev, cqn, event_type);
  3812. break;
  3813. case HNS_ROCE_EVENT_TYPE_DB_OVERFLOW:
  3814. break;
  3815. case HNS_ROCE_EVENT_TYPE_MB:
  3816. hns_roce_cmd_event(hr_dev,
  3817. le16_to_cpu(aeqe->event.cmd.token),
  3818. aeqe->event.cmd.status,
  3819. le64_to_cpu(aeqe->event.cmd.out_param));
  3820. break;
  3821. case HNS_ROCE_EVENT_TYPE_CEQ_OVERFLOW:
  3822. break;
  3823. case HNS_ROCE_EVENT_TYPE_FLR:
  3824. break;
  3825. default:
  3826. dev_err(dev, "Unhandled event %d on EQ %d at idx %u.\n",
  3827. event_type, eq->eqn, eq->cons_index);
  3828. break;
  3829. };
  3830. eq->event_type = event_type;
  3831. eq->sub_type = sub_type;
  3832. ++eq->cons_index;
  3833. aeqe_found = 1;
  3834. if (eq->cons_index > (2 * eq->entries - 1)) {
  3835. dev_warn(dev, "cons_index overflow, set back to 0.\n");
  3836. eq->cons_index = 0;
  3837. }
  3838. hns_roce_v2_init_irq_work(hr_dev, eq, qpn, cqn);
  3839. }
  3840. set_eq_cons_index_v2(eq);
  3841. return aeqe_found;
  3842. }
  3843. static struct hns_roce_ceqe *get_ceqe_v2(struct hns_roce_eq *eq, u32 entry)
  3844. {
  3845. u32 buf_chk_sz;
  3846. unsigned long off;
  3847. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3848. off = (entry & (eq->entries - 1)) * HNS_ROCE_CEQ_ENTRY_SIZE;
  3849. return (struct hns_roce_ceqe *)((char *)(eq->buf_list->buf) +
  3850. off % buf_chk_sz);
  3851. }
  3852. static struct hns_roce_ceqe *mhop_get_ceqe(struct hns_roce_eq *eq, u32 entry)
  3853. {
  3854. u32 buf_chk_sz;
  3855. unsigned long off;
  3856. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  3857. off = (entry & (eq->entries - 1)) * HNS_ROCE_CEQ_ENTRY_SIZE;
  3858. if (eq->hop_num == HNS_ROCE_HOP_NUM_0)
  3859. return (struct hns_roce_ceqe *)((u8 *)(eq->bt_l0) +
  3860. off % buf_chk_sz);
  3861. else
  3862. return (struct hns_roce_ceqe *)((u8 *)(eq->buf[off /
  3863. buf_chk_sz]) + off % buf_chk_sz);
  3864. }
  3865. static struct hns_roce_ceqe *next_ceqe_sw_v2(struct hns_roce_eq *eq)
  3866. {
  3867. struct hns_roce_ceqe *ceqe;
  3868. if (!eq->hop_num)
  3869. ceqe = get_ceqe_v2(eq, eq->cons_index);
  3870. else
  3871. ceqe = mhop_get_ceqe(eq, eq->cons_index);
  3872. return (!!(roce_get_bit(ceqe->comp, HNS_ROCE_V2_CEQ_CEQE_OWNER_S))) ^
  3873. (!!(eq->cons_index & eq->entries)) ? ceqe : NULL;
  3874. }
  3875. static int hns_roce_v2_ceq_int(struct hns_roce_dev *hr_dev,
  3876. struct hns_roce_eq *eq)
  3877. {
  3878. struct device *dev = hr_dev->dev;
  3879. struct hns_roce_ceqe *ceqe;
  3880. int ceqe_found = 0;
  3881. u32 cqn;
  3882. while ((ceqe = next_ceqe_sw_v2(eq))) {
  3883. /* Make sure we read CEQ entry after we have checked the
  3884. * ownership bit
  3885. */
  3886. dma_rmb();
  3887. cqn = roce_get_field(ceqe->comp,
  3888. HNS_ROCE_V2_CEQE_COMP_CQN_M,
  3889. HNS_ROCE_V2_CEQE_COMP_CQN_S);
  3890. hns_roce_cq_completion(hr_dev, cqn);
  3891. ++eq->cons_index;
  3892. ceqe_found = 1;
  3893. if (eq->cons_index > (2 * eq->entries - 1)) {
  3894. dev_warn(dev, "cons_index overflow, set back to 0.\n");
  3895. eq->cons_index = 0;
  3896. }
  3897. }
  3898. set_eq_cons_index_v2(eq);
  3899. return ceqe_found;
  3900. }
  3901. static irqreturn_t hns_roce_v2_msix_interrupt_eq(int irq, void *eq_ptr)
  3902. {
  3903. struct hns_roce_eq *eq = eq_ptr;
  3904. struct hns_roce_dev *hr_dev = eq->hr_dev;
  3905. int int_work = 0;
  3906. if (eq->type_flag == HNS_ROCE_CEQ)
  3907. /* Completion event interrupt */
  3908. int_work = hns_roce_v2_ceq_int(hr_dev, eq);
  3909. else
  3910. /* Asychronous event interrupt */
  3911. int_work = hns_roce_v2_aeq_int(hr_dev, eq);
  3912. return IRQ_RETVAL(int_work);
  3913. }
  3914. static irqreturn_t hns_roce_v2_msix_interrupt_abn(int irq, void *dev_id)
  3915. {
  3916. struct hns_roce_dev *hr_dev = dev_id;
  3917. struct device *dev = hr_dev->dev;
  3918. int int_work = 0;
  3919. u32 int_st;
  3920. u32 int_en;
  3921. /* Abnormal interrupt */
  3922. int_st = roce_read(hr_dev, ROCEE_VF_ABN_INT_ST_REG);
  3923. int_en = roce_read(hr_dev, ROCEE_VF_ABN_INT_EN_REG);
  3924. if (roce_get_bit(int_st, HNS_ROCE_V2_VF_INT_ST_AEQ_OVERFLOW_S)) {
  3925. dev_err(dev, "AEQ overflow!\n");
  3926. roce_set_bit(int_st, HNS_ROCE_V2_VF_INT_ST_AEQ_OVERFLOW_S, 1);
  3927. roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
  3928. roce_set_bit(int_en, HNS_ROCE_V2_VF_ABN_INT_EN_S, 1);
  3929. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
  3930. int_work = 1;
  3931. } else if (roce_get_bit(int_st, HNS_ROCE_V2_VF_INT_ST_BUS_ERR_S)) {
  3932. dev_err(dev, "BUS ERR!\n");
  3933. roce_set_bit(int_st, HNS_ROCE_V2_VF_INT_ST_BUS_ERR_S, 1);
  3934. roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
  3935. roce_set_bit(int_en, HNS_ROCE_V2_VF_ABN_INT_EN_S, 1);
  3936. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
  3937. int_work = 1;
  3938. } else if (roce_get_bit(int_st, HNS_ROCE_V2_VF_INT_ST_OTHER_ERR_S)) {
  3939. dev_err(dev, "OTHER ERR!\n");
  3940. roce_set_bit(int_st, HNS_ROCE_V2_VF_INT_ST_OTHER_ERR_S, 1);
  3941. roce_write(hr_dev, ROCEE_VF_ABN_INT_ST_REG, int_st);
  3942. roce_set_bit(int_en, HNS_ROCE_V2_VF_ABN_INT_EN_S, 1);
  3943. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG, int_en);
  3944. int_work = 1;
  3945. } else
  3946. dev_err(dev, "There is no abnormal irq found!\n");
  3947. return IRQ_RETVAL(int_work);
  3948. }
  3949. static void hns_roce_v2_int_mask_enable(struct hns_roce_dev *hr_dev,
  3950. int eq_num, int enable_flag)
  3951. {
  3952. int i;
  3953. if (enable_flag == EQ_ENABLE) {
  3954. for (i = 0; i < eq_num; i++)
  3955. roce_write(hr_dev, ROCEE_VF_EVENT_INT_EN_REG +
  3956. i * EQ_REG_OFFSET,
  3957. HNS_ROCE_V2_VF_EVENT_INT_EN_M);
  3958. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG,
  3959. HNS_ROCE_V2_VF_ABN_INT_EN_M);
  3960. roce_write(hr_dev, ROCEE_VF_ABN_INT_CFG_REG,
  3961. HNS_ROCE_V2_VF_ABN_INT_CFG_M);
  3962. } else {
  3963. for (i = 0; i < eq_num; i++)
  3964. roce_write(hr_dev, ROCEE_VF_EVENT_INT_EN_REG +
  3965. i * EQ_REG_OFFSET,
  3966. HNS_ROCE_V2_VF_EVENT_INT_EN_M & 0x0);
  3967. roce_write(hr_dev, ROCEE_VF_ABN_INT_EN_REG,
  3968. HNS_ROCE_V2_VF_ABN_INT_EN_M & 0x0);
  3969. roce_write(hr_dev, ROCEE_VF_ABN_INT_CFG_REG,
  3970. HNS_ROCE_V2_VF_ABN_INT_CFG_M & 0x0);
  3971. }
  3972. }
  3973. static void hns_roce_v2_destroy_eqc(struct hns_roce_dev *hr_dev, int eqn)
  3974. {
  3975. struct device *dev = hr_dev->dev;
  3976. int ret;
  3977. if (eqn < hr_dev->caps.num_comp_vectors)
  3978. ret = hns_roce_cmd_mbox(hr_dev, 0, 0, eqn & HNS_ROCE_V2_EQN_M,
  3979. 0, HNS_ROCE_CMD_DESTROY_CEQC,
  3980. HNS_ROCE_CMD_TIMEOUT_MSECS);
  3981. else
  3982. ret = hns_roce_cmd_mbox(hr_dev, 0, 0, eqn & HNS_ROCE_V2_EQN_M,
  3983. 0, HNS_ROCE_CMD_DESTROY_AEQC,
  3984. HNS_ROCE_CMD_TIMEOUT_MSECS);
  3985. if (ret)
  3986. dev_err(dev, "[mailbox cmd] destroy eqc(%d) failed.\n", eqn);
  3987. }
  3988. static void hns_roce_mhop_free_eq(struct hns_roce_dev *hr_dev,
  3989. struct hns_roce_eq *eq)
  3990. {
  3991. struct device *dev = hr_dev->dev;
  3992. u64 idx;
  3993. u64 size;
  3994. u32 buf_chk_sz;
  3995. u32 bt_chk_sz;
  3996. u32 mhop_num;
  3997. int eqe_alloc;
  3998. int i = 0;
  3999. int j = 0;
  4000. mhop_num = hr_dev->caps.eqe_hop_num;
  4001. buf_chk_sz = 1 << (hr_dev->caps.eqe_buf_pg_sz + PAGE_SHIFT);
  4002. bt_chk_sz = 1 << (hr_dev->caps.eqe_ba_pg_sz + PAGE_SHIFT);
  4003. /* hop_num = 0 */
  4004. if (mhop_num == HNS_ROCE_HOP_NUM_0) {
  4005. dma_free_coherent(dev, (unsigned int)(eq->entries *
  4006. eq->eqe_size), eq->bt_l0, eq->l0_dma);
  4007. return;
  4008. }
  4009. /* hop_num = 1 or hop = 2 */
  4010. dma_free_coherent(dev, bt_chk_sz, eq->bt_l0, eq->l0_dma);
  4011. if (mhop_num == 1) {
  4012. for (i = 0; i < eq->l0_last_num; i++) {
  4013. if (i == eq->l0_last_num - 1) {
  4014. eqe_alloc = i * (buf_chk_sz / eq->eqe_size);
  4015. size = (eq->entries - eqe_alloc) * eq->eqe_size;
  4016. dma_free_coherent(dev, size, eq->buf[i],
  4017. eq->buf_dma[i]);
  4018. break;
  4019. }
  4020. dma_free_coherent(dev, buf_chk_sz, eq->buf[i],
  4021. eq->buf_dma[i]);
  4022. }
  4023. } else if (mhop_num == 2) {
  4024. for (i = 0; i < eq->l0_last_num; i++) {
  4025. dma_free_coherent(dev, bt_chk_sz, eq->bt_l1[i],
  4026. eq->l1_dma[i]);
  4027. for (j = 0; j < bt_chk_sz / 8; j++) {
  4028. idx = i * (bt_chk_sz / 8) + j;
  4029. if ((i == eq->l0_last_num - 1)
  4030. && j == eq->l1_last_num - 1) {
  4031. eqe_alloc = (buf_chk_sz / eq->eqe_size)
  4032. * idx;
  4033. size = (eq->entries - eqe_alloc)
  4034. * eq->eqe_size;
  4035. dma_free_coherent(dev, size,
  4036. eq->buf[idx],
  4037. eq->buf_dma[idx]);
  4038. break;
  4039. }
  4040. dma_free_coherent(dev, buf_chk_sz, eq->buf[idx],
  4041. eq->buf_dma[idx]);
  4042. }
  4043. }
  4044. }
  4045. kfree(eq->buf_dma);
  4046. kfree(eq->buf);
  4047. kfree(eq->l1_dma);
  4048. kfree(eq->bt_l1);
  4049. eq->buf_dma = NULL;
  4050. eq->buf = NULL;
  4051. eq->l1_dma = NULL;
  4052. eq->bt_l1 = NULL;
  4053. }
  4054. static void hns_roce_v2_free_eq(struct hns_roce_dev *hr_dev,
  4055. struct hns_roce_eq *eq)
  4056. {
  4057. u32 buf_chk_sz;
  4058. buf_chk_sz = 1 << (eq->eqe_buf_pg_sz + PAGE_SHIFT);
  4059. if (hr_dev->caps.eqe_hop_num) {
  4060. hns_roce_mhop_free_eq(hr_dev, eq);
  4061. return;
  4062. }
  4063. if (eq->buf_list)
  4064. dma_free_coherent(hr_dev->dev, buf_chk_sz,
  4065. eq->buf_list->buf, eq->buf_list->map);
  4066. }
  4067. static void hns_roce_config_eqc(struct hns_roce_dev *hr_dev,
  4068. struct hns_roce_eq *eq,
  4069. void *mb_buf)
  4070. {
  4071. struct hns_roce_eq_context *eqc;
  4072. eqc = mb_buf;
  4073. memset(eqc, 0, sizeof(struct hns_roce_eq_context));
  4074. /* init eqc */
  4075. eq->doorbell = hr_dev->reg_base + ROCEE_VF_EQ_DB_CFG0_REG;
  4076. eq->hop_num = hr_dev->caps.eqe_hop_num;
  4077. eq->cons_index = 0;
  4078. eq->over_ignore = HNS_ROCE_V2_EQ_OVER_IGNORE_0;
  4079. eq->coalesce = HNS_ROCE_V2_EQ_COALESCE_0;
  4080. eq->arm_st = HNS_ROCE_V2_EQ_ALWAYS_ARMED;
  4081. eq->eqe_ba_pg_sz = hr_dev->caps.eqe_ba_pg_sz;
  4082. eq->eqe_buf_pg_sz = hr_dev->caps.eqe_buf_pg_sz;
  4083. eq->shift = ilog2((unsigned int)eq->entries);
  4084. if (!eq->hop_num)
  4085. eq->eqe_ba = eq->buf_list->map;
  4086. else
  4087. eq->eqe_ba = eq->l0_dma;
  4088. /* set eqc state */
  4089. roce_set_field(eqc->byte_4,
  4090. HNS_ROCE_EQC_EQ_ST_M,
  4091. HNS_ROCE_EQC_EQ_ST_S,
  4092. HNS_ROCE_V2_EQ_STATE_VALID);
  4093. /* set eqe hop num */
  4094. roce_set_field(eqc->byte_4,
  4095. HNS_ROCE_EQC_HOP_NUM_M,
  4096. HNS_ROCE_EQC_HOP_NUM_S, eq->hop_num);
  4097. /* set eqc over_ignore */
  4098. roce_set_field(eqc->byte_4,
  4099. HNS_ROCE_EQC_OVER_IGNORE_M,
  4100. HNS_ROCE_EQC_OVER_IGNORE_S, eq->over_ignore);
  4101. /* set eqc coalesce */
  4102. roce_set_field(eqc->byte_4,
  4103. HNS_ROCE_EQC_COALESCE_M,
  4104. HNS_ROCE_EQC_COALESCE_S, eq->coalesce);
  4105. /* set eqc arm_state */
  4106. roce_set_field(eqc->byte_4,
  4107. HNS_ROCE_EQC_ARM_ST_M,
  4108. HNS_ROCE_EQC_ARM_ST_S, eq->arm_st);
  4109. /* set eqn */
  4110. roce_set_field(eqc->byte_4,
  4111. HNS_ROCE_EQC_EQN_M,
  4112. HNS_ROCE_EQC_EQN_S, eq->eqn);
  4113. /* set eqe_cnt */
  4114. roce_set_field(eqc->byte_4,
  4115. HNS_ROCE_EQC_EQE_CNT_M,
  4116. HNS_ROCE_EQC_EQE_CNT_S,
  4117. HNS_ROCE_EQ_INIT_EQE_CNT);
  4118. /* set eqe_ba_pg_sz */
  4119. roce_set_field(eqc->byte_8,
  4120. HNS_ROCE_EQC_BA_PG_SZ_M,
  4121. HNS_ROCE_EQC_BA_PG_SZ_S,
  4122. eq->eqe_ba_pg_sz + PG_SHIFT_OFFSET);
  4123. /* set eqe_buf_pg_sz */
  4124. roce_set_field(eqc->byte_8,
  4125. HNS_ROCE_EQC_BUF_PG_SZ_M,
  4126. HNS_ROCE_EQC_BUF_PG_SZ_S,
  4127. eq->eqe_buf_pg_sz + PG_SHIFT_OFFSET);
  4128. /* set eq_producer_idx */
  4129. roce_set_field(eqc->byte_8,
  4130. HNS_ROCE_EQC_PROD_INDX_M,
  4131. HNS_ROCE_EQC_PROD_INDX_S,
  4132. HNS_ROCE_EQ_INIT_PROD_IDX);
  4133. /* set eq_max_cnt */
  4134. roce_set_field(eqc->byte_12,
  4135. HNS_ROCE_EQC_MAX_CNT_M,
  4136. HNS_ROCE_EQC_MAX_CNT_S, eq->eq_max_cnt);
  4137. /* set eq_period */
  4138. roce_set_field(eqc->byte_12,
  4139. HNS_ROCE_EQC_PERIOD_M,
  4140. HNS_ROCE_EQC_PERIOD_S, eq->eq_period);
  4141. /* set eqe_report_timer */
  4142. roce_set_field(eqc->eqe_report_timer,
  4143. HNS_ROCE_EQC_REPORT_TIMER_M,
  4144. HNS_ROCE_EQC_REPORT_TIMER_S,
  4145. HNS_ROCE_EQ_INIT_REPORT_TIMER);
  4146. /* set eqe_ba [34:3] */
  4147. roce_set_field(eqc->eqe_ba0,
  4148. HNS_ROCE_EQC_EQE_BA_L_M,
  4149. HNS_ROCE_EQC_EQE_BA_L_S, eq->eqe_ba >> 3);
  4150. /* set eqe_ba [64:35] */
  4151. roce_set_field(eqc->eqe_ba1,
  4152. HNS_ROCE_EQC_EQE_BA_H_M,
  4153. HNS_ROCE_EQC_EQE_BA_H_S, eq->eqe_ba >> 35);
  4154. /* set eq shift */
  4155. roce_set_field(eqc->byte_28,
  4156. HNS_ROCE_EQC_SHIFT_M,
  4157. HNS_ROCE_EQC_SHIFT_S, eq->shift);
  4158. /* set eq MSI_IDX */
  4159. roce_set_field(eqc->byte_28,
  4160. HNS_ROCE_EQC_MSI_INDX_M,
  4161. HNS_ROCE_EQC_MSI_INDX_S,
  4162. HNS_ROCE_EQ_INIT_MSI_IDX);
  4163. /* set cur_eqe_ba [27:12] */
  4164. roce_set_field(eqc->byte_28,
  4165. HNS_ROCE_EQC_CUR_EQE_BA_L_M,
  4166. HNS_ROCE_EQC_CUR_EQE_BA_L_S, eq->cur_eqe_ba >> 12);
  4167. /* set cur_eqe_ba [59:28] */
  4168. roce_set_field(eqc->byte_32,
  4169. HNS_ROCE_EQC_CUR_EQE_BA_M_M,
  4170. HNS_ROCE_EQC_CUR_EQE_BA_M_S, eq->cur_eqe_ba >> 28);
  4171. /* set cur_eqe_ba [63:60] */
  4172. roce_set_field(eqc->byte_36,
  4173. HNS_ROCE_EQC_CUR_EQE_BA_H_M,
  4174. HNS_ROCE_EQC_CUR_EQE_BA_H_S, eq->cur_eqe_ba >> 60);
  4175. /* set eq consumer idx */
  4176. roce_set_field(eqc->byte_36,
  4177. HNS_ROCE_EQC_CONS_INDX_M,
  4178. HNS_ROCE_EQC_CONS_INDX_S,
  4179. HNS_ROCE_EQ_INIT_CONS_IDX);
  4180. /* set nex_eqe_ba[43:12] */
  4181. roce_set_field(eqc->nxt_eqe_ba0,
  4182. HNS_ROCE_EQC_NXT_EQE_BA_L_M,
  4183. HNS_ROCE_EQC_NXT_EQE_BA_L_S, eq->nxt_eqe_ba >> 12);
  4184. /* set nex_eqe_ba[63:44] */
  4185. roce_set_field(eqc->nxt_eqe_ba1,
  4186. HNS_ROCE_EQC_NXT_EQE_BA_H_M,
  4187. HNS_ROCE_EQC_NXT_EQE_BA_H_S, eq->nxt_eqe_ba >> 44);
  4188. }
  4189. static int hns_roce_mhop_alloc_eq(struct hns_roce_dev *hr_dev,
  4190. struct hns_roce_eq *eq)
  4191. {
  4192. struct device *dev = hr_dev->dev;
  4193. int eq_alloc_done = 0;
  4194. int eq_buf_cnt = 0;
  4195. int eqe_alloc;
  4196. u32 buf_chk_sz;
  4197. u32 bt_chk_sz;
  4198. u32 mhop_num;
  4199. u64 size;
  4200. u64 idx;
  4201. int ba_num;
  4202. int bt_num;
  4203. int record_i;
  4204. int record_j;
  4205. int i = 0;
  4206. int j = 0;
  4207. mhop_num = hr_dev->caps.eqe_hop_num;
  4208. buf_chk_sz = 1 << (hr_dev->caps.eqe_buf_pg_sz + PAGE_SHIFT);
  4209. bt_chk_sz = 1 << (hr_dev->caps.eqe_ba_pg_sz + PAGE_SHIFT);
  4210. ba_num = (PAGE_ALIGN(eq->entries * eq->eqe_size) + buf_chk_sz - 1)
  4211. / buf_chk_sz;
  4212. bt_num = (ba_num + bt_chk_sz / 8 - 1) / (bt_chk_sz / 8);
  4213. /* hop_num = 0 */
  4214. if (mhop_num == HNS_ROCE_HOP_NUM_0) {
  4215. if (eq->entries > buf_chk_sz / eq->eqe_size) {
  4216. dev_err(dev, "eq entries %d is larger than buf_pg_sz!",
  4217. eq->entries);
  4218. return -EINVAL;
  4219. }
  4220. eq->bt_l0 = dma_alloc_coherent(dev, eq->entries * eq->eqe_size,
  4221. &(eq->l0_dma), GFP_KERNEL);
  4222. if (!eq->bt_l0)
  4223. return -ENOMEM;
  4224. eq->cur_eqe_ba = eq->l0_dma;
  4225. eq->nxt_eqe_ba = 0;
  4226. memset(eq->bt_l0, 0, eq->entries * eq->eqe_size);
  4227. return 0;
  4228. }
  4229. eq->buf_dma = kcalloc(ba_num, sizeof(*eq->buf_dma), GFP_KERNEL);
  4230. if (!eq->buf_dma)
  4231. return -ENOMEM;
  4232. eq->buf = kcalloc(ba_num, sizeof(*eq->buf), GFP_KERNEL);
  4233. if (!eq->buf)
  4234. goto err_kcalloc_buf;
  4235. if (mhop_num == 2) {
  4236. eq->l1_dma = kcalloc(bt_num, sizeof(*eq->l1_dma), GFP_KERNEL);
  4237. if (!eq->l1_dma)
  4238. goto err_kcalloc_l1_dma;
  4239. eq->bt_l1 = kcalloc(bt_num, sizeof(*eq->bt_l1), GFP_KERNEL);
  4240. if (!eq->bt_l1)
  4241. goto err_kcalloc_bt_l1;
  4242. }
  4243. /* alloc L0 BT */
  4244. eq->bt_l0 = dma_alloc_coherent(dev, bt_chk_sz, &eq->l0_dma, GFP_KERNEL);
  4245. if (!eq->bt_l0)
  4246. goto err_dma_alloc_l0;
  4247. if (mhop_num == 1) {
  4248. if (ba_num > (bt_chk_sz / 8))
  4249. dev_err(dev, "ba_num %d is too large for 1 hop\n",
  4250. ba_num);
  4251. /* alloc buf */
  4252. for (i = 0; i < bt_chk_sz / 8; i++) {
  4253. if (eq_buf_cnt + 1 < ba_num) {
  4254. size = buf_chk_sz;
  4255. } else {
  4256. eqe_alloc = i * (buf_chk_sz / eq->eqe_size);
  4257. size = (eq->entries - eqe_alloc) * eq->eqe_size;
  4258. }
  4259. eq->buf[i] = dma_alloc_coherent(dev, size,
  4260. &(eq->buf_dma[i]),
  4261. GFP_KERNEL);
  4262. if (!eq->buf[i])
  4263. goto err_dma_alloc_buf;
  4264. memset(eq->buf[i], 0, size);
  4265. *(eq->bt_l0 + i) = eq->buf_dma[i];
  4266. eq_buf_cnt++;
  4267. if (eq_buf_cnt >= ba_num)
  4268. break;
  4269. }
  4270. eq->cur_eqe_ba = eq->buf_dma[0];
  4271. eq->nxt_eqe_ba = eq->buf_dma[1];
  4272. } else if (mhop_num == 2) {
  4273. /* alloc L1 BT and buf */
  4274. for (i = 0; i < bt_chk_sz / 8; i++) {
  4275. eq->bt_l1[i] = dma_alloc_coherent(dev, bt_chk_sz,
  4276. &(eq->l1_dma[i]),
  4277. GFP_KERNEL);
  4278. if (!eq->bt_l1[i])
  4279. goto err_dma_alloc_l1;
  4280. *(eq->bt_l0 + i) = eq->l1_dma[i];
  4281. for (j = 0; j < bt_chk_sz / 8; j++) {
  4282. idx = i * bt_chk_sz / 8 + j;
  4283. if (eq_buf_cnt + 1 < ba_num) {
  4284. size = buf_chk_sz;
  4285. } else {
  4286. eqe_alloc = (buf_chk_sz / eq->eqe_size)
  4287. * idx;
  4288. size = (eq->entries - eqe_alloc)
  4289. * eq->eqe_size;
  4290. }
  4291. eq->buf[idx] = dma_alloc_coherent(dev, size,
  4292. &(eq->buf_dma[idx]),
  4293. GFP_KERNEL);
  4294. if (!eq->buf[idx])
  4295. goto err_dma_alloc_buf;
  4296. memset(eq->buf[idx], 0, size);
  4297. *(eq->bt_l1[i] + j) = eq->buf_dma[idx];
  4298. eq_buf_cnt++;
  4299. if (eq_buf_cnt >= ba_num) {
  4300. eq_alloc_done = 1;
  4301. break;
  4302. }
  4303. }
  4304. if (eq_alloc_done)
  4305. break;
  4306. }
  4307. eq->cur_eqe_ba = eq->buf_dma[0];
  4308. eq->nxt_eqe_ba = eq->buf_dma[1];
  4309. }
  4310. eq->l0_last_num = i + 1;
  4311. if (mhop_num == 2)
  4312. eq->l1_last_num = j + 1;
  4313. return 0;
  4314. err_dma_alloc_l1:
  4315. dma_free_coherent(dev, bt_chk_sz, eq->bt_l0, eq->l0_dma);
  4316. eq->bt_l0 = NULL;
  4317. eq->l0_dma = 0;
  4318. for (i -= 1; i >= 0; i--) {
  4319. dma_free_coherent(dev, bt_chk_sz, eq->bt_l1[i],
  4320. eq->l1_dma[i]);
  4321. for (j = 0; j < bt_chk_sz / 8; j++) {
  4322. idx = i * bt_chk_sz / 8 + j;
  4323. dma_free_coherent(dev, buf_chk_sz, eq->buf[idx],
  4324. eq->buf_dma[idx]);
  4325. }
  4326. }
  4327. goto err_dma_alloc_l0;
  4328. err_dma_alloc_buf:
  4329. dma_free_coherent(dev, bt_chk_sz, eq->bt_l0, eq->l0_dma);
  4330. eq->bt_l0 = NULL;
  4331. eq->l0_dma = 0;
  4332. if (mhop_num == 1)
  4333. for (i -= 1; i >= 0; i--)
  4334. dma_free_coherent(dev, buf_chk_sz, eq->buf[i],
  4335. eq->buf_dma[i]);
  4336. else if (mhop_num == 2) {
  4337. record_i = i;
  4338. record_j = j;
  4339. for (; i >= 0; i--) {
  4340. dma_free_coherent(dev, bt_chk_sz, eq->bt_l1[i],
  4341. eq->l1_dma[i]);
  4342. for (j = 0; j < bt_chk_sz / 8; j++) {
  4343. if (i == record_i && j >= record_j)
  4344. break;
  4345. idx = i * bt_chk_sz / 8 + j;
  4346. dma_free_coherent(dev, buf_chk_sz,
  4347. eq->buf[idx],
  4348. eq->buf_dma[idx]);
  4349. }
  4350. }
  4351. }
  4352. err_dma_alloc_l0:
  4353. kfree(eq->bt_l1);
  4354. eq->bt_l1 = NULL;
  4355. err_kcalloc_bt_l1:
  4356. kfree(eq->l1_dma);
  4357. eq->l1_dma = NULL;
  4358. err_kcalloc_l1_dma:
  4359. kfree(eq->buf);
  4360. eq->buf = NULL;
  4361. err_kcalloc_buf:
  4362. kfree(eq->buf_dma);
  4363. eq->buf_dma = NULL;
  4364. return -ENOMEM;
  4365. }
  4366. static int hns_roce_v2_create_eq(struct hns_roce_dev *hr_dev,
  4367. struct hns_roce_eq *eq,
  4368. unsigned int eq_cmd)
  4369. {
  4370. struct device *dev = hr_dev->dev;
  4371. struct hns_roce_cmd_mailbox *mailbox;
  4372. u32 buf_chk_sz = 0;
  4373. int ret;
  4374. /* Allocate mailbox memory */
  4375. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  4376. if (IS_ERR(mailbox))
  4377. return PTR_ERR(mailbox);
  4378. if (!hr_dev->caps.eqe_hop_num) {
  4379. buf_chk_sz = 1 << (hr_dev->caps.eqe_buf_pg_sz + PAGE_SHIFT);
  4380. eq->buf_list = kzalloc(sizeof(struct hns_roce_buf_list),
  4381. GFP_KERNEL);
  4382. if (!eq->buf_list) {
  4383. ret = -ENOMEM;
  4384. goto free_cmd_mbox;
  4385. }
  4386. eq->buf_list->buf = dma_alloc_coherent(dev, buf_chk_sz,
  4387. &(eq->buf_list->map),
  4388. GFP_KERNEL);
  4389. if (!eq->buf_list->buf) {
  4390. ret = -ENOMEM;
  4391. goto err_alloc_buf;
  4392. }
  4393. memset(eq->buf_list->buf, 0, buf_chk_sz);
  4394. } else {
  4395. ret = hns_roce_mhop_alloc_eq(hr_dev, eq);
  4396. if (ret) {
  4397. ret = -ENOMEM;
  4398. goto free_cmd_mbox;
  4399. }
  4400. }
  4401. hns_roce_config_eqc(hr_dev, eq, mailbox->buf);
  4402. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, eq->eqn, 0,
  4403. eq_cmd, HNS_ROCE_CMD_TIMEOUT_MSECS);
  4404. if (ret) {
  4405. dev_err(dev, "[mailbox cmd] create eqc failed.\n");
  4406. goto err_cmd_mbox;
  4407. }
  4408. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  4409. return 0;
  4410. err_cmd_mbox:
  4411. if (!hr_dev->caps.eqe_hop_num)
  4412. dma_free_coherent(dev, buf_chk_sz, eq->buf_list->buf,
  4413. eq->buf_list->map);
  4414. else {
  4415. hns_roce_mhop_free_eq(hr_dev, eq);
  4416. goto free_cmd_mbox;
  4417. }
  4418. err_alloc_buf:
  4419. kfree(eq->buf_list);
  4420. free_cmd_mbox:
  4421. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  4422. return ret;
  4423. }
  4424. static int hns_roce_v2_init_eq_table(struct hns_roce_dev *hr_dev)
  4425. {
  4426. struct hns_roce_eq_table *eq_table = &hr_dev->eq_table;
  4427. struct device *dev = hr_dev->dev;
  4428. struct hns_roce_eq *eq;
  4429. unsigned int eq_cmd;
  4430. int irq_num;
  4431. int eq_num;
  4432. int other_num;
  4433. int comp_num;
  4434. int aeq_num;
  4435. int i, j, k;
  4436. int ret;
  4437. other_num = hr_dev->caps.num_other_vectors;
  4438. comp_num = hr_dev->caps.num_comp_vectors;
  4439. aeq_num = hr_dev->caps.num_aeq_vectors;
  4440. eq_num = comp_num + aeq_num;
  4441. irq_num = eq_num + other_num;
  4442. eq_table->eq = kcalloc(eq_num, sizeof(*eq_table->eq), GFP_KERNEL);
  4443. if (!eq_table->eq)
  4444. return -ENOMEM;
  4445. for (i = 0; i < irq_num; i++) {
  4446. hr_dev->irq_names[i] = kzalloc(HNS_ROCE_INT_NAME_LEN,
  4447. GFP_KERNEL);
  4448. if (!hr_dev->irq_names[i]) {
  4449. ret = -ENOMEM;
  4450. goto err_failed_kzalloc;
  4451. }
  4452. }
  4453. /* create eq */
  4454. for (j = 0; j < eq_num; j++) {
  4455. eq = &eq_table->eq[j];
  4456. eq->hr_dev = hr_dev;
  4457. eq->eqn = j;
  4458. if (j < comp_num) {
  4459. /* CEQ */
  4460. eq_cmd = HNS_ROCE_CMD_CREATE_CEQC;
  4461. eq->type_flag = HNS_ROCE_CEQ;
  4462. eq->entries = hr_dev->caps.ceqe_depth;
  4463. eq->eqe_size = HNS_ROCE_CEQ_ENTRY_SIZE;
  4464. eq->irq = hr_dev->irq[j + other_num + aeq_num];
  4465. eq->eq_max_cnt = HNS_ROCE_CEQ_DEFAULT_BURST_NUM;
  4466. eq->eq_period = HNS_ROCE_CEQ_DEFAULT_INTERVAL;
  4467. } else {
  4468. /* AEQ */
  4469. eq_cmd = HNS_ROCE_CMD_CREATE_AEQC;
  4470. eq->type_flag = HNS_ROCE_AEQ;
  4471. eq->entries = hr_dev->caps.aeqe_depth;
  4472. eq->eqe_size = HNS_ROCE_AEQ_ENTRY_SIZE;
  4473. eq->irq = hr_dev->irq[j - comp_num + other_num];
  4474. eq->eq_max_cnt = HNS_ROCE_AEQ_DEFAULT_BURST_NUM;
  4475. eq->eq_period = HNS_ROCE_AEQ_DEFAULT_INTERVAL;
  4476. }
  4477. ret = hns_roce_v2_create_eq(hr_dev, eq, eq_cmd);
  4478. if (ret) {
  4479. dev_err(dev, "eq create failed.\n");
  4480. goto err_create_eq_fail;
  4481. }
  4482. }
  4483. /* enable irq */
  4484. hns_roce_v2_int_mask_enable(hr_dev, eq_num, EQ_ENABLE);
  4485. /* irq contains: abnormal + AEQ + CEQ*/
  4486. for (k = 0; k < irq_num; k++)
  4487. if (k < other_num)
  4488. snprintf((char *)hr_dev->irq_names[k],
  4489. HNS_ROCE_INT_NAME_LEN, "hns-abn-%d", k);
  4490. else if (k < (other_num + aeq_num))
  4491. snprintf((char *)hr_dev->irq_names[k],
  4492. HNS_ROCE_INT_NAME_LEN, "hns-aeq-%d",
  4493. k - other_num);
  4494. else
  4495. snprintf((char *)hr_dev->irq_names[k],
  4496. HNS_ROCE_INT_NAME_LEN, "hns-ceq-%d",
  4497. k - other_num - aeq_num);
  4498. for (k = 0; k < irq_num; k++) {
  4499. if (k < other_num)
  4500. ret = request_irq(hr_dev->irq[k],
  4501. hns_roce_v2_msix_interrupt_abn,
  4502. 0, hr_dev->irq_names[k], hr_dev);
  4503. else if (k < (other_num + comp_num))
  4504. ret = request_irq(eq_table->eq[k - other_num].irq,
  4505. hns_roce_v2_msix_interrupt_eq,
  4506. 0, hr_dev->irq_names[k + aeq_num],
  4507. &eq_table->eq[k - other_num]);
  4508. else
  4509. ret = request_irq(eq_table->eq[k - other_num].irq,
  4510. hns_roce_v2_msix_interrupt_eq,
  4511. 0, hr_dev->irq_names[k - comp_num],
  4512. &eq_table->eq[k - other_num]);
  4513. if (ret) {
  4514. dev_err(dev, "Request irq error!\n");
  4515. goto err_request_irq_fail;
  4516. }
  4517. }
  4518. hr_dev->irq_workq =
  4519. create_singlethread_workqueue("hns_roce_irq_workqueue");
  4520. if (!hr_dev->irq_workq) {
  4521. dev_err(dev, "Create irq workqueue failed!\n");
  4522. ret = -ENOMEM;
  4523. goto err_request_irq_fail;
  4524. }
  4525. return 0;
  4526. err_request_irq_fail:
  4527. for (k -= 1; k >= 0; k--)
  4528. if (k < other_num)
  4529. free_irq(hr_dev->irq[k], hr_dev);
  4530. else
  4531. free_irq(eq_table->eq[k - other_num].irq,
  4532. &eq_table->eq[k - other_num]);
  4533. err_create_eq_fail:
  4534. for (j -= 1; j >= 0; j--)
  4535. hns_roce_v2_free_eq(hr_dev, &eq_table->eq[j]);
  4536. err_failed_kzalloc:
  4537. for (i -= 1; i >= 0; i--)
  4538. kfree(hr_dev->irq_names[i]);
  4539. kfree(eq_table->eq);
  4540. return ret;
  4541. }
  4542. static void hns_roce_v2_cleanup_eq_table(struct hns_roce_dev *hr_dev)
  4543. {
  4544. struct hns_roce_eq_table *eq_table = &hr_dev->eq_table;
  4545. int irq_num;
  4546. int eq_num;
  4547. int i;
  4548. eq_num = hr_dev->caps.num_comp_vectors + hr_dev->caps.num_aeq_vectors;
  4549. irq_num = eq_num + hr_dev->caps.num_other_vectors;
  4550. /* Disable irq */
  4551. hns_roce_v2_int_mask_enable(hr_dev, eq_num, EQ_DISABLE);
  4552. for (i = 0; i < hr_dev->caps.num_other_vectors; i++)
  4553. free_irq(hr_dev->irq[i], hr_dev);
  4554. for (i = 0; i < eq_num; i++) {
  4555. hns_roce_v2_destroy_eqc(hr_dev, i);
  4556. free_irq(eq_table->eq[i].irq, &eq_table->eq[i]);
  4557. hns_roce_v2_free_eq(hr_dev, &eq_table->eq[i]);
  4558. }
  4559. for (i = 0; i < irq_num; i++)
  4560. kfree(hr_dev->irq_names[i]);
  4561. kfree(eq_table->eq);
  4562. flush_workqueue(hr_dev->irq_workq);
  4563. destroy_workqueue(hr_dev->irq_workq);
  4564. }
  4565. static const struct hns_roce_hw hns_roce_hw_v2 = {
  4566. .cmq_init = hns_roce_v2_cmq_init,
  4567. .cmq_exit = hns_roce_v2_cmq_exit,
  4568. .hw_profile = hns_roce_v2_profile,
  4569. .hw_init = hns_roce_v2_init,
  4570. .hw_exit = hns_roce_v2_exit,
  4571. .post_mbox = hns_roce_v2_post_mbox,
  4572. .chk_mbox = hns_roce_v2_chk_mbox,
  4573. .set_gid = hns_roce_v2_set_gid,
  4574. .set_mac = hns_roce_v2_set_mac,
  4575. .write_mtpt = hns_roce_v2_write_mtpt,
  4576. .rereg_write_mtpt = hns_roce_v2_rereg_write_mtpt,
  4577. .frmr_write_mtpt = hns_roce_v2_frmr_write_mtpt,
  4578. .mw_write_mtpt = hns_roce_v2_mw_write_mtpt,
  4579. .write_cqc = hns_roce_v2_write_cqc,
  4580. .set_hem = hns_roce_v2_set_hem,
  4581. .clear_hem = hns_roce_v2_clear_hem,
  4582. .modify_qp = hns_roce_v2_modify_qp,
  4583. .query_qp = hns_roce_v2_query_qp,
  4584. .destroy_qp = hns_roce_v2_destroy_qp,
  4585. .modify_cq = hns_roce_v2_modify_cq,
  4586. .post_send = hns_roce_v2_post_send,
  4587. .post_recv = hns_roce_v2_post_recv,
  4588. .req_notify_cq = hns_roce_v2_req_notify_cq,
  4589. .poll_cq = hns_roce_v2_poll_cq,
  4590. .init_eq = hns_roce_v2_init_eq_table,
  4591. .cleanup_eq = hns_roce_v2_cleanup_eq_table,
  4592. };
  4593. static const struct pci_device_id hns_roce_hw_v2_pci_tbl[] = {
  4594. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA), 0},
  4595. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA_MACSEC), 0},
  4596. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_50GE_RDMA), 0},
  4597. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_50GE_RDMA_MACSEC), 0},
  4598. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_100G_RDMA_MACSEC), 0},
  4599. /* required last entry */
  4600. {0, }
  4601. };
  4602. MODULE_DEVICE_TABLE(pci, hns_roce_hw_v2_pci_tbl);
  4603. static int hns_roce_hw_v2_get_cfg(struct hns_roce_dev *hr_dev,
  4604. struct hnae3_handle *handle)
  4605. {
  4606. const struct pci_device_id *id;
  4607. int i;
  4608. id = pci_match_id(hns_roce_hw_v2_pci_tbl, hr_dev->pci_dev);
  4609. if (!id) {
  4610. dev_err(hr_dev->dev, "device is not compatible!\n");
  4611. return -ENXIO;
  4612. }
  4613. hr_dev->hw = &hns_roce_hw_v2;
  4614. hr_dev->sdb_offset = ROCEE_DB_SQ_L_0_REG;
  4615. hr_dev->odb_offset = hr_dev->sdb_offset;
  4616. /* Get info from NIC driver. */
  4617. hr_dev->reg_base = handle->rinfo.roce_io_base;
  4618. hr_dev->caps.num_ports = 1;
  4619. hr_dev->iboe.netdevs[0] = handle->rinfo.netdev;
  4620. hr_dev->iboe.phy_port[0] = 0;
  4621. addrconf_addr_eui48((u8 *)&hr_dev->ib_dev.node_guid,
  4622. hr_dev->iboe.netdevs[0]->dev_addr);
  4623. for (i = 0; i < HNS_ROCE_V2_MAX_IRQ_NUM; i++)
  4624. hr_dev->irq[i] = pci_irq_vector(handle->pdev,
  4625. i + handle->rinfo.base_vector);
  4626. /* cmd issue mode: 0 is poll, 1 is event */
  4627. hr_dev->cmd_mod = 1;
  4628. hr_dev->loop_idc = 0;
  4629. return 0;
  4630. }
  4631. static int hns_roce_hw_v2_init_instance(struct hnae3_handle *handle)
  4632. {
  4633. struct hns_roce_dev *hr_dev;
  4634. int ret;
  4635. hr_dev = (struct hns_roce_dev *)ib_alloc_device(sizeof(*hr_dev));
  4636. if (!hr_dev)
  4637. return -ENOMEM;
  4638. hr_dev->priv = kzalloc(sizeof(struct hns_roce_v2_priv), GFP_KERNEL);
  4639. if (!hr_dev->priv) {
  4640. ret = -ENOMEM;
  4641. goto error_failed_kzalloc;
  4642. }
  4643. hr_dev->pci_dev = handle->pdev;
  4644. hr_dev->dev = &handle->pdev->dev;
  4645. handle->priv = hr_dev;
  4646. ret = hns_roce_hw_v2_get_cfg(hr_dev, handle);
  4647. if (ret) {
  4648. dev_err(hr_dev->dev, "Get Configuration failed!\n");
  4649. goto error_failed_get_cfg;
  4650. }
  4651. ret = hns_roce_init(hr_dev);
  4652. if (ret) {
  4653. dev_err(hr_dev->dev, "RoCE Engine init failed!\n");
  4654. goto error_failed_get_cfg;
  4655. }
  4656. return 0;
  4657. error_failed_get_cfg:
  4658. kfree(hr_dev->priv);
  4659. error_failed_kzalloc:
  4660. ib_dealloc_device(&hr_dev->ib_dev);
  4661. return ret;
  4662. }
  4663. static void hns_roce_hw_v2_uninit_instance(struct hnae3_handle *handle,
  4664. bool reset)
  4665. {
  4666. struct hns_roce_dev *hr_dev = (struct hns_roce_dev *)handle->priv;
  4667. if (!hr_dev)
  4668. return;
  4669. hns_roce_exit(hr_dev);
  4670. kfree(hr_dev->priv);
  4671. ib_dealloc_device(&hr_dev->ib_dev);
  4672. }
  4673. static int hns_roce_hw_v2_reset_notify_down(struct hnae3_handle *handle)
  4674. {
  4675. struct hns_roce_dev *hr_dev = (struct hns_roce_dev *)handle->priv;
  4676. struct ib_event event;
  4677. if (!hr_dev) {
  4678. dev_err(&handle->pdev->dev,
  4679. "Input parameter handle->priv is NULL!\n");
  4680. return -EINVAL;
  4681. }
  4682. hr_dev->active = false;
  4683. hr_dev->is_reset = true;
  4684. event.event = IB_EVENT_DEVICE_FATAL;
  4685. event.device = &hr_dev->ib_dev;
  4686. event.element.port_num = 1;
  4687. ib_dispatch_event(&event);
  4688. return 0;
  4689. }
  4690. static int hns_roce_hw_v2_reset_notify_init(struct hnae3_handle *handle)
  4691. {
  4692. int ret;
  4693. ret = hns_roce_hw_v2_init_instance(handle);
  4694. if (ret) {
  4695. /* when reset notify type is HNAE3_INIT_CLIENT In reset notify
  4696. * callback function, RoCE Engine reinitialize. If RoCE reinit
  4697. * failed, we should inform NIC driver.
  4698. */
  4699. handle->priv = NULL;
  4700. dev_err(&handle->pdev->dev,
  4701. "In reset process RoCE reinit failed %d.\n", ret);
  4702. }
  4703. return ret;
  4704. }
  4705. static int hns_roce_hw_v2_reset_notify_uninit(struct hnae3_handle *handle)
  4706. {
  4707. msleep(100);
  4708. hns_roce_hw_v2_uninit_instance(handle, false);
  4709. return 0;
  4710. }
  4711. static int hns_roce_hw_v2_reset_notify(struct hnae3_handle *handle,
  4712. enum hnae3_reset_notify_type type)
  4713. {
  4714. int ret = 0;
  4715. switch (type) {
  4716. case HNAE3_DOWN_CLIENT:
  4717. ret = hns_roce_hw_v2_reset_notify_down(handle);
  4718. break;
  4719. case HNAE3_INIT_CLIENT:
  4720. ret = hns_roce_hw_v2_reset_notify_init(handle);
  4721. break;
  4722. case HNAE3_UNINIT_CLIENT:
  4723. ret = hns_roce_hw_v2_reset_notify_uninit(handle);
  4724. break;
  4725. default:
  4726. break;
  4727. }
  4728. return ret;
  4729. }
  4730. static const struct hnae3_client_ops hns_roce_hw_v2_ops = {
  4731. .init_instance = hns_roce_hw_v2_init_instance,
  4732. .uninit_instance = hns_roce_hw_v2_uninit_instance,
  4733. .reset_notify = hns_roce_hw_v2_reset_notify,
  4734. };
  4735. static struct hnae3_client hns_roce_hw_v2_client = {
  4736. .name = "hns_roce_hw_v2",
  4737. .type = HNAE3_CLIENT_ROCE,
  4738. .ops = &hns_roce_hw_v2_ops,
  4739. };
  4740. static int __init hns_roce_hw_v2_init(void)
  4741. {
  4742. return hnae3_register_client(&hns_roce_hw_v2_client);
  4743. }
  4744. static void __exit hns_roce_hw_v2_exit(void)
  4745. {
  4746. hnae3_unregister_client(&hns_roce_hw_v2_client);
  4747. }
  4748. module_init(hns_roce_hw_v2_init);
  4749. module_exit(hns_roce_hw_v2_exit);
  4750. MODULE_LICENSE("Dual BSD/GPL");
  4751. MODULE_AUTHOR("Wei Hu <xavier.huwei@huawei.com>");
  4752. MODULE_AUTHOR("Lijun Ou <oulijun@huawei.com>");
  4753. MODULE_AUTHOR("Shaobo Xu <xushaobo2@huawei.com>");
  4754. MODULE_DESCRIPTION("Hisilicon Hip08 Family RoCE Driver");