i2c-stm32f7.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for STMicroelectronics STM32F7 I2C controller
  4. *
  5. * This I2C controller is described in the STM32F75xxx and STM32F74xxx Soc
  6. * reference manual.
  7. * Please see below a link to the documentation:
  8. * http://www.st.com/resource/en/reference_manual/dm00124865.pdf
  9. *
  10. * Copyright (C) M'boumba Cedric Madianga 2017
  11. * Copyright (C) STMicroelectronics 2017
  12. * Author: M'boumba Cedric Madianga <cedric.madianga@gmail.com>
  13. *
  14. * This driver is based on i2c-stm32f4.c
  15. *
  16. */
  17. #include <linux/clk.h>
  18. #include <linux/delay.h>
  19. #include <linux/err.h>
  20. #include <linux/i2c.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/io.h>
  23. #include <linux/iopoll.h>
  24. #include <linux/module.h>
  25. #include <linux/of.h>
  26. #include <linux/of_address.h>
  27. #include <linux/of_irq.h>
  28. #include <linux/of_platform.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/reset.h>
  31. #include <linux/slab.h>
  32. #include "i2c-stm32.h"
  33. /* STM32F7 I2C registers */
  34. #define STM32F7_I2C_CR1 0x00
  35. #define STM32F7_I2C_CR2 0x04
  36. #define STM32F7_I2C_OAR1 0x08
  37. #define STM32F7_I2C_OAR2 0x0C
  38. #define STM32F7_I2C_PECR 0x20
  39. #define STM32F7_I2C_TIMINGR 0x10
  40. #define STM32F7_I2C_ISR 0x18
  41. #define STM32F7_I2C_ICR 0x1C
  42. #define STM32F7_I2C_RXDR 0x24
  43. #define STM32F7_I2C_TXDR 0x28
  44. /* STM32F7 I2C control 1 */
  45. #define STM32F7_I2C_CR1_PECEN BIT(23)
  46. #define STM32F7_I2C_CR1_SBC BIT(16)
  47. #define STM32F7_I2C_CR1_RXDMAEN BIT(15)
  48. #define STM32F7_I2C_CR1_TXDMAEN BIT(14)
  49. #define STM32F7_I2C_CR1_ANFOFF BIT(12)
  50. #define STM32F7_I2C_CR1_ERRIE BIT(7)
  51. #define STM32F7_I2C_CR1_TCIE BIT(6)
  52. #define STM32F7_I2C_CR1_STOPIE BIT(5)
  53. #define STM32F7_I2C_CR1_NACKIE BIT(4)
  54. #define STM32F7_I2C_CR1_ADDRIE BIT(3)
  55. #define STM32F7_I2C_CR1_RXIE BIT(2)
  56. #define STM32F7_I2C_CR1_TXIE BIT(1)
  57. #define STM32F7_I2C_CR1_PE BIT(0)
  58. #define STM32F7_I2C_ALL_IRQ_MASK (STM32F7_I2C_CR1_ERRIE \
  59. | STM32F7_I2C_CR1_TCIE \
  60. | STM32F7_I2C_CR1_STOPIE \
  61. | STM32F7_I2C_CR1_NACKIE \
  62. | STM32F7_I2C_CR1_RXIE \
  63. | STM32F7_I2C_CR1_TXIE)
  64. #define STM32F7_I2C_XFER_IRQ_MASK (STM32F7_I2C_CR1_TCIE \
  65. | STM32F7_I2C_CR1_STOPIE \
  66. | STM32F7_I2C_CR1_NACKIE \
  67. | STM32F7_I2C_CR1_RXIE \
  68. | STM32F7_I2C_CR1_TXIE)
  69. /* STM32F7 I2C control 2 */
  70. #define STM32F7_I2C_CR2_PECBYTE BIT(26)
  71. #define STM32F7_I2C_CR2_RELOAD BIT(24)
  72. #define STM32F7_I2C_CR2_NBYTES_MASK GENMASK(23, 16)
  73. #define STM32F7_I2C_CR2_NBYTES(n) (((n) & 0xff) << 16)
  74. #define STM32F7_I2C_CR2_NACK BIT(15)
  75. #define STM32F7_I2C_CR2_STOP BIT(14)
  76. #define STM32F7_I2C_CR2_START BIT(13)
  77. #define STM32F7_I2C_CR2_HEAD10R BIT(12)
  78. #define STM32F7_I2C_CR2_ADD10 BIT(11)
  79. #define STM32F7_I2C_CR2_RD_WRN BIT(10)
  80. #define STM32F7_I2C_CR2_SADD10_MASK GENMASK(9, 0)
  81. #define STM32F7_I2C_CR2_SADD10(n) (((n) & \
  82. STM32F7_I2C_CR2_SADD10_MASK))
  83. #define STM32F7_I2C_CR2_SADD7_MASK GENMASK(7, 1)
  84. #define STM32F7_I2C_CR2_SADD7(n) (((n) & 0x7f) << 1)
  85. /* STM32F7 I2C Own Address 1 */
  86. #define STM32F7_I2C_OAR1_OA1EN BIT(15)
  87. #define STM32F7_I2C_OAR1_OA1MODE BIT(10)
  88. #define STM32F7_I2C_OAR1_OA1_10_MASK GENMASK(9, 0)
  89. #define STM32F7_I2C_OAR1_OA1_10(n) (((n) & \
  90. STM32F7_I2C_OAR1_OA1_10_MASK))
  91. #define STM32F7_I2C_OAR1_OA1_7_MASK GENMASK(7, 1)
  92. #define STM32F7_I2C_OAR1_OA1_7(n) (((n) & 0x7f) << 1)
  93. #define STM32F7_I2C_OAR1_MASK (STM32F7_I2C_OAR1_OA1_7_MASK \
  94. | STM32F7_I2C_OAR1_OA1_10_MASK \
  95. | STM32F7_I2C_OAR1_OA1EN \
  96. | STM32F7_I2C_OAR1_OA1MODE)
  97. /* STM32F7 I2C Own Address 2 */
  98. #define STM32F7_I2C_OAR2_OA2EN BIT(15)
  99. #define STM32F7_I2C_OAR2_OA2MSK_MASK GENMASK(10, 8)
  100. #define STM32F7_I2C_OAR2_OA2MSK(n) (((n) & 0x7) << 8)
  101. #define STM32F7_I2C_OAR2_OA2_7_MASK GENMASK(7, 1)
  102. #define STM32F7_I2C_OAR2_OA2_7(n) (((n) & 0x7f) << 1)
  103. #define STM32F7_I2C_OAR2_MASK (STM32F7_I2C_OAR2_OA2MSK_MASK \
  104. | STM32F7_I2C_OAR2_OA2_7_MASK \
  105. | STM32F7_I2C_OAR2_OA2EN)
  106. /* STM32F7 I2C Interrupt Status */
  107. #define STM32F7_I2C_ISR_ADDCODE_MASK GENMASK(23, 17)
  108. #define STM32F7_I2C_ISR_ADDCODE_GET(n) \
  109. (((n) & STM32F7_I2C_ISR_ADDCODE_MASK) >> 17)
  110. #define STM32F7_I2C_ISR_DIR BIT(16)
  111. #define STM32F7_I2C_ISR_BUSY BIT(15)
  112. #define STM32F7_I2C_ISR_PECERR BIT(11)
  113. #define STM32F7_I2C_ISR_ARLO BIT(9)
  114. #define STM32F7_I2C_ISR_BERR BIT(8)
  115. #define STM32F7_I2C_ISR_TCR BIT(7)
  116. #define STM32F7_I2C_ISR_TC BIT(6)
  117. #define STM32F7_I2C_ISR_STOPF BIT(5)
  118. #define STM32F7_I2C_ISR_NACKF BIT(4)
  119. #define STM32F7_I2C_ISR_ADDR BIT(3)
  120. #define STM32F7_I2C_ISR_RXNE BIT(2)
  121. #define STM32F7_I2C_ISR_TXIS BIT(1)
  122. #define STM32F7_I2C_ISR_TXE BIT(0)
  123. /* STM32F7 I2C Interrupt Clear */
  124. #define STM32F7_I2C_ICR_PECCF BIT(11)
  125. #define STM32F7_I2C_ICR_ARLOCF BIT(9)
  126. #define STM32F7_I2C_ICR_BERRCF BIT(8)
  127. #define STM32F7_I2C_ICR_STOPCF BIT(5)
  128. #define STM32F7_I2C_ICR_NACKCF BIT(4)
  129. #define STM32F7_I2C_ICR_ADDRCF BIT(3)
  130. /* STM32F7 I2C Timing */
  131. #define STM32F7_I2C_TIMINGR_PRESC(n) (((n) & 0xf) << 28)
  132. #define STM32F7_I2C_TIMINGR_SCLDEL(n) (((n) & 0xf) << 20)
  133. #define STM32F7_I2C_TIMINGR_SDADEL(n) (((n) & 0xf) << 16)
  134. #define STM32F7_I2C_TIMINGR_SCLH(n) (((n) & 0xff) << 8)
  135. #define STM32F7_I2C_TIMINGR_SCLL(n) ((n) & 0xff)
  136. #define STM32F7_I2C_MAX_LEN 0xff
  137. #define STM32F7_I2C_DMA_LEN_MIN 0x16
  138. #define STM32F7_I2C_MAX_SLAVE 0x2
  139. #define STM32F7_I2C_DNF_DEFAULT 0
  140. #define STM32F7_I2C_DNF_MAX 16
  141. #define STM32F7_I2C_ANALOG_FILTER_ENABLE 1
  142. #define STM32F7_I2C_ANALOG_FILTER_DELAY_MIN 50 /* ns */
  143. #define STM32F7_I2C_ANALOG_FILTER_DELAY_MAX 260 /* ns */
  144. #define STM32F7_I2C_RISE_TIME_DEFAULT 25 /* ns */
  145. #define STM32F7_I2C_FALL_TIME_DEFAULT 10 /* ns */
  146. #define STM32F7_PRESC_MAX BIT(4)
  147. #define STM32F7_SCLDEL_MAX BIT(4)
  148. #define STM32F7_SDADEL_MAX BIT(4)
  149. #define STM32F7_SCLH_MAX BIT(8)
  150. #define STM32F7_SCLL_MAX BIT(8)
  151. /**
  152. * struct stm32f7_i2c_spec - private i2c specification timing
  153. * @rate: I2C bus speed (Hz)
  154. * @rate_min: 80% of I2C bus speed (Hz)
  155. * @rate_max: 100% of I2C bus speed (Hz)
  156. * @fall_max: Max fall time of both SDA and SCL signals (ns)
  157. * @rise_max: Max rise time of both SDA and SCL signals (ns)
  158. * @hddat_min: Min data hold time (ns)
  159. * @vddat_max: Max data valid time (ns)
  160. * @sudat_min: Min data setup time (ns)
  161. * @l_min: Min low period of the SCL clock (ns)
  162. * @h_min: Min high period of the SCL clock (ns)
  163. */
  164. struct stm32f7_i2c_spec {
  165. u32 rate;
  166. u32 rate_min;
  167. u32 rate_max;
  168. u32 fall_max;
  169. u32 rise_max;
  170. u32 hddat_min;
  171. u32 vddat_max;
  172. u32 sudat_min;
  173. u32 l_min;
  174. u32 h_min;
  175. };
  176. /**
  177. * struct stm32f7_i2c_setup - private I2C timing setup parameters
  178. * @speed: I2C speed mode (standard, Fast Plus)
  179. * @speed_freq: I2C speed frequency (Hz)
  180. * @clock_src: I2C clock source frequency (Hz)
  181. * @rise_time: Rise time (ns)
  182. * @fall_time: Fall time (ns)
  183. * @dnf: Digital filter coefficient (0-16)
  184. * @analog_filter: Analog filter delay (On/Off)
  185. */
  186. struct stm32f7_i2c_setup {
  187. enum stm32_i2c_speed speed;
  188. u32 speed_freq;
  189. u32 clock_src;
  190. u32 rise_time;
  191. u32 fall_time;
  192. u8 dnf;
  193. bool analog_filter;
  194. };
  195. /**
  196. * struct stm32f7_i2c_timings - private I2C output parameters
  197. * @node: List entry
  198. * @presc: Prescaler value
  199. * @scldel: Data setup time
  200. * @sdadel: Data hold time
  201. * @sclh: SCL high period (master mode)
  202. * @scll: SCL low period (master mode)
  203. */
  204. struct stm32f7_i2c_timings {
  205. struct list_head node;
  206. u8 presc;
  207. u8 scldel;
  208. u8 sdadel;
  209. u8 sclh;
  210. u8 scll;
  211. };
  212. /**
  213. * struct stm32f7_i2c_msg - client specific data
  214. * @addr: 8-bit or 10-bit slave addr, including r/w bit
  215. * @count: number of bytes to be transferred
  216. * @buf: data buffer
  217. * @result: result of the transfer
  218. * @stop: last I2C msg to be sent, i.e. STOP to be generated
  219. * @smbus: boolean to know if the I2C IP is used in SMBus mode
  220. * @size: type of SMBus protocol
  221. * @read_write: direction of SMBus protocol
  222. * SMBus block read and SMBus block write - block read process call protocols
  223. * @smbus_buf: buffer to be used for SMBus protocol transfer. It will
  224. * contain a maximum of 32 bytes of data + byte command + byte count + PEC
  225. * This buffer has to be 32-bit aligned to be compliant with memory address
  226. * register in DMA mode.
  227. */
  228. struct stm32f7_i2c_msg {
  229. u16 addr;
  230. u32 count;
  231. u8 *buf;
  232. int result;
  233. bool stop;
  234. bool smbus;
  235. int size;
  236. char read_write;
  237. u8 smbus_buf[I2C_SMBUS_BLOCK_MAX + 3] __aligned(4);
  238. };
  239. /**
  240. * struct stm32f7_i2c_dev - private data of the controller
  241. * @adap: I2C adapter for this controller
  242. * @dev: device for this controller
  243. * @base: virtual memory area
  244. * @complete: completion of I2C message
  245. * @clk: hw i2c clock
  246. * @speed: I2C clock frequency of the controller. Standard, Fast or Fast+
  247. * @msg: Pointer to data to be written
  248. * @msg_num: number of I2C messages to be executed
  249. * @msg_id: message identifiant
  250. * @f7_msg: customized i2c msg for driver usage
  251. * @setup: I2C timing input setup
  252. * @timing: I2C computed timings
  253. * @slave: list of slave devices registered on the I2C bus
  254. * @slave_running: slave device currently used
  255. * @slave_dir: transfer direction for the current slave device
  256. * @master_mode: boolean to know in which mode the I2C is running (master or
  257. * slave)
  258. * @dma: dma data
  259. * @use_dma: boolean to know if dma is used in the current transfer
  260. */
  261. struct stm32f7_i2c_dev {
  262. struct i2c_adapter adap;
  263. struct device *dev;
  264. void __iomem *base;
  265. struct completion complete;
  266. struct clk *clk;
  267. int speed;
  268. struct i2c_msg *msg;
  269. unsigned int msg_num;
  270. unsigned int msg_id;
  271. struct stm32f7_i2c_msg f7_msg;
  272. struct stm32f7_i2c_setup setup;
  273. struct stm32f7_i2c_timings timing;
  274. struct i2c_client *slave[STM32F7_I2C_MAX_SLAVE];
  275. struct i2c_client *slave_running;
  276. u32 slave_dir;
  277. bool master_mode;
  278. struct stm32_i2c_dma *dma;
  279. bool use_dma;
  280. };
  281. /**
  282. * All these values are coming from I2C Specification, Version 6.0, 4th of
  283. * April 2014.
  284. *
  285. * Table10. Characteristics of the SDA and SCL bus lines for Standard, Fast,
  286. * and Fast-mode Plus I2C-bus devices
  287. */
  288. static struct stm32f7_i2c_spec i2c_specs[] = {
  289. [STM32_I2C_SPEED_STANDARD] = {
  290. .rate = 100000,
  291. .rate_min = 80000,
  292. .rate_max = 100000,
  293. .fall_max = 300,
  294. .rise_max = 1000,
  295. .hddat_min = 0,
  296. .vddat_max = 3450,
  297. .sudat_min = 250,
  298. .l_min = 4700,
  299. .h_min = 4000,
  300. },
  301. [STM32_I2C_SPEED_FAST] = {
  302. .rate = 400000,
  303. .rate_min = 320000,
  304. .rate_max = 400000,
  305. .fall_max = 300,
  306. .rise_max = 300,
  307. .hddat_min = 0,
  308. .vddat_max = 900,
  309. .sudat_min = 100,
  310. .l_min = 1300,
  311. .h_min = 600,
  312. },
  313. [STM32_I2C_SPEED_FAST_PLUS] = {
  314. .rate = 1000000,
  315. .rate_min = 800000,
  316. .rate_max = 1000000,
  317. .fall_max = 100,
  318. .rise_max = 120,
  319. .hddat_min = 0,
  320. .vddat_max = 450,
  321. .sudat_min = 50,
  322. .l_min = 500,
  323. .h_min = 260,
  324. },
  325. };
  326. static const struct stm32f7_i2c_setup stm32f7_setup = {
  327. .rise_time = STM32F7_I2C_RISE_TIME_DEFAULT,
  328. .fall_time = STM32F7_I2C_FALL_TIME_DEFAULT,
  329. .dnf = STM32F7_I2C_DNF_DEFAULT,
  330. .analog_filter = STM32F7_I2C_ANALOG_FILTER_ENABLE,
  331. };
  332. static inline void stm32f7_i2c_set_bits(void __iomem *reg, u32 mask)
  333. {
  334. writel_relaxed(readl_relaxed(reg) | mask, reg);
  335. }
  336. static inline void stm32f7_i2c_clr_bits(void __iomem *reg, u32 mask)
  337. {
  338. writel_relaxed(readl_relaxed(reg) & ~mask, reg);
  339. }
  340. static void stm32f7_i2c_disable_irq(struct stm32f7_i2c_dev *i2c_dev, u32 mask)
  341. {
  342. stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1, mask);
  343. }
  344. static int stm32f7_i2c_compute_timing(struct stm32f7_i2c_dev *i2c_dev,
  345. struct stm32f7_i2c_setup *setup,
  346. struct stm32f7_i2c_timings *output)
  347. {
  348. u32 p_prev = STM32F7_PRESC_MAX;
  349. u32 i2cclk = DIV_ROUND_CLOSEST(NSEC_PER_SEC,
  350. setup->clock_src);
  351. u32 i2cbus = DIV_ROUND_CLOSEST(NSEC_PER_SEC,
  352. setup->speed_freq);
  353. u32 clk_error_prev = i2cbus;
  354. u32 tsync;
  355. u32 af_delay_min, af_delay_max;
  356. u32 dnf_delay;
  357. u32 clk_min, clk_max;
  358. int sdadel_min, sdadel_max;
  359. int scldel_min;
  360. struct stm32f7_i2c_timings *v, *_v, *s;
  361. struct list_head solutions;
  362. u16 p, l, a, h;
  363. int ret = 0;
  364. if (setup->speed >= STM32_I2C_SPEED_END) {
  365. dev_err(i2c_dev->dev, "speed out of bound {%d/%d}\n",
  366. setup->speed, STM32_I2C_SPEED_END - 1);
  367. return -EINVAL;
  368. }
  369. if ((setup->rise_time > i2c_specs[setup->speed].rise_max) ||
  370. (setup->fall_time > i2c_specs[setup->speed].fall_max)) {
  371. dev_err(i2c_dev->dev,
  372. "timings out of bound Rise{%d>%d}/Fall{%d>%d}\n",
  373. setup->rise_time, i2c_specs[setup->speed].rise_max,
  374. setup->fall_time, i2c_specs[setup->speed].fall_max);
  375. return -EINVAL;
  376. }
  377. if (setup->dnf > STM32F7_I2C_DNF_MAX) {
  378. dev_err(i2c_dev->dev,
  379. "DNF out of bound %d/%d\n",
  380. setup->dnf, STM32F7_I2C_DNF_MAX);
  381. return -EINVAL;
  382. }
  383. if (setup->speed_freq > i2c_specs[setup->speed].rate) {
  384. dev_err(i2c_dev->dev, "ERROR: Freq {%d/%d}\n",
  385. setup->speed_freq, i2c_specs[setup->speed].rate);
  386. return -EINVAL;
  387. }
  388. /* Analog and Digital Filters */
  389. af_delay_min =
  390. (setup->analog_filter ?
  391. STM32F7_I2C_ANALOG_FILTER_DELAY_MIN : 0);
  392. af_delay_max =
  393. (setup->analog_filter ?
  394. STM32F7_I2C_ANALOG_FILTER_DELAY_MAX : 0);
  395. dnf_delay = setup->dnf * i2cclk;
  396. sdadel_min = setup->fall_time - i2c_specs[setup->speed].hddat_min -
  397. af_delay_min - (setup->dnf + 3) * i2cclk;
  398. sdadel_max = i2c_specs[setup->speed].vddat_max - setup->rise_time -
  399. af_delay_max - (setup->dnf + 4) * i2cclk;
  400. scldel_min = setup->rise_time + i2c_specs[setup->speed].sudat_min;
  401. if (sdadel_min < 0)
  402. sdadel_min = 0;
  403. if (sdadel_max < 0)
  404. sdadel_max = 0;
  405. dev_dbg(i2c_dev->dev, "SDADEL(min/max): %i/%i, SCLDEL(Min): %i\n",
  406. sdadel_min, sdadel_max, scldel_min);
  407. INIT_LIST_HEAD(&solutions);
  408. /* Compute possible values for PRESC, SCLDEL and SDADEL */
  409. for (p = 0; p < STM32F7_PRESC_MAX; p++) {
  410. for (l = 0; l < STM32F7_SCLDEL_MAX; l++) {
  411. u32 scldel = (l + 1) * (p + 1) * i2cclk;
  412. if (scldel < scldel_min)
  413. continue;
  414. for (a = 0; a < STM32F7_SDADEL_MAX; a++) {
  415. u32 sdadel = (a * (p + 1) + 1) * i2cclk;
  416. if (((sdadel >= sdadel_min) &&
  417. (sdadel <= sdadel_max)) &&
  418. (p != p_prev)) {
  419. v = kmalloc(sizeof(*v), GFP_KERNEL);
  420. if (!v) {
  421. ret = -ENOMEM;
  422. goto exit;
  423. }
  424. v->presc = p;
  425. v->scldel = l;
  426. v->sdadel = a;
  427. p_prev = p;
  428. list_add_tail(&v->node,
  429. &solutions);
  430. }
  431. }
  432. }
  433. }
  434. if (list_empty(&solutions)) {
  435. dev_err(i2c_dev->dev, "no Prescaler solution\n");
  436. ret = -EPERM;
  437. goto exit;
  438. }
  439. tsync = af_delay_min + dnf_delay + (2 * i2cclk);
  440. s = NULL;
  441. clk_max = NSEC_PER_SEC / i2c_specs[setup->speed].rate_min;
  442. clk_min = NSEC_PER_SEC / i2c_specs[setup->speed].rate_max;
  443. /*
  444. * Among Prescaler possibilities discovered above figures out SCL Low
  445. * and High Period. Provided:
  446. * - SCL Low Period has to be higher than SCL Clock Low Period
  447. * defined by I2C Specification. I2C Clock has to be lower than
  448. * (SCL Low Period - Analog/Digital filters) / 4.
  449. * - SCL High Period has to be lower than SCL Clock High Period
  450. * defined by I2C Specification
  451. * - I2C Clock has to be lower than SCL High Period
  452. */
  453. list_for_each_entry(v, &solutions, node) {
  454. u32 prescaler = (v->presc + 1) * i2cclk;
  455. for (l = 0; l < STM32F7_SCLL_MAX; l++) {
  456. u32 tscl_l = (l + 1) * prescaler + tsync;
  457. if ((tscl_l < i2c_specs[setup->speed].l_min) ||
  458. (i2cclk >=
  459. ((tscl_l - af_delay_min - dnf_delay) / 4))) {
  460. continue;
  461. }
  462. for (h = 0; h < STM32F7_SCLH_MAX; h++) {
  463. u32 tscl_h = (h + 1) * prescaler + tsync;
  464. u32 tscl = tscl_l + tscl_h +
  465. setup->rise_time + setup->fall_time;
  466. if ((tscl >= clk_min) && (tscl <= clk_max) &&
  467. (tscl_h >= i2c_specs[setup->speed].h_min) &&
  468. (i2cclk < tscl_h)) {
  469. int clk_error = tscl - i2cbus;
  470. if (clk_error < 0)
  471. clk_error = -clk_error;
  472. if (clk_error < clk_error_prev) {
  473. clk_error_prev = clk_error;
  474. v->scll = l;
  475. v->sclh = h;
  476. s = v;
  477. }
  478. }
  479. }
  480. }
  481. }
  482. if (!s) {
  483. dev_err(i2c_dev->dev, "no solution at all\n");
  484. ret = -EPERM;
  485. goto exit;
  486. }
  487. output->presc = s->presc;
  488. output->scldel = s->scldel;
  489. output->sdadel = s->sdadel;
  490. output->scll = s->scll;
  491. output->sclh = s->sclh;
  492. dev_dbg(i2c_dev->dev,
  493. "Presc: %i, scldel: %i, sdadel: %i, scll: %i, sclh: %i\n",
  494. output->presc,
  495. output->scldel, output->sdadel,
  496. output->scll, output->sclh);
  497. exit:
  498. /* Release list and memory */
  499. list_for_each_entry_safe(v, _v, &solutions, node) {
  500. list_del(&v->node);
  501. kfree(v);
  502. }
  503. return ret;
  504. }
  505. static int stm32f7_i2c_setup_timing(struct stm32f7_i2c_dev *i2c_dev,
  506. struct stm32f7_i2c_setup *setup)
  507. {
  508. int ret = 0;
  509. setup->speed = i2c_dev->speed;
  510. setup->speed_freq = i2c_specs[setup->speed].rate;
  511. setup->clock_src = clk_get_rate(i2c_dev->clk);
  512. if (!setup->clock_src) {
  513. dev_err(i2c_dev->dev, "clock rate is 0\n");
  514. return -EINVAL;
  515. }
  516. do {
  517. ret = stm32f7_i2c_compute_timing(i2c_dev, setup,
  518. &i2c_dev->timing);
  519. if (ret) {
  520. dev_err(i2c_dev->dev,
  521. "failed to compute I2C timings.\n");
  522. if (i2c_dev->speed > STM32_I2C_SPEED_STANDARD) {
  523. i2c_dev->speed--;
  524. setup->speed = i2c_dev->speed;
  525. setup->speed_freq =
  526. i2c_specs[setup->speed].rate;
  527. dev_warn(i2c_dev->dev,
  528. "downgrade I2C Speed Freq to (%i)\n",
  529. i2c_specs[setup->speed].rate);
  530. } else {
  531. break;
  532. }
  533. }
  534. } while (ret);
  535. if (ret) {
  536. dev_err(i2c_dev->dev, "Impossible to compute I2C timings.\n");
  537. return ret;
  538. }
  539. dev_dbg(i2c_dev->dev, "I2C Speed(%i), Freq(%i), Clk Source(%i)\n",
  540. setup->speed, setup->speed_freq, setup->clock_src);
  541. dev_dbg(i2c_dev->dev, "I2C Rise(%i) and Fall(%i) Time\n",
  542. setup->rise_time, setup->fall_time);
  543. dev_dbg(i2c_dev->dev, "I2C Analog Filter(%s), DNF(%i)\n",
  544. (setup->analog_filter ? "On" : "Off"), setup->dnf);
  545. return 0;
  546. }
  547. static void stm32f7_i2c_disable_dma_req(struct stm32f7_i2c_dev *i2c_dev)
  548. {
  549. void __iomem *base = i2c_dev->base;
  550. u32 mask = STM32F7_I2C_CR1_RXDMAEN | STM32F7_I2C_CR1_TXDMAEN;
  551. stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR1, mask);
  552. }
  553. static void stm32f7_i2c_dma_callback(void *arg)
  554. {
  555. struct stm32f7_i2c_dev *i2c_dev = (struct stm32f7_i2c_dev *)arg;
  556. struct stm32_i2c_dma *dma = i2c_dev->dma;
  557. struct device *dev = dma->chan_using->device->dev;
  558. stm32f7_i2c_disable_dma_req(i2c_dev);
  559. dma_unmap_single(dev, dma->dma_buf, dma->dma_len, dma->dma_data_dir);
  560. complete(&dma->dma_complete);
  561. }
  562. static void stm32f7_i2c_hw_config(struct stm32f7_i2c_dev *i2c_dev)
  563. {
  564. struct stm32f7_i2c_timings *t = &i2c_dev->timing;
  565. u32 timing = 0;
  566. /* Timing settings */
  567. timing |= STM32F7_I2C_TIMINGR_PRESC(t->presc);
  568. timing |= STM32F7_I2C_TIMINGR_SCLDEL(t->scldel);
  569. timing |= STM32F7_I2C_TIMINGR_SDADEL(t->sdadel);
  570. timing |= STM32F7_I2C_TIMINGR_SCLH(t->sclh);
  571. timing |= STM32F7_I2C_TIMINGR_SCLL(t->scll);
  572. writel_relaxed(timing, i2c_dev->base + STM32F7_I2C_TIMINGR);
  573. /* Enable I2C */
  574. if (i2c_dev->setup.analog_filter)
  575. stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1,
  576. STM32F7_I2C_CR1_ANFOFF);
  577. else
  578. stm32f7_i2c_set_bits(i2c_dev->base + STM32F7_I2C_CR1,
  579. STM32F7_I2C_CR1_ANFOFF);
  580. stm32f7_i2c_set_bits(i2c_dev->base + STM32F7_I2C_CR1,
  581. STM32F7_I2C_CR1_PE);
  582. }
  583. static void stm32f7_i2c_write_tx_data(struct stm32f7_i2c_dev *i2c_dev)
  584. {
  585. struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
  586. void __iomem *base = i2c_dev->base;
  587. if (f7_msg->count) {
  588. writeb_relaxed(*f7_msg->buf++, base + STM32F7_I2C_TXDR);
  589. f7_msg->count--;
  590. }
  591. }
  592. static void stm32f7_i2c_read_rx_data(struct stm32f7_i2c_dev *i2c_dev)
  593. {
  594. struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
  595. void __iomem *base = i2c_dev->base;
  596. if (f7_msg->count) {
  597. *f7_msg->buf++ = readb_relaxed(base + STM32F7_I2C_RXDR);
  598. f7_msg->count--;
  599. } else {
  600. /* Flush RX buffer has no data is expected */
  601. readb_relaxed(base + STM32F7_I2C_RXDR);
  602. }
  603. }
  604. static void stm32f7_i2c_reload(struct stm32f7_i2c_dev *i2c_dev)
  605. {
  606. struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
  607. u32 cr2;
  608. if (i2c_dev->use_dma)
  609. f7_msg->count -= STM32F7_I2C_MAX_LEN;
  610. cr2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR2);
  611. cr2 &= ~STM32F7_I2C_CR2_NBYTES_MASK;
  612. if (f7_msg->count > STM32F7_I2C_MAX_LEN) {
  613. cr2 |= STM32F7_I2C_CR2_NBYTES(STM32F7_I2C_MAX_LEN);
  614. } else {
  615. cr2 &= ~STM32F7_I2C_CR2_RELOAD;
  616. cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
  617. }
  618. writel_relaxed(cr2, i2c_dev->base + STM32F7_I2C_CR2);
  619. }
  620. static void stm32f7_i2c_smbus_reload(struct stm32f7_i2c_dev *i2c_dev)
  621. {
  622. struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
  623. u32 cr2;
  624. u8 *val;
  625. /*
  626. * For I2C_SMBUS_BLOCK_DATA && I2C_SMBUS_BLOCK_PROC_CALL, the first
  627. * data received inform us how many data will follow.
  628. */
  629. stm32f7_i2c_read_rx_data(i2c_dev);
  630. /*
  631. * Update NBYTES with the value read to continue the transfer
  632. */
  633. val = f7_msg->buf - sizeof(u8);
  634. f7_msg->count = *val;
  635. cr2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR2);
  636. cr2 &= ~(STM32F7_I2C_CR2_NBYTES_MASK | STM32F7_I2C_CR2_RELOAD);
  637. cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
  638. writel_relaxed(cr2, i2c_dev->base + STM32F7_I2C_CR2);
  639. }
  640. static int stm32f7_i2c_release_bus(struct i2c_adapter *i2c_adap)
  641. {
  642. struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(i2c_adap);
  643. dev_info(i2c_dev->dev, "Trying to recover bus\n");
  644. stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1,
  645. STM32F7_I2C_CR1_PE);
  646. stm32f7_i2c_hw_config(i2c_dev);
  647. return 0;
  648. }
  649. static int stm32f7_i2c_wait_free_bus(struct stm32f7_i2c_dev *i2c_dev)
  650. {
  651. u32 status;
  652. int ret;
  653. ret = readl_relaxed_poll_timeout(i2c_dev->base + STM32F7_I2C_ISR,
  654. status,
  655. !(status & STM32F7_I2C_ISR_BUSY),
  656. 10, 1000);
  657. if (!ret)
  658. return 0;
  659. dev_info(i2c_dev->dev, "bus busy\n");
  660. ret = stm32f7_i2c_release_bus(&i2c_dev->adap);
  661. if (ret) {
  662. dev_err(i2c_dev->dev, "Failed to recover the bus (%d)\n", ret);
  663. return ret;
  664. }
  665. return -EBUSY;
  666. }
  667. static void stm32f7_i2c_xfer_msg(struct stm32f7_i2c_dev *i2c_dev,
  668. struct i2c_msg *msg)
  669. {
  670. struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
  671. void __iomem *base = i2c_dev->base;
  672. u32 cr1, cr2;
  673. int ret;
  674. f7_msg->addr = msg->addr;
  675. f7_msg->buf = msg->buf;
  676. f7_msg->count = msg->len;
  677. f7_msg->result = 0;
  678. f7_msg->stop = (i2c_dev->msg_id >= i2c_dev->msg_num - 1);
  679. reinit_completion(&i2c_dev->complete);
  680. cr1 = readl_relaxed(base + STM32F7_I2C_CR1);
  681. cr2 = readl_relaxed(base + STM32F7_I2C_CR2);
  682. /* Set transfer direction */
  683. cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
  684. if (msg->flags & I2C_M_RD)
  685. cr2 |= STM32F7_I2C_CR2_RD_WRN;
  686. /* Set slave address */
  687. cr2 &= ~(STM32F7_I2C_CR2_HEAD10R | STM32F7_I2C_CR2_ADD10);
  688. if (msg->flags & I2C_M_TEN) {
  689. cr2 &= ~STM32F7_I2C_CR2_SADD10_MASK;
  690. cr2 |= STM32F7_I2C_CR2_SADD10(f7_msg->addr);
  691. cr2 |= STM32F7_I2C_CR2_ADD10;
  692. } else {
  693. cr2 &= ~STM32F7_I2C_CR2_SADD7_MASK;
  694. cr2 |= STM32F7_I2C_CR2_SADD7(f7_msg->addr);
  695. }
  696. /* Set nb bytes to transfer and reload if needed */
  697. cr2 &= ~(STM32F7_I2C_CR2_NBYTES_MASK | STM32F7_I2C_CR2_RELOAD);
  698. if (f7_msg->count > STM32F7_I2C_MAX_LEN) {
  699. cr2 |= STM32F7_I2C_CR2_NBYTES(STM32F7_I2C_MAX_LEN);
  700. cr2 |= STM32F7_I2C_CR2_RELOAD;
  701. } else {
  702. cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
  703. }
  704. /* Enable NACK, STOP, error and transfer complete interrupts */
  705. cr1 |= STM32F7_I2C_CR1_ERRIE | STM32F7_I2C_CR1_TCIE |
  706. STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE;
  707. /* Clear DMA req and TX/RX interrupt */
  708. cr1 &= ~(STM32F7_I2C_CR1_RXIE | STM32F7_I2C_CR1_TXIE |
  709. STM32F7_I2C_CR1_RXDMAEN | STM32F7_I2C_CR1_TXDMAEN);
  710. /* Configure DMA or enable RX/TX interrupt */
  711. i2c_dev->use_dma = false;
  712. if (i2c_dev->dma && f7_msg->count >= STM32F7_I2C_DMA_LEN_MIN) {
  713. ret = stm32_i2c_prep_dma_xfer(i2c_dev->dev, i2c_dev->dma,
  714. msg->flags & I2C_M_RD,
  715. f7_msg->count, f7_msg->buf,
  716. stm32f7_i2c_dma_callback,
  717. i2c_dev);
  718. if (!ret)
  719. i2c_dev->use_dma = true;
  720. else
  721. dev_warn(i2c_dev->dev, "can't use DMA\n");
  722. }
  723. if (!i2c_dev->use_dma) {
  724. if (msg->flags & I2C_M_RD)
  725. cr1 |= STM32F7_I2C_CR1_RXIE;
  726. else
  727. cr1 |= STM32F7_I2C_CR1_TXIE;
  728. } else {
  729. if (msg->flags & I2C_M_RD)
  730. cr1 |= STM32F7_I2C_CR1_RXDMAEN;
  731. else
  732. cr1 |= STM32F7_I2C_CR1_TXDMAEN;
  733. }
  734. /* Configure Start/Repeated Start */
  735. cr2 |= STM32F7_I2C_CR2_START;
  736. i2c_dev->master_mode = true;
  737. /* Write configurations registers */
  738. writel_relaxed(cr1, base + STM32F7_I2C_CR1);
  739. writel_relaxed(cr2, base + STM32F7_I2C_CR2);
  740. }
  741. static int stm32f7_i2c_smbus_xfer_msg(struct stm32f7_i2c_dev *i2c_dev,
  742. unsigned short flags, u8 command,
  743. union i2c_smbus_data *data)
  744. {
  745. struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
  746. struct device *dev = i2c_dev->dev;
  747. void __iomem *base = i2c_dev->base;
  748. u32 cr1, cr2;
  749. int i, ret;
  750. f7_msg->result = 0;
  751. reinit_completion(&i2c_dev->complete);
  752. cr2 = readl_relaxed(base + STM32F7_I2C_CR2);
  753. cr1 = readl_relaxed(base + STM32F7_I2C_CR1);
  754. /* Set transfer direction */
  755. cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
  756. if (f7_msg->read_write)
  757. cr2 |= STM32F7_I2C_CR2_RD_WRN;
  758. /* Set slave address */
  759. cr2 &= ~(STM32F7_I2C_CR2_ADD10 | STM32F7_I2C_CR2_SADD7_MASK);
  760. cr2 |= STM32F7_I2C_CR2_SADD7(f7_msg->addr);
  761. f7_msg->smbus_buf[0] = command;
  762. switch (f7_msg->size) {
  763. case I2C_SMBUS_QUICK:
  764. f7_msg->stop = true;
  765. f7_msg->count = 0;
  766. break;
  767. case I2C_SMBUS_BYTE:
  768. f7_msg->stop = true;
  769. f7_msg->count = 1;
  770. break;
  771. case I2C_SMBUS_BYTE_DATA:
  772. if (f7_msg->read_write) {
  773. f7_msg->stop = false;
  774. f7_msg->count = 1;
  775. cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
  776. } else {
  777. f7_msg->stop = true;
  778. f7_msg->count = 2;
  779. f7_msg->smbus_buf[1] = data->byte;
  780. }
  781. break;
  782. case I2C_SMBUS_WORD_DATA:
  783. if (f7_msg->read_write) {
  784. f7_msg->stop = false;
  785. f7_msg->count = 1;
  786. cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
  787. } else {
  788. f7_msg->stop = true;
  789. f7_msg->count = 3;
  790. f7_msg->smbus_buf[1] = data->word & 0xff;
  791. f7_msg->smbus_buf[2] = data->word >> 8;
  792. }
  793. break;
  794. case I2C_SMBUS_BLOCK_DATA:
  795. if (f7_msg->read_write) {
  796. f7_msg->stop = false;
  797. f7_msg->count = 1;
  798. cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
  799. } else {
  800. f7_msg->stop = true;
  801. if (data->block[0] > I2C_SMBUS_BLOCK_MAX ||
  802. !data->block[0]) {
  803. dev_err(dev, "Invalid block write size %d\n",
  804. data->block[0]);
  805. return -EINVAL;
  806. }
  807. f7_msg->count = data->block[0] + 2;
  808. for (i = 1; i < f7_msg->count; i++)
  809. f7_msg->smbus_buf[i] = data->block[i - 1];
  810. }
  811. break;
  812. case I2C_SMBUS_PROC_CALL:
  813. f7_msg->stop = false;
  814. f7_msg->count = 3;
  815. f7_msg->smbus_buf[1] = data->word & 0xff;
  816. f7_msg->smbus_buf[2] = data->word >> 8;
  817. cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
  818. f7_msg->read_write = I2C_SMBUS_READ;
  819. break;
  820. case I2C_SMBUS_BLOCK_PROC_CALL:
  821. f7_msg->stop = false;
  822. if (data->block[0] > I2C_SMBUS_BLOCK_MAX - 1) {
  823. dev_err(dev, "Invalid block write size %d\n",
  824. data->block[0]);
  825. return -EINVAL;
  826. }
  827. f7_msg->count = data->block[0] + 2;
  828. for (i = 1; i < f7_msg->count; i++)
  829. f7_msg->smbus_buf[i] = data->block[i - 1];
  830. cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
  831. f7_msg->read_write = I2C_SMBUS_READ;
  832. break;
  833. default:
  834. dev_err(dev, "Unsupported smbus protocol %d\n", f7_msg->size);
  835. return -EOPNOTSUPP;
  836. }
  837. f7_msg->buf = f7_msg->smbus_buf;
  838. /* Configure PEC */
  839. if ((flags & I2C_CLIENT_PEC) && f7_msg->size != I2C_SMBUS_QUICK) {
  840. cr1 |= STM32F7_I2C_CR1_PECEN;
  841. cr2 |= STM32F7_I2C_CR2_PECBYTE;
  842. if (!f7_msg->read_write)
  843. f7_msg->count++;
  844. } else {
  845. cr1 &= ~STM32F7_I2C_CR1_PECEN;
  846. cr2 &= ~STM32F7_I2C_CR2_PECBYTE;
  847. }
  848. /* Set number of bytes to be transferred */
  849. cr2 &= ~(STM32F7_I2C_CR2_NBYTES_MASK | STM32F7_I2C_CR2_RELOAD);
  850. cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
  851. /* Enable NACK, STOP, error and transfer complete interrupts */
  852. cr1 |= STM32F7_I2C_CR1_ERRIE | STM32F7_I2C_CR1_TCIE |
  853. STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE;
  854. /* Clear DMA req and TX/RX interrupt */
  855. cr1 &= ~(STM32F7_I2C_CR1_RXIE | STM32F7_I2C_CR1_TXIE |
  856. STM32F7_I2C_CR1_RXDMAEN | STM32F7_I2C_CR1_TXDMAEN);
  857. /* Configure DMA or enable RX/TX interrupt */
  858. i2c_dev->use_dma = false;
  859. if (i2c_dev->dma && f7_msg->count >= STM32F7_I2C_DMA_LEN_MIN) {
  860. ret = stm32_i2c_prep_dma_xfer(i2c_dev->dev, i2c_dev->dma,
  861. cr2 & STM32F7_I2C_CR2_RD_WRN,
  862. f7_msg->count, f7_msg->buf,
  863. stm32f7_i2c_dma_callback,
  864. i2c_dev);
  865. if (!ret)
  866. i2c_dev->use_dma = true;
  867. else
  868. dev_warn(i2c_dev->dev, "can't use DMA\n");
  869. }
  870. if (!i2c_dev->use_dma) {
  871. if (cr2 & STM32F7_I2C_CR2_RD_WRN)
  872. cr1 |= STM32F7_I2C_CR1_RXIE;
  873. else
  874. cr1 |= STM32F7_I2C_CR1_TXIE;
  875. } else {
  876. if (cr2 & STM32F7_I2C_CR2_RD_WRN)
  877. cr1 |= STM32F7_I2C_CR1_RXDMAEN;
  878. else
  879. cr1 |= STM32F7_I2C_CR1_TXDMAEN;
  880. }
  881. /* Set Start bit */
  882. cr2 |= STM32F7_I2C_CR2_START;
  883. i2c_dev->master_mode = true;
  884. /* Write configurations registers */
  885. writel_relaxed(cr1, base + STM32F7_I2C_CR1);
  886. writel_relaxed(cr2, base + STM32F7_I2C_CR2);
  887. return 0;
  888. }
  889. static void stm32f7_i2c_smbus_rep_start(struct stm32f7_i2c_dev *i2c_dev)
  890. {
  891. struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
  892. void __iomem *base = i2c_dev->base;
  893. u32 cr1, cr2;
  894. int ret;
  895. cr2 = readl_relaxed(base + STM32F7_I2C_CR2);
  896. cr1 = readl_relaxed(base + STM32F7_I2C_CR1);
  897. /* Set transfer direction */
  898. cr2 |= STM32F7_I2C_CR2_RD_WRN;
  899. switch (f7_msg->size) {
  900. case I2C_SMBUS_BYTE_DATA:
  901. f7_msg->count = 1;
  902. break;
  903. case I2C_SMBUS_WORD_DATA:
  904. case I2C_SMBUS_PROC_CALL:
  905. f7_msg->count = 2;
  906. break;
  907. case I2C_SMBUS_BLOCK_DATA:
  908. case I2C_SMBUS_BLOCK_PROC_CALL:
  909. f7_msg->count = 1;
  910. cr2 |= STM32F7_I2C_CR2_RELOAD;
  911. break;
  912. }
  913. f7_msg->buf = f7_msg->smbus_buf;
  914. f7_msg->stop = true;
  915. /* Add one byte for PEC if needed */
  916. if (cr1 & STM32F7_I2C_CR1_PECEN)
  917. f7_msg->count++;
  918. /* Set number of bytes to be transferred */
  919. cr2 &= ~(STM32F7_I2C_CR2_NBYTES_MASK);
  920. cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
  921. /*
  922. * Configure RX/TX interrupt:
  923. */
  924. cr1 &= ~(STM32F7_I2C_CR1_RXIE | STM32F7_I2C_CR1_TXIE);
  925. cr1 |= STM32F7_I2C_CR1_RXIE;
  926. /*
  927. * Configure DMA or enable RX/TX interrupt:
  928. * For I2C_SMBUS_BLOCK_DATA and I2C_SMBUS_BLOCK_PROC_CALL we don't use
  929. * dma as we don't know in advance how many data will be received
  930. */
  931. cr1 &= ~(STM32F7_I2C_CR1_RXIE | STM32F7_I2C_CR1_TXIE |
  932. STM32F7_I2C_CR1_RXDMAEN | STM32F7_I2C_CR1_TXDMAEN);
  933. i2c_dev->use_dma = false;
  934. if (i2c_dev->dma && f7_msg->count >= STM32F7_I2C_DMA_LEN_MIN &&
  935. f7_msg->size != I2C_SMBUS_BLOCK_DATA &&
  936. f7_msg->size != I2C_SMBUS_BLOCK_PROC_CALL) {
  937. ret = stm32_i2c_prep_dma_xfer(i2c_dev->dev, i2c_dev->dma,
  938. cr2 & STM32F7_I2C_CR2_RD_WRN,
  939. f7_msg->count, f7_msg->buf,
  940. stm32f7_i2c_dma_callback,
  941. i2c_dev);
  942. if (!ret)
  943. i2c_dev->use_dma = true;
  944. else
  945. dev_warn(i2c_dev->dev, "can't use DMA\n");
  946. }
  947. if (!i2c_dev->use_dma)
  948. cr1 |= STM32F7_I2C_CR1_RXIE;
  949. else
  950. cr1 |= STM32F7_I2C_CR1_RXDMAEN;
  951. /* Configure Repeated Start */
  952. cr2 |= STM32F7_I2C_CR2_START;
  953. /* Write configurations registers */
  954. writel_relaxed(cr1, base + STM32F7_I2C_CR1);
  955. writel_relaxed(cr2, base + STM32F7_I2C_CR2);
  956. }
  957. static int stm32f7_i2c_smbus_check_pec(struct stm32f7_i2c_dev *i2c_dev)
  958. {
  959. struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
  960. u8 count, internal_pec, received_pec;
  961. internal_pec = readl_relaxed(i2c_dev->base + STM32F7_I2C_PECR);
  962. switch (f7_msg->size) {
  963. case I2C_SMBUS_BYTE:
  964. case I2C_SMBUS_BYTE_DATA:
  965. received_pec = f7_msg->smbus_buf[1];
  966. break;
  967. case I2C_SMBUS_WORD_DATA:
  968. case I2C_SMBUS_PROC_CALL:
  969. received_pec = f7_msg->smbus_buf[2];
  970. break;
  971. case I2C_SMBUS_BLOCK_DATA:
  972. case I2C_SMBUS_BLOCK_PROC_CALL:
  973. count = f7_msg->smbus_buf[0];
  974. received_pec = f7_msg->smbus_buf[count];
  975. break;
  976. default:
  977. dev_err(i2c_dev->dev, "Unsupported smbus protocol for PEC\n");
  978. return -EINVAL;
  979. }
  980. if (internal_pec != received_pec) {
  981. dev_err(i2c_dev->dev, "Bad PEC 0x%02x vs. 0x%02x\n",
  982. internal_pec, received_pec);
  983. return -EBADMSG;
  984. }
  985. return 0;
  986. }
  987. static bool stm32f7_i2c_is_addr_match(struct i2c_client *slave, u32 addcode)
  988. {
  989. u32 addr;
  990. if (!slave)
  991. return false;
  992. if (slave->flags & I2C_CLIENT_TEN) {
  993. /*
  994. * For 10-bit addr, addcode = 11110XY with
  995. * X = Bit 9 of slave address
  996. * Y = Bit 8 of slave address
  997. */
  998. addr = slave->addr >> 8;
  999. addr |= 0x78;
  1000. if (addr == addcode)
  1001. return true;
  1002. } else {
  1003. addr = slave->addr & 0x7f;
  1004. if (addr == addcode)
  1005. return true;
  1006. }
  1007. return false;
  1008. }
  1009. static void stm32f7_i2c_slave_start(struct stm32f7_i2c_dev *i2c_dev)
  1010. {
  1011. struct i2c_client *slave = i2c_dev->slave_running;
  1012. void __iomem *base = i2c_dev->base;
  1013. u32 mask;
  1014. u8 value = 0;
  1015. if (i2c_dev->slave_dir) {
  1016. /* Notify i2c slave that new read transfer is starting */
  1017. i2c_slave_event(slave, I2C_SLAVE_READ_REQUESTED, &value);
  1018. /*
  1019. * Disable slave TX config in case of I2C combined message
  1020. * (I2C Write followed by I2C Read)
  1021. */
  1022. mask = STM32F7_I2C_CR2_RELOAD;
  1023. stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR2, mask);
  1024. mask = STM32F7_I2C_CR1_SBC | STM32F7_I2C_CR1_RXIE |
  1025. STM32F7_I2C_CR1_TCIE;
  1026. stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR1, mask);
  1027. /* Enable TX empty, STOP, NACK interrupts */
  1028. mask = STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE |
  1029. STM32F7_I2C_CR1_TXIE;
  1030. stm32f7_i2c_set_bits(base + STM32F7_I2C_CR1, mask);
  1031. } else {
  1032. /* Notify i2c slave that new write transfer is starting */
  1033. i2c_slave_event(slave, I2C_SLAVE_WRITE_REQUESTED, &value);
  1034. /* Set reload mode to be able to ACK/NACK each received byte */
  1035. mask = STM32F7_I2C_CR2_RELOAD;
  1036. stm32f7_i2c_set_bits(base + STM32F7_I2C_CR2, mask);
  1037. /*
  1038. * Set STOP, NACK, RX empty and transfer complete interrupts.*
  1039. * Set Slave Byte Control to be able to ACK/NACK each data
  1040. * byte received
  1041. */
  1042. mask = STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE |
  1043. STM32F7_I2C_CR1_SBC | STM32F7_I2C_CR1_RXIE |
  1044. STM32F7_I2C_CR1_TCIE;
  1045. stm32f7_i2c_set_bits(base + STM32F7_I2C_CR1, mask);
  1046. }
  1047. }
  1048. static void stm32f7_i2c_slave_addr(struct stm32f7_i2c_dev *i2c_dev)
  1049. {
  1050. void __iomem *base = i2c_dev->base;
  1051. u32 isr, addcode, dir, mask;
  1052. int i;
  1053. isr = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
  1054. addcode = STM32F7_I2C_ISR_ADDCODE_GET(isr);
  1055. dir = isr & STM32F7_I2C_ISR_DIR;
  1056. for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
  1057. if (stm32f7_i2c_is_addr_match(i2c_dev->slave[i], addcode)) {
  1058. i2c_dev->slave_running = i2c_dev->slave[i];
  1059. i2c_dev->slave_dir = dir;
  1060. /* Start I2C slave processing */
  1061. stm32f7_i2c_slave_start(i2c_dev);
  1062. /* Clear ADDR flag */
  1063. mask = STM32F7_I2C_ICR_ADDRCF;
  1064. writel_relaxed(mask, base + STM32F7_I2C_ICR);
  1065. break;
  1066. }
  1067. }
  1068. }
  1069. static int stm32f7_i2c_get_slave_id(struct stm32f7_i2c_dev *i2c_dev,
  1070. struct i2c_client *slave, int *id)
  1071. {
  1072. int i;
  1073. for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
  1074. if (i2c_dev->slave[i] == slave) {
  1075. *id = i;
  1076. return 0;
  1077. }
  1078. }
  1079. dev_err(i2c_dev->dev, "Slave 0x%x not registered\n", slave->addr);
  1080. return -ENODEV;
  1081. }
  1082. static int stm32f7_i2c_get_free_slave_id(struct stm32f7_i2c_dev *i2c_dev,
  1083. struct i2c_client *slave, int *id)
  1084. {
  1085. struct device *dev = i2c_dev->dev;
  1086. int i;
  1087. /*
  1088. * slave[0] supports 7-bit and 10-bit slave address
  1089. * slave[1] supports 7-bit slave address only
  1090. */
  1091. for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
  1092. if (i == 1 && (slave->flags & I2C_CLIENT_PEC))
  1093. continue;
  1094. if (!i2c_dev->slave[i]) {
  1095. *id = i;
  1096. return 0;
  1097. }
  1098. }
  1099. dev_err(dev, "Slave 0x%x could not be registered\n", slave->addr);
  1100. return -EINVAL;
  1101. }
  1102. static bool stm32f7_i2c_is_slave_registered(struct stm32f7_i2c_dev *i2c_dev)
  1103. {
  1104. int i;
  1105. for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
  1106. if (i2c_dev->slave[i])
  1107. return true;
  1108. }
  1109. return false;
  1110. }
  1111. static bool stm32f7_i2c_is_slave_busy(struct stm32f7_i2c_dev *i2c_dev)
  1112. {
  1113. int i, busy;
  1114. busy = 0;
  1115. for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
  1116. if (i2c_dev->slave[i])
  1117. busy++;
  1118. }
  1119. return i == busy;
  1120. }
  1121. static irqreturn_t stm32f7_i2c_slave_isr_event(struct stm32f7_i2c_dev *i2c_dev)
  1122. {
  1123. void __iomem *base = i2c_dev->base;
  1124. u32 cr2, status, mask;
  1125. u8 val;
  1126. int ret;
  1127. status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
  1128. /* Slave transmitter mode */
  1129. if (status & STM32F7_I2C_ISR_TXIS) {
  1130. i2c_slave_event(i2c_dev->slave_running,
  1131. I2C_SLAVE_READ_PROCESSED,
  1132. &val);
  1133. /* Write data byte */
  1134. writel_relaxed(val, base + STM32F7_I2C_TXDR);
  1135. }
  1136. /* Transfer Complete Reload for Slave receiver mode */
  1137. if (status & STM32F7_I2C_ISR_TCR || status & STM32F7_I2C_ISR_RXNE) {
  1138. /*
  1139. * Read data byte then set NBYTES to receive next byte or NACK
  1140. * the current received byte
  1141. */
  1142. val = readb_relaxed(i2c_dev->base + STM32F7_I2C_RXDR);
  1143. ret = i2c_slave_event(i2c_dev->slave_running,
  1144. I2C_SLAVE_WRITE_RECEIVED,
  1145. &val);
  1146. if (!ret) {
  1147. cr2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR2);
  1148. cr2 |= STM32F7_I2C_CR2_NBYTES(1);
  1149. writel_relaxed(cr2, i2c_dev->base + STM32F7_I2C_CR2);
  1150. } else {
  1151. mask = STM32F7_I2C_CR2_NACK;
  1152. stm32f7_i2c_set_bits(base + STM32F7_I2C_CR2, mask);
  1153. }
  1154. }
  1155. /* NACK received */
  1156. if (status & STM32F7_I2C_ISR_NACKF) {
  1157. dev_dbg(i2c_dev->dev, "<%s>: Receive NACK\n", __func__);
  1158. writel_relaxed(STM32F7_I2C_ICR_NACKCF, base + STM32F7_I2C_ICR);
  1159. }
  1160. /* STOP received */
  1161. if (status & STM32F7_I2C_ISR_STOPF) {
  1162. /* Disable interrupts */
  1163. stm32f7_i2c_disable_irq(i2c_dev, STM32F7_I2C_XFER_IRQ_MASK);
  1164. if (i2c_dev->slave_dir) {
  1165. /*
  1166. * Flush TX buffer in order to not used the byte in
  1167. * TXDR for the next transfer
  1168. */
  1169. mask = STM32F7_I2C_ISR_TXE;
  1170. stm32f7_i2c_set_bits(base + STM32F7_I2C_ISR, mask);
  1171. }
  1172. /* Clear STOP flag */
  1173. writel_relaxed(STM32F7_I2C_ICR_STOPCF, base + STM32F7_I2C_ICR);
  1174. /* Notify i2c slave that a STOP flag has been detected */
  1175. i2c_slave_event(i2c_dev->slave_running, I2C_SLAVE_STOP, &val);
  1176. i2c_dev->slave_running = NULL;
  1177. }
  1178. /* Address match received */
  1179. if (status & STM32F7_I2C_ISR_ADDR)
  1180. stm32f7_i2c_slave_addr(i2c_dev);
  1181. return IRQ_HANDLED;
  1182. }
  1183. static irqreturn_t stm32f7_i2c_isr_event(int irq, void *data)
  1184. {
  1185. struct stm32f7_i2c_dev *i2c_dev = data;
  1186. struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
  1187. void __iomem *base = i2c_dev->base;
  1188. u32 status, mask;
  1189. int ret = IRQ_HANDLED;
  1190. /* Check if the interrupt if for a slave device */
  1191. if (!i2c_dev->master_mode) {
  1192. ret = stm32f7_i2c_slave_isr_event(i2c_dev);
  1193. return ret;
  1194. }
  1195. status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
  1196. /* Tx empty */
  1197. if (status & STM32F7_I2C_ISR_TXIS)
  1198. stm32f7_i2c_write_tx_data(i2c_dev);
  1199. /* RX not empty */
  1200. if (status & STM32F7_I2C_ISR_RXNE)
  1201. stm32f7_i2c_read_rx_data(i2c_dev);
  1202. /* NACK received */
  1203. if (status & STM32F7_I2C_ISR_NACKF) {
  1204. dev_dbg(i2c_dev->dev, "<%s>: Receive NACK\n", __func__);
  1205. writel_relaxed(STM32F7_I2C_ICR_NACKCF, base + STM32F7_I2C_ICR);
  1206. f7_msg->result = -ENXIO;
  1207. }
  1208. /* STOP detection flag */
  1209. if (status & STM32F7_I2C_ISR_STOPF) {
  1210. /* Disable interrupts */
  1211. if (stm32f7_i2c_is_slave_registered(i2c_dev))
  1212. mask = STM32F7_I2C_XFER_IRQ_MASK;
  1213. else
  1214. mask = STM32F7_I2C_ALL_IRQ_MASK;
  1215. stm32f7_i2c_disable_irq(i2c_dev, mask);
  1216. /* Clear STOP flag */
  1217. writel_relaxed(STM32F7_I2C_ICR_STOPCF, base + STM32F7_I2C_ICR);
  1218. if (i2c_dev->use_dma) {
  1219. ret = IRQ_WAKE_THREAD;
  1220. } else {
  1221. i2c_dev->master_mode = false;
  1222. complete(&i2c_dev->complete);
  1223. }
  1224. }
  1225. /* Transfer complete */
  1226. if (status & STM32F7_I2C_ISR_TC) {
  1227. if (f7_msg->stop) {
  1228. mask = STM32F7_I2C_CR2_STOP;
  1229. stm32f7_i2c_set_bits(base + STM32F7_I2C_CR2, mask);
  1230. } else if (i2c_dev->use_dma) {
  1231. ret = IRQ_WAKE_THREAD;
  1232. } else if (f7_msg->smbus) {
  1233. stm32f7_i2c_smbus_rep_start(i2c_dev);
  1234. } else {
  1235. i2c_dev->msg_id++;
  1236. i2c_dev->msg++;
  1237. stm32f7_i2c_xfer_msg(i2c_dev, i2c_dev->msg);
  1238. }
  1239. }
  1240. if (status & STM32F7_I2C_ISR_TCR) {
  1241. if (f7_msg->smbus)
  1242. stm32f7_i2c_smbus_reload(i2c_dev);
  1243. else
  1244. stm32f7_i2c_reload(i2c_dev);
  1245. }
  1246. return ret;
  1247. }
  1248. static irqreturn_t stm32f7_i2c_isr_event_thread(int irq, void *data)
  1249. {
  1250. struct stm32f7_i2c_dev *i2c_dev = data;
  1251. struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
  1252. struct stm32_i2c_dma *dma = i2c_dev->dma;
  1253. u32 status;
  1254. int ret;
  1255. /*
  1256. * Wait for dma transfer completion before sending next message or
  1257. * notity the end of xfer to the client
  1258. */
  1259. ret = wait_for_completion_timeout(&i2c_dev->dma->dma_complete, HZ);
  1260. if (!ret) {
  1261. dev_dbg(i2c_dev->dev, "<%s>: Timed out\n", __func__);
  1262. stm32f7_i2c_disable_dma_req(i2c_dev);
  1263. dmaengine_terminate_all(dma->chan_using);
  1264. f7_msg->result = -ETIMEDOUT;
  1265. }
  1266. status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
  1267. if (status & STM32F7_I2C_ISR_TC) {
  1268. if (f7_msg->smbus) {
  1269. stm32f7_i2c_smbus_rep_start(i2c_dev);
  1270. } else {
  1271. i2c_dev->msg_id++;
  1272. i2c_dev->msg++;
  1273. stm32f7_i2c_xfer_msg(i2c_dev, i2c_dev->msg);
  1274. }
  1275. } else {
  1276. i2c_dev->master_mode = false;
  1277. complete(&i2c_dev->complete);
  1278. }
  1279. return IRQ_HANDLED;
  1280. }
  1281. static irqreturn_t stm32f7_i2c_isr_error(int irq, void *data)
  1282. {
  1283. struct stm32f7_i2c_dev *i2c_dev = data;
  1284. struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
  1285. void __iomem *base = i2c_dev->base;
  1286. struct device *dev = i2c_dev->dev;
  1287. struct stm32_i2c_dma *dma = i2c_dev->dma;
  1288. u32 mask, status;
  1289. status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
  1290. /* Bus error */
  1291. if (status & STM32F7_I2C_ISR_BERR) {
  1292. dev_err(dev, "<%s>: Bus error\n", __func__);
  1293. writel_relaxed(STM32F7_I2C_ICR_BERRCF, base + STM32F7_I2C_ICR);
  1294. stm32f7_i2c_release_bus(&i2c_dev->adap);
  1295. f7_msg->result = -EIO;
  1296. }
  1297. /* Arbitration loss */
  1298. if (status & STM32F7_I2C_ISR_ARLO) {
  1299. dev_dbg(dev, "<%s>: Arbitration loss\n", __func__);
  1300. writel_relaxed(STM32F7_I2C_ICR_ARLOCF, base + STM32F7_I2C_ICR);
  1301. f7_msg->result = -EAGAIN;
  1302. }
  1303. if (status & STM32F7_I2C_ISR_PECERR) {
  1304. dev_err(dev, "<%s>: PEC error in reception\n", __func__);
  1305. writel_relaxed(STM32F7_I2C_ICR_PECCF, base + STM32F7_I2C_ICR);
  1306. f7_msg->result = -EINVAL;
  1307. }
  1308. /* Disable interrupts */
  1309. if (stm32f7_i2c_is_slave_registered(i2c_dev))
  1310. mask = STM32F7_I2C_XFER_IRQ_MASK;
  1311. else
  1312. mask = STM32F7_I2C_ALL_IRQ_MASK;
  1313. stm32f7_i2c_disable_irq(i2c_dev, mask);
  1314. /* Disable dma */
  1315. if (i2c_dev->use_dma) {
  1316. stm32f7_i2c_disable_dma_req(i2c_dev);
  1317. dmaengine_terminate_all(dma->chan_using);
  1318. }
  1319. i2c_dev->master_mode = false;
  1320. complete(&i2c_dev->complete);
  1321. return IRQ_HANDLED;
  1322. }
  1323. static int stm32f7_i2c_xfer(struct i2c_adapter *i2c_adap,
  1324. struct i2c_msg msgs[], int num)
  1325. {
  1326. struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(i2c_adap);
  1327. struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
  1328. struct stm32_i2c_dma *dma = i2c_dev->dma;
  1329. unsigned long time_left;
  1330. int ret;
  1331. i2c_dev->msg = msgs;
  1332. i2c_dev->msg_num = num;
  1333. i2c_dev->msg_id = 0;
  1334. f7_msg->smbus = false;
  1335. ret = clk_enable(i2c_dev->clk);
  1336. if (ret) {
  1337. dev_err(i2c_dev->dev, "Failed to enable clock\n");
  1338. return ret;
  1339. }
  1340. ret = stm32f7_i2c_wait_free_bus(i2c_dev);
  1341. if (ret)
  1342. goto clk_free;
  1343. stm32f7_i2c_xfer_msg(i2c_dev, msgs);
  1344. time_left = wait_for_completion_timeout(&i2c_dev->complete,
  1345. i2c_dev->adap.timeout);
  1346. ret = f7_msg->result;
  1347. if (!time_left) {
  1348. dev_dbg(i2c_dev->dev, "Access to slave 0x%x timed out\n",
  1349. i2c_dev->msg->addr);
  1350. if (i2c_dev->use_dma)
  1351. dmaengine_terminate_all(dma->chan_using);
  1352. ret = -ETIMEDOUT;
  1353. }
  1354. clk_free:
  1355. clk_disable(i2c_dev->clk);
  1356. return (ret < 0) ? ret : num;
  1357. }
  1358. static int stm32f7_i2c_smbus_xfer(struct i2c_adapter *adapter, u16 addr,
  1359. unsigned short flags, char read_write,
  1360. u8 command, int size,
  1361. union i2c_smbus_data *data)
  1362. {
  1363. struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(adapter);
  1364. struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
  1365. struct stm32_i2c_dma *dma = i2c_dev->dma;
  1366. struct device *dev = i2c_dev->dev;
  1367. unsigned long timeout;
  1368. int i, ret;
  1369. f7_msg->addr = addr;
  1370. f7_msg->size = size;
  1371. f7_msg->read_write = read_write;
  1372. f7_msg->smbus = true;
  1373. ret = clk_enable(i2c_dev->clk);
  1374. if (ret) {
  1375. dev_err(i2c_dev->dev, "Failed to enable clock\n");
  1376. return ret;
  1377. }
  1378. ret = stm32f7_i2c_wait_free_bus(i2c_dev);
  1379. if (ret)
  1380. goto clk_free;
  1381. ret = stm32f7_i2c_smbus_xfer_msg(i2c_dev, flags, command, data);
  1382. if (ret)
  1383. goto clk_free;
  1384. timeout = wait_for_completion_timeout(&i2c_dev->complete,
  1385. i2c_dev->adap.timeout);
  1386. ret = f7_msg->result;
  1387. if (ret)
  1388. goto clk_free;
  1389. if (!timeout) {
  1390. dev_dbg(dev, "Access to slave 0x%x timed out\n", f7_msg->addr);
  1391. if (i2c_dev->use_dma)
  1392. dmaengine_terminate_all(dma->chan_using);
  1393. ret = -ETIMEDOUT;
  1394. goto clk_free;
  1395. }
  1396. /* Check PEC */
  1397. if ((flags & I2C_CLIENT_PEC) && size != I2C_SMBUS_QUICK && read_write) {
  1398. ret = stm32f7_i2c_smbus_check_pec(i2c_dev);
  1399. if (ret)
  1400. goto clk_free;
  1401. }
  1402. if (read_write && size != I2C_SMBUS_QUICK) {
  1403. switch (size) {
  1404. case I2C_SMBUS_BYTE:
  1405. case I2C_SMBUS_BYTE_DATA:
  1406. data->byte = f7_msg->smbus_buf[0];
  1407. break;
  1408. case I2C_SMBUS_WORD_DATA:
  1409. case I2C_SMBUS_PROC_CALL:
  1410. data->word = f7_msg->smbus_buf[0] |
  1411. (f7_msg->smbus_buf[1] << 8);
  1412. break;
  1413. case I2C_SMBUS_BLOCK_DATA:
  1414. case I2C_SMBUS_BLOCK_PROC_CALL:
  1415. for (i = 0; i <= f7_msg->smbus_buf[0]; i++)
  1416. data->block[i] = f7_msg->smbus_buf[i];
  1417. break;
  1418. default:
  1419. dev_err(dev, "Unsupported smbus transaction\n");
  1420. ret = -EINVAL;
  1421. }
  1422. }
  1423. clk_free:
  1424. clk_disable(i2c_dev->clk);
  1425. return ret;
  1426. }
  1427. static int stm32f7_i2c_reg_slave(struct i2c_client *slave)
  1428. {
  1429. struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(slave->adapter);
  1430. void __iomem *base = i2c_dev->base;
  1431. struct device *dev = i2c_dev->dev;
  1432. u32 oar1, oar2, mask;
  1433. int id, ret;
  1434. if (slave->flags & I2C_CLIENT_PEC) {
  1435. dev_err(dev, "SMBus PEC not supported in slave mode\n");
  1436. return -EINVAL;
  1437. }
  1438. if (stm32f7_i2c_is_slave_busy(i2c_dev)) {
  1439. dev_err(dev, "Too much slave registered\n");
  1440. return -EBUSY;
  1441. }
  1442. ret = stm32f7_i2c_get_free_slave_id(i2c_dev, slave, &id);
  1443. if (ret)
  1444. return ret;
  1445. if (!(stm32f7_i2c_is_slave_registered(i2c_dev))) {
  1446. ret = clk_enable(i2c_dev->clk);
  1447. if (ret) {
  1448. dev_err(dev, "Failed to enable clock\n");
  1449. return ret;
  1450. }
  1451. }
  1452. if (id == 0) {
  1453. /* Configure Own Address 1 */
  1454. oar1 = readl_relaxed(i2c_dev->base + STM32F7_I2C_OAR1);
  1455. oar1 &= ~STM32F7_I2C_OAR1_MASK;
  1456. if (slave->flags & I2C_CLIENT_TEN) {
  1457. oar1 |= STM32F7_I2C_OAR1_OA1_10(slave->addr);
  1458. oar1 |= STM32F7_I2C_OAR1_OA1MODE;
  1459. } else {
  1460. oar1 |= STM32F7_I2C_OAR1_OA1_7(slave->addr);
  1461. }
  1462. oar1 |= STM32F7_I2C_OAR1_OA1EN;
  1463. i2c_dev->slave[id] = slave;
  1464. writel_relaxed(oar1, i2c_dev->base + STM32F7_I2C_OAR1);
  1465. } else if (id == 1) {
  1466. /* Configure Own Address 2 */
  1467. oar2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_OAR2);
  1468. oar2 &= ~STM32F7_I2C_OAR2_MASK;
  1469. if (slave->flags & I2C_CLIENT_TEN) {
  1470. ret = -EOPNOTSUPP;
  1471. goto exit;
  1472. }
  1473. oar2 |= STM32F7_I2C_OAR2_OA2_7(slave->addr);
  1474. oar2 |= STM32F7_I2C_OAR2_OA2EN;
  1475. i2c_dev->slave[id] = slave;
  1476. writel_relaxed(oar2, i2c_dev->base + STM32F7_I2C_OAR2);
  1477. } else {
  1478. ret = -ENODEV;
  1479. goto exit;
  1480. }
  1481. /* Enable ACK */
  1482. stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR2, STM32F7_I2C_CR2_NACK);
  1483. /* Enable Address match interrupt, error interrupt and enable I2C */
  1484. mask = STM32F7_I2C_CR1_ADDRIE | STM32F7_I2C_CR1_ERRIE |
  1485. STM32F7_I2C_CR1_PE;
  1486. stm32f7_i2c_set_bits(base + STM32F7_I2C_CR1, mask);
  1487. return 0;
  1488. exit:
  1489. if (!(stm32f7_i2c_is_slave_registered(i2c_dev)))
  1490. clk_disable(i2c_dev->clk);
  1491. return ret;
  1492. }
  1493. static int stm32f7_i2c_unreg_slave(struct i2c_client *slave)
  1494. {
  1495. struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(slave->adapter);
  1496. void __iomem *base = i2c_dev->base;
  1497. u32 mask;
  1498. int id, ret;
  1499. ret = stm32f7_i2c_get_slave_id(i2c_dev, slave, &id);
  1500. if (ret)
  1501. return ret;
  1502. WARN_ON(!i2c_dev->slave[id]);
  1503. if (id == 0) {
  1504. mask = STM32F7_I2C_OAR1_OA1EN;
  1505. stm32f7_i2c_clr_bits(base + STM32F7_I2C_OAR1, mask);
  1506. } else {
  1507. mask = STM32F7_I2C_OAR2_OA2EN;
  1508. stm32f7_i2c_clr_bits(base + STM32F7_I2C_OAR2, mask);
  1509. }
  1510. i2c_dev->slave[id] = NULL;
  1511. if (!(stm32f7_i2c_is_slave_registered(i2c_dev))) {
  1512. stm32f7_i2c_disable_irq(i2c_dev, STM32F7_I2C_ALL_IRQ_MASK);
  1513. clk_disable(i2c_dev->clk);
  1514. }
  1515. return 0;
  1516. }
  1517. static u32 stm32f7_i2c_func(struct i2c_adapter *adap)
  1518. {
  1519. return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SLAVE |
  1520. I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
  1521. I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
  1522. I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_BLOCK_PROC_CALL |
  1523. I2C_FUNC_SMBUS_PROC_CALL | I2C_FUNC_SMBUS_PEC;
  1524. }
  1525. static struct i2c_algorithm stm32f7_i2c_algo = {
  1526. .master_xfer = stm32f7_i2c_xfer,
  1527. .smbus_xfer = stm32f7_i2c_smbus_xfer,
  1528. .functionality = stm32f7_i2c_func,
  1529. .reg_slave = stm32f7_i2c_reg_slave,
  1530. .unreg_slave = stm32f7_i2c_unreg_slave,
  1531. };
  1532. static int stm32f7_i2c_probe(struct platform_device *pdev)
  1533. {
  1534. struct device_node *np = pdev->dev.of_node;
  1535. struct stm32f7_i2c_dev *i2c_dev;
  1536. const struct stm32f7_i2c_setup *setup;
  1537. struct resource *res;
  1538. u32 irq_error, irq_event, clk_rate, rise_time, fall_time;
  1539. struct i2c_adapter *adap;
  1540. struct reset_control *rst;
  1541. dma_addr_t phy_addr;
  1542. int ret;
  1543. i2c_dev = devm_kzalloc(&pdev->dev, sizeof(*i2c_dev), GFP_KERNEL);
  1544. if (!i2c_dev)
  1545. return -ENOMEM;
  1546. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1547. i2c_dev->base = devm_ioremap_resource(&pdev->dev, res);
  1548. if (IS_ERR(i2c_dev->base))
  1549. return PTR_ERR(i2c_dev->base);
  1550. phy_addr = (dma_addr_t)res->start;
  1551. irq_event = irq_of_parse_and_map(np, 0);
  1552. if (!irq_event) {
  1553. dev_err(&pdev->dev, "IRQ event missing or invalid\n");
  1554. return -EINVAL;
  1555. }
  1556. irq_error = irq_of_parse_and_map(np, 1);
  1557. if (!irq_error) {
  1558. dev_err(&pdev->dev, "IRQ error missing or invalid\n");
  1559. return -EINVAL;
  1560. }
  1561. i2c_dev->clk = devm_clk_get(&pdev->dev, NULL);
  1562. if (IS_ERR(i2c_dev->clk)) {
  1563. dev_err(&pdev->dev, "Error: Missing controller clock\n");
  1564. return PTR_ERR(i2c_dev->clk);
  1565. }
  1566. ret = clk_prepare_enable(i2c_dev->clk);
  1567. if (ret) {
  1568. dev_err(&pdev->dev, "Failed to prepare_enable clock\n");
  1569. return ret;
  1570. }
  1571. i2c_dev->speed = STM32_I2C_SPEED_STANDARD;
  1572. ret = device_property_read_u32(&pdev->dev, "clock-frequency",
  1573. &clk_rate);
  1574. if (!ret && clk_rate >= 1000000)
  1575. i2c_dev->speed = STM32_I2C_SPEED_FAST_PLUS;
  1576. else if (!ret && clk_rate >= 400000)
  1577. i2c_dev->speed = STM32_I2C_SPEED_FAST;
  1578. else if (!ret && clk_rate >= 100000)
  1579. i2c_dev->speed = STM32_I2C_SPEED_STANDARD;
  1580. rst = devm_reset_control_get(&pdev->dev, NULL);
  1581. if (IS_ERR(rst)) {
  1582. dev_err(&pdev->dev, "Error: Missing controller reset\n");
  1583. ret = PTR_ERR(rst);
  1584. goto clk_free;
  1585. }
  1586. reset_control_assert(rst);
  1587. udelay(2);
  1588. reset_control_deassert(rst);
  1589. i2c_dev->dev = &pdev->dev;
  1590. ret = devm_request_threaded_irq(&pdev->dev, irq_event,
  1591. stm32f7_i2c_isr_event,
  1592. stm32f7_i2c_isr_event_thread,
  1593. IRQF_ONESHOT,
  1594. pdev->name, i2c_dev);
  1595. if (ret) {
  1596. dev_err(&pdev->dev, "Failed to request irq event %i\n",
  1597. irq_event);
  1598. goto clk_free;
  1599. }
  1600. ret = devm_request_irq(&pdev->dev, irq_error, stm32f7_i2c_isr_error, 0,
  1601. pdev->name, i2c_dev);
  1602. if (ret) {
  1603. dev_err(&pdev->dev, "Failed to request irq error %i\n",
  1604. irq_error);
  1605. goto clk_free;
  1606. }
  1607. setup = of_device_get_match_data(&pdev->dev);
  1608. if (!setup) {
  1609. dev_err(&pdev->dev, "Can't get device data\n");
  1610. ret = -ENODEV;
  1611. goto clk_free;
  1612. }
  1613. i2c_dev->setup = *setup;
  1614. ret = device_property_read_u32(i2c_dev->dev, "i2c-scl-rising-time-ns",
  1615. &rise_time);
  1616. if (!ret)
  1617. i2c_dev->setup.rise_time = rise_time;
  1618. ret = device_property_read_u32(i2c_dev->dev, "i2c-scl-falling-time-ns",
  1619. &fall_time);
  1620. if (!ret)
  1621. i2c_dev->setup.fall_time = fall_time;
  1622. ret = stm32f7_i2c_setup_timing(i2c_dev, &i2c_dev->setup);
  1623. if (ret)
  1624. goto clk_free;
  1625. stm32f7_i2c_hw_config(i2c_dev);
  1626. adap = &i2c_dev->adap;
  1627. i2c_set_adapdata(adap, i2c_dev);
  1628. snprintf(adap->name, sizeof(adap->name), "STM32F7 I2C(%pa)",
  1629. &res->start);
  1630. adap->owner = THIS_MODULE;
  1631. adap->timeout = 2 * HZ;
  1632. adap->retries = 3;
  1633. adap->algo = &stm32f7_i2c_algo;
  1634. adap->dev.parent = &pdev->dev;
  1635. adap->dev.of_node = pdev->dev.of_node;
  1636. init_completion(&i2c_dev->complete);
  1637. /* Init DMA config if supported */
  1638. i2c_dev->dma = stm32_i2c_dma_request(i2c_dev->dev, phy_addr,
  1639. STM32F7_I2C_TXDR,
  1640. STM32F7_I2C_RXDR);
  1641. ret = i2c_add_adapter(adap);
  1642. if (ret)
  1643. goto clk_free;
  1644. platform_set_drvdata(pdev, i2c_dev);
  1645. clk_disable(i2c_dev->clk);
  1646. dev_info(i2c_dev->dev, "STM32F7 I2C-%d bus adapter\n", adap->nr);
  1647. return 0;
  1648. clk_free:
  1649. clk_disable_unprepare(i2c_dev->clk);
  1650. return ret;
  1651. }
  1652. static int stm32f7_i2c_remove(struct platform_device *pdev)
  1653. {
  1654. struct stm32f7_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
  1655. if (i2c_dev->dma) {
  1656. stm32_i2c_dma_free(i2c_dev->dma);
  1657. i2c_dev->dma = NULL;
  1658. }
  1659. i2c_del_adapter(&i2c_dev->adap);
  1660. clk_unprepare(i2c_dev->clk);
  1661. return 0;
  1662. }
  1663. static const struct of_device_id stm32f7_i2c_match[] = {
  1664. { .compatible = "st,stm32f7-i2c", .data = &stm32f7_setup},
  1665. {},
  1666. };
  1667. MODULE_DEVICE_TABLE(of, stm32f7_i2c_match);
  1668. static struct platform_driver stm32f7_i2c_driver = {
  1669. .driver = {
  1670. .name = "stm32f7-i2c",
  1671. .of_match_table = stm32f7_i2c_match,
  1672. },
  1673. .probe = stm32f7_i2c_probe,
  1674. .remove = stm32f7_i2c_remove,
  1675. };
  1676. module_platform_driver(stm32f7_i2c_driver);
  1677. MODULE_AUTHOR("M'boumba Cedric Madianga <cedric.madianga@gmail.com>");
  1678. MODULE_DESCRIPTION("STMicroelectronics STM32F7 I2C driver");
  1679. MODULE_LICENSE("GPL v2");