coresight-tmc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (c) 2012, The Linux Foundation. All rights reserved.
  3. *
  4. * Description: CoreSight Trace Memory Controller driver
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/types.h>
  9. #include <linux/device.h>
  10. #include <linux/io.h>
  11. #include <linux/err.h>
  12. #include <linux/fs.h>
  13. #include <linux/miscdevice.h>
  14. #include <linux/property.h>
  15. #include <linux/uaccess.h>
  16. #include <linux/slab.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/of.h>
  21. #include <linux/coresight.h>
  22. #include <linux/amba/bus.h>
  23. #include "coresight-priv.h"
  24. #include "coresight-tmc.h"
  25. void tmc_wait_for_tmcready(struct tmc_drvdata *drvdata)
  26. {
  27. /* Ensure formatter, unformatter and hardware fifo are empty */
  28. if (coresight_timeout(drvdata->base,
  29. TMC_STS, TMC_STS_TMCREADY_BIT, 1)) {
  30. dev_err(drvdata->dev,
  31. "timeout while waiting for TMC to be Ready\n");
  32. }
  33. }
  34. void tmc_flush_and_stop(struct tmc_drvdata *drvdata)
  35. {
  36. u32 ffcr;
  37. ffcr = readl_relaxed(drvdata->base + TMC_FFCR);
  38. ffcr |= TMC_FFCR_STOP_ON_FLUSH;
  39. writel_relaxed(ffcr, drvdata->base + TMC_FFCR);
  40. ffcr |= BIT(TMC_FFCR_FLUSHMAN_BIT);
  41. writel_relaxed(ffcr, drvdata->base + TMC_FFCR);
  42. /* Ensure flush completes */
  43. if (coresight_timeout(drvdata->base,
  44. TMC_FFCR, TMC_FFCR_FLUSHMAN_BIT, 0)) {
  45. dev_err(drvdata->dev,
  46. "timeout while waiting for completion of Manual Flush\n");
  47. }
  48. tmc_wait_for_tmcready(drvdata);
  49. }
  50. void tmc_enable_hw(struct tmc_drvdata *drvdata)
  51. {
  52. writel_relaxed(TMC_CTL_CAPT_EN, drvdata->base + TMC_CTL);
  53. }
  54. void tmc_disable_hw(struct tmc_drvdata *drvdata)
  55. {
  56. writel_relaxed(0x0, drvdata->base + TMC_CTL);
  57. }
  58. static int tmc_read_prepare(struct tmc_drvdata *drvdata)
  59. {
  60. int ret = 0;
  61. switch (drvdata->config_type) {
  62. case TMC_CONFIG_TYPE_ETB:
  63. case TMC_CONFIG_TYPE_ETF:
  64. ret = tmc_read_prepare_etb(drvdata);
  65. break;
  66. case TMC_CONFIG_TYPE_ETR:
  67. ret = tmc_read_prepare_etr(drvdata);
  68. break;
  69. default:
  70. ret = -EINVAL;
  71. }
  72. if (!ret)
  73. dev_dbg(drvdata->dev, "TMC read start\n");
  74. return ret;
  75. }
  76. static int tmc_read_unprepare(struct tmc_drvdata *drvdata)
  77. {
  78. int ret = 0;
  79. switch (drvdata->config_type) {
  80. case TMC_CONFIG_TYPE_ETB:
  81. case TMC_CONFIG_TYPE_ETF:
  82. ret = tmc_read_unprepare_etb(drvdata);
  83. break;
  84. case TMC_CONFIG_TYPE_ETR:
  85. ret = tmc_read_unprepare_etr(drvdata);
  86. break;
  87. default:
  88. ret = -EINVAL;
  89. }
  90. if (!ret)
  91. dev_dbg(drvdata->dev, "TMC read end\n");
  92. return ret;
  93. }
  94. static int tmc_open(struct inode *inode, struct file *file)
  95. {
  96. int ret;
  97. struct tmc_drvdata *drvdata = container_of(file->private_data,
  98. struct tmc_drvdata, miscdev);
  99. ret = tmc_read_prepare(drvdata);
  100. if (ret)
  101. return ret;
  102. nonseekable_open(inode, file);
  103. dev_dbg(drvdata->dev, "%s: successfully opened\n", __func__);
  104. return 0;
  105. }
  106. static inline ssize_t tmc_get_sysfs_trace(struct tmc_drvdata *drvdata,
  107. loff_t pos, size_t len, char **bufpp)
  108. {
  109. switch (drvdata->config_type) {
  110. case TMC_CONFIG_TYPE_ETB:
  111. case TMC_CONFIG_TYPE_ETF:
  112. return tmc_etb_get_sysfs_trace(drvdata, pos, len, bufpp);
  113. case TMC_CONFIG_TYPE_ETR:
  114. return tmc_etr_get_sysfs_trace(drvdata, pos, len, bufpp);
  115. }
  116. return -EINVAL;
  117. }
  118. static ssize_t tmc_read(struct file *file, char __user *data, size_t len,
  119. loff_t *ppos)
  120. {
  121. char *bufp;
  122. ssize_t actual;
  123. struct tmc_drvdata *drvdata = container_of(file->private_data,
  124. struct tmc_drvdata, miscdev);
  125. actual = tmc_get_sysfs_trace(drvdata, *ppos, len, &bufp);
  126. if (actual <= 0)
  127. return 0;
  128. if (copy_to_user(data, bufp, actual)) {
  129. dev_dbg(drvdata->dev, "%s: copy_to_user failed\n", __func__);
  130. return -EFAULT;
  131. }
  132. *ppos += actual;
  133. dev_dbg(drvdata->dev, "%zu bytes copied\n", actual);
  134. return actual;
  135. }
  136. static int tmc_release(struct inode *inode, struct file *file)
  137. {
  138. int ret;
  139. struct tmc_drvdata *drvdata = container_of(file->private_data,
  140. struct tmc_drvdata, miscdev);
  141. ret = tmc_read_unprepare(drvdata);
  142. if (ret)
  143. return ret;
  144. dev_dbg(drvdata->dev, "%s: released\n", __func__);
  145. return 0;
  146. }
  147. static const struct file_operations tmc_fops = {
  148. .owner = THIS_MODULE,
  149. .open = tmc_open,
  150. .read = tmc_read,
  151. .release = tmc_release,
  152. .llseek = no_llseek,
  153. };
  154. static enum tmc_mem_intf_width tmc_get_memwidth(u32 devid)
  155. {
  156. enum tmc_mem_intf_width memwidth;
  157. /*
  158. * Excerpt from the TRM:
  159. *
  160. * DEVID::MEMWIDTH[10:8]
  161. * 0x2 Memory interface databus is 32 bits wide.
  162. * 0x3 Memory interface databus is 64 bits wide.
  163. * 0x4 Memory interface databus is 128 bits wide.
  164. * 0x5 Memory interface databus is 256 bits wide.
  165. */
  166. switch (BMVAL(devid, 8, 10)) {
  167. case 0x2:
  168. memwidth = TMC_MEM_INTF_WIDTH_32BITS;
  169. break;
  170. case 0x3:
  171. memwidth = TMC_MEM_INTF_WIDTH_64BITS;
  172. break;
  173. case 0x4:
  174. memwidth = TMC_MEM_INTF_WIDTH_128BITS;
  175. break;
  176. case 0x5:
  177. memwidth = TMC_MEM_INTF_WIDTH_256BITS;
  178. break;
  179. default:
  180. memwidth = 0;
  181. }
  182. return memwidth;
  183. }
  184. #define coresight_tmc_reg(name, offset) \
  185. coresight_simple_reg32(struct tmc_drvdata, name, offset)
  186. #define coresight_tmc_reg64(name, lo_off, hi_off) \
  187. coresight_simple_reg64(struct tmc_drvdata, name, lo_off, hi_off)
  188. coresight_tmc_reg(rsz, TMC_RSZ);
  189. coresight_tmc_reg(sts, TMC_STS);
  190. coresight_tmc_reg(trg, TMC_TRG);
  191. coresight_tmc_reg(ctl, TMC_CTL);
  192. coresight_tmc_reg(ffsr, TMC_FFSR);
  193. coresight_tmc_reg(ffcr, TMC_FFCR);
  194. coresight_tmc_reg(mode, TMC_MODE);
  195. coresight_tmc_reg(pscr, TMC_PSCR);
  196. coresight_tmc_reg(axictl, TMC_AXICTL);
  197. coresight_tmc_reg(devid, CORESIGHT_DEVID);
  198. coresight_tmc_reg64(rrp, TMC_RRP, TMC_RRPHI);
  199. coresight_tmc_reg64(rwp, TMC_RWP, TMC_RWPHI);
  200. coresight_tmc_reg64(dba, TMC_DBALO, TMC_DBAHI);
  201. static struct attribute *coresight_tmc_mgmt_attrs[] = {
  202. &dev_attr_rsz.attr,
  203. &dev_attr_sts.attr,
  204. &dev_attr_rrp.attr,
  205. &dev_attr_rwp.attr,
  206. &dev_attr_trg.attr,
  207. &dev_attr_ctl.attr,
  208. &dev_attr_ffsr.attr,
  209. &dev_attr_ffcr.attr,
  210. &dev_attr_mode.attr,
  211. &dev_attr_pscr.attr,
  212. &dev_attr_devid.attr,
  213. &dev_attr_dba.attr,
  214. &dev_attr_axictl.attr,
  215. NULL,
  216. };
  217. static ssize_t trigger_cntr_show(struct device *dev,
  218. struct device_attribute *attr, char *buf)
  219. {
  220. struct tmc_drvdata *drvdata = dev_get_drvdata(dev->parent);
  221. unsigned long val = drvdata->trigger_cntr;
  222. return sprintf(buf, "%#lx\n", val);
  223. }
  224. static ssize_t trigger_cntr_store(struct device *dev,
  225. struct device_attribute *attr,
  226. const char *buf, size_t size)
  227. {
  228. int ret;
  229. unsigned long val;
  230. struct tmc_drvdata *drvdata = dev_get_drvdata(dev->parent);
  231. ret = kstrtoul(buf, 16, &val);
  232. if (ret)
  233. return ret;
  234. drvdata->trigger_cntr = val;
  235. return size;
  236. }
  237. static DEVICE_ATTR_RW(trigger_cntr);
  238. static ssize_t buffer_size_show(struct device *dev,
  239. struct device_attribute *attr, char *buf)
  240. {
  241. struct tmc_drvdata *drvdata = dev_get_drvdata(dev->parent);
  242. return sprintf(buf, "%#x\n", drvdata->size);
  243. }
  244. static ssize_t buffer_size_store(struct device *dev,
  245. struct device_attribute *attr,
  246. const char *buf, size_t size)
  247. {
  248. int ret;
  249. unsigned long val;
  250. struct tmc_drvdata *drvdata = dev_get_drvdata(dev->parent);
  251. /* Only permitted for TMC-ETRs */
  252. if (drvdata->config_type != TMC_CONFIG_TYPE_ETR)
  253. return -EPERM;
  254. ret = kstrtoul(buf, 0, &val);
  255. if (ret)
  256. return ret;
  257. /* The buffer size should be page aligned */
  258. if (val & (PAGE_SIZE - 1))
  259. return -EINVAL;
  260. drvdata->size = val;
  261. return size;
  262. }
  263. static DEVICE_ATTR_RW(buffer_size);
  264. static struct attribute *coresight_tmc_attrs[] = {
  265. &dev_attr_trigger_cntr.attr,
  266. &dev_attr_buffer_size.attr,
  267. NULL,
  268. };
  269. static const struct attribute_group coresight_tmc_group = {
  270. .attrs = coresight_tmc_attrs,
  271. };
  272. static const struct attribute_group coresight_tmc_mgmt_group = {
  273. .attrs = coresight_tmc_mgmt_attrs,
  274. .name = "mgmt",
  275. };
  276. const struct attribute_group *coresight_tmc_groups[] = {
  277. &coresight_tmc_group,
  278. &coresight_tmc_mgmt_group,
  279. NULL,
  280. };
  281. static inline bool tmc_etr_can_use_sg(struct tmc_drvdata *drvdata)
  282. {
  283. return fwnode_property_present(drvdata->dev->fwnode,
  284. "arm,scatter-gather");
  285. }
  286. /* Detect and initialise the capabilities of a TMC ETR */
  287. static int tmc_etr_setup_caps(struct tmc_drvdata *drvdata,
  288. u32 devid, void *dev_caps)
  289. {
  290. u32 dma_mask = 0;
  291. /* Set the unadvertised capabilities */
  292. tmc_etr_init_caps(drvdata, (u32)(unsigned long)dev_caps);
  293. if (!(devid & TMC_DEVID_NOSCAT) && tmc_etr_can_use_sg(drvdata))
  294. tmc_etr_set_cap(drvdata, TMC_ETR_SG);
  295. /* Check if the AXI address width is available */
  296. if (devid & TMC_DEVID_AXIAW_VALID)
  297. dma_mask = ((devid >> TMC_DEVID_AXIAW_SHIFT) &
  298. TMC_DEVID_AXIAW_MASK);
  299. /*
  300. * Unless specified in the device configuration, ETR uses a 40-bit
  301. * AXI master in place of the embedded SRAM of ETB/ETF.
  302. */
  303. switch (dma_mask) {
  304. case 32:
  305. case 40:
  306. case 44:
  307. case 48:
  308. case 52:
  309. dev_info(drvdata->dev, "Detected dma mask %dbits\n", dma_mask);
  310. break;
  311. default:
  312. dma_mask = 40;
  313. }
  314. return dma_set_mask_and_coherent(drvdata->dev, DMA_BIT_MASK(dma_mask));
  315. }
  316. static int tmc_probe(struct amba_device *adev, const struct amba_id *id)
  317. {
  318. int ret = 0;
  319. u32 devid;
  320. void __iomem *base;
  321. struct device *dev = &adev->dev;
  322. struct coresight_platform_data *pdata = NULL;
  323. struct tmc_drvdata *drvdata;
  324. struct resource *res = &adev->res;
  325. struct coresight_desc desc = { 0 };
  326. struct device_node *np = adev->dev.of_node;
  327. if (np) {
  328. pdata = of_get_coresight_platform_data(dev, np);
  329. if (IS_ERR(pdata)) {
  330. ret = PTR_ERR(pdata);
  331. goto out;
  332. }
  333. adev->dev.platform_data = pdata;
  334. }
  335. ret = -ENOMEM;
  336. drvdata = devm_kzalloc(dev, sizeof(*drvdata), GFP_KERNEL);
  337. if (!drvdata)
  338. goto out;
  339. drvdata->dev = &adev->dev;
  340. dev_set_drvdata(dev, drvdata);
  341. /* Validity for the resource is already checked by the AMBA core */
  342. base = devm_ioremap_resource(dev, res);
  343. if (IS_ERR(base)) {
  344. ret = PTR_ERR(base);
  345. goto out;
  346. }
  347. drvdata->base = base;
  348. spin_lock_init(&drvdata->spinlock);
  349. devid = readl_relaxed(drvdata->base + CORESIGHT_DEVID);
  350. drvdata->config_type = BMVAL(devid, 6, 7);
  351. drvdata->memwidth = tmc_get_memwidth(devid);
  352. if (drvdata->config_type == TMC_CONFIG_TYPE_ETR) {
  353. if (np)
  354. ret = of_property_read_u32(np,
  355. "arm,buffer-size",
  356. &drvdata->size);
  357. if (ret)
  358. drvdata->size = SZ_1M;
  359. } else {
  360. drvdata->size = readl_relaxed(drvdata->base + TMC_RSZ) * 4;
  361. }
  362. pm_runtime_put(&adev->dev);
  363. desc.pdata = pdata;
  364. desc.dev = dev;
  365. desc.groups = coresight_tmc_groups;
  366. switch (drvdata->config_type) {
  367. case TMC_CONFIG_TYPE_ETB:
  368. desc.type = CORESIGHT_DEV_TYPE_SINK;
  369. desc.subtype.sink_subtype = CORESIGHT_DEV_SUBTYPE_SINK_BUFFER;
  370. desc.ops = &tmc_etb_cs_ops;
  371. break;
  372. case TMC_CONFIG_TYPE_ETR:
  373. desc.type = CORESIGHT_DEV_TYPE_SINK;
  374. desc.subtype.sink_subtype = CORESIGHT_DEV_SUBTYPE_SINK_BUFFER;
  375. desc.ops = &tmc_etr_cs_ops;
  376. ret = tmc_etr_setup_caps(drvdata, devid, id->data);
  377. if (ret)
  378. goto out;
  379. break;
  380. case TMC_CONFIG_TYPE_ETF:
  381. desc.type = CORESIGHT_DEV_TYPE_LINKSINK;
  382. desc.subtype.link_subtype = CORESIGHT_DEV_SUBTYPE_LINK_FIFO;
  383. desc.ops = &tmc_etf_cs_ops;
  384. break;
  385. default:
  386. pr_err("%s: Unsupported TMC config\n", pdata->name);
  387. ret = -EINVAL;
  388. goto out;
  389. }
  390. drvdata->csdev = coresight_register(&desc);
  391. if (IS_ERR(drvdata->csdev)) {
  392. ret = PTR_ERR(drvdata->csdev);
  393. goto out;
  394. }
  395. drvdata->miscdev.name = pdata->name;
  396. drvdata->miscdev.minor = MISC_DYNAMIC_MINOR;
  397. drvdata->miscdev.fops = &tmc_fops;
  398. ret = misc_register(&drvdata->miscdev);
  399. if (ret)
  400. coresight_unregister(drvdata->csdev);
  401. out:
  402. return ret;
  403. }
  404. static const struct amba_id tmc_ids[] = {
  405. {
  406. .id = 0x000bb961,
  407. .mask = 0x000fffff,
  408. },
  409. {
  410. /* Coresight SoC 600 TMC-ETR/ETS */
  411. .id = 0x000bb9e8,
  412. .mask = 0x000fffff,
  413. .data = (void *)(unsigned long)CORESIGHT_SOC_600_ETR_CAPS,
  414. },
  415. {
  416. /* Coresight SoC 600 TMC-ETB */
  417. .id = 0x000bb9e9,
  418. .mask = 0x000fffff,
  419. },
  420. {
  421. /* Coresight SoC 600 TMC-ETF */
  422. .id = 0x000bb9ea,
  423. .mask = 0x000fffff,
  424. },
  425. { 0, 0},
  426. };
  427. static struct amba_driver tmc_driver = {
  428. .drv = {
  429. .name = "coresight-tmc",
  430. .owner = THIS_MODULE,
  431. .suppress_bind_attrs = true,
  432. },
  433. .probe = tmc_probe,
  434. .id_table = tmc_ids,
  435. };
  436. builtin_amba_driver(tmc_driver);