123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510 |
- // SPDX-License-Identifier: GPL-2.0
- /* Copyright (c) 2012, The Linux Foundation. All rights reserved.
- *
- * Description: CoreSight Trace Memory Controller driver
- */
- #include <linux/kernel.h>
- #include <linux/init.h>
- #include <linux/types.h>
- #include <linux/device.h>
- #include <linux/io.h>
- #include <linux/err.h>
- #include <linux/fs.h>
- #include <linux/miscdevice.h>
- #include <linux/property.h>
- #include <linux/uaccess.h>
- #include <linux/slab.h>
- #include <linux/dma-mapping.h>
- #include <linux/spinlock.h>
- #include <linux/pm_runtime.h>
- #include <linux/of.h>
- #include <linux/coresight.h>
- #include <linux/amba/bus.h>
- #include "coresight-priv.h"
- #include "coresight-tmc.h"
- void tmc_wait_for_tmcready(struct tmc_drvdata *drvdata)
- {
- /* Ensure formatter, unformatter and hardware fifo are empty */
- if (coresight_timeout(drvdata->base,
- TMC_STS, TMC_STS_TMCREADY_BIT, 1)) {
- dev_err(drvdata->dev,
- "timeout while waiting for TMC to be Ready\n");
- }
- }
- void tmc_flush_and_stop(struct tmc_drvdata *drvdata)
- {
- u32 ffcr;
- ffcr = readl_relaxed(drvdata->base + TMC_FFCR);
- ffcr |= TMC_FFCR_STOP_ON_FLUSH;
- writel_relaxed(ffcr, drvdata->base + TMC_FFCR);
- ffcr |= BIT(TMC_FFCR_FLUSHMAN_BIT);
- writel_relaxed(ffcr, drvdata->base + TMC_FFCR);
- /* Ensure flush completes */
- if (coresight_timeout(drvdata->base,
- TMC_FFCR, TMC_FFCR_FLUSHMAN_BIT, 0)) {
- dev_err(drvdata->dev,
- "timeout while waiting for completion of Manual Flush\n");
- }
- tmc_wait_for_tmcready(drvdata);
- }
- void tmc_enable_hw(struct tmc_drvdata *drvdata)
- {
- writel_relaxed(TMC_CTL_CAPT_EN, drvdata->base + TMC_CTL);
- }
- void tmc_disable_hw(struct tmc_drvdata *drvdata)
- {
- writel_relaxed(0x0, drvdata->base + TMC_CTL);
- }
- static int tmc_read_prepare(struct tmc_drvdata *drvdata)
- {
- int ret = 0;
- switch (drvdata->config_type) {
- case TMC_CONFIG_TYPE_ETB:
- case TMC_CONFIG_TYPE_ETF:
- ret = tmc_read_prepare_etb(drvdata);
- break;
- case TMC_CONFIG_TYPE_ETR:
- ret = tmc_read_prepare_etr(drvdata);
- break;
- default:
- ret = -EINVAL;
- }
- if (!ret)
- dev_dbg(drvdata->dev, "TMC read start\n");
- return ret;
- }
- static int tmc_read_unprepare(struct tmc_drvdata *drvdata)
- {
- int ret = 0;
- switch (drvdata->config_type) {
- case TMC_CONFIG_TYPE_ETB:
- case TMC_CONFIG_TYPE_ETF:
- ret = tmc_read_unprepare_etb(drvdata);
- break;
- case TMC_CONFIG_TYPE_ETR:
- ret = tmc_read_unprepare_etr(drvdata);
- break;
- default:
- ret = -EINVAL;
- }
- if (!ret)
- dev_dbg(drvdata->dev, "TMC read end\n");
- return ret;
- }
- static int tmc_open(struct inode *inode, struct file *file)
- {
- int ret;
- struct tmc_drvdata *drvdata = container_of(file->private_data,
- struct tmc_drvdata, miscdev);
- ret = tmc_read_prepare(drvdata);
- if (ret)
- return ret;
- nonseekable_open(inode, file);
- dev_dbg(drvdata->dev, "%s: successfully opened\n", __func__);
- return 0;
- }
- static inline ssize_t tmc_get_sysfs_trace(struct tmc_drvdata *drvdata,
- loff_t pos, size_t len, char **bufpp)
- {
- switch (drvdata->config_type) {
- case TMC_CONFIG_TYPE_ETB:
- case TMC_CONFIG_TYPE_ETF:
- return tmc_etb_get_sysfs_trace(drvdata, pos, len, bufpp);
- case TMC_CONFIG_TYPE_ETR:
- return tmc_etr_get_sysfs_trace(drvdata, pos, len, bufpp);
- }
- return -EINVAL;
- }
- static ssize_t tmc_read(struct file *file, char __user *data, size_t len,
- loff_t *ppos)
- {
- char *bufp;
- ssize_t actual;
- struct tmc_drvdata *drvdata = container_of(file->private_data,
- struct tmc_drvdata, miscdev);
- actual = tmc_get_sysfs_trace(drvdata, *ppos, len, &bufp);
- if (actual <= 0)
- return 0;
- if (copy_to_user(data, bufp, actual)) {
- dev_dbg(drvdata->dev, "%s: copy_to_user failed\n", __func__);
- return -EFAULT;
- }
- *ppos += actual;
- dev_dbg(drvdata->dev, "%zu bytes copied\n", actual);
- return actual;
- }
- static int tmc_release(struct inode *inode, struct file *file)
- {
- int ret;
- struct tmc_drvdata *drvdata = container_of(file->private_data,
- struct tmc_drvdata, miscdev);
- ret = tmc_read_unprepare(drvdata);
- if (ret)
- return ret;
- dev_dbg(drvdata->dev, "%s: released\n", __func__);
- return 0;
- }
- static const struct file_operations tmc_fops = {
- .owner = THIS_MODULE,
- .open = tmc_open,
- .read = tmc_read,
- .release = tmc_release,
- .llseek = no_llseek,
- };
- static enum tmc_mem_intf_width tmc_get_memwidth(u32 devid)
- {
- enum tmc_mem_intf_width memwidth;
- /*
- * Excerpt from the TRM:
- *
- * DEVID::MEMWIDTH[10:8]
- * 0x2 Memory interface databus is 32 bits wide.
- * 0x3 Memory interface databus is 64 bits wide.
- * 0x4 Memory interface databus is 128 bits wide.
- * 0x5 Memory interface databus is 256 bits wide.
- */
- switch (BMVAL(devid, 8, 10)) {
- case 0x2:
- memwidth = TMC_MEM_INTF_WIDTH_32BITS;
- break;
- case 0x3:
- memwidth = TMC_MEM_INTF_WIDTH_64BITS;
- break;
- case 0x4:
- memwidth = TMC_MEM_INTF_WIDTH_128BITS;
- break;
- case 0x5:
- memwidth = TMC_MEM_INTF_WIDTH_256BITS;
- break;
- default:
- memwidth = 0;
- }
- return memwidth;
- }
- #define coresight_tmc_reg(name, offset) \
- coresight_simple_reg32(struct tmc_drvdata, name, offset)
- #define coresight_tmc_reg64(name, lo_off, hi_off) \
- coresight_simple_reg64(struct tmc_drvdata, name, lo_off, hi_off)
- coresight_tmc_reg(rsz, TMC_RSZ);
- coresight_tmc_reg(sts, TMC_STS);
- coresight_tmc_reg(trg, TMC_TRG);
- coresight_tmc_reg(ctl, TMC_CTL);
- coresight_tmc_reg(ffsr, TMC_FFSR);
- coresight_tmc_reg(ffcr, TMC_FFCR);
- coresight_tmc_reg(mode, TMC_MODE);
- coresight_tmc_reg(pscr, TMC_PSCR);
- coresight_tmc_reg(axictl, TMC_AXICTL);
- coresight_tmc_reg(devid, CORESIGHT_DEVID);
- coresight_tmc_reg64(rrp, TMC_RRP, TMC_RRPHI);
- coresight_tmc_reg64(rwp, TMC_RWP, TMC_RWPHI);
- coresight_tmc_reg64(dba, TMC_DBALO, TMC_DBAHI);
- static struct attribute *coresight_tmc_mgmt_attrs[] = {
- &dev_attr_rsz.attr,
- &dev_attr_sts.attr,
- &dev_attr_rrp.attr,
- &dev_attr_rwp.attr,
- &dev_attr_trg.attr,
- &dev_attr_ctl.attr,
- &dev_attr_ffsr.attr,
- &dev_attr_ffcr.attr,
- &dev_attr_mode.attr,
- &dev_attr_pscr.attr,
- &dev_attr_devid.attr,
- &dev_attr_dba.attr,
- &dev_attr_axictl.attr,
- NULL,
- };
- static ssize_t trigger_cntr_show(struct device *dev,
- struct device_attribute *attr, char *buf)
- {
- struct tmc_drvdata *drvdata = dev_get_drvdata(dev->parent);
- unsigned long val = drvdata->trigger_cntr;
- return sprintf(buf, "%#lx\n", val);
- }
- static ssize_t trigger_cntr_store(struct device *dev,
- struct device_attribute *attr,
- const char *buf, size_t size)
- {
- int ret;
- unsigned long val;
- struct tmc_drvdata *drvdata = dev_get_drvdata(dev->parent);
- ret = kstrtoul(buf, 16, &val);
- if (ret)
- return ret;
- drvdata->trigger_cntr = val;
- return size;
- }
- static DEVICE_ATTR_RW(trigger_cntr);
- static ssize_t buffer_size_show(struct device *dev,
- struct device_attribute *attr, char *buf)
- {
- struct tmc_drvdata *drvdata = dev_get_drvdata(dev->parent);
- return sprintf(buf, "%#x\n", drvdata->size);
- }
- static ssize_t buffer_size_store(struct device *dev,
- struct device_attribute *attr,
- const char *buf, size_t size)
- {
- int ret;
- unsigned long val;
- struct tmc_drvdata *drvdata = dev_get_drvdata(dev->parent);
- /* Only permitted for TMC-ETRs */
- if (drvdata->config_type != TMC_CONFIG_TYPE_ETR)
- return -EPERM;
- ret = kstrtoul(buf, 0, &val);
- if (ret)
- return ret;
- /* The buffer size should be page aligned */
- if (val & (PAGE_SIZE - 1))
- return -EINVAL;
- drvdata->size = val;
- return size;
- }
- static DEVICE_ATTR_RW(buffer_size);
- static struct attribute *coresight_tmc_attrs[] = {
- &dev_attr_trigger_cntr.attr,
- &dev_attr_buffer_size.attr,
- NULL,
- };
- static const struct attribute_group coresight_tmc_group = {
- .attrs = coresight_tmc_attrs,
- };
- static const struct attribute_group coresight_tmc_mgmt_group = {
- .attrs = coresight_tmc_mgmt_attrs,
- .name = "mgmt",
- };
- const struct attribute_group *coresight_tmc_groups[] = {
- &coresight_tmc_group,
- &coresight_tmc_mgmt_group,
- NULL,
- };
- static inline bool tmc_etr_can_use_sg(struct tmc_drvdata *drvdata)
- {
- return fwnode_property_present(drvdata->dev->fwnode,
- "arm,scatter-gather");
- }
- /* Detect and initialise the capabilities of a TMC ETR */
- static int tmc_etr_setup_caps(struct tmc_drvdata *drvdata,
- u32 devid, void *dev_caps)
- {
- u32 dma_mask = 0;
- /* Set the unadvertised capabilities */
- tmc_etr_init_caps(drvdata, (u32)(unsigned long)dev_caps);
- if (!(devid & TMC_DEVID_NOSCAT) && tmc_etr_can_use_sg(drvdata))
- tmc_etr_set_cap(drvdata, TMC_ETR_SG);
- /* Check if the AXI address width is available */
- if (devid & TMC_DEVID_AXIAW_VALID)
- dma_mask = ((devid >> TMC_DEVID_AXIAW_SHIFT) &
- TMC_DEVID_AXIAW_MASK);
- /*
- * Unless specified in the device configuration, ETR uses a 40-bit
- * AXI master in place of the embedded SRAM of ETB/ETF.
- */
- switch (dma_mask) {
- case 32:
- case 40:
- case 44:
- case 48:
- case 52:
- dev_info(drvdata->dev, "Detected dma mask %dbits\n", dma_mask);
- break;
- default:
- dma_mask = 40;
- }
- return dma_set_mask_and_coherent(drvdata->dev, DMA_BIT_MASK(dma_mask));
- }
- static int tmc_probe(struct amba_device *adev, const struct amba_id *id)
- {
- int ret = 0;
- u32 devid;
- void __iomem *base;
- struct device *dev = &adev->dev;
- struct coresight_platform_data *pdata = NULL;
- struct tmc_drvdata *drvdata;
- struct resource *res = &adev->res;
- struct coresight_desc desc = { 0 };
- struct device_node *np = adev->dev.of_node;
- if (np) {
- pdata = of_get_coresight_platform_data(dev, np);
- if (IS_ERR(pdata)) {
- ret = PTR_ERR(pdata);
- goto out;
- }
- adev->dev.platform_data = pdata;
- }
- ret = -ENOMEM;
- drvdata = devm_kzalloc(dev, sizeof(*drvdata), GFP_KERNEL);
- if (!drvdata)
- goto out;
- drvdata->dev = &adev->dev;
- dev_set_drvdata(dev, drvdata);
- /* Validity for the resource is already checked by the AMBA core */
- base = devm_ioremap_resource(dev, res);
- if (IS_ERR(base)) {
- ret = PTR_ERR(base);
- goto out;
- }
- drvdata->base = base;
- spin_lock_init(&drvdata->spinlock);
- devid = readl_relaxed(drvdata->base + CORESIGHT_DEVID);
- drvdata->config_type = BMVAL(devid, 6, 7);
- drvdata->memwidth = tmc_get_memwidth(devid);
- if (drvdata->config_type == TMC_CONFIG_TYPE_ETR) {
- if (np)
- ret = of_property_read_u32(np,
- "arm,buffer-size",
- &drvdata->size);
- if (ret)
- drvdata->size = SZ_1M;
- } else {
- drvdata->size = readl_relaxed(drvdata->base + TMC_RSZ) * 4;
- }
- pm_runtime_put(&adev->dev);
- desc.pdata = pdata;
- desc.dev = dev;
- desc.groups = coresight_tmc_groups;
- switch (drvdata->config_type) {
- case TMC_CONFIG_TYPE_ETB:
- desc.type = CORESIGHT_DEV_TYPE_SINK;
- desc.subtype.sink_subtype = CORESIGHT_DEV_SUBTYPE_SINK_BUFFER;
- desc.ops = &tmc_etb_cs_ops;
- break;
- case TMC_CONFIG_TYPE_ETR:
- desc.type = CORESIGHT_DEV_TYPE_SINK;
- desc.subtype.sink_subtype = CORESIGHT_DEV_SUBTYPE_SINK_BUFFER;
- desc.ops = &tmc_etr_cs_ops;
- ret = tmc_etr_setup_caps(drvdata, devid, id->data);
- if (ret)
- goto out;
- break;
- case TMC_CONFIG_TYPE_ETF:
- desc.type = CORESIGHT_DEV_TYPE_LINKSINK;
- desc.subtype.link_subtype = CORESIGHT_DEV_SUBTYPE_LINK_FIFO;
- desc.ops = &tmc_etf_cs_ops;
- break;
- default:
- pr_err("%s: Unsupported TMC config\n", pdata->name);
- ret = -EINVAL;
- goto out;
- }
- drvdata->csdev = coresight_register(&desc);
- if (IS_ERR(drvdata->csdev)) {
- ret = PTR_ERR(drvdata->csdev);
- goto out;
- }
- drvdata->miscdev.name = pdata->name;
- drvdata->miscdev.minor = MISC_DYNAMIC_MINOR;
- drvdata->miscdev.fops = &tmc_fops;
- ret = misc_register(&drvdata->miscdev);
- if (ret)
- coresight_unregister(drvdata->csdev);
- out:
- return ret;
- }
- static const struct amba_id tmc_ids[] = {
- {
- .id = 0x000bb961,
- .mask = 0x000fffff,
- },
- {
- /* Coresight SoC 600 TMC-ETR/ETS */
- .id = 0x000bb9e8,
- .mask = 0x000fffff,
- .data = (void *)(unsigned long)CORESIGHT_SOC_600_ETR_CAPS,
- },
- {
- /* Coresight SoC 600 TMC-ETB */
- .id = 0x000bb9e9,
- .mask = 0x000fffff,
- },
- {
- /* Coresight SoC 600 TMC-ETF */
- .id = 0x000bb9ea,
- .mask = 0x000fffff,
- },
- { 0, 0},
- };
- static struct amba_driver tmc_driver = {
- .drv = {
- .name = "coresight-tmc",
- .owner = THIS_MODULE,
- .suppress_bind_attrs = true,
- },
- .probe = tmc_probe,
- .id_table = tmc_ids,
- };
- builtin_amba_driver(tmc_driver);
|