ipu-ic.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801
  1. /*
  2. * Copyright (C) 2012-2014 Mentor Graphics Inc.
  3. * Copyright 2005-2012 Freescale Semiconductor, Inc. All Rights Reserved.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/types.h>
  13. #include <linux/init.h>
  14. #include <linux/errno.h>
  15. #include <linux/spinlock.h>
  16. #include <linux/bitrev.h>
  17. #include <linux/io.h>
  18. #include <linux/err.h>
  19. #include <linux/sizes.h>
  20. #include "ipu-prv.h"
  21. /* IC Register Offsets */
  22. #define IC_CONF 0x0000
  23. #define IC_PRP_ENC_RSC 0x0004
  24. #define IC_PRP_VF_RSC 0x0008
  25. #define IC_PP_RSC 0x000C
  26. #define IC_CMBP_1 0x0010
  27. #define IC_CMBP_2 0x0014
  28. #define IC_IDMAC_1 0x0018
  29. #define IC_IDMAC_2 0x001C
  30. #define IC_IDMAC_3 0x0020
  31. #define IC_IDMAC_4 0x0024
  32. /* IC Register Fields */
  33. #define IC_CONF_PRPENC_EN (1 << 0)
  34. #define IC_CONF_PRPENC_CSC1 (1 << 1)
  35. #define IC_CONF_PRPENC_ROT_EN (1 << 2)
  36. #define IC_CONF_PRPVF_EN (1 << 8)
  37. #define IC_CONF_PRPVF_CSC1 (1 << 9)
  38. #define IC_CONF_PRPVF_CSC2 (1 << 10)
  39. #define IC_CONF_PRPVF_CMB (1 << 11)
  40. #define IC_CONF_PRPVF_ROT_EN (1 << 12)
  41. #define IC_CONF_PP_EN (1 << 16)
  42. #define IC_CONF_PP_CSC1 (1 << 17)
  43. #define IC_CONF_PP_CSC2 (1 << 18)
  44. #define IC_CONF_PP_CMB (1 << 19)
  45. #define IC_CONF_PP_ROT_EN (1 << 20)
  46. #define IC_CONF_IC_GLB_LOC_A (1 << 28)
  47. #define IC_CONF_KEY_COLOR_EN (1 << 29)
  48. #define IC_CONF_RWS_EN (1 << 30)
  49. #define IC_CONF_CSI_MEM_WR_EN (1 << 31)
  50. #define IC_IDMAC_1_CB0_BURST_16 (1 << 0)
  51. #define IC_IDMAC_1_CB1_BURST_16 (1 << 1)
  52. #define IC_IDMAC_1_CB2_BURST_16 (1 << 2)
  53. #define IC_IDMAC_1_CB3_BURST_16 (1 << 3)
  54. #define IC_IDMAC_1_CB4_BURST_16 (1 << 4)
  55. #define IC_IDMAC_1_CB5_BURST_16 (1 << 5)
  56. #define IC_IDMAC_1_CB6_BURST_16 (1 << 6)
  57. #define IC_IDMAC_1_CB7_BURST_16 (1 << 7)
  58. #define IC_IDMAC_1_PRPENC_ROT_MASK (0x7 << 11)
  59. #define IC_IDMAC_1_PRPENC_ROT_OFFSET 11
  60. #define IC_IDMAC_1_PRPVF_ROT_MASK (0x7 << 14)
  61. #define IC_IDMAC_1_PRPVF_ROT_OFFSET 14
  62. #define IC_IDMAC_1_PP_ROT_MASK (0x7 << 17)
  63. #define IC_IDMAC_1_PP_ROT_OFFSET 17
  64. #define IC_IDMAC_1_PP_FLIP_RS (1 << 22)
  65. #define IC_IDMAC_1_PRPVF_FLIP_RS (1 << 21)
  66. #define IC_IDMAC_1_PRPENC_FLIP_RS (1 << 20)
  67. #define IC_IDMAC_2_PRPENC_HEIGHT_MASK (0x3ff << 0)
  68. #define IC_IDMAC_2_PRPENC_HEIGHT_OFFSET 0
  69. #define IC_IDMAC_2_PRPVF_HEIGHT_MASK (0x3ff << 10)
  70. #define IC_IDMAC_2_PRPVF_HEIGHT_OFFSET 10
  71. #define IC_IDMAC_2_PP_HEIGHT_MASK (0x3ff << 20)
  72. #define IC_IDMAC_2_PP_HEIGHT_OFFSET 20
  73. #define IC_IDMAC_3_PRPENC_WIDTH_MASK (0x3ff << 0)
  74. #define IC_IDMAC_3_PRPENC_WIDTH_OFFSET 0
  75. #define IC_IDMAC_3_PRPVF_WIDTH_MASK (0x3ff << 10)
  76. #define IC_IDMAC_3_PRPVF_WIDTH_OFFSET 10
  77. #define IC_IDMAC_3_PP_WIDTH_MASK (0x3ff << 20)
  78. #define IC_IDMAC_3_PP_WIDTH_OFFSET 20
  79. struct ic_task_regoffs {
  80. u32 rsc;
  81. u32 tpmem_csc[2];
  82. };
  83. struct ic_task_bitfields {
  84. u32 ic_conf_en;
  85. u32 ic_conf_rot_en;
  86. u32 ic_conf_cmb_en;
  87. u32 ic_conf_csc1_en;
  88. u32 ic_conf_csc2_en;
  89. u32 ic_cmb_galpha_bit;
  90. };
  91. static const struct ic_task_regoffs ic_task_reg[IC_NUM_TASKS] = {
  92. [IC_TASK_ENCODER] = {
  93. .rsc = IC_PRP_ENC_RSC,
  94. .tpmem_csc = {0x2008, 0},
  95. },
  96. [IC_TASK_VIEWFINDER] = {
  97. .rsc = IC_PRP_VF_RSC,
  98. .tpmem_csc = {0x4028, 0x4040},
  99. },
  100. [IC_TASK_POST_PROCESSOR] = {
  101. .rsc = IC_PP_RSC,
  102. .tpmem_csc = {0x6060, 0x6078},
  103. },
  104. };
  105. static const struct ic_task_bitfields ic_task_bit[IC_NUM_TASKS] = {
  106. [IC_TASK_ENCODER] = {
  107. .ic_conf_en = IC_CONF_PRPENC_EN,
  108. .ic_conf_rot_en = IC_CONF_PRPENC_ROT_EN,
  109. .ic_conf_cmb_en = 0, /* NA */
  110. .ic_conf_csc1_en = IC_CONF_PRPENC_CSC1,
  111. .ic_conf_csc2_en = 0, /* NA */
  112. .ic_cmb_galpha_bit = 0, /* NA */
  113. },
  114. [IC_TASK_VIEWFINDER] = {
  115. .ic_conf_en = IC_CONF_PRPVF_EN,
  116. .ic_conf_rot_en = IC_CONF_PRPVF_ROT_EN,
  117. .ic_conf_cmb_en = IC_CONF_PRPVF_CMB,
  118. .ic_conf_csc1_en = IC_CONF_PRPVF_CSC1,
  119. .ic_conf_csc2_en = IC_CONF_PRPVF_CSC2,
  120. .ic_cmb_galpha_bit = 0,
  121. },
  122. [IC_TASK_POST_PROCESSOR] = {
  123. .ic_conf_en = IC_CONF_PP_EN,
  124. .ic_conf_rot_en = IC_CONF_PP_ROT_EN,
  125. .ic_conf_cmb_en = IC_CONF_PP_CMB,
  126. .ic_conf_csc1_en = IC_CONF_PP_CSC1,
  127. .ic_conf_csc2_en = IC_CONF_PP_CSC2,
  128. .ic_cmb_galpha_bit = 8,
  129. },
  130. };
  131. struct ipu_ic_priv;
  132. struct ipu_ic {
  133. enum ipu_ic_task task;
  134. const struct ic_task_regoffs *reg;
  135. const struct ic_task_bitfields *bit;
  136. enum ipu_color_space in_cs, g_in_cs;
  137. enum ipu_color_space out_cs;
  138. bool graphics;
  139. bool rotation;
  140. bool in_use;
  141. struct ipu_ic_priv *priv;
  142. };
  143. struct ipu_ic_priv {
  144. void __iomem *base;
  145. void __iomem *tpmem_base;
  146. spinlock_t lock;
  147. struct ipu_soc *ipu;
  148. int use_count;
  149. int irt_use_count;
  150. struct ipu_ic task[IC_NUM_TASKS];
  151. };
  152. static inline u32 ipu_ic_read(struct ipu_ic *ic, unsigned offset)
  153. {
  154. return readl(ic->priv->base + offset);
  155. }
  156. static inline void ipu_ic_write(struct ipu_ic *ic, u32 value, unsigned offset)
  157. {
  158. writel(value, ic->priv->base + offset);
  159. }
  160. struct ic_csc_params {
  161. s16 coeff[3][3]; /* signed 9-bit integer coefficients */
  162. s16 offset[3]; /* signed 11+2-bit fixed point offset */
  163. u8 scale:2; /* scale coefficients * 2^(scale-1) */
  164. bool sat:1; /* saturate to (16, 235(Y) / 240(U, V)) */
  165. };
  166. /*
  167. * Y = R * .299 + G * .587 + B * .114;
  168. * U = R * -.169 + G * -.332 + B * .500 + 128.;
  169. * V = R * .500 + G * -.419 + B * -.0813 + 128.;
  170. */
  171. static const struct ic_csc_params ic_csc_rgb2ycbcr = {
  172. .coeff = {
  173. { 77, 150, 29 },
  174. { 469, 427, 128 },
  175. { 128, 405, 491 },
  176. },
  177. .offset = { 0, 512, 512 },
  178. .scale = 1,
  179. };
  180. /* transparent RGB->RGB matrix for graphics combining */
  181. static const struct ic_csc_params ic_csc_rgb2rgb = {
  182. .coeff = {
  183. { 128, 0, 0 },
  184. { 0, 128, 0 },
  185. { 0, 0, 128 },
  186. },
  187. .scale = 2,
  188. };
  189. /*
  190. * R = (1.164 * (Y - 16)) + (1.596 * (Cr - 128));
  191. * G = (1.164 * (Y - 16)) - (0.392 * (Cb - 128)) - (0.813 * (Cr - 128));
  192. * B = (1.164 * (Y - 16)) + (2.017 * (Cb - 128);
  193. */
  194. static const struct ic_csc_params ic_csc_ycbcr2rgb = {
  195. .coeff = {
  196. { 149, 0, 204 },
  197. { 149, 462, 408 },
  198. { 149, 255, 0 },
  199. },
  200. .offset = { -446, 266, -554 },
  201. .scale = 2,
  202. };
  203. static int init_csc(struct ipu_ic *ic,
  204. enum ipu_color_space inf,
  205. enum ipu_color_space outf,
  206. int csc_index)
  207. {
  208. struct ipu_ic_priv *priv = ic->priv;
  209. const struct ic_csc_params *params;
  210. u32 __iomem *base;
  211. const u16 (*c)[3];
  212. const u16 *a;
  213. u32 param;
  214. base = (u32 __iomem *)
  215. (priv->tpmem_base + ic->reg->tpmem_csc[csc_index]);
  216. if (inf == IPUV3_COLORSPACE_YUV && outf == IPUV3_COLORSPACE_RGB)
  217. params = &ic_csc_ycbcr2rgb;
  218. else if (inf == IPUV3_COLORSPACE_RGB && outf == IPUV3_COLORSPACE_YUV)
  219. params = &ic_csc_rgb2ycbcr;
  220. else if (inf == IPUV3_COLORSPACE_RGB && outf == IPUV3_COLORSPACE_RGB)
  221. params = &ic_csc_rgb2rgb;
  222. else {
  223. dev_err(priv->ipu->dev, "Unsupported color space conversion\n");
  224. return -EINVAL;
  225. }
  226. /* Cast to unsigned */
  227. c = (const u16 (*)[3])params->coeff;
  228. a = (const u16 *)params->offset;
  229. param = ((a[0] & 0x1f) << 27) | ((c[0][0] & 0x1ff) << 18) |
  230. ((c[1][1] & 0x1ff) << 9) | (c[2][2] & 0x1ff);
  231. writel(param, base++);
  232. param = ((a[0] & 0x1fe0) >> 5) | (params->scale << 8) |
  233. (params->sat << 9);
  234. writel(param, base++);
  235. param = ((a[1] & 0x1f) << 27) | ((c[0][1] & 0x1ff) << 18) |
  236. ((c[1][0] & 0x1ff) << 9) | (c[2][0] & 0x1ff);
  237. writel(param, base++);
  238. param = ((a[1] & 0x1fe0) >> 5);
  239. writel(param, base++);
  240. param = ((a[2] & 0x1f) << 27) | ((c[0][2] & 0x1ff) << 18) |
  241. ((c[1][2] & 0x1ff) << 9) | (c[2][1] & 0x1ff);
  242. writel(param, base++);
  243. param = ((a[2] & 0x1fe0) >> 5);
  244. writel(param, base++);
  245. return 0;
  246. }
  247. static int calc_resize_coeffs(struct ipu_ic *ic,
  248. u32 in_size, u32 out_size,
  249. u32 *resize_coeff,
  250. u32 *downsize_coeff)
  251. {
  252. struct ipu_ic_priv *priv = ic->priv;
  253. struct ipu_soc *ipu = priv->ipu;
  254. u32 temp_size, temp_downsize;
  255. /*
  256. * Input size cannot be more than 4096, and output size cannot
  257. * be more than 1024
  258. */
  259. if (in_size > 4096) {
  260. dev_err(ipu->dev, "Unsupported resize (in_size > 4096)\n");
  261. return -EINVAL;
  262. }
  263. if (out_size > 1024) {
  264. dev_err(ipu->dev, "Unsupported resize (out_size > 1024)\n");
  265. return -EINVAL;
  266. }
  267. /* Cannot downsize more than 4:1 */
  268. if ((out_size << 2) < in_size) {
  269. dev_err(ipu->dev, "Unsupported downsize\n");
  270. return -EINVAL;
  271. }
  272. /* Compute downsizing coefficient */
  273. temp_downsize = 0;
  274. temp_size = in_size;
  275. while (((temp_size > 1024) || (temp_size >= out_size * 2)) &&
  276. (temp_downsize < 2)) {
  277. temp_size >>= 1;
  278. temp_downsize++;
  279. }
  280. *downsize_coeff = temp_downsize;
  281. /*
  282. * compute resizing coefficient using the following equation:
  283. * resize_coeff = M * (SI - 1) / (SO - 1)
  284. * where M = 2^13, SI = input size, SO = output size
  285. */
  286. *resize_coeff = (8192L * (temp_size - 1)) / (out_size - 1);
  287. if (*resize_coeff >= 16384L) {
  288. dev_err(ipu->dev, "Warning! Overflow on resize coeff.\n");
  289. *resize_coeff = 0x3FFF;
  290. }
  291. return 0;
  292. }
  293. void ipu_ic_task_enable(struct ipu_ic *ic)
  294. {
  295. struct ipu_ic_priv *priv = ic->priv;
  296. unsigned long flags;
  297. u32 ic_conf;
  298. spin_lock_irqsave(&priv->lock, flags);
  299. ic_conf = ipu_ic_read(ic, IC_CONF);
  300. ic_conf |= ic->bit->ic_conf_en;
  301. if (ic->rotation)
  302. ic_conf |= ic->bit->ic_conf_rot_en;
  303. if (ic->in_cs != ic->out_cs)
  304. ic_conf |= ic->bit->ic_conf_csc1_en;
  305. if (ic->graphics) {
  306. ic_conf |= ic->bit->ic_conf_cmb_en;
  307. ic_conf |= ic->bit->ic_conf_csc1_en;
  308. if (ic->g_in_cs != ic->out_cs)
  309. ic_conf |= ic->bit->ic_conf_csc2_en;
  310. }
  311. ipu_ic_write(ic, ic_conf, IC_CONF);
  312. spin_unlock_irqrestore(&priv->lock, flags);
  313. }
  314. EXPORT_SYMBOL_GPL(ipu_ic_task_enable);
  315. void ipu_ic_task_disable(struct ipu_ic *ic)
  316. {
  317. struct ipu_ic_priv *priv = ic->priv;
  318. unsigned long flags;
  319. u32 ic_conf;
  320. spin_lock_irqsave(&priv->lock, flags);
  321. ic_conf = ipu_ic_read(ic, IC_CONF);
  322. ic_conf &= ~(ic->bit->ic_conf_en |
  323. ic->bit->ic_conf_csc1_en |
  324. ic->bit->ic_conf_rot_en);
  325. if (ic->bit->ic_conf_csc2_en)
  326. ic_conf &= ~ic->bit->ic_conf_csc2_en;
  327. if (ic->bit->ic_conf_cmb_en)
  328. ic_conf &= ~ic->bit->ic_conf_cmb_en;
  329. ipu_ic_write(ic, ic_conf, IC_CONF);
  330. spin_unlock_irqrestore(&priv->lock, flags);
  331. }
  332. EXPORT_SYMBOL_GPL(ipu_ic_task_disable);
  333. int ipu_ic_task_graphics_init(struct ipu_ic *ic,
  334. enum ipu_color_space in_g_cs,
  335. bool galpha_en, u32 galpha,
  336. bool colorkey_en, u32 colorkey)
  337. {
  338. struct ipu_ic_priv *priv = ic->priv;
  339. unsigned long flags;
  340. u32 reg, ic_conf;
  341. int ret = 0;
  342. if (ic->task == IC_TASK_ENCODER)
  343. return -EINVAL;
  344. spin_lock_irqsave(&priv->lock, flags);
  345. ic_conf = ipu_ic_read(ic, IC_CONF);
  346. if (!(ic_conf & ic->bit->ic_conf_csc1_en)) {
  347. /* need transparent CSC1 conversion */
  348. ret = init_csc(ic, IPUV3_COLORSPACE_RGB,
  349. IPUV3_COLORSPACE_RGB, 0);
  350. if (ret)
  351. goto unlock;
  352. }
  353. ic->g_in_cs = in_g_cs;
  354. if (ic->g_in_cs != ic->out_cs) {
  355. ret = init_csc(ic, ic->g_in_cs, ic->out_cs, 1);
  356. if (ret)
  357. goto unlock;
  358. }
  359. if (galpha_en) {
  360. ic_conf |= IC_CONF_IC_GLB_LOC_A;
  361. reg = ipu_ic_read(ic, IC_CMBP_1);
  362. reg &= ~(0xff << ic->bit->ic_cmb_galpha_bit);
  363. reg |= (galpha << ic->bit->ic_cmb_galpha_bit);
  364. ipu_ic_write(ic, reg, IC_CMBP_1);
  365. } else
  366. ic_conf &= ~IC_CONF_IC_GLB_LOC_A;
  367. if (colorkey_en) {
  368. ic_conf |= IC_CONF_KEY_COLOR_EN;
  369. ipu_ic_write(ic, colorkey, IC_CMBP_2);
  370. } else
  371. ic_conf &= ~IC_CONF_KEY_COLOR_EN;
  372. ipu_ic_write(ic, ic_conf, IC_CONF);
  373. ic->graphics = true;
  374. unlock:
  375. spin_unlock_irqrestore(&priv->lock, flags);
  376. return ret;
  377. }
  378. EXPORT_SYMBOL_GPL(ipu_ic_task_graphics_init);
  379. int ipu_ic_task_init(struct ipu_ic *ic,
  380. int in_width, int in_height,
  381. int out_width, int out_height,
  382. enum ipu_color_space in_cs,
  383. enum ipu_color_space out_cs)
  384. {
  385. struct ipu_ic_priv *priv = ic->priv;
  386. u32 reg, downsize_coeff, resize_coeff;
  387. unsigned long flags;
  388. int ret = 0;
  389. /* Setup vertical resizing */
  390. ret = calc_resize_coeffs(ic, in_height, out_height,
  391. &resize_coeff, &downsize_coeff);
  392. if (ret)
  393. return ret;
  394. reg = (downsize_coeff << 30) | (resize_coeff << 16);
  395. /* Setup horizontal resizing */
  396. ret = calc_resize_coeffs(ic, in_width, out_width,
  397. &resize_coeff, &downsize_coeff);
  398. if (ret)
  399. return ret;
  400. reg |= (downsize_coeff << 14) | resize_coeff;
  401. spin_lock_irqsave(&priv->lock, flags);
  402. ipu_ic_write(ic, reg, ic->reg->rsc);
  403. /* Setup color space conversion */
  404. ic->in_cs = in_cs;
  405. ic->out_cs = out_cs;
  406. if (ic->in_cs != ic->out_cs) {
  407. ret = init_csc(ic, ic->in_cs, ic->out_cs, 0);
  408. if (ret)
  409. goto unlock;
  410. }
  411. unlock:
  412. spin_unlock_irqrestore(&priv->lock, flags);
  413. return ret;
  414. }
  415. EXPORT_SYMBOL_GPL(ipu_ic_task_init);
  416. int ipu_ic_task_idma_init(struct ipu_ic *ic, struct ipuv3_channel *channel,
  417. u32 width, u32 height, int burst_size,
  418. enum ipu_rotate_mode rot)
  419. {
  420. struct ipu_ic_priv *priv = ic->priv;
  421. struct ipu_soc *ipu = priv->ipu;
  422. u32 ic_idmac_1, ic_idmac_2, ic_idmac_3;
  423. u32 temp_rot = bitrev8(rot) >> 5;
  424. bool need_hor_flip = false;
  425. unsigned long flags;
  426. int ret = 0;
  427. if ((burst_size != 8) && (burst_size != 16)) {
  428. dev_err(ipu->dev, "Illegal burst length for IC\n");
  429. return -EINVAL;
  430. }
  431. width--;
  432. height--;
  433. if (temp_rot & 0x2) /* Need horizontal flip */
  434. need_hor_flip = true;
  435. spin_lock_irqsave(&priv->lock, flags);
  436. ic_idmac_1 = ipu_ic_read(ic, IC_IDMAC_1);
  437. ic_idmac_2 = ipu_ic_read(ic, IC_IDMAC_2);
  438. ic_idmac_3 = ipu_ic_read(ic, IC_IDMAC_3);
  439. switch (channel->num) {
  440. case IPUV3_CHANNEL_IC_PP_MEM:
  441. if (burst_size == 16)
  442. ic_idmac_1 |= IC_IDMAC_1_CB2_BURST_16;
  443. else
  444. ic_idmac_1 &= ~IC_IDMAC_1_CB2_BURST_16;
  445. if (need_hor_flip)
  446. ic_idmac_1 |= IC_IDMAC_1_PP_FLIP_RS;
  447. else
  448. ic_idmac_1 &= ~IC_IDMAC_1_PP_FLIP_RS;
  449. ic_idmac_2 &= ~IC_IDMAC_2_PP_HEIGHT_MASK;
  450. ic_idmac_2 |= height << IC_IDMAC_2_PP_HEIGHT_OFFSET;
  451. ic_idmac_3 &= ~IC_IDMAC_3_PP_WIDTH_MASK;
  452. ic_idmac_3 |= width << IC_IDMAC_3_PP_WIDTH_OFFSET;
  453. break;
  454. case IPUV3_CHANNEL_MEM_IC_PP:
  455. if (burst_size == 16)
  456. ic_idmac_1 |= IC_IDMAC_1_CB5_BURST_16;
  457. else
  458. ic_idmac_1 &= ~IC_IDMAC_1_CB5_BURST_16;
  459. break;
  460. case IPUV3_CHANNEL_MEM_ROT_PP:
  461. ic_idmac_1 &= ~IC_IDMAC_1_PP_ROT_MASK;
  462. ic_idmac_1 |= temp_rot << IC_IDMAC_1_PP_ROT_OFFSET;
  463. break;
  464. case IPUV3_CHANNEL_MEM_IC_PRP_VF:
  465. if (burst_size == 16)
  466. ic_idmac_1 |= IC_IDMAC_1_CB6_BURST_16;
  467. else
  468. ic_idmac_1 &= ~IC_IDMAC_1_CB6_BURST_16;
  469. break;
  470. case IPUV3_CHANNEL_IC_PRP_ENC_MEM:
  471. if (burst_size == 16)
  472. ic_idmac_1 |= IC_IDMAC_1_CB0_BURST_16;
  473. else
  474. ic_idmac_1 &= ~IC_IDMAC_1_CB0_BURST_16;
  475. if (need_hor_flip)
  476. ic_idmac_1 |= IC_IDMAC_1_PRPENC_FLIP_RS;
  477. else
  478. ic_idmac_1 &= ~IC_IDMAC_1_PRPENC_FLIP_RS;
  479. ic_idmac_2 &= ~IC_IDMAC_2_PRPENC_HEIGHT_MASK;
  480. ic_idmac_2 |= height << IC_IDMAC_2_PRPENC_HEIGHT_OFFSET;
  481. ic_idmac_3 &= ~IC_IDMAC_3_PRPENC_WIDTH_MASK;
  482. ic_idmac_3 |= width << IC_IDMAC_3_PRPENC_WIDTH_OFFSET;
  483. break;
  484. case IPUV3_CHANNEL_MEM_ROT_ENC:
  485. ic_idmac_1 &= ~IC_IDMAC_1_PRPENC_ROT_MASK;
  486. ic_idmac_1 |= temp_rot << IC_IDMAC_1_PRPENC_ROT_OFFSET;
  487. break;
  488. case IPUV3_CHANNEL_IC_PRP_VF_MEM:
  489. if (burst_size == 16)
  490. ic_idmac_1 |= IC_IDMAC_1_CB1_BURST_16;
  491. else
  492. ic_idmac_1 &= ~IC_IDMAC_1_CB1_BURST_16;
  493. if (need_hor_flip)
  494. ic_idmac_1 |= IC_IDMAC_1_PRPVF_FLIP_RS;
  495. else
  496. ic_idmac_1 &= ~IC_IDMAC_1_PRPVF_FLIP_RS;
  497. ic_idmac_2 &= ~IC_IDMAC_2_PRPVF_HEIGHT_MASK;
  498. ic_idmac_2 |= height << IC_IDMAC_2_PRPVF_HEIGHT_OFFSET;
  499. ic_idmac_3 &= ~IC_IDMAC_3_PRPVF_WIDTH_MASK;
  500. ic_idmac_3 |= width << IC_IDMAC_3_PRPVF_WIDTH_OFFSET;
  501. break;
  502. case IPUV3_CHANNEL_MEM_ROT_VF:
  503. ic_idmac_1 &= ~IC_IDMAC_1_PRPVF_ROT_MASK;
  504. ic_idmac_1 |= temp_rot << IC_IDMAC_1_PRPVF_ROT_OFFSET;
  505. break;
  506. case IPUV3_CHANNEL_G_MEM_IC_PRP_VF:
  507. if (burst_size == 16)
  508. ic_idmac_1 |= IC_IDMAC_1_CB3_BURST_16;
  509. else
  510. ic_idmac_1 &= ~IC_IDMAC_1_CB3_BURST_16;
  511. break;
  512. case IPUV3_CHANNEL_G_MEM_IC_PP:
  513. if (burst_size == 16)
  514. ic_idmac_1 |= IC_IDMAC_1_CB4_BURST_16;
  515. else
  516. ic_idmac_1 &= ~IC_IDMAC_1_CB4_BURST_16;
  517. break;
  518. case IPUV3_CHANNEL_VDI_MEM_IC_VF:
  519. if (burst_size == 16)
  520. ic_idmac_1 |= IC_IDMAC_1_CB7_BURST_16;
  521. else
  522. ic_idmac_1 &= ~IC_IDMAC_1_CB7_BURST_16;
  523. break;
  524. default:
  525. goto unlock;
  526. }
  527. ipu_ic_write(ic, ic_idmac_1, IC_IDMAC_1);
  528. ipu_ic_write(ic, ic_idmac_2, IC_IDMAC_2);
  529. ipu_ic_write(ic, ic_idmac_3, IC_IDMAC_3);
  530. if (ipu_rot_mode_is_irt(rot))
  531. ic->rotation = true;
  532. unlock:
  533. spin_unlock_irqrestore(&priv->lock, flags);
  534. return ret;
  535. }
  536. EXPORT_SYMBOL_GPL(ipu_ic_task_idma_init);
  537. static void ipu_irt_enable(struct ipu_ic *ic)
  538. {
  539. struct ipu_ic_priv *priv = ic->priv;
  540. if (!priv->irt_use_count)
  541. ipu_module_enable(priv->ipu, IPU_CONF_ROT_EN);
  542. priv->irt_use_count++;
  543. }
  544. static void ipu_irt_disable(struct ipu_ic *ic)
  545. {
  546. struct ipu_ic_priv *priv = ic->priv;
  547. if (priv->irt_use_count) {
  548. if (!--priv->irt_use_count)
  549. ipu_module_disable(priv->ipu, IPU_CONF_ROT_EN);
  550. }
  551. }
  552. int ipu_ic_enable(struct ipu_ic *ic)
  553. {
  554. struct ipu_ic_priv *priv = ic->priv;
  555. unsigned long flags;
  556. spin_lock_irqsave(&priv->lock, flags);
  557. if (!priv->use_count)
  558. ipu_module_enable(priv->ipu, IPU_CONF_IC_EN);
  559. priv->use_count++;
  560. if (ic->rotation)
  561. ipu_irt_enable(ic);
  562. spin_unlock_irqrestore(&priv->lock, flags);
  563. return 0;
  564. }
  565. EXPORT_SYMBOL_GPL(ipu_ic_enable);
  566. int ipu_ic_disable(struct ipu_ic *ic)
  567. {
  568. struct ipu_ic_priv *priv = ic->priv;
  569. unsigned long flags;
  570. spin_lock_irqsave(&priv->lock, flags);
  571. priv->use_count--;
  572. if (!priv->use_count)
  573. ipu_module_disable(priv->ipu, IPU_CONF_IC_EN);
  574. if (priv->use_count < 0)
  575. priv->use_count = 0;
  576. if (ic->rotation)
  577. ipu_irt_disable(ic);
  578. ic->rotation = ic->graphics = false;
  579. spin_unlock_irqrestore(&priv->lock, flags);
  580. return 0;
  581. }
  582. EXPORT_SYMBOL_GPL(ipu_ic_disable);
  583. struct ipu_ic *ipu_ic_get(struct ipu_soc *ipu, enum ipu_ic_task task)
  584. {
  585. struct ipu_ic_priv *priv = ipu->ic_priv;
  586. unsigned long flags;
  587. struct ipu_ic *ic, *ret;
  588. if (task >= IC_NUM_TASKS)
  589. return ERR_PTR(-EINVAL);
  590. ic = &priv->task[task];
  591. spin_lock_irqsave(&priv->lock, flags);
  592. if (ic->in_use) {
  593. ret = ERR_PTR(-EBUSY);
  594. goto unlock;
  595. }
  596. ic->in_use = true;
  597. ret = ic;
  598. unlock:
  599. spin_unlock_irqrestore(&priv->lock, flags);
  600. return ret;
  601. }
  602. EXPORT_SYMBOL_GPL(ipu_ic_get);
  603. void ipu_ic_put(struct ipu_ic *ic)
  604. {
  605. struct ipu_ic_priv *priv = ic->priv;
  606. unsigned long flags;
  607. spin_lock_irqsave(&priv->lock, flags);
  608. ic->in_use = false;
  609. spin_unlock_irqrestore(&priv->lock, flags);
  610. }
  611. EXPORT_SYMBOL_GPL(ipu_ic_put);
  612. int ipu_ic_init(struct ipu_soc *ipu, struct device *dev,
  613. unsigned long base, unsigned long tpmem_base)
  614. {
  615. struct ipu_ic_priv *priv;
  616. int i;
  617. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  618. if (!priv)
  619. return -ENOMEM;
  620. ipu->ic_priv = priv;
  621. spin_lock_init(&priv->lock);
  622. priv->base = devm_ioremap(dev, base, PAGE_SIZE);
  623. if (!priv->base)
  624. return -ENOMEM;
  625. priv->tpmem_base = devm_ioremap(dev, tpmem_base, SZ_64K);
  626. if (!priv->tpmem_base)
  627. return -ENOMEM;
  628. dev_dbg(dev, "IC base: 0x%08lx remapped to %p\n", base, priv->base);
  629. priv->ipu = ipu;
  630. for (i = 0; i < IC_NUM_TASKS; i++) {
  631. priv->task[i].task = i;
  632. priv->task[i].priv = priv;
  633. priv->task[i].reg = &ic_task_reg[i];
  634. priv->task[i].bit = &ic_task_bit[i];
  635. }
  636. return 0;
  637. }
  638. void ipu_ic_exit(struct ipu_soc *ipu)
  639. {
  640. }
  641. void ipu_ic_dump(struct ipu_ic *ic)
  642. {
  643. struct ipu_ic_priv *priv = ic->priv;
  644. struct ipu_soc *ipu = priv->ipu;
  645. dev_dbg(ipu->dev, "IC_CONF = \t0x%08X\n",
  646. ipu_ic_read(ic, IC_CONF));
  647. dev_dbg(ipu->dev, "IC_PRP_ENC_RSC = \t0x%08X\n",
  648. ipu_ic_read(ic, IC_PRP_ENC_RSC));
  649. dev_dbg(ipu->dev, "IC_PRP_VF_RSC = \t0x%08X\n",
  650. ipu_ic_read(ic, IC_PRP_VF_RSC));
  651. dev_dbg(ipu->dev, "IC_PP_RSC = \t0x%08X\n",
  652. ipu_ic_read(ic, IC_PP_RSC));
  653. dev_dbg(ipu->dev, "IC_CMBP_1 = \t0x%08X\n",
  654. ipu_ic_read(ic, IC_CMBP_1));
  655. dev_dbg(ipu->dev, "IC_CMBP_2 = \t0x%08X\n",
  656. ipu_ic_read(ic, IC_CMBP_2));
  657. dev_dbg(ipu->dev, "IC_IDMAC_1 = \t0x%08X\n",
  658. ipu_ic_read(ic, IC_IDMAC_1));
  659. dev_dbg(ipu->dev, "IC_IDMAC_2 = \t0x%08X\n",
  660. ipu_ic_read(ic, IC_IDMAC_2));
  661. dev_dbg(ipu->dev, "IC_IDMAC_3 = \t0x%08X\n",
  662. ipu_ic_read(ic, IC_IDMAC_3));
  663. dev_dbg(ipu->dev, "IC_IDMAC_4 = \t0x%08X\n",
  664. ipu_ic_read(ic, IC_IDMAC_4));
  665. }
  666. EXPORT_SYMBOL_GPL(ipu_ic_dump);